clk-palmas.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Clock driver for Palmas device.
  4. *
  5. * Copyright (c) 2013, NVIDIA Corporation.
  6. * Copyright (c) 2013-2014 Texas Instruments, Inc.
  7. *
  8. * Author: Laxman Dewangan <ldewangan@nvidia.com>
  9. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mfd/palmas.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #define PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE1 1
  19. #define PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE2 2
  20. #define PALMAS_CLOCK_DT_EXT_CONTROL_NSLEEP 3
  21. struct palmas_clk32k_desc {
  22. const char *clk_name;
  23. unsigned int control_reg;
  24. unsigned int enable_mask;
  25. unsigned int sleep_mask;
  26. unsigned int sleep_reqstr_id;
  27. int delay;
  28. };
  29. struct palmas_clock_info {
  30. struct device *dev;
  31. struct clk_hw hw;
  32. struct palmas *palmas;
  33. const struct palmas_clk32k_desc *clk_desc;
  34. int ext_control_pin;
  35. };
  36. static inline struct palmas_clock_info *to_palmas_clks_info(struct clk_hw *hw)
  37. {
  38. return container_of(hw, struct palmas_clock_info, hw);
  39. }
  40. static unsigned long palmas_clks_recalc_rate(struct clk_hw *hw,
  41. unsigned long parent_rate)
  42. {
  43. return 32768;
  44. }
  45. static int palmas_clks_prepare(struct clk_hw *hw)
  46. {
  47. struct palmas_clock_info *cinfo = to_palmas_clks_info(hw);
  48. int ret;
  49. ret = palmas_update_bits(cinfo->palmas, PALMAS_RESOURCE_BASE,
  50. cinfo->clk_desc->control_reg,
  51. cinfo->clk_desc->enable_mask,
  52. cinfo->clk_desc->enable_mask);
  53. if (ret < 0)
  54. dev_err(cinfo->dev, "Reg 0x%02x update failed, %d\n",
  55. cinfo->clk_desc->control_reg, ret);
  56. else if (cinfo->clk_desc->delay)
  57. udelay(cinfo->clk_desc->delay);
  58. return ret;
  59. }
  60. static void palmas_clks_unprepare(struct clk_hw *hw)
  61. {
  62. struct palmas_clock_info *cinfo = to_palmas_clks_info(hw);
  63. int ret;
  64. /*
  65. * Clock can be disabled through external pin if it is externally
  66. * controlled.
  67. */
  68. if (cinfo->ext_control_pin)
  69. return;
  70. ret = palmas_update_bits(cinfo->palmas, PALMAS_RESOURCE_BASE,
  71. cinfo->clk_desc->control_reg,
  72. cinfo->clk_desc->enable_mask, 0);
  73. if (ret < 0)
  74. dev_err(cinfo->dev, "Reg 0x%02x update failed, %d\n",
  75. cinfo->clk_desc->control_reg, ret);
  76. }
  77. static int palmas_clks_is_prepared(struct clk_hw *hw)
  78. {
  79. struct palmas_clock_info *cinfo = to_palmas_clks_info(hw);
  80. int ret;
  81. u32 val;
  82. if (cinfo->ext_control_pin)
  83. return 1;
  84. ret = palmas_read(cinfo->palmas, PALMAS_RESOURCE_BASE,
  85. cinfo->clk_desc->control_reg, &val);
  86. if (ret < 0) {
  87. dev_err(cinfo->dev, "Reg 0x%02x read failed, %d\n",
  88. cinfo->clk_desc->control_reg, ret);
  89. return ret;
  90. }
  91. return !!(val & cinfo->clk_desc->enable_mask);
  92. }
  93. static const struct clk_ops palmas_clks_ops = {
  94. .prepare = palmas_clks_prepare,
  95. .unprepare = palmas_clks_unprepare,
  96. .is_prepared = palmas_clks_is_prepared,
  97. .recalc_rate = palmas_clks_recalc_rate,
  98. };
  99. struct palmas_clks_of_match_data {
  100. struct clk_init_data init;
  101. const struct palmas_clk32k_desc desc;
  102. };
  103. static const struct palmas_clks_of_match_data palmas_of_clk32kg = {
  104. .init = {
  105. .name = "clk32kg",
  106. .ops = &palmas_clks_ops,
  107. .flags = CLK_IGNORE_UNUSED,
  108. },
  109. .desc = {
  110. .clk_name = "clk32kg",
  111. .control_reg = PALMAS_CLK32KG_CTRL,
  112. .enable_mask = PALMAS_CLK32KG_CTRL_MODE_ACTIVE,
  113. .sleep_mask = PALMAS_CLK32KG_CTRL_MODE_SLEEP,
  114. .sleep_reqstr_id = PALMAS_EXTERNAL_REQSTR_ID_CLK32KG,
  115. .delay = 200,
  116. },
  117. };
  118. static const struct palmas_clks_of_match_data palmas_of_clk32kgaudio = {
  119. .init = {
  120. .name = "clk32kgaudio",
  121. .ops = &palmas_clks_ops,
  122. .flags = CLK_IGNORE_UNUSED,
  123. },
  124. .desc = {
  125. .clk_name = "clk32kgaudio",
  126. .control_reg = PALMAS_CLK32KGAUDIO_CTRL,
  127. .enable_mask = PALMAS_CLK32KG_CTRL_MODE_ACTIVE,
  128. .sleep_mask = PALMAS_CLK32KG_CTRL_MODE_SLEEP,
  129. .sleep_reqstr_id = PALMAS_EXTERNAL_REQSTR_ID_CLK32KGAUDIO,
  130. .delay = 200,
  131. },
  132. };
  133. static const struct of_device_id palmas_clks_of_match[] = {
  134. {
  135. .compatible = "ti,palmas-clk32kg",
  136. .data = &palmas_of_clk32kg,
  137. },
  138. {
  139. .compatible = "ti,palmas-clk32kgaudio",
  140. .data = &palmas_of_clk32kgaudio,
  141. },
  142. { },
  143. };
  144. MODULE_DEVICE_TABLE(of, palmas_clks_of_match);
  145. static void palmas_clks_get_clk_data(struct platform_device *pdev,
  146. struct palmas_clock_info *cinfo)
  147. {
  148. struct device_node *node = pdev->dev.of_node;
  149. unsigned int prop;
  150. int ret;
  151. ret = of_property_read_u32(node, "ti,external-sleep-control",
  152. &prop);
  153. if (ret)
  154. return;
  155. switch (prop) {
  156. case PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE1:
  157. prop = PALMAS_EXT_CONTROL_ENABLE1;
  158. break;
  159. case PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE2:
  160. prop = PALMAS_EXT_CONTROL_ENABLE2;
  161. break;
  162. case PALMAS_CLOCK_DT_EXT_CONTROL_NSLEEP:
  163. prop = PALMAS_EXT_CONTROL_NSLEEP;
  164. break;
  165. default:
  166. dev_warn(&pdev->dev, "%pOFn: Invalid ext control option: %u\n",
  167. node, prop);
  168. prop = 0;
  169. break;
  170. }
  171. cinfo->ext_control_pin = prop;
  172. }
  173. static int palmas_clks_init_configure(struct palmas_clock_info *cinfo)
  174. {
  175. int ret;
  176. ret = palmas_update_bits(cinfo->palmas, PALMAS_RESOURCE_BASE,
  177. cinfo->clk_desc->control_reg,
  178. cinfo->clk_desc->sleep_mask, 0);
  179. if (ret < 0) {
  180. dev_err(cinfo->dev, "Reg 0x%02x update failed, %d\n",
  181. cinfo->clk_desc->control_reg, ret);
  182. return ret;
  183. }
  184. if (cinfo->ext_control_pin) {
  185. ret = clk_prepare(cinfo->hw.clk);
  186. if (ret < 0) {
  187. dev_err(cinfo->dev, "Clock prep failed, %d\n", ret);
  188. return ret;
  189. }
  190. ret = palmas_ext_control_req_config(cinfo->palmas,
  191. cinfo->clk_desc->sleep_reqstr_id,
  192. cinfo->ext_control_pin, true);
  193. if (ret < 0) {
  194. dev_err(cinfo->dev, "Ext config for %s failed, %d\n",
  195. cinfo->clk_desc->clk_name, ret);
  196. clk_unprepare(cinfo->hw.clk);
  197. return ret;
  198. }
  199. }
  200. return ret;
  201. }
  202. static int palmas_clks_probe(struct platform_device *pdev)
  203. {
  204. struct palmas *palmas = dev_get_drvdata(pdev->dev.parent);
  205. struct device_node *node = pdev->dev.of_node;
  206. const struct palmas_clks_of_match_data *match_data;
  207. struct palmas_clock_info *cinfo;
  208. int ret;
  209. match_data = of_device_get_match_data(&pdev->dev);
  210. if (!match_data)
  211. return 1;
  212. cinfo = devm_kzalloc(&pdev->dev, sizeof(*cinfo), GFP_KERNEL);
  213. if (!cinfo)
  214. return -ENOMEM;
  215. palmas_clks_get_clk_data(pdev, cinfo);
  216. platform_set_drvdata(pdev, cinfo);
  217. cinfo->dev = &pdev->dev;
  218. cinfo->palmas = palmas;
  219. cinfo->clk_desc = &match_data->desc;
  220. cinfo->hw.init = &match_data->init;
  221. ret = devm_clk_hw_register(&pdev->dev, &cinfo->hw);
  222. if (ret) {
  223. dev_err(&pdev->dev, "Fail to register clock %s, %d\n",
  224. match_data->desc.clk_name, ret);
  225. return ret;
  226. }
  227. ret = palmas_clks_init_configure(cinfo);
  228. if (ret < 0) {
  229. dev_err(&pdev->dev, "Clock config failed, %d\n", ret);
  230. return ret;
  231. }
  232. ret = of_clk_add_hw_provider(node, of_clk_hw_simple_get, &cinfo->hw);
  233. if (ret < 0)
  234. dev_err(&pdev->dev, "Fail to add clock driver, %d\n", ret);
  235. return ret;
  236. }
  237. static void palmas_clks_remove(struct platform_device *pdev)
  238. {
  239. of_clk_del_provider(pdev->dev.of_node);
  240. }
  241. static struct platform_driver palmas_clks_driver = {
  242. .driver = {
  243. .name = "palmas-clk",
  244. .of_match_table = palmas_clks_of_match,
  245. },
  246. .probe = palmas_clks_probe,
  247. .remove = palmas_clks_remove,
  248. };
  249. module_platform_driver(palmas_clks_driver);
  250. MODULE_DESCRIPTION("Clock driver for Palmas Series Devices");
  251. MODULE_ALIAS("platform:palmas-clk");
  252. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  253. MODULE_LICENSE("GPL v2");