clk-plldig.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2019 NXP
  4. *
  5. * Clock driver for LS1028A Display output interfaces(LCD, DPHY).
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/device.h>
  9. #include <linux/module.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/slab.h>
  16. #include <linux/bitfield.h>
  17. /* PLLDIG register offsets and bit masks */
  18. #define PLLDIG_REG_PLLSR 0x24
  19. #define PLLDIG_LOCK_MASK BIT(2)
  20. #define PLLDIG_REG_PLLDV 0x28
  21. #define PLLDIG_MFD_MASK GENMASK(7, 0)
  22. #define PLLDIG_RFDPHI1_MASK GENMASK(30, 25)
  23. #define PLLDIG_REG_PLLFM 0x2c
  24. #define PLLDIG_SSCGBYP_ENABLE BIT(30)
  25. #define PLLDIG_REG_PLLFD 0x30
  26. #define PLLDIG_FDEN BIT(30)
  27. #define PLLDIG_FRAC_MASK GENMASK(15, 0)
  28. #define PLLDIG_REG_PLLCAL1 0x38
  29. #define PLLDIG_REG_PLLCAL2 0x3c
  30. /* Range of the VCO frequencies, in Hz */
  31. #define PLLDIG_MIN_VCO_FREQ 650000000
  32. #define PLLDIG_MAX_VCO_FREQ 1300000000
  33. /* Range of the output frequencies, in Hz */
  34. #define PHI1_MIN_FREQ 27000000UL
  35. #define PHI1_MAX_FREQ 600000000UL
  36. /* Maximum value of the reduced frequency divider */
  37. #define MAX_RFDPHI1 63UL
  38. /* Best value of multiplication factor divider */
  39. #define PLLDIG_DEFAULT_MFD 44
  40. /*
  41. * Denominator part of the fractional part of the
  42. * loop multiplication factor.
  43. */
  44. #define MFDEN 20480
  45. static const struct clk_parent_data parent_data[] = {
  46. { .index = 0 },
  47. };
  48. struct clk_plldig {
  49. struct clk_hw hw;
  50. void __iomem *regs;
  51. unsigned int vco_freq;
  52. };
  53. #define to_clk_plldig(_hw) container_of(_hw, struct clk_plldig, hw)
  54. static int plldig_enable(struct clk_hw *hw)
  55. {
  56. struct clk_plldig *data = to_clk_plldig(hw);
  57. u32 val;
  58. val = readl(data->regs + PLLDIG_REG_PLLFM);
  59. /*
  60. * Use Bypass mode with PLL off by default, the frequency overshoot
  61. * detector output was disable. SSCG Bypass mode should be enable.
  62. */
  63. val |= PLLDIG_SSCGBYP_ENABLE;
  64. writel(val, data->regs + PLLDIG_REG_PLLFM);
  65. return 0;
  66. }
  67. static void plldig_disable(struct clk_hw *hw)
  68. {
  69. struct clk_plldig *data = to_clk_plldig(hw);
  70. u32 val;
  71. val = readl(data->regs + PLLDIG_REG_PLLFM);
  72. val &= ~PLLDIG_SSCGBYP_ENABLE;
  73. val |= FIELD_PREP(PLLDIG_SSCGBYP_ENABLE, 0x0);
  74. writel(val, data->regs + PLLDIG_REG_PLLFM);
  75. }
  76. static int plldig_is_enabled(struct clk_hw *hw)
  77. {
  78. struct clk_plldig *data = to_clk_plldig(hw);
  79. return readl(data->regs + PLLDIG_REG_PLLFM) &
  80. PLLDIG_SSCGBYP_ENABLE;
  81. }
  82. static unsigned long plldig_recalc_rate(struct clk_hw *hw,
  83. unsigned long parent_rate)
  84. {
  85. struct clk_plldig *data = to_clk_plldig(hw);
  86. u32 val, rfdphi1;
  87. val = readl(data->regs + PLLDIG_REG_PLLDV);
  88. /* Check if PLL is bypassed */
  89. if (val & PLLDIG_SSCGBYP_ENABLE)
  90. return parent_rate;
  91. rfdphi1 = FIELD_GET(PLLDIG_RFDPHI1_MASK, val);
  92. /*
  93. * If RFDPHI1 has a value of 1 the VCO frequency is also divided by
  94. * one.
  95. */
  96. if (!rfdphi1)
  97. rfdphi1 = 1;
  98. return DIV_ROUND_UP(data->vco_freq, rfdphi1);
  99. }
  100. static unsigned long plldig_calc_target_div(unsigned long vco_freq,
  101. unsigned long target_rate)
  102. {
  103. unsigned long div;
  104. div = DIV_ROUND_CLOSEST(vco_freq, target_rate);
  105. div = clamp(div, 1UL, MAX_RFDPHI1);
  106. return div;
  107. }
  108. static int plldig_determine_rate(struct clk_hw *hw,
  109. struct clk_rate_request *req)
  110. {
  111. struct clk_plldig *data = to_clk_plldig(hw);
  112. unsigned int div;
  113. req->rate = clamp(req->rate, PHI1_MIN_FREQ, PHI1_MAX_FREQ);
  114. div = plldig_calc_target_div(data->vco_freq, req->rate);
  115. req->rate = DIV_ROUND_UP(data->vco_freq, div);
  116. return 0;
  117. }
  118. static int plldig_set_rate(struct clk_hw *hw, unsigned long rate,
  119. unsigned long parent_rate)
  120. {
  121. struct clk_plldig *data = to_clk_plldig(hw);
  122. unsigned int val, cond;
  123. unsigned int rfdphi1;
  124. rate = clamp(rate, PHI1_MIN_FREQ, PHI1_MAX_FREQ);
  125. rfdphi1 = plldig_calc_target_div(data->vco_freq, rate);
  126. /* update the divider value */
  127. val = readl(data->regs + PLLDIG_REG_PLLDV);
  128. val &= ~PLLDIG_RFDPHI1_MASK;
  129. val |= FIELD_PREP(PLLDIG_RFDPHI1_MASK, rfdphi1);
  130. writel(val, data->regs + PLLDIG_REG_PLLDV);
  131. /* waiting for old lock state to clear */
  132. udelay(200);
  133. /* Wait until PLL is locked or timeout */
  134. return readl_poll_timeout_atomic(data->regs + PLLDIG_REG_PLLSR, cond,
  135. cond & PLLDIG_LOCK_MASK, 0,
  136. USEC_PER_MSEC);
  137. }
  138. static const struct clk_ops plldig_clk_ops = {
  139. .enable = plldig_enable,
  140. .disable = plldig_disable,
  141. .is_enabled = plldig_is_enabled,
  142. .recalc_rate = plldig_recalc_rate,
  143. .determine_rate = plldig_determine_rate,
  144. .set_rate = plldig_set_rate,
  145. };
  146. static int plldig_init(struct clk_hw *hw)
  147. {
  148. struct clk_plldig *data = to_clk_plldig(hw);
  149. struct clk_hw *parent = clk_hw_get_parent(hw);
  150. unsigned long parent_rate;
  151. unsigned long val;
  152. unsigned long long lltmp;
  153. unsigned int mfd, fracdiv = 0;
  154. if (!parent)
  155. return -EINVAL;
  156. parent_rate = clk_hw_get_rate(parent);
  157. if (data->vco_freq) {
  158. mfd = data->vco_freq / parent_rate;
  159. lltmp = data->vco_freq % parent_rate;
  160. lltmp *= MFDEN;
  161. do_div(lltmp, parent_rate);
  162. fracdiv = lltmp;
  163. } else {
  164. mfd = PLLDIG_DEFAULT_MFD;
  165. data->vco_freq = parent_rate * mfd;
  166. }
  167. val = FIELD_PREP(PLLDIG_MFD_MASK, mfd);
  168. writel(val, data->regs + PLLDIG_REG_PLLDV);
  169. /* Enable fractional divider */
  170. if (fracdiv) {
  171. val = FIELD_PREP(PLLDIG_FRAC_MASK, fracdiv);
  172. val |= PLLDIG_FDEN;
  173. writel(val, data->regs + PLLDIG_REG_PLLFD);
  174. }
  175. return 0;
  176. }
  177. static int plldig_clk_probe(struct platform_device *pdev)
  178. {
  179. struct clk_plldig *data;
  180. struct device *dev = &pdev->dev;
  181. int ret;
  182. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  183. if (!data)
  184. return -ENOMEM;
  185. data->regs = devm_platform_ioremap_resource(pdev, 0);
  186. if (IS_ERR(data->regs))
  187. return PTR_ERR(data->regs);
  188. data->hw.init = CLK_HW_INIT_PARENTS_DATA("dpclk",
  189. parent_data,
  190. &plldig_clk_ops,
  191. 0);
  192. ret = devm_clk_hw_register(dev, &data->hw);
  193. if (ret) {
  194. dev_err(dev, "failed to register %s clock\n",
  195. dev->of_node->name);
  196. return ret;
  197. }
  198. ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get,
  199. &data->hw);
  200. if (ret) {
  201. dev_err(dev, "unable to add clk provider\n");
  202. return ret;
  203. }
  204. /*
  205. * The frequency of the VCO cannot be changed during runtime.
  206. * Therefore, let the user specify a desired frequency.
  207. */
  208. if (!of_property_read_u32(dev->of_node, "fsl,vco-hz",
  209. &data->vco_freq)) {
  210. if (data->vco_freq < PLLDIG_MIN_VCO_FREQ ||
  211. data->vco_freq > PLLDIG_MAX_VCO_FREQ)
  212. return -EINVAL;
  213. }
  214. return plldig_init(&data->hw);
  215. }
  216. static const struct of_device_id plldig_clk_id[] = {
  217. { .compatible = "fsl,ls1028a-plldig" },
  218. { }
  219. };
  220. MODULE_DEVICE_TABLE(of, plldig_clk_id);
  221. static struct platform_driver plldig_clk_driver = {
  222. .driver = {
  223. .name = "plldig-clock",
  224. .of_match_table = plldig_clk_id,
  225. },
  226. .probe = plldig_clk_probe,
  227. };
  228. module_platform_driver(plldig_clk_driver);
  229. MODULE_LICENSE("GPL v2");
  230. MODULE_AUTHOR("Wen He <wen.he_1@nxp.com>");
  231. MODULE_DESCRIPTION("LS1028A Display output interface pixel clock driver");