clk-renesas-pcie.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for Renesas 9-series PCIe clock generator driver
  4. *
  5. * The following series can be supported:
  6. * - 9FGV/9DBV/9DMV/9FGL/9DML/9QXL/9SQ
  7. * Currently supported:
  8. * - 9FGV0241
  9. * - 9FGV0441
  10. * - 9FGV0841
  11. *
  12. * Copyright (C) 2022 Marek Vasut <marex@denx.de>
  13. */
  14. #include <linux/clk-provider.h>
  15. #include <linux/i2c.h>
  16. #include <linux/mod_devicetable.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/regmap.h>
  20. #define RS9_REG_OE 0x0
  21. #define RS9_REG_SS 0x1
  22. #define RS9_REG_SS_AMP_0V6 0x0
  23. #define RS9_REG_SS_AMP_0V7 0x1
  24. #define RS9_REG_SS_AMP_0V8 0x2
  25. #define RS9_REG_SS_AMP_0V9 0x3
  26. #define RS9_REG_SS_AMP_DEFAULT RS9_REG_SS_AMP_0V8
  27. #define RS9_REG_SS_AMP_MASK 0x3
  28. #define RS9_REG_SS_SSC_100 0
  29. #define RS9_REG_SS_SSC_M025 (1 << 3)
  30. #define RS9_REG_SS_SSC_M050 (3 << 3)
  31. #define RS9_REG_SS_SSC_DEFAULT RS9_REG_SS_SSC_100
  32. #define RS9_REG_SS_SSC_MASK (3 << 3)
  33. #define RS9_REG_SS_SSC_LOCK BIT(5)
  34. #define RS9_REG_SR 0x2
  35. #define RS9_REG_REF 0x3
  36. #define RS9_REG_REF_OE BIT(4)
  37. #define RS9_REG_REF_OD BIT(5)
  38. #define RS9_REG_REF_SR_SLOWEST 0
  39. #define RS9_REG_REF_SR_SLOW (1 << 6)
  40. #define RS9_REG_REF_SR_FAST (2 << 6)
  41. #define RS9_REG_REF_SR_FASTER (3 << 6)
  42. #define RS9_REG_VID 0x5
  43. #define RS9_REG_DID 0x6
  44. #define RS9_REG_BCP 0x7
  45. #define RS9_REG_VID_MASK GENMASK(3, 0)
  46. #define RS9_REG_VID_IDT 0x01
  47. #define RS9_REG_DID_TYPE_FGV (0x0 << RS9_REG_DID_TYPE_SHIFT)
  48. #define RS9_REG_DID_TYPE_DBV (0x1 << RS9_REG_DID_TYPE_SHIFT)
  49. #define RS9_REG_DID_TYPE_DMV (0x2 << RS9_REG_DID_TYPE_SHIFT)
  50. #define RS9_REG_DID_TYPE_SHIFT 0x6
  51. /* Structure to describe features of a particular 9-series model */
  52. struct rs9_chip_info {
  53. unsigned int num_clks;
  54. u8 outshift;
  55. u8 did;
  56. };
  57. struct rs9_driver_data {
  58. struct i2c_client *client;
  59. struct regmap *regmap;
  60. const struct rs9_chip_info *chip_info;
  61. struct clk_hw *clk_dif[4];
  62. u8 pll_amplitude;
  63. u8 pll_ssc;
  64. u8 clk_dif_sr;
  65. };
  66. /*
  67. * Renesas 9-series i2c regmap
  68. */
  69. static const struct regmap_range rs9_readable_ranges[] = {
  70. regmap_reg_range(RS9_REG_OE, RS9_REG_REF),
  71. regmap_reg_range(RS9_REG_VID, RS9_REG_BCP),
  72. };
  73. static const struct regmap_access_table rs9_readable_table = {
  74. .yes_ranges = rs9_readable_ranges,
  75. .n_yes_ranges = ARRAY_SIZE(rs9_readable_ranges),
  76. };
  77. static const struct regmap_range rs9_writeable_ranges[] = {
  78. regmap_reg_range(RS9_REG_OE, RS9_REG_REF),
  79. regmap_reg_range(RS9_REG_BCP, RS9_REG_BCP),
  80. };
  81. static const struct regmap_access_table rs9_writeable_table = {
  82. .yes_ranges = rs9_writeable_ranges,
  83. .n_yes_ranges = ARRAY_SIZE(rs9_writeable_ranges),
  84. };
  85. static int rs9_regmap_i2c_write(void *context,
  86. unsigned int reg, unsigned int val)
  87. {
  88. struct i2c_client *i2c = context;
  89. const u8 data[3] = { reg, 1, val };
  90. const int count = ARRAY_SIZE(data);
  91. int ret;
  92. ret = i2c_master_send(i2c, data, count);
  93. if (ret == count)
  94. return 0;
  95. else if (ret < 0)
  96. return ret;
  97. else
  98. return -EIO;
  99. }
  100. static int rs9_regmap_i2c_read(void *context,
  101. unsigned int reg, unsigned int *val)
  102. {
  103. struct i2c_client *i2c = context;
  104. struct i2c_msg xfer[2];
  105. u8 txdata = reg;
  106. u8 rxdata[2];
  107. int ret;
  108. xfer[0].addr = i2c->addr;
  109. xfer[0].flags = 0;
  110. xfer[0].len = 1;
  111. xfer[0].buf = (void *)&txdata;
  112. xfer[1].addr = i2c->addr;
  113. xfer[1].flags = I2C_M_RD;
  114. xfer[1].len = 2;
  115. xfer[1].buf = (void *)rxdata;
  116. ret = i2c_transfer(i2c->adapter, xfer, 2);
  117. if (ret < 0)
  118. return ret;
  119. if (ret != 2)
  120. return -EIO;
  121. /*
  122. * Byte 0 is transfer length, which is always 1 due
  123. * to BCP register programming to 1 in rs9_probe(),
  124. * ignore it and use data from Byte 1.
  125. */
  126. *val = rxdata[1];
  127. return 0;
  128. }
  129. static const struct regmap_config rs9_regmap_config = {
  130. .reg_bits = 8,
  131. .val_bits = 8,
  132. .cache_type = REGCACHE_FLAT,
  133. .max_register = RS9_REG_BCP,
  134. .num_reg_defaults_raw = 0x8,
  135. .rd_table = &rs9_readable_table,
  136. .wr_table = &rs9_writeable_table,
  137. .reg_write = rs9_regmap_i2c_write,
  138. .reg_read = rs9_regmap_i2c_read,
  139. };
  140. static u8 rs9_calc_dif(const struct rs9_driver_data *rs9, int idx)
  141. {
  142. /*
  143. * On 9FGV0241, the DIF OE0 is BIT(1) and DIF OE(1) is BIT(2),
  144. * on 9FGV0441 and 9FGV0841 the DIF OE0 is BIT(0) and so on.
  145. * Increment the index in the 9FGV0241 special case here.
  146. */
  147. return BIT(idx + rs9->chip_info->outshift);
  148. }
  149. static int rs9_get_output_config(struct rs9_driver_data *rs9, int idx)
  150. {
  151. struct i2c_client *client = rs9->client;
  152. u8 dif = rs9_calc_dif(rs9, idx);
  153. unsigned char name[5] = "DIF0";
  154. struct device_node *np;
  155. int ret;
  156. u32 sr;
  157. /* Set defaults */
  158. rs9->clk_dif_sr |= dif;
  159. snprintf(name, 5, "DIF%d", idx);
  160. np = of_get_child_by_name(client->dev.of_node, name);
  161. if (!np)
  162. return 0;
  163. /* Output clock slew rate */
  164. ret = of_property_read_u32(np, "renesas,slew-rate", &sr);
  165. of_node_put(np);
  166. if (!ret) {
  167. if (sr == 2000000) { /* 2V/ns */
  168. rs9->clk_dif_sr &= ~dif;
  169. } else if (sr == 3000000) { /* 3V/ns (default) */
  170. rs9->clk_dif_sr |= dif;
  171. } else
  172. ret = dev_err_probe(&client->dev, -EINVAL,
  173. "Invalid renesas,slew-rate value\n");
  174. }
  175. return ret;
  176. }
  177. static int rs9_get_common_config(struct rs9_driver_data *rs9)
  178. {
  179. struct i2c_client *client = rs9->client;
  180. struct device_node *np = client->dev.of_node;
  181. unsigned int amp, ssc;
  182. int ret;
  183. /* Set defaults */
  184. rs9->pll_amplitude = RS9_REG_SS_AMP_DEFAULT;
  185. rs9->pll_ssc = RS9_REG_SS_SSC_DEFAULT;
  186. /* Output clock amplitude */
  187. ret = of_property_read_u32(np, "renesas,out-amplitude-microvolt",
  188. &amp);
  189. if (!ret) {
  190. if (amp == 600000) /* 0.6V */
  191. rs9->pll_amplitude = RS9_REG_SS_AMP_0V6;
  192. else if (amp == 700000) /* 0.7V (default) */
  193. rs9->pll_amplitude = RS9_REG_SS_AMP_0V7;
  194. else if (amp == 800000) /* 0.8V */
  195. rs9->pll_amplitude = RS9_REG_SS_AMP_0V8;
  196. else if (amp == 900000) /* 0.9V */
  197. rs9->pll_amplitude = RS9_REG_SS_AMP_0V9;
  198. else
  199. return dev_err_probe(&client->dev, -EINVAL,
  200. "Invalid renesas,out-amplitude-microvolt value\n");
  201. }
  202. /* Output clock spread spectrum */
  203. ret = of_property_read_u32(np, "renesas,out-spread-spectrum", &ssc);
  204. if (!ret) {
  205. if (ssc == 100000) /* 100% ... no spread (default) */
  206. rs9->pll_ssc = RS9_REG_SS_SSC_100;
  207. else if (ssc == 99750) /* -0.25% ... down spread */
  208. rs9->pll_ssc = RS9_REG_SS_SSC_M025;
  209. else if (ssc == 99500) /* -0.50% ... down spread */
  210. rs9->pll_ssc = RS9_REG_SS_SSC_M050;
  211. else
  212. return dev_err_probe(&client->dev, -EINVAL,
  213. "Invalid renesas,out-spread-spectrum value\n");
  214. }
  215. return 0;
  216. }
  217. static void rs9_update_config(struct rs9_driver_data *rs9)
  218. {
  219. int i;
  220. /* If amplitude is non-default, update it. */
  221. if (rs9->pll_amplitude != RS9_REG_SS_AMP_DEFAULT) {
  222. regmap_update_bits(rs9->regmap, RS9_REG_SS, RS9_REG_SS_AMP_MASK,
  223. rs9->pll_amplitude);
  224. }
  225. /* If SSC is non-default, update it. */
  226. if (rs9->pll_ssc != RS9_REG_SS_SSC_DEFAULT) {
  227. regmap_update_bits(rs9->regmap, RS9_REG_SS, RS9_REG_SS_SSC_MASK,
  228. rs9->pll_ssc);
  229. }
  230. for (i = 0; i < rs9->chip_info->num_clks; i++) {
  231. u8 dif = rs9_calc_dif(rs9, i);
  232. if (rs9->clk_dif_sr & dif)
  233. continue;
  234. regmap_update_bits(rs9->regmap, RS9_REG_SR, dif,
  235. rs9->clk_dif_sr & dif);
  236. }
  237. }
  238. static struct clk_hw *
  239. rs9_of_clk_get(struct of_phandle_args *clkspec, void *data)
  240. {
  241. struct rs9_driver_data *rs9 = data;
  242. unsigned int idx = clkspec->args[0];
  243. return rs9->clk_dif[idx];
  244. }
  245. static int rs9_probe(struct i2c_client *client)
  246. {
  247. unsigned char name[5] = "DIF0";
  248. struct rs9_driver_data *rs9;
  249. unsigned int vid, did;
  250. struct clk_hw *hw;
  251. int i, ret;
  252. rs9 = devm_kzalloc(&client->dev, sizeof(*rs9), GFP_KERNEL);
  253. if (!rs9)
  254. return -ENOMEM;
  255. i2c_set_clientdata(client, rs9);
  256. rs9->client = client;
  257. rs9->chip_info = i2c_get_match_data(client);
  258. if (!rs9->chip_info)
  259. return -EINVAL;
  260. /* Fetch common configuration from DT (if specified) */
  261. ret = rs9_get_common_config(rs9);
  262. if (ret)
  263. return ret;
  264. /* Fetch DIFx output configuration from DT (if specified) */
  265. for (i = 0; i < rs9->chip_info->num_clks; i++) {
  266. ret = rs9_get_output_config(rs9, i);
  267. if (ret)
  268. return ret;
  269. }
  270. rs9->regmap = devm_regmap_init(&client->dev, NULL,
  271. client, &rs9_regmap_config);
  272. if (IS_ERR(rs9->regmap))
  273. return dev_err_probe(&client->dev, PTR_ERR(rs9->regmap),
  274. "Failed to allocate register map\n");
  275. /* Always read back 1 Byte via I2C */
  276. ret = regmap_write(rs9->regmap, RS9_REG_BCP, 1);
  277. if (ret < 0)
  278. return ret;
  279. ret = regmap_read(rs9->regmap, RS9_REG_VID, &vid);
  280. if (ret < 0)
  281. return ret;
  282. ret = regmap_read(rs9->regmap, RS9_REG_DID, &did);
  283. if (ret < 0)
  284. return ret;
  285. vid &= RS9_REG_VID_MASK;
  286. if (vid != RS9_REG_VID_IDT || did != rs9->chip_info->did)
  287. return dev_err_probe(&client->dev, -ENODEV,
  288. "Incorrect VID/DID: %#02x, %#02x. Expected %#02x, %#02x\n",
  289. vid, did, RS9_REG_VID_IDT,
  290. rs9->chip_info->did);
  291. /* Register clock */
  292. for (i = 0; i < rs9->chip_info->num_clks; i++) {
  293. snprintf(name, 5, "DIF%d", i);
  294. hw = devm_clk_hw_register_fixed_factor_index(&client->dev, name,
  295. 0, 0, 4, 1);
  296. if (IS_ERR(hw))
  297. return PTR_ERR(hw);
  298. rs9->clk_dif[i] = hw;
  299. }
  300. ret = devm_of_clk_add_hw_provider(&client->dev, rs9_of_clk_get, rs9);
  301. if (!ret)
  302. rs9_update_config(rs9);
  303. return ret;
  304. }
  305. static int __maybe_unused rs9_suspend(struct device *dev)
  306. {
  307. struct rs9_driver_data *rs9 = dev_get_drvdata(dev);
  308. regcache_cache_only(rs9->regmap, true);
  309. regcache_mark_dirty(rs9->regmap);
  310. return 0;
  311. }
  312. static int __maybe_unused rs9_resume(struct device *dev)
  313. {
  314. struct rs9_driver_data *rs9 = dev_get_drvdata(dev);
  315. int ret;
  316. regcache_cache_only(rs9->regmap, false);
  317. ret = regcache_sync(rs9->regmap);
  318. if (ret)
  319. dev_err(dev, "Failed to restore register map: %d\n", ret);
  320. return ret;
  321. }
  322. static const struct rs9_chip_info renesas_9fgv0241_info = {
  323. .num_clks = 2,
  324. .outshift = 1,
  325. .did = RS9_REG_DID_TYPE_FGV | 0x02,
  326. };
  327. static const struct rs9_chip_info renesas_9fgv0441_info = {
  328. .num_clks = 4,
  329. .outshift = 0,
  330. .did = RS9_REG_DID_TYPE_FGV | 0x04,
  331. };
  332. static const struct rs9_chip_info renesas_9fgv0841_info = {
  333. .num_clks = 8,
  334. .outshift = 0,
  335. .did = RS9_REG_DID_TYPE_FGV | 0x08,
  336. };
  337. static const struct i2c_device_id rs9_id[] = {
  338. { "9fgv0241", .driver_data = (kernel_ulong_t)&renesas_9fgv0241_info },
  339. { "9fgv0441", .driver_data = (kernel_ulong_t)&renesas_9fgv0441_info },
  340. { "9fgv0841", .driver_data = (kernel_ulong_t)&renesas_9fgv0841_info },
  341. { }
  342. };
  343. MODULE_DEVICE_TABLE(i2c, rs9_id);
  344. static const struct of_device_id clk_rs9_of_match[] = {
  345. { .compatible = "renesas,9fgv0241", .data = &renesas_9fgv0241_info },
  346. { .compatible = "renesas,9fgv0441", .data = &renesas_9fgv0441_info },
  347. { .compatible = "renesas,9fgv0841", .data = &renesas_9fgv0841_info },
  348. { }
  349. };
  350. MODULE_DEVICE_TABLE(of, clk_rs9_of_match);
  351. static SIMPLE_DEV_PM_OPS(rs9_pm_ops, rs9_suspend, rs9_resume);
  352. static struct i2c_driver rs9_driver = {
  353. .driver = {
  354. .name = "clk-renesas-pcie-9series",
  355. .pm = &rs9_pm_ops,
  356. .of_match_table = clk_rs9_of_match,
  357. },
  358. .probe = rs9_probe,
  359. .id_table = rs9_id,
  360. };
  361. module_i2c_driver(rs9_driver);
  362. MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
  363. MODULE_DESCRIPTION("Renesas 9-series PCIe clock generator driver");
  364. MODULE_LICENSE("GPL");