clk-imx8qxp-lpcg.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2018 NXP
  4. * Dong Aisheng <aisheng.dong@nxp.com>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/slab.h>
  14. #include "clk-scu.h"
  15. #include "clk-imx8qxp-lpcg.h"
  16. #include <dt-bindings/clock/imx8-clock.h>
  17. /*
  18. * struct imx8qxp_lpcg_data - Description of one LPCG clock
  19. * @id: clock ID
  20. * @name: clock name
  21. * @parent: parent clock name
  22. * @flags: common clock flags
  23. * @offset: offset of this LPCG clock
  24. * @bit_idx: bit index of this LPCG clock
  25. * @hw_gate: whether supports HW autogate
  26. *
  27. * This structure describes one LPCG clock
  28. */
  29. struct imx8qxp_lpcg_data {
  30. int id;
  31. char *name;
  32. char *parent;
  33. unsigned long flags;
  34. u32 offset;
  35. u8 bit_idx;
  36. bool hw_gate;
  37. };
  38. /*
  39. * struct imx8qxp_ss_lpcg - Description of one subsystem LPCG clocks
  40. * @lpcg: LPCG clocks array of one subsystem
  41. * @num_lpcg: the number of LPCG clocks
  42. * @num_max: the maximum number of LPCG clocks
  43. *
  44. * This structure describes each subsystem LPCG clocks information
  45. * which then will be used to create respective LPCGs clocks
  46. */
  47. struct imx8qxp_ss_lpcg {
  48. const struct imx8qxp_lpcg_data *lpcg;
  49. u8 num_lpcg;
  50. u8 num_max;
  51. };
  52. static const struct imx8qxp_lpcg_data imx8qxp_lpcg_adma[] = {
  53. { IMX_ADMA_LPCG_UART0_IPG_CLK, "uart0_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_0_LPCG, 16, 0, },
  54. { IMX_ADMA_LPCG_UART0_BAUD_CLK, "uart0_lpcg_baud_clk", "uart0_clk", 0, ADMA_LPUART_0_LPCG, 0, 0, },
  55. { IMX_ADMA_LPCG_UART1_IPG_CLK, "uart1_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_1_LPCG, 16, 0, },
  56. { IMX_ADMA_LPCG_UART1_BAUD_CLK, "uart1_lpcg_baud_clk", "uart1_clk", 0, ADMA_LPUART_1_LPCG, 0, 0, },
  57. { IMX_ADMA_LPCG_UART2_IPG_CLK, "uart2_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_2_LPCG, 16, 0, },
  58. { IMX_ADMA_LPCG_UART2_BAUD_CLK, "uart2_lpcg_baud_clk", "uart2_clk", 0, ADMA_LPUART_2_LPCG, 0, 0, },
  59. { IMX_ADMA_LPCG_UART3_IPG_CLK, "uart3_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_3_LPCG, 16, 0, },
  60. { IMX_ADMA_LPCG_UART3_BAUD_CLK, "uart3_lpcg_baud_clk", "uart3_clk", 0, ADMA_LPUART_3_LPCG, 0, 0, },
  61. { IMX_ADMA_LPCG_I2C0_IPG_CLK, "i2c0_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_0_LPCG, 16, 0, },
  62. { IMX_ADMA_LPCG_I2C0_CLK, "i2c0_lpcg_clk", "i2c0_clk", 0, ADMA_LPI2C_0_LPCG, 0, 0, },
  63. { IMX_ADMA_LPCG_I2C1_IPG_CLK, "i2c1_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_1_LPCG, 16, 0, },
  64. { IMX_ADMA_LPCG_I2C1_CLK, "i2c1_lpcg_clk", "i2c1_clk", 0, ADMA_LPI2C_1_LPCG, 0, 0, },
  65. { IMX_ADMA_LPCG_I2C2_IPG_CLK, "i2c2_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_2_LPCG, 16, 0, },
  66. { IMX_ADMA_LPCG_I2C2_CLK, "i2c2_lpcg_clk", "i2c2_clk", 0, ADMA_LPI2C_2_LPCG, 0, 0, },
  67. { IMX_ADMA_LPCG_I2C3_IPG_CLK, "i2c3_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_3_LPCG, 16, 0, },
  68. { IMX_ADMA_LPCG_I2C3_CLK, "i2c3_lpcg_clk", "i2c3_clk", 0, ADMA_LPI2C_3_LPCG, 0, 0, },
  69. { IMX_ADMA_LPCG_DSP_CORE_CLK, "dsp_lpcg_core_clk", "dma_ipg_clk_root", 0, ADMA_HIFI_LPCG, 28, 0, },
  70. { IMX_ADMA_LPCG_DSP_IPG_CLK, "dsp_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_HIFI_LPCG, 20, 0, },
  71. { IMX_ADMA_LPCG_DSP_ADB_CLK, "dsp_lpcg_adb_clk", "dma_ipg_clk_root", 0, ADMA_HIFI_LPCG, 16, 0, },
  72. { IMX_ADMA_LPCG_OCRAM_IPG_CLK, "ocram_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_OCRAM_LPCG, 16, 0, },
  73. };
  74. static const struct imx8qxp_ss_lpcg imx8qxp_ss_adma = {
  75. .lpcg = imx8qxp_lpcg_adma,
  76. .num_lpcg = ARRAY_SIZE(imx8qxp_lpcg_adma),
  77. .num_max = IMX_ADMA_LPCG_CLK_END,
  78. };
  79. static const struct imx8qxp_lpcg_data imx8qxp_lpcg_conn[] = {
  80. { IMX_CONN_LPCG_SDHC0_PER_CLK, "sdhc0_lpcg_per_clk", "sdhc0_clk", 0, CONN_USDHC_0_LPCG, 0, 0, },
  81. { IMX_CONN_LPCG_SDHC0_IPG_CLK, "sdhc0_lpcg_ipg_clk", "conn_ipg_clk_root", 0, CONN_USDHC_0_LPCG, 16, 0, },
  82. { IMX_CONN_LPCG_SDHC0_HCLK, "sdhc0_lpcg_ahb_clk", "conn_axi_clk_root", 0, CONN_USDHC_0_LPCG, 20, 0, },
  83. { IMX_CONN_LPCG_SDHC1_PER_CLK, "sdhc1_lpcg_per_clk", "sdhc1_clk", 0, CONN_USDHC_1_LPCG, 0, 0, },
  84. { IMX_CONN_LPCG_SDHC1_IPG_CLK, "sdhc1_lpcg_ipg_clk", "conn_ipg_clk_root", 0, CONN_USDHC_1_LPCG, 16, 0, },
  85. { IMX_CONN_LPCG_SDHC1_HCLK, "sdhc1_lpcg_ahb_clk", "conn_axi_clk_root", 0, CONN_USDHC_1_LPCG, 20, 0, },
  86. { IMX_CONN_LPCG_SDHC2_PER_CLK, "sdhc2_lpcg_per_clk", "sdhc2_clk", 0, CONN_USDHC_2_LPCG, 0, 0, },
  87. { IMX_CONN_LPCG_SDHC2_IPG_CLK, "sdhc2_lpcg_ipg_clk", "conn_ipg_clk_root", 0, CONN_USDHC_2_LPCG, 16, 0, },
  88. { IMX_CONN_LPCG_SDHC2_HCLK, "sdhc2_lpcg_ahb_clk", "conn_axi_clk_root", 0, CONN_USDHC_2_LPCG, 20, 0, },
  89. { IMX_CONN_LPCG_ENET0_ROOT_CLK, "enet0_ipg_root_clk", "enet0_clk", 0, CONN_ENET_0_LPCG, 0, 0, },
  90. { IMX_CONN_LPCG_ENET0_TX_CLK, "enet0_tx_clk", "enet0_clk", 0, CONN_ENET_0_LPCG, 4, 0, },
  91. { IMX_CONN_LPCG_ENET0_AHB_CLK, "enet0_ahb_clk", "conn_axi_clk_root", 0, CONN_ENET_0_LPCG, 8, 0, },
  92. { IMX_CONN_LPCG_ENET0_IPG_S_CLK, "enet0_ipg_s_clk", "conn_ipg_clk_root", 0, CONN_ENET_0_LPCG, 20, 0, },
  93. { IMX_CONN_LPCG_ENET0_IPG_CLK, "enet0_ipg_clk", "enet0_ipg_s_clk", 0, CONN_ENET_0_LPCG, 16, 0, },
  94. { IMX_CONN_LPCG_ENET1_ROOT_CLK, "enet1_ipg_root_clk", "enet1_clk", 0, CONN_ENET_1_LPCG, 0, 0, },
  95. { IMX_CONN_LPCG_ENET1_TX_CLK, "enet1_tx_clk", "enet1_clk", 0, CONN_ENET_1_LPCG, 4, 0, },
  96. { IMX_CONN_LPCG_ENET1_AHB_CLK, "enet1_ahb_clk", "conn_axi_clk_root", 0, CONN_ENET_1_LPCG, 8, 0, },
  97. { IMX_CONN_LPCG_ENET1_IPG_S_CLK, "enet1_ipg_s_clk", "conn_ipg_clk_root", 0, CONN_ENET_1_LPCG, 20, 0, },
  98. { IMX_CONN_LPCG_ENET1_IPG_CLK, "enet1_ipg_clk", "enet0_ipg_s_clk", 0, CONN_ENET_1_LPCG, 16, 0, },
  99. };
  100. static const struct imx8qxp_ss_lpcg imx8qxp_ss_conn = {
  101. .lpcg = imx8qxp_lpcg_conn,
  102. .num_lpcg = ARRAY_SIZE(imx8qxp_lpcg_conn),
  103. .num_max = IMX_CONN_LPCG_CLK_END,
  104. };
  105. static const struct imx8qxp_lpcg_data imx8qxp_lpcg_lsio[] = {
  106. { IMX_LSIO_LPCG_PWM0_IPG_CLK, "pwm0_lpcg_ipg_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 0, 0, },
  107. { IMX_LSIO_LPCG_PWM0_IPG_HF_CLK, "pwm0_lpcg_ipg_hf_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 4, 0, },
  108. { IMX_LSIO_LPCG_PWM0_IPG_S_CLK, "pwm0_lpcg_ipg_s_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 16, 0, },
  109. { IMX_LSIO_LPCG_PWM0_IPG_SLV_CLK, "pwm0_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_0_LPCG, 20, 0, },
  110. { IMX_LSIO_LPCG_PWM0_IPG_MSTR_CLK, "pwm0_lpcg_ipg_mstr_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 24, 0, },
  111. { IMX_LSIO_LPCG_PWM1_IPG_CLK, "pwm1_lpcg_ipg_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 0, 0, },
  112. { IMX_LSIO_LPCG_PWM1_IPG_HF_CLK, "pwm1_lpcg_ipg_hf_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 4, 0, },
  113. { IMX_LSIO_LPCG_PWM1_IPG_S_CLK, "pwm1_lpcg_ipg_s_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 16, 0, },
  114. { IMX_LSIO_LPCG_PWM1_IPG_SLV_CLK, "pwm1_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_1_LPCG, 20, 0, },
  115. { IMX_LSIO_LPCG_PWM1_IPG_MSTR_CLK, "pwm1_lpcg_ipg_mstr_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 24, 0, },
  116. { IMX_LSIO_LPCG_PWM2_IPG_CLK, "pwm2_lpcg_ipg_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 0, 0, },
  117. { IMX_LSIO_LPCG_PWM2_IPG_HF_CLK, "pwm2_lpcg_ipg_hf_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 4, 0, },
  118. { IMX_LSIO_LPCG_PWM2_IPG_S_CLK, "pwm2_lpcg_ipg_s_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 16, 0, },
  119. { IMX_LSIO_LPCG_PWM2_IPG_SLV_CLK, "pwm2_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_2_LPCG, 20, 0, },
  120. { IMX_LSIO_LPCG_PWM2_IPG_MSTR_CLK, "pwm2_lpcg_ipg_mstr_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 24, 0, },
  121. { IMX_LSIO_LPCG_PWM3_IPG_CLK, "pwm3_lpcg_ipg_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 0, 0, },
  122. { IMX_LSIO_LPCG_PWM3_IPG_HF_CLK, "pwm3_lpcg_ipg_hf_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 4, 0, },
  123. { IMX_LSIO_LPCG_PWM3_IPG_S_CLK, "pwm3_lpcg_ipg_s_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 16, 0, },
  124. { IMX_LSIO_LPCG_PWM3_IPG_SLV_CLK, "pwm3_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_3_LPCG, 20, 0, },
  125. { IMX_LSIO_LPCG_PWM3_IPG_MSTR_CLK, "pwm3_lpcg_ipg_mstr_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 24, 0, },
  126. { IMX_LSIO_LPCG_PWM4_IPG_CLK, "pwm4_lpcg_ipg_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 0, 0, },
  127. { IMX_LSIO_LPCG_PWM4_IPG_HF_CLK, "pwm4_lpcg_ipg_hf_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 4, 0, },
  128. { IMX_LSIO_LPCG_PWM4_IPG_S_CLK, "pwm4_lpcg_ipg_s_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 16, 0, },
  129. { IMX_LSIO_LPCG_PWM4_IPG_SLV_CLK, "pwm4_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_4_LPCG, 20, 0, },
  130. { IMX_LSIO_LPCG_PWM4_IPG_MSTR_CLK, "pwm4_lpcg_ipg_mstr_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 24, 0, },
  131. { IMX_LSIO_LPCG_PWM5_IPG_CLK, "pwm5_lpcg_ipg_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 0, 0, },
  132. { IMX_LSIO_LPCG_PWM5_IPG_HF_CLK, "pwm5_lpcg_ipg_hf_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 4, 0, },
  133. { IMX_LSIO_LPCG_PWM5_IPG_S_CLK, "pwm5_lpcg_ipg_s_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 16, 0, },
  134. { IMX_LSIO_LPCG_PWM5_IPG_SLV_CLK, "pwm5_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_5_LPCG, 20, 0, },
  135. { IMX_LSIO_LPCG_PWM5_IPG_MSTR_CLK, "pwm5_lpcg_ipg_mstr_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 24, 0, },
  136. { IMX_LSIO_LPCG_PWM6_IPG_CLK, "pwm6_lpcg_ipg_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 0, 0, },
  137. { IMX_LSIO_LPCG_PWM6_IPG_HF_CLK, "pwm6_lpcg_ipg_hf_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 4, 0, },
  138. { IMX_LSIO_LPCG_PWM6_IPG_S_CLK, "pwm6_lpcg_ipg_s_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 16, 0, },
  139. { IMX_LSIO_LPCG_PWM6_IPG_SLV_CLK, "pwm6_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_6_LPCG, 20, 0, },
  140. { IMX_LSIO_LPCG_PWM6_IPG_MSTR_CLK, "pwm6_lpcg_ipg_mstr_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 24, 0, },
  141. };
  142. static const struct imx8qxp_ss_lpcg imx8qxp_ss_lsio = {
  143. .lpcg = imx8qxp_lpcg_lsio,
  144. .num_lpcg = ARRAY_SIZE(imx8qxp_lpcg_lsio),
  145. .num_max = IMX_LSIO_LPCG_CLK_END,
  146. };
  147. #define IMX_LPCG_MAX_CLKS 8
  148. static struct clk_hw *imx_lpcg_of_clk_src_get(struct of_phandle_args *clkspec,
  149. void *data)
  150. {
  151. struct clk_hw_onecell_data *hw_data = data;
  152. unsigned int idx = clkspec->args[0] / 4;
  153. if (idx >= hw_data->num) {
  154. pr_err("%s: invalid index %u\n", __func__, idx);
  155. return ERR_PTR(-EINVAL);
  156. }
  157. return hw_data->hws[idx];
  158. }
  159. static int imx_lpcg_parse_clks_from_dt(struct platform_device *pdev,
  160. struct device_node *np)
  161. {
  162. const char *output_names[IMX_LPCG_MAX_CLKS];
  163. const char *parent_names[IMX_LPCG_MAX_CLKS];
  164. unsigned int bit_offset[IMX_LPCG_MAX_CLKS];
  165. struct clk_hw_onecell_data *clk_data;
  166. struct clk_hw **clk_hws;
  167. void __iomem *base;
  168. int count;
  169. int idx;
  170. int ret;
  171. int i;
  172. if (!of_device_is_compatible(np, "fsl,imx8qxp-lpcg"))
  173. return -EINVAL;
  174. base = devm_platform_ioremap_resource(pdev, 0);
  175. if (IS_ERR(base))
  176. return PTR_ERR(base);
  177. count = of_property_count_u32_elems(np, "clock-indices");
  178. if (count < 0) {
  179. dev_err(&pdev->dev, "failed to count clocks\n");
  180. return -EINVAL;
  181. }
  182. /*
  183. * A trick here is that we set the num of clks to the MAX instead
  184. * of the count from clock-indices because one LPCG supports up to
  185. * 8 clock outputs which each of them is fixed to 4 bits. Then we can
  186. * easily get the clock by clk-indices (bit-offset) / 4.
  187. * And the cost is very limited few pointers.
  188. */
  189. clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws,
  190. IMX_LPCG_MAX_CLKS), GFP_KERNEL);
  191. if (!clk_data)
  192. return -ENOMEM;
  193. clk_data->num = IMX_LPCG_MAX_CLKS;
  194. clk_hws = clk_data->hws;
  195. ret = of_property_read_u32_array(np, "clock-indices", bit_offset,
  196. count);
  197. if (ret < 0) {
  198. dev_err(&pdev->dev, "failed to read clock-indices\n");
  199. return -EINVAL;
  200. }
  201. ret = of_clk_parent_fill(np, parent_names, count);
  202. if (ret != count) {
  203. dev_err(&pdev->dev, "failed to get clock parent names\n");
  204. return count;
  205. }
  206. ret = of_property_read_string_array(np, "clock-output-names",
  207. output_names, count);
  208. if (ret != count) {
  209. dev_err(&pdev->dev, "failed to read clock-output-names\n");
  210. return -EINVAL;
  211. }
  212. pm_runtime_get_noresume(&pdev->dev);
  213. pm_runtime_set_active(&pdev->dev);
  214. pm_runtime_set_autosuspend_delay(&pdev->dev, 500);
  215. pm_runtime_use_autosuspend(&pdev->dev);
  216. pm_runtime_enable(&pdev->dev);
  217. for (i = 0; i < count; i++) {
  218. idx = bit_offset[i] / 4;
  219. if (idx >= IMX_LPCG_MAX_CLKS) {
  220. dev_warn(&pdev->dev, "invalid bit offset of clock %d\n",
  221. i);
  222. ret = -EINVAL;
  223. goto unreg;
  224. }
  225. clk_hws[idx] = imx_clk_lpcg_scu_dev(&pdev->dev, output_names[i],
  226. parent_names[i], 0, base,
  227. bit_offset[i], false);
  228. if (IS_ERR(clk_hws[idx])) {
  229. dev_warn(&pdev->dev, "failed to register clock %d\n",
  230. idx);
  231. ret = PTR_ERR(clk_hws[idx]);
  232. goto unreg;
  233. }
  234. }
  235. ret = devm_of_clk_add_hw_provider(&pdev->dev, imx_lpcg_of_clk_src_get,
  236. clk_data);
  237. if (ret)
  238. goto unreg;
  239. pm_runtime_mark_last_busy(&pdev->dev);
  240. pm_runtime_put_autosuspend(&pdev->dev);
  241. return 0;
  242. unreg:
  243. while (--i >= 0) {
  244. idx = bit_offset[i] / 4;
  245. if (clk_hws[idx])
  246. imx_clk_lpcg_scu_unregister(clk_hws[idx]);
  247. }
  248. pm_runtime_disable(&pdev->dev);
  249. return ret;
  250. }
  251. static int imx8qxp_lpcg_clk_probe(struct platform_device *pdev)
  252. {
  253. struct device *dev = &pdev->dev;
  254. struct device_node *np = dev->of_node;
  255. struct clk_hw_onecell_data *clk_data;
  256. const struct imx8qxp_ss_lpcg *ss_lpcg;
  257. const struct imx8qxp_lpcg_data *lpcg;
  258. struct resource *res;
  259. struct clk_hw **clks;
  260. void __iomem *base;
  261. int ret;
  262. int i;
  263. /* try new binding to parse clocks from device tree first */
  264. ret = imx_lpcg_parse_clks_from_dt(pdev, np);
  265. if (!ret)
  266. return 0;
  267. ss_lpcg = of_device_get_match_data(dev);
  268. if (!ss_lpcg)
  269. return -ENODEV;
  270. /*
  271. * Please don't replace this with devm_platform_ioremap_resource.
  272. *
  273. * devm_platform_ioremap_resource calls devm_ioremap_resource which
  274. * differs from devm_ioremap by also calling devm_request_mem_region
  275. * and preventing other mappings in the same area.
  276. *
  277. * On imx8 the LPCG nodes map entire subsystems and overlap
  278. * peripherals, this means that using devm_platform_ioremap_resource
  279. * will cause many devices to fail to probe including serial ports.
  280. */
  281. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  282. if (!res)
  283. return -EINVAL;
  284. base = devm_ioremap(dev, res->start, resource_size(res));
  285. if (!base)
  286. return -ENOMEM;
  287. clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws,
  288. ss_lpcg->num_max), GFP_KERNEL);
  289. if (!clk_data)
  290. return -ENOMEM;
  291. clk_data->num = ss_lpcg->num_max;
  292. clks = clk_data->hws;
  293. for (i = 0; i < ss_lpcg->num_lpcg; i++) {
  294. lpcg = ss_lpcg->lpcg + i;
  295. clks[lpcg->id] = imx_clk_lpcg_scu(lpcg->name, lpcg->parent,
  296. lpcg->flags, base + lpcg->offset,
  297. lpcg->bit_idx, lpcg->hw_gate);
  298. }
  299. for (i = 0; i < clk_data->num; i++) {
  300. if (IS_ERR(clks[i]))
  301. pr_warn("i.MX clk %u: register failed with %ld\n",
  302. i, PTR_ERR(clks[i]));
  303. }
  304. return of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
  305. }
  306. static const struct of_device_id imx8qxp_lpcg_match[] = {
  307. { .compatible = "fsl,imx8qxp-lpcg-adma", &imx8qxp_ss_adma, },
  308. { .compatible = "fsl,imx8qxp-lpcg-conn", &imx8qxp_ss_conn, },
  309. { .compatible = "fsl,imx8qxp-lpcg-lsio", &imx8qxp_ss_lsio, },
  310. { .compatible = "fsl,imx8qxp-lpcg", NULL },
  311. { /* sentinel */ }
  312. };
  313. static struct platform_driver imx8qxp_lpcg_clk_driver = {
  314. .driver = {
  315. .name = "imx8qxp-lpcg-clk",
  316. .of_match_table = imx8qxp_lpcg_match,
  317. .pm = &imx_clk_lpcg_scu_pm_ops,
  318. .suppress_bind_attrs = true,
  319. },
  320. .probe = imx8qxp_lpcg_clk_probe,
  321. };
  322. module_platform_driver(imx8qxp_lpcg_clk_driver);
  323. MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>");
  324. MODULE_DESCRIPTION("NXP i.MX8QXP LPCG clock driver");
  325. MODULE_LICENSE("GPL v2");