clk-pllv3.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2012 Freescale Semiconductor, Inc.
  4. * Copyright 2012 Linaro Ltd.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/delay.h>
  8. #include <linux/export.h>
  9. #include <linux/io.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/slab.h>
  12. #include <linux/jiffies.h>
  13. #include <linux/err.h>
  14. #include "clk.h"
  15. #define PLL_NUM_OFFSET 0x10
  16. #define PLL_DENOM_OFFSET 0x20
  17. #define PLL_IMX7_NUM_OFFSET 0x20
  18. #define PLL_IMX7_DENOM_OFFSET 0x30
  19. #define PLL_VF610_NUM_OFFSET 0x20
  20. #define PLL_VF610_DENOM_OFFSET 0x30
  21. #define BM_PLL_POWER (0x1 << 12)
  22. #define BM_PLL_LOCK (0x1 << 31)
  23. #define IMX7_ENET_PLL_POWER (0x1 << 5)
  24. #define IMX7_DDR_PLL_POWER (0x1 << 20)
  25. #define PLL_LOCK_TIMEOUT 10000
  26. /**
  27. * struct clk_pllv3 - IMX PLL clock version 3
  28. * @hw: clock source
  29. * @base: base address of PLL registers
  30. * @power_bit: pll power bit mask
  31. * @powerup_set: set power_bit to power up the PLL
  32. * @div_mask: mask of divider bits
  33. * @div_shift: shift of divider bits
  34. * @ref_clock: reference clock rate
  35. * @num_offset: num register offset
  36. * @denom_offset: denom register offset
  37. *
  38. * IMX PLL clock version 3, found on i.MX6 series. Divider for pllv3
  39. * is actually a multiplier, and always sits at bit 0.
  40. */
  41. struct clk_pllv3 {
  42. struct clk_hw hw;
  43. void __iomem *base;
  44. u32 power_bit;
  45. bool powerup_set;
  46. u32 div_mask;
  47. u32 div_shift;
  48. unsigned long ref_clock;
  49. u32 num_offset;
  50. u32 denom_offset;
  51. };
  52. #define to_clk_pllv3(_hw) container_of(_hw, struct clk_pllv3, hw)
  53. static int clk_pllv3_wait_lock(struct clk_pllv3 *pll)
  54. {
  55. u32 val = readl_relaxed(pll->base) & pll->power_bit;
  56. /* No need to wait for lock when pll is not powered up */
  57. if ((pll->powerup_set && !val) || (!pll->powerup_set && val))
  58. return 0;
  59. return readl_relaxed_poll_timeout(pll->base, val, val & BM_PLL_LOCK,
  60. 500, PLL_LOCK_TIMEOUT);
  61. }
  62. static int clk_pllv3_prepare(struct clk_hw *hw)
  63. {
  64. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  65. u32 val;
  66. val = readl_relaxed(pll->base);
  67. if (pll->powerup_set)
  68. val |= pll->power_bit;
  69. else
  70. val &= ~pll->power_bit;
  71. writel_relaxed(val, pll->base);
  72. return clk_pllv3_wait_lock(pll);
  73. }
  74. static void clk_pllv3_unprepare(struct clk_hw *hw)
  75. {
  76. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  77. u32 val;
  78. val = readl_relaxed(pll->base);
  79. if (pll->powerup_set)
  80. val &= ~pll->power_bit;
  81. else
  82. val |= pll->power_bit;
  83. writel_relaxed(val, pll->base);
  84. }
  85. static int clk_pllv3_is_prepared(struct clk_hw *hw)
  86. {
  87. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  88. if (readl_relaxed(pll->base) & BM_PLL_LOCK)
  89. return 1;
  90. return 0;
  91. }
  92. static unsigned long clk_pllv3_recalc_rate(struct clk_hw *hw,
  93. unsigned long parent_rate)
  94. {
  95. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  96. u32 div = (readl_relaxed(pll->base) >> pll->div_shift) & pll->div_mask;
  97. return (div == 1) ? parent_rate * 22 : parent_rate * 20;
  98. }
  99. static long clk_pllv3_round_rate(struct clk_hw *hw, unsigned long rate,
  100. unsigned long *prate)
  101. {
  102. unsigned long parent_rate = *prate;
  103. return (rate >= parent_rate * 22) ? parent_rate * 22 :
  104. parent_rate * 20;
  105. }
  106. static int clk_pllv3_set_rate(struct clk_hw *hw, unsigned long rate,
  107. unsigned long parent_rate)
  108. {
  109. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  110. u32 val, div;
  111. if (rate == parent_rate * 22)
  112. div = 1;
  113. else if (rate == parent_rate * 20)
  114. div = 0;
  115. else
  116. return -EINVAL;
  117. val = readl_relaxed(pll->base);
  118. val &= ~(pll->div_mask << pll->div_shift);
  119. val |= (div << pll->div_shift);
  120. writel_relaxed(val, pll->base);
  121. return clk_pllv3_wait_lock(pll);
  122. }
  123. static const struct clk_ops clk_pllv3_ops = {
  124. .prepare = clk_pllv3_prepare,
  125. .unprepare = clk_pllv3_unprepare,
  126. .is_prepared = clk_pllv3_is_prepared,
  127. .recalc_rate = clk_pllv3_recalc_rate,
  128. .round_rate = clk_pllv3_round_rate,
  129. .set_rate = clk_pllv3_set_rate,
  130. };
  131. static unsigned long clk_pllv3_sys_recalc_rate(struct clk_hw *hw,
  132. unsigned long parent_rate)
  133. {
  134. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  135. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  136. return parent_rate * div / 2;
  137. }
  138. static long clk_pllv3_sys_round_rate(struct clk_hw *hw, unsigned long rate,
  139. unsigned long *prate)
  140. {
  141. unsigned long parent_rate = *prate;
  142. unsigned long min_rate = parent_rate * 54 / 2;
  143. unsigned long max_rate = parent_rate * 108 / 2;
  144. u32 div;
  145. if (rate > max_rate)
  146. rate = max_rate;
  147. else if (rate < min_rate)
  148. rate = min_rate;
  149. div = rate * 2 / parent_rate;
  150. return parent_rate * div / 2;
  151. }
  152. static int clk_pllv3_sys_set_rate(struct clk_hw *hw, unsigned long rate,
  153. unsigned long parent_rate)
  154. {
  155. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  156. unsigned long min_rate = parent_rate * 54 / 2;
  157. unsigned long max_rate = parent_rate * 108 / 2;
  158. u32 val, div;
  159. if (rate < min_rate || rate > max_rate)
  160. return -EINVAL;
  161. div = rate * 2 / parent_rate;
  162. val = readl_relaxed(pll->base);
  163. val &= ~pll->div_mask;
  164. val |= div;
  165. writel_relaxed(val, pll->base);
  166. return clk_pllv3_wait_lock(pll);
  167. }
  168. static const struct clk_ops clk_pllv3_sys_ops = {
  169. .prepare = clk_pllv3_prepare,
  170. .unprepare = clk_pllv3_unprepare,
  171. .is_prepared = clk_pllv3_is_prepared,
  172. .recalc_rate = clk_pllv3_sys_recalc_rate,
  173. .round_rate = clk_pllv3_sys_round_rate,
  174. .set_rate = clk_pllv3_sys_set_rate,
  175. };
  176. static unsigned long clk_pllv3_av_recalc_rate(struct clk_hw *hw,
  177. unsigned long parent_rate)
  178. {
  179. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  180. u32 mfn = readl_relaxed(pll->base + pll->num_offset);
  181. u32 mfd = readl_relaxed(pll->base + pll->denom_offset);
  182. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  183. u64 temp64 = (u64)parent_rate;
  184. temp64 *= mfn;
  185. do_div(temp64, mfd);
  186. return parent_rate * div + (unsigned long)temp64;
  187. }
  188. static long clk_pllv3_av_round_rate(struct clk_hw *hw, unsigned long rate,
  189. unsigned long *prate)
  190. {
  191. unsigned long parent_rate = *prate;
  192. unsigned long min_rate = parent_rate * 27;
  193. unsigned long max_rate = parent_rate * 54;
  194. u32 div;
  195. u32 mfn, mfd = 1000000;
  196. u32 max_mfd = 0x3FFFFFFF;
  197. u64 temp64;
  198. if (rate > max_rate)
  199. rate = max_rate;
  200. else if (rate < min_rate)
  201. rate = min_rate;
  202. if (parent_rate <= max_mfd)
  203. mfd = parent_rate;
  204. div = rate / parent_rate;
  205. temp64 = (u64) (rate - div * parent_rate);
  206. temp64 *= mfd;
  207. temp64 = div64_ul(temp64, parent_rate);
  208. mfn = temp64;
  209. temp64 = (u64)parent_rate;
  210. temp64 *= mfn;
  211. do_div(temp64, mfd);
  212. return parent_rate * div + (unsigned long)temp64;
  213. }
  214. static int clk_pllv3_av_set_rate(struct clk_hw *hw, unsigned long rate,
  215. unsigned long parent_rate)
  216. {
  217. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  218. unsigned long min_rate = parent_rate * 27;
  219. unsigned long max_rate = parent_rate * 54;
  220. u32 val, div;
  221. u32 mfn, mfd = 1000000;
  222. u32 max_mfd = 0x3FFFFFFF;
  223. u64 temp64;
  224. if (rate < min_rate || rate > max_rate)
  225. return -EINVAL;
  226. if (parent_rate <= max_mfd)
  227. mfd = parent_rate;
  228. div = rate / parent_rate;
  229. temp64 = (u64) (rate - div * parent_rate);
  230. temp64 *= mfd;
  231. temp64 = div64_ul(temp64, parent_rate);
  232. mfn = temp64;
  233. val = readl_relaxed(pll->base);
  234. val &= ~pll->div_mask;
  235. val |= div;
  236. writel_relaxed(val, pll->base);
  237. writel_relaxed(mfn, pll->base + pll->num_offset);
  238. writel_relaxed(mfd, pll->base + pll->denom_offset);
  239. return clk_pllv3_wait_lock(pll);
  240. }
  241. static const struct clk_ops clk_pllv3_av_ops = {
  242. .prepare = clk_pllv3_prepare,
  243. .unprepare = clk_pllv3_unprepare,
  244. .is_prepared = clk_pllv3_is_prepared,
  245. .recalc_rate = clk_pllv3_av_recalc_rate,
  246. .round_rate = clk_pllv3_av_round_rate,
  247. .set_rate = clk_pllv3_av_set_rate,
  248. };
  249. struct clk_pllv3_vf610_mf {
  250. u32 mfi; /* integer part, can be 20 or 22 */
  251. u32 mfn; /* numerator, 30-bit value */
  252. u32 mfd; /* denominator, 30-bit value, must be less than mfn */
  253. };
  254. static unsigned long clk_pllv3_vf610_mf_to_rate(unsigned long parent_rate,
  255. struct clk_pllv3_vf610_mf mf)
  256. {
  257. u64 temp64;
  258. temp64 = parent_rate;
  259. temp64 *= mf.mfn;
  260. do_div(temp64, mf.mfd);
  261. return (parent_rate * mf.mfi) + temp64;
  262. }
  263. static struct clk_pllv3_vf610_mf clk_pllv3_vf610_rate_to_mf(
  264. unsigned long parent_rate, unsigned long rate)
  265. {
  266. struct clk_pllv3_vf610_mf mf;
  267. u64 temp64;
  268. mf.mfi = (rate >= 22 * parent_rate) ? 22 : 20;
  269. mf.mfd = 0x3fffffff; /* use max supported value for best accuracy */
  270. if (rate <= parent_rate * mf.mfi)
  271. mf.mfn = 0;
  272. else if (rate >= parent_rate * (mf.mfi + 1))
  273. mf.mfn = mf.mfd - 1;
  274. else {
  275. /* rate = parent_rate * (mfi + mfn/mfd) */
  276. temp64 = rate - parent_rate * mf.mfi;
  277. temp64 *= mf.mfd;
  278. temp64 = div64_ul(temp64, parent_rate);
  279. mf.mfn = temp64;
  280. }
  281. return mf;
  282. }
  283. static unsigned long clk_pllv3_vf610_recalc_rate(struct clk_hw *hw,
  284. unsigned long parent_rate)
  285. {
  286. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  287. struct clk_pllv3_vf610_mf mf;
  288. mf.mfn = readl_relaxed(pll->base + pll->num_offset);
  289. mf.mfd = readl_relaxed(pll->base + pll->denom_offset);
  290. mf.mfi = (readl_relaxed(pll->base) & pll->div_mask) ? 22 : 20;
  291. return clk_pllv3_vf610_mf_to_rate(parent_rate, mf);
  292. }
  293. static long clk_pllv3_vf610_round_rate(struct clk_hw *hw, unsigned long rate,
  294. unsigned long *prate)
  295. {
  296. struct clk_pllv3_vf610_mf mf = clk_pllv3_vf610_rate_to_mf(*prate, rate);
  297. return clk_pllv3_vf610_mf_to_rate(*prate, mf);
  298. }
  299. static int clk_pllv3_vf610_set_rate(struct clk_hw *hw, unsigned long rate,
  300. unsigned long parent_rate)
  301. {
  302. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  303. struct clk_pllv3_vf610_mf mf =
  304. clk_pllv3_vf610_rate_to_mf(parent_rate, rate);
  305. u32 val;
  306. val = readl_relaxed(pll->base);
  307. if (mf.mfi == 20)
  308. val &= ~pll->div_mask; /* clear bit for mfi=20 */
  309. else
  310. val |= pll->div_mask; /* set bit for mfi=22 */
  311. writel_relaxed(val, pll->base);
  312. writel_relaxed(mf.mfn, pll->base + pll->num_offset);
  313. writel_relaxed(mf.mfd, pll->base + pll->denom_offset);
  314. return clk_pllv3_wait_lock(pll);
  315. }
  316. static const struct clk_ops clk_pllv3_vf610_ops = {
  317. .prepare = clk_pllv3_prepare,
  318. .unprepare = clk_pllv3_unprepare,
  319. .is_prepared = clk_pllv3_is_prepared,
  320. .recalc_rate = clk_pllv3_vf610_recalc_rate,
  321. .round_rate = clk_pllv3_vf610_round_rate,
  322. .set_rate = clk_pllv3_vf610_set_rate,
  323. };
  324. static unsigned long clk_pllv3_enet_recalc_rate(struct clk_hw *hw,
  325. unsigned long parent_rate)
  326. {
  327. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  328. return pll->ref_clock;
  329. }
  330. static const struct clk_ops clk_pllv3_enet_ops = {
  331. .prepare = clk_pllv3_prepare,
  332. .unprepare = clk_pllv3_unprepare,
  333. .is_prepared = clk_pllv3_is_prepared,
  334. .recalc_rate = clk_pllv3_enet_recalc_rate,
  335. };
  336. struct clk_hw *imx_clk_hw_pllv3(enum imx_pllv3_type type, const char *name,
  337. const char *parent_name, void __iomem *base,
  338. u32 div_mask)
  339. {
  340. struct clk_pllv3 *pll;
  341. const struct clk_ops *ops;
  342. struct clk_hw *hw;
  343. struct clk_init_data init;
  344. int ret;
  345. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  346. if (!pll)
  347. return ERR_PTR(-ENOMEM);
  348. pll->power_bit = BM_PLL_POWER;
  349. pll->num_offset = PLL_NUM_OFFSET;
  350. pll->denom_offset = PLL_DENOM_OFFSET;
  351. switch (type) {
  352. case IMX_PLLV3_SYS:
  353. ops = &clk_pllv3_sys_ops;
  354. break;
  355. case IMX_PLLV3_SYS_VF610:
  356. ops = &clk_pllv3_vf610_ops;
  357. pll->num_offset = PLL_VF610_NUM_OFFSET;
  358. pll->denom_offset = PLL_VF610_DENOM_OFFSET;
  359. break;
  360. case IMX_PLLV3_USB_VF610:
  361. pll->div_shift = 1;
  362. fallthrough;
  363. case IMX_PLLV3_USB:
  364. ops = &clk_pllv3_ops;
  365. pll->powerup_set = true;
  366. break;
  367. case IMX_PLLV3_AV_IMX7:
  368. pll->num_offset = PLL_IMX7_NUM_OFFSET;
  369. pll->denom_offset = PLL_IMX7_DENOM_OFFSET;
  370. fallthrough;
  371. case IMX_PLLV3_AV:
  372. ops = &clk_pllv3_av_ops;
  373. break;
  374. case IMX_PLLV3_ENET_IMX7:
  375. pll->power_bit = IMX7_ENET_PLL_POWER;
  376. pll->ref_clock = 1000000000;
  377. ops = &clk_pllv3_enet_ops;
  378. break;
  379. case IMX_PLLV3_ENET:
  380. pll->ref_clock = 500000000;
  381. ops = &clk_pllv3_enet_ops;
  382. break;
  383. case IMX_PLLV3_DDR_IMX7:
  384. pll->power_bit = IMX7_DDR_PLL_POWER;
  385. pll->num_offset = PLL_IMX7_NUM_OFFSET;
  386. pll->denom_offset = PLL_IMX7_DENOM_OFFSET;
  387. ops = &clk_pllv3_av_ops;
  388. break;
  389. default:
  390. ops = &clk_pllv3_ops;
  391. }
  392. pll->base = base;
  393. pll->div_mask = div_mask;
  394. init.name = name;
  395. init.ops = ops;
  396. init.flags = 0;
  397. init.parent_names = &parent_name;
  398. init.num_parents = 1;
  399. pll->hw.init = &init;
  400. hw = &pll->hw;
  401. ret = clk_hw_register(NULL, hw);
  402. if (ret) {
  403. kfree(pll);
  404. return ERR_PTR(ret);
  405. }
  406. return hw;
  407. }
  408. EXPORT_SYMBOL_GPL(imx_clk_hw_pllv3);