clk-mt6795-apmixedsys.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022 Collabora Ltd.
  4. * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
  5. */
  6. #include <dt-bindings/clock/mediatek,mt6795-clk.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include "clk-fhctl.h"
  10. #include "clk-mtk.h"
  11. #include "clk-pll.h"
  12. #include "clk-pllfh.h"
  13. #define REG_REF2USB 0x8
  14. #define REG_AP_PLL_CON7 0x1c
  15. #define MD1_MTCMOS_OFF BIT(0)
  16. #define MD1_MEM_OFF BIT(1)
  17. #define MD1_CLK_OFF BIT(4)
  18. #define MD1_ISO_OFF BIT(8)
  19. #define MT6795_PLL_FMAX (3000UL * MHZ)
  20. #define MT6795_CON0_EN BIT(0)
  21. #define MT6795_CON0_RST_BAR BIT(24)
  22. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  23. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
  24. .id = _id, \
  25. .name = _name, \
  26. .reg = _reg, \
  27. .pwr_reg = _pwr_reg, \
  28. .en_mask = MT6795_CON0_EN | _en_mask, \
  29. .flags = _flags, \
  30. .rst_bar_mask = MT6795_CON0_RST_BAR, \
  31. .fmax = MT6795_PLL_FMAX, \
  32. .pcwbits = _pcwbits, \
  33. .pd_reg = _pd_reg, \
  34. .pd_shift = _pd_shift, \
  35. .tuner_reg = _tuner_reg, \
  36. .pcw_reg = _pcw_reg, \
  37. .pcw_shift = _pcw_shift, \
  38. .div_table = NULL, \
  39. .pll_en_bit = 0, \
  40. }
  41. static const struct mtk_pll_data plls[] = {
  42. PLL(CLK_APMIXED_ARMCA53PLL, "armca53pll", 0x200, 0x20c, 0, PLL_AO,
  43. 21, 0x204, 24, 0x0, 0x204, 0),
  44. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000101, HAVE_RST_BAR,
  45. 21, 0x220, 4, 0x0, 0x224, 0),
  46. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000101, HAVE_RST_BAR,
  47. 7, 0x230, 4, 0x0, 0x234, 14),
  48. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x240, 0x24c, 0, 0, 21, 0x244, 24, 0x0, 0x244, 0),
  49. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x250, 0x25c, 0, 0, 21, 0x250, 4, 0x0, 0x254, 0),
  50. PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x260, 0x26c, 0, 0, 21, 0x260, 4, 0x0, 0x264, 0),
  51. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x270, 0x27c, 0, 0, 21, 0x270, 4, 0x0, 0x274, 0),
  52. PLL(CLK_APMIXED_MPLL, "mpll", 0x280, 0x28c, 0, 0, 21, 0x280, 4, 0x0, 0x284, 0),
  53. PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x290, 0x29c, 0, 0, 21, 0x290, 4, 0x0, 0x294, 0),
  54. PLL(CLK_APMIXED_APLL1, "apll1", 0x2a0, 0x2b0, 0, 0, 31, 0x2a0, 4, 0x2a8, 0x2a4, 0),
  55. PLL(CLK_APMIXED_APLL2, "apll2", 0x2b4, 0x2c4, 0, 0, 31, 0x2b4, 4, 0x2bc, 0x2b8, 0),
  56. };
  57. enum fh_pll_id {
  58. FH_CA53PLL_LL,
  59. FH_CA53PLL_BL,
  60. FH_MAINPLL,
  61. FH_MPLL,
  62. FH_MSDCPLL,
  63. FH_MMPLL,
  64. FH_VENCPLL,
  65. FH_TVDPLL,
  66. FH_VCODECPLL,
  67. FH_NR_FH,
  68. };
  69. #define _FH(_pllid, _fhid, _slope, _offset) { \
  70. .data = { \
  71. .pll_id = _pllid, \
  72. .fh_id = _fhid, \
  73. .fh_ver = FHCTL_PLLFH_V1, \
  74. .fhx_offset = _offset, \
  75. .dds_mask = GENMASK(21, 0), \
  76. .slope0_value = _slope, \
  77. .slope1_value = _slope, \
  78. .sfstrx_en = BIT(2), \
  79. .frddsx_en = BIT(1), \
  80. .fhctlx_en = BIT(0), \
  81. .tgl_org = BIT(31), \
  82. .dvfs_tri = BIT(31), \
  83. .pcwchg = BIT(31), \
  84. .dt_val = 0x0, \
  85. .df_val = 0x9, \
  86. .updnlmt_shft = 16, \
  87. .msk_frddsx_dys = GENMASK(23, 20), \
  88. .msk_frddsx_dts = GENMASK(19, 16), \
  89. }, \
  90. }
  91. #define FH(_pllid, _fhid, _offset) _FH(_pllid, _fhid, 0x6003c97, _offset)
  92. #define FH_M(_pllid, _fhid, _offset) _FH(_pllid, _fhid, 0x6000140, _offset)
  93. static struct mtk_pllfh_data pllfhs[] = {
  94. FH(CLK_APMIXED_ARMCA53PLL, FH_CA53PLL_BL, 0x38),
  95. FH(CLK_APMIXED_MAINPLL, FH_MAINPLL, 0x60),
  96. FH_M(CLK_APMIXED_MPLL, FH_MPLL, 0x74),
  97. FH(CLK_APMIXED_MSDCPLL, FH_MSDCPLL, 0x88),
  98. FH(CLK_APMIXED_MMPLL, FH_MMPLL, 0x9c),
  99. FH(CLK_APMIXED_VENCPLL, FH_VENCPLL, 0xb0),
  100. FH(CLK_APMIXED_TVDPLL, FH_TVDPLL, 0xc4),
  101. FH(CLK_APMIXED_VCODECPLL, FH_VCODECPLL, 0xd8),
  102. };
  103. static void clk_mt6795_apmixed_setup_md1(void __iomem *base)
  104. {
  105. void __iomem *reg = base + REG_AP_PLL_CON7;
  106. /* Turn on MD1 internal clock */
  107. writel(readl(reg) & ~MD1_CLK_OFF, reg);
  108. /* Unlock MD1's MTCMOS power path */
  109. writel(readl(reg) & ~MD1_MTCMOS_OFF, reg);
  110. /* Turn on ISO */
  111. writel(readl(reg) & ~MD1_ISO_OFF, reg);
  112. /* Turn on memory */
  113. writel(readl(reg) & ~MD1_MEM_OFF, reg);
  114. }
  115. static const struct of_device_id of_match_clk_mt6795_apmixed[] = {
  116. { .compatible = "mediatek,mt6795-apmixedsys" },
  117. { /* sentinel */ }
  118. };
  119. MODULE_DEVICE_TABLE(of, of_match_clk_mt6795_apmixed);
  120. static int clk_mt6795_apmixed_probe(struct platform_device *pdev)
  121. {
  122. struct clk_hw_onecell_data *clk_data;
  123. struct device *dev = &pdev->dev;
  124. struct device_node *node = dev->of_node;
  125. const u8 *fhctl_node = "mediatek,mt6795-fhctl";
  126. void __iomem *base;
  127. struct clk_hw *hw;
  128. int ret;
  129. base = devm_platform_ioremap_resource(pdev, 0);
  130. if (IS_ERR(base))
  131. return PTR_ERR(base);
  132. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  133. if (!clk_data)
  134. return -ENOMEM;
  135. fhctl_parse_dt(fhctl_node, pllfhs, ARRAY_SIZE(pllfhs));
  136. ret = mtk_clk_register_pllfhs(node, plls, ARRAY_SIZE(plls),
  137. pllfhs, ARRAY_SIZE(pllfhs), clk_data);
  138. if (ret)
  139. goto free_clk_data;
  140. hw = mtk_clk_register_ref2usb_tx("ref2usb_tx", "clk26m", base + REG_REF2USB);
  141. if (IS_ERR(hw)) {
  142. ret = PTR_ERR(hw);
  143. dev_err(dev, "Failed to register ref2usb_tx: %d\n", ret);
  144. goto unregister_plls;
  145. }
  146. clk_data->hws[CLK_APMIXED_REF2USB_TX] = hw;
  147. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  148. if (ret) {
  149. dev_err(dev, "Cannot register clock provider: %d\n", ret);
  150. goto unregister_ref2usb;
  151. }
  152. /* Setup MD1 to avoid random crashes */
  153. dev_dbg(dev, "Performing initial setup for MD1\n");
  154. clk_mt6795_apmixed_setup_md1(base);
  155. return 0;
  156. unregister_ref2usb:
  157. mtk_clk_unregister_ref2usb_tx(clk_data->hws[CLK_APMIXED_REF2USB_TX]);
  158. unregister_plls:
  159. mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
  160. ARRAY_SIZE(pllfhs), clk_data);
  161. free_clk_data:
  162. mtk_free_clk_data(clk_data);
  163. return ret;
  164. }
  165. static void clk_mt6795_apmixed_remove(struct platform_device *pdev)
  166. {
  167. struct device_node *node = pdev->dev.of_node;
  168. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  169. of_clk_del_provider(node);
  170. mtk_clk_unregister_ref2usb_tx(clk_data->hws[CLK_APMIXED_REF2USB_TX]);
  171. mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
  172. ARRAY_SIZE(pllfhs), clk_data);
  173. mtk_free_clk_data(clk_data);
  174. }
  175. static struct platform_driver clk_mt6795_apmixed_drv = {
  176. .probe = clk_mt6795_apmixed_probe,
  177. .remove = clk_mt6795_apmixed_remove,
  178. .driver = {
  179. .name = "clk-mt6795-apmixed",
  180. .of_match_table = of_match_clk_mt6795_apmixed,
  181. },
  182. };
  183. module_platform_driver(clk_mt6795_apmixed_drv);
  184. MODULE_DESCRIPTION("MediaTek MT6795 apmixed clocks driver");
  185. MODULE_LICENSE("GPL");