clk-mt8135.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Author: James Liao <jamesjj.liao@mediatek.com>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/slab.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <dt-bindings/clock/mt8135-clk.h>
  14. #include "clk-gate.h"
  15. #include "clk-mtk.h"
  16. #include "clk-pll.h"
  17. static DEFINE_SPINLOCK(mt8135_clk_lock);
  18. static const struct mtk_fixed_factor top_divs[] = {
  19. FACTOR(CLK_DUMMY, "top_divs_dummy", "clk_null", 1, 1),
  20. FACTOR(CLK_TOP_DSI0_LNTC_DSICLK, "dsi0_lntc_dsiclk", "clk_null", 1, 1),
  21. FACTOR(CLK_TOP_HDMITX_CLKDIG_CTS, "hdmitx_clkdig_cts", "clk_null", 1, 1),
  22. FACTOR(CLK_TOP_CLKPH_MCK, "clkph_mck", "clk_null", 1, 1),
  23. FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "clk_null", 1, 1),
  24. FACTOR(CLK_TOP_MAINPLL_806M, "mainpll_806m", "mainpll", 1, 2),
  25. FACTOR(CLK_TOP_MAINPLL_537P3M, "mainpll_537p3m", "mainpll", 1, 3),
  26. FACTOR(CLK_TOP_MAINPLL_322P4M, "mainpll_322p4m", "mainpll", 1, 5),
  27. FACTOR(CLK_TOP_MAINPLL_230P3M, "mainpll_230p3m", "mainpll", 1, 7),
  28. FACTOR(CLK_TOP_UNIVPLL_624M, "univpll_624m", "univpll", 1, 2),
  29. FACTOR(CLK_TOP_UNIVPLL_416M, "univpll_416m", "univpll", 1, 3),
  30. FACTOR(CLK_TOP_UNIVPLL_249P6M, "univpll_249p6m", "univpll", 1, 5),
  31. FACTOR(CLK_TOP_UNIVPLL_178P3M, "univpll_178p3m", "univpll", 1, 7),
  32. FACTOR(CLK_TOP_UNIVPLL_48M, "univpll_48m", "univpll", 1, 26),
  33. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  34. FACTOR(CLK_TOP_MMPLL_D3, "mmpll_d3", "mmpll", 1, 3),
  35. FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
  36. FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
  37. FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll_d2", 1, 2),
  38. FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll_d3", 1, 2),
  39. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll_806m", 1, 1),
  40. FACTOR(CLK_TOP_SYSPLL_D4, "syspll_d4", "mainpll_806m", 1, 2),
  41. FACTOR(CLK_TOP_SYSPLL_D6, "syspll_d6", "mainpll_806m", 1, 3),
  42. FACTOR(CLK_TOP_SYSPLL_D8, "syspll_d8", "mainpll_806m", 1, 4),
  43. FACTOR(CLK_TOP_SYSPLL_D10, "syspll_d10", "mainpll_806m", 1, 5),
  44. FACTOR(CLK_TOP_SYSPLL_D12, "syspll_d12", "mainpll_806m", 1, 6),
  45. FACTOR(CLK_TOP_SYSPLL_D16, "syspll_d16", "mainpll_806m", 1, 8),
  46. FACTOR(CLK_TOP_SYSPLL_D24, "syspll_d24", "mainpll_806m", 1, 12),
  47. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll_537p3m", 1, 1),
  48. FACTOR(CLK_TOP_SYSPLL_D2P5, "syspll_d2p5", "mainpll_322p4m", 2, 1),
  49. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll_322p4m", 1, 1),
  50. FACTOR(CLK_TOP_SYSPLL_D3P5, "syspll_d3p5", "mainpll_230p3m", 2, 1),
  51. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_624m", 1, 2),
  52. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_624m", 1, 4),
  53. FACTOR(CLK_TOP_UNIVPLL1_D6, "univpll1_d6", "univpll_624m", 1, 6),
  54. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_624m", 1, 8),
  55. FACTOR(CLK_TOP_UNIVPLL1_D10, "univpll1_d10", "univpll_624m", 1, 10),
  56. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_416m", 1, 2),
  57. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_416m", 1, 4),
  58. FACTOR(CLK_TOP_UNIVPLL2_D6, "univpll2_d6", "univpll_416m", 1, 6),
  59. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_416m", 1, 8),
  60. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll_416m", 1, 1),
  61. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll_249p6m", 1, 1),
  62. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll_178p3m", 1, 1),
  63. FACTOR(CLK_TOP_UNIVPLL_D10, "univpll_d10", "univpll_249p6m", 1, 2),
  64. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll_48m", 1, 1),
  65. FACTOR(CLK_TOP_APLL, "apll_ck", "audpll", 1, 1),
  66. FACTOR(CLK_TOP_APLL_D4, "apll_d4", "audpll", 1, 4),
  67. FACTOR(CLK_TOP_APLL_D8, "apll_d8", "audpll", 1, 8),
  68. FACTOR(CLK_TOP_APLL_D16, "apll_d16", "audpll", 1, 16),
  69. FACTOR(CLK_TOP_APLL_D24, "apll_d24", "audpll", 1, 24),
  70. FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
  71. FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
  72. FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
  73. FACTOR(CLK_TOP_LVDSTX_CLKDIG_CT, "lvdstx_clkdig_cts", "lvdspll", 1, 1),
  74. FACTOR(CLK_TOP_VPLL_DPIX, "vpll_dpix_ck", "lvdspll", 1, 1),
  75. FACTOR(CLK_TOP_TVHDMI_H, "tvhdmi_h_ck", "tvdpll", 1, 1),
  76. FACTOR(CLK_TOP_HDMITX_CLKDIG_D2, "hdmitx_clkdig_d2", "hdmitx_clkdig_cts", 1, 2),
  77. FACTOR(CLK_TOP_HDMITX_CLKDIG_D3, "hdmitx_clkdig_d3", "hdmitx_clkdig_cts", 1, 3),
  78. FACTOR(CLK_TOP_TVHDMI_D2, "tvhdmi_d2", "tvhdmi_h_ck", 1, 2),
  79. FACTOR(CLK_TOP_TVHDMI_D4, "tvhdmi_d4", "tvhdmi_h_ck", 1, 4),
  80. FACTOR(CLK_TOP_MEMPLL_MCK_D4, "mempll_mck_d4", "clkph_mck", 1, 4),
  81. };
  82. static const char * const axi_parents[] = {
  83. "clk26m",
  84. "syspll_d3",
  85. "syspll_d4",
  86. "syspll_d6",
  87. "univpll_d5",
  88. "univpll2_d2",
  89. "syspll_d3p5"
  90. };
  91. static const char * const smi_parents[] = {
  92. "clk26m",
  93. "clkph_mck",
  94. "syspll_d2p5",
  95. "syspll_d3",
  96. "syspll_d8",
  97. "univpll_d5",
  98. "univpll1_d2",
  99. "univpll1_d6",
  100. "mmpll_d3",
  101. "mmpll_d4",
  102. "mmpll_d5",
  103. "mmpll_d6",
  104. "mmpll_d7",
  105. "vdecpll",
  106. "lvdspll"
  107. };
  108. static const char * const mfg_parents[] = {
  109. "clk26m",
  110. "univpll1_d4",
  111. "syspll_d2",
  112. "syspll_d2p5",
  113. "syspll_d3",
  114. "univpll_d5",
  115. "univpll1_d2",
  116. "mmpll_d2",
  117. "mmpll_d3",
  118. "mmpll_d4",
  119. "mmpll_d5",
  120. "mmpll_d6",
  121. "mmpll_d7"
  122. };
  123. static const char * const irda_parents[] = {
  124. "clk26m",
  125. "univpll2_d8",
  126. "univpll1_d6"
  127. };
  128. static const char * const cam_parents[] = {
  129. "clk26m",
  130. "syspll_d3",
  131. "syspll_d3p5",
  132. "syspll_d4",
  133. "univpll_d5",
  134. "univpll2_d2",
  135. "univpll_d7",
  136. "univpll1_d4"
  137. };
  138. static const char * const aud_intbus_parents[] = {
  139. "clk26m",
  140. "syspll_d6",
  141. "univpll_d10"
  142. };
  143. static const char * const jpg_parents[] = {
  144. "clk26m",
  145. "syspll_d5",
  146. "syspll_d4",
  147. "syspll_d3",
  148. "univpll_d7",
  149. "univpll2_d2",
  150. "univpll_d5"
  151. };
  152. static const char * const disp_parents[] = {
  153. "clk26m",
  154. "syspll_d3p5",
  155. "syspll_d3",
  156. "univpll2_d2",
  157. "univpll_d5",
  158. "univpll1_d2",
  159. "lvdspll",
  160. "vdecpll"
  161. };
  162. static const char * const msdc30_parents[] = {
  163. "clk26m",
  164. "syspll_d6",
  165. "syspll_d5",
  166. "univpll1_d4",
  167. "univpll2_d4",
  168. "msdcpll"
  169. };
  170. static const char * const usb20_parents[] = {
  171. "clk26m",
  172. "univpll2_d6",
  173. "univpll1_d10"
  174. };
  175. static const char * const venc_parents[] = {
  176. "clk26m",
  177. "syspll_d3",
  178. "syspll_d8",
  179. "univpll_d5",
  180. "univpll1_d6",
  181. "mmpll_d4",
  182. "mmpll_d5",
  183. "mmpll_d6"
  184. };
  185. static const char * const spi_parents[] = {
  186. "clk26m",
  187. "syspll_d6",
  188. "syspll_d8",
  189. "syspll_d10",
  190. "univpll1_d6",
  191. "univpll1_d8"
  192. };
  193. static const char * const uart_parents[] = {
  194. "clk26m",
  195. "univpll2_d8"
  196. };
  197. static const char * const mem_parents[] = {
  198. "clk26m",
  199. "clkph_mck"
  200. };
  201. static const char * const camtg_parents[] = {
  202. "clk26m",
  203. "univpll_d26",
  204. "univpll1_d6",
  205. "syspll_d16",
  206. "syspll_d8"
  207. };
  208. static const char * const audio_parents[] = {
  209. "clk26m",
  210. "syspll_d24"
  211. };
  212. static const char * const fix_parents[] = {
  213. "rtc32k",
  214. "clk26m",
  215. "univpll_d5",
  216. "univpll_d7",
  217. "univpll1_d2",
  218. "univpll1_d4",
  219. "univpll1_d6",
  220. "univpll1_d8"
  221. };
  222. static const char * const vdec_parents[] = {
  223. "clk26m",
  224. "vdecpll",
  225. "clkph_mck",
  226. "syspll_d2p5",
  227. "syspll_d3",
  228. "syspll_d3p5",
  229. "syspll_d4",
  230. "syspll_d5",
  231. "syspll_d6",
  232. "syspll_d8",
  233. "univpll1_d2",
  234. "univpll2_d2",
  235. "univpll_d7",
  236. "univpll_d10",
  237. "univpll2_d4",
  238. "lvdspll"
  239. };
  240. static const char * const ddrphycfg_parents[] = {
  241. "clk26m",
  242. "axi_sel",
  243. "syspll_d12"
  244. };
  245. static const char * const dpilvds_parents[] = {
  246. "clk26m",
  247. "lvdspll",
  248. "lvdspll_d2",
  249. "lvdspll_d4",
  250. "lvdspll_d8"
  251. };
  252. static const char * const pmicspi_parents[] = {
  253. "clk26m",
  254. "univpll2_d6",
  255. "syspll_d8",
  256. "syspll_d10",
  257. "univpll1_d10",
  258. "mempll_mck_d4",
  259. "univpll_d26",
  260. "syspll_d24"
  261. };
  262. static const char * const smi_mfg_as_parents[] = {
  263. "clk26m",
  264. "smi_sel",
  265. "mfg_sel",
  266. "mem_sel"
  267. };
  268. static const char * const gcpu_parents[] = {
  269. "clk26m",
  270. "syspll_d4",
  271. "univpll_d7",
  272. "syspll_d5",
  273. "syspll_d6"
  274. };
  275. static const char * const dpi1_parents[] = {
  276. "clk26m",
  277. "tvhdmi_h_ck",
  278. "tvhdmi_d2",
  279. "tvhdmi_d4"
  280. };
  281. static const char * const cci_parents[] = {
  282. "clk26m",
  283. "mainpll_537p3m",
  284. "univpll_d3",
  285. "syspll_d2p5",
  286. "syspll_d3",
  287. "syspll_d5"
  288. };
  289. static const char * const apll_parents[] = {
  290. "clk26m",
  291. "apll_ck",
  292. "apll_d4",
  293. "apll_d8",
  294. "apll_d16",
  295. "apll_d24"
  296. };
  297. static const char * const hdmipll_parents[] = {
  298. "clk26m",
  299. "hdmitx_clkdig_cts",
  300. "hdmitx_clkdig_d2",
  301. "hdmitx_clkdig_d3"
  302. };
  303. static const struct mtk_composite top_muxes[] = {
  304. /* CLK_CFG_0 */
  305. MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  306. 0x0140, 0, 3, INVALID_MUX_GATE_BIT),
  307. MUX_GATE(CLK_TOP_SMI_SEL, "smi_sel", smi_parents, 0x0140, 8, 4, 15),
  308. MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0140, 16, 4, 23),
  309. MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x0140, 24, 2, 31),
  310. /* CLK_CFG_1 */
  311. MUX_GATE(CLK_TOP_CAM_SEL, "cam_sel", cam_parents, 0x0144, 0, 3, 7),
  312. MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  313. 0x0144, 8, 2, 15),
  314. MUX_GATE(CLK_TOP_JPG_SEL, "jpg_sel", jpg_parents, 0x0144, 16, 3, 23),
  315. MUX_GATE(CLK_TOP_DISP_SEL, "disp_sel", disp_parents, 0x0144, 24, 3, 31),
  316. /* CLK_CFG_2 */
  317. MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents, 0x0148, 0, 3, 7),
  318. MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents, 0x0148, 8, 3, 15),
  319. MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents, 0x0148, 16, 3, 23),
  320. MUX_GATE(CLK_TOP_MSDC30_4_SEL, "msdc30_4_sel", msdc30_parents, 0x0148, 24, 3, 31),
  321. /* CLK_CFG_3 */
  322. MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x014c, 0, 2, 7),
  323. /* CLK_CFG_4 */
  324. MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0150, 8, 3, 15),
  325. MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0150, 16, 3, 23),
  326. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0150, 24, 2, 31),
  327. /* CLK_CFG_6 */
  328. MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0158, 0, 2, 7),
  329. MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0158, 8, 3, 15),
  330. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x0158, 24, 2, 31),
  331. /* CLK_CFG_7 */
  332. MUX_GATE(CLK_TOP_FIX_SEL, "fix_sel", fix_parents, 0x015c, 0, 3, 7),
  333. MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x015c, 8, 4, 15),
  334. MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
  335. 0x015c, 16, 2, 23),
  336. MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x015c, 24, 3, 31),
  337. /* CLK_CFG_8 */
  338. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x0164, 0, 3, 7),
  339. MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents, 0x0164, 8, 3, 15),
  340. MUX_GATE(CLK_TOP_SMI_MFG_AS_SEL, "smi_mfg_as_sel", smi_mfg_as_parents,
  341. 0x0164, 16, 2, 23),
  342. MUX_GATE(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0164, 24, 3, 31),
  343. /* CLK_CFG_9 */
  344. MUX_GATE(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents, 0x0168, 0, 2, 7),
  345. MUX_GATE_FLAGS(CLK_TOP_CCI_SEL, "cci_sel", cci_parents, 0x0168, 8, 3, 15, CLK_IS_CRITICAL),
  346. MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents, 0x0168, 16, 3, 23),
  347. MUX_GATE(CLK_TOP_HDMIPLL_SEL, "hdmipll_sel", hdmipll_parents, 0x0168, 24, 2, 31),
  348. };
  349. static const struct mtk_gate_regs infra_cg_regs = {
  350. .set_ofs = 0x0040,
  351. .clr_ofs = 0x0044,
  352. .sta_ofs = 0x0048,
  353. };
  354. #define GATE_ICG(_id, _name, _parent, _shift) \
  355. GATE_MTK(_id, _name, _parent, &infra_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  356. #define GATE_ICG_AO(_id, _name, _parent, _shift) \
  357. GATE_MTK_FLAGS(_id, _name, _parent, &infra_cg_regs, _shift, \
  358. &mtk_clk_gate_ops_setclr, CLK_IS_CRITICAL)
  359. static const struct mtk_gate infra_clks[] = {
  360. GATE_DUMMY(CLK_DUMMY, "infra_dummy"),
  361. GATE_ICG(CLK_INFRA_PMIC_WRAP, "pmic_wrap_ck", "axi_sel", 23),
  362. GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
  363. GATE_ICG(CLK_INFRA_CCIF1_AP_CTRL, "ccif1_ap_ctrl", "axi_sel", 21),
  364. GATE_ICG(CLK_INFRA_CCIF0_AP_CTRL, "ccif0_ap_ctrl", "axi_sel", 20),
  365. GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
  366. GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "cpum_tck_in", 15),
  367. GATE_ICG_AO(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
  368. GATE_ICG(CLK_INFRA_MFGAXI, "mfgaxi_ck", "axi_sel", 7),
  369. GATE_ICG(CLK_INFRA_DEVAPC, "devapc_ck", "axi_sel", 6),
  370. GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "aud_intbus_sel", 5),
  371. GATE_ICG(CLK_INFRA_MFG_BUS, "mfg_bus_ck", "axi_sel", 2),
  372. GATE_ICG(CLK_INFRA_SMI, "smi_ck", "smi_sel", 1),
  373. GATE_ICG(CLK_INFRA_DBGCLK, "dbgclk_ck", "axi_sel", 0),
  374. };
  375. static const struct mtk_gate_regs peri0_cg_regs = {
  376. .set_ofs = 0x0008,
  377. .clr_ofs = 0x0010,
  378. .sta_ofs = 0x0018,
  379. };
  380. static const struct mtk_gate_regs peri1_cg_regs = {
  381. .set_ofs = 0x000c,
  382. .clr_ofs = 0x0014,
  383. .sta_ofs = 0x001c,
  384. };
  385. #define GATE_PERI0(_id, _name, _parent, _shift) \
  386. GATE_MTK(_id, _name, _parent, &peri0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  387. #define GATE_PERI1(_id, _name, _parent, _shift) \
  388. GATE_MTK(_id, _name, _parent, &peri1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  389. static const struct mtk_gate peri_gates[] = {
  390. GATE_DUMMY(CLK_DUMMY, "peri_dummy"),
  391. /* PERI0 */
  392. GATE_PERI0(CLK_PERI_I2C5, "i2c5_ck", "axi_sel", 31),
  393. GATE_PERI0(CLK_PERI_I2C4, "i2c4_ck", "axi_sel", 30),
  394. GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "axi_sel", 29),
  395. GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 28),
  396. GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 27),
  397. GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 26),
  398. GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 25),
  399. GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 24),
  400. GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 23),
  401. GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 22),
  402. GATE_PERI0(CLK_PERI_IRDA, "irda_ck", "irda_sel", 21),
  403. GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 20),
  404. GATE_PERI0(CLK_PERI_MD_HIF, "md_hif_ck", "axi_sel", 19),
  405. GATE_PERI0(CLK_PERI_AP_HIF, "ap_hif_ck", "axi_sel", 18),
  406. GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_4_sel", 17),
  407. GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_3_sel", 16),
  408. GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_2_sel", 15),
  409. GATE_PERI0(CLK_PERI_MSDC20_2, "msdc20_2_ck", "msdc30_1_sel", 14),
  410. GATE_PERI0(CLK_PERI_MSDC20_1, "msdc20_1_ck", "msdc30_0_sel", 13),
  411. GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
  412. GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
  413. GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
  414. GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
  415. GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axi_sel", 8),
  416. GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axi_sel", 7),
  417. GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axi_sel", 6),
  418. GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axi_sel", 5),
  419. GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axi_sel", 4),
  420. GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axi_sel", 3),
  421. GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axi_sel", 2),
  422. GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
  423. GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "axi_sel", 0),
  424. /* PERI1 */
  425. GATE_PERI1(CLK_PERI_USBSLV, "usbslv_ck", "axi_sel", 8),
  426. GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 7),
  427. GATE_PERI1(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 6),
  428. GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "gcpu_sel", 5),
  429. GATE_PERI1(CLK_PERI_FHCTL, "fhctl_ck", "clk26m", 4),
  430. GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi_sel", 3),
  431. GATE_PERI1(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 2),
  432. GATE_PERI1(CLK_PERI_PERI_PWRAP, "peri_pwrap_ck", "axi_sel", 1),
  433. GATE_PERI1(CLK_PERI_I2C6, "i2c6_ck", "axi_sel", 0),
  434. };
  435. static const char * const uart_ck_sel_parents[] = {
  436. "clk26m",
  437. "uart_sel",
  438. };
  439. static const struct mtk_composite peri_clks[] = {
  440. MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
  441. MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
  442. MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
  443. MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
  444. };
  445. static u16 infrasys_rst_ofs[] = { 0x30, 0x34, };
  446. static u16 pericfg_rst_ofs[] = { 0x0, 0x4, };
  447. static const struct mtk_clk_rst_desc clk_rst_desc[] = {
  448. /* infrasys */
  449. {
  450. .version = MTK_RST_SIMPLE,
  451. .rst_bank_ofs = infrasys_rst_ofs,
  452. .rst_bank_nr = ARRAY_SIZE(infrasys_rst_ofs),
  453. },
  454. /* pericfg */
  455. {
  456. .version = MTK_RST_SIMPLE,
  457. .rst_bank_ofs = pericfg_rst_ofs,
  458. .rst_bank_nr = ARRAY_SIZE(pericfg_rst_ofs),
  459. }
  460. };
  461. static const struct mtk_clk_desc infra_desc = {
  462. .clks = infra_clks,
  463. .num_clks = ARRAY_SIZE(infra_clks),
  464. .rst_desc = &clk_rst_desc[0],
  465. };
  466. static const struct mtk_clk_desc peri_desc = {
  467. .clks = peri_gates,
  468. .num_clks = ARRAY_SIZE(peri_gates),
  469. .composite_clks = peri_clks,
  470. .num_composite_clks = ARRAY_SIZE(peri_clks),
  471. .clk_lock = &mt8135_clk_lock,
  472. .rst_desc = &clk_rst_desc[1],
  473. };
  474. static const struct mtk_clk_desc topck_desc = {
  475. .factor_clks = top_divs,
  476. .num_factor_clks = ARRAY_SIZE(top_divs),
  477. .composite_clks = top_muxes,
  478. .num_composite_clks = ARRAY_SIZE(top_muxes),
  479. .clk_lock = &mt8135_clk_lock,
  480. };
  481. static const struct of_device_id of_match_clk_mt8135[] = {
  482. { .compatible = "mediatek,mt8135-infracfg", .data = &infra_desc },
  483. { .compatible = "mediatek,mt8135-pericfg", .data = &peri_desc },
  484. { .compatible = "mediatek,mt8135-topckgen", .data = &topck_desc },
  485. { /* sentinel */ }
  486. };
  487. MODULE_DEVICE_TABLE(of, of_match_clk_mt8135);
  488. static struct platform_driver clk_mt8135_drv = {
  489. .driver = {
  490. .name = "clk-mt8135",
  491. .of_match_table = of_match_clk_mt8135,
  492. },
  493. .probe = mtk_clk_simple_probe,
  494. .remove = mtk_clk_simple_remove,
  495. };
  496. module_platform_driver(clk_mt8135_drv);
  497. MODULE_DESCRIPTION("MediaTek MT8135 clocks driver");
  498. MODULE_LICENSE("GPL");