clk-mt8167-mm.c 3.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2020 MediaTek Inc.
  4. * Copyright (c) 2020 BayLibre, SAS
  5. * Author: James Liao <jamesjj.liao@mediatek.com>
  6. * Fabien Parent <fparent@baylibre.com>
  7. */
  8. #include <linux/clk-provider.h>
  9. #include <linux/mod_devicetable.h>
  10. #include <linux/platform_device.h>
  11. #include "clk-mtk.h"
  12. #include "clk-gate.h"
  13. #include <dt-bindings/clock/mt8167-clk.h>
  14. static const struct mtk_gate_regs mm0_cg_regs = {
  15. .set_ofs = 0x104,
  16. .clr_ofs = 0x108,
  17. .sta_ofs = 0x100,
  18. };
  19. static const struct mtk_gate_regs mm1_cg_regs = {
  20. .set_ofs = 0x114,
  21. .clr_ofs = 0x118,
  22. .sta_ofs = 0x110,
  23. };
  24. #define GATE_MM0(_id, _name, _parent, _shift) \
  25. GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  26. #define GATE_MM1(_id, _name, _parent, _shift) \
  27. GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  28. static const struct mtk_gate mm_clks[] = {
  29. /* MM0 */
  30. GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "smi_mm", 0),
  31. GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "smi_mm", 1),
  32. GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "smi_mm", 2),
  33. GATE_MM0(CLK_MM_MDP_RDMA, "mm_mdp_rdma", "smi_mm", 3),
  34. GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "smi_mm", 4),
  35. GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "smi_mm", 5),
  36. GATE_MM0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "smi_mm", 6),
  37. GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "smi_mm", 7),
  38. GATE_MM0(CLK_MM_MDP_WROT, "mm_mdp_wrot", "smi_mm", 8),
  39. GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "smi_mm", 9),
  40. GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "smi_mm", 10),
  41. GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "smi_mm", 11),
  42. GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "smi_mm", 12),
  43. GATE_MM0(CLK_MM_DISP_WDMA, "mm_disp_wdma", "smi_mm", 13),
  44. GATE_MM0(CLK_MM_DISP_COLOR, "mm_disp_color", "smi_mm", 14),
  45. GATE_MM0(CLK_MM_DISP_CCORR, "mm_disp_ccorr", "smi_mm", 15),
  46. GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "smi_mm", 16),
  47. GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "smi_mm", 17),
  48. GATE_MM0(CLK_MM_DISP_DITHER, "mm_disp_dither", "smi_mm", 18),
  49. GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "smi_mm", 19),
  50. /* MM1 */
  51. GATE_MM1(CLK_MM_DISP_PWM_MM, "mm_disp_pwm_mm", "smi_mm", 0),
  52. GATE_MM1(CLK_MM_DISP_PWM_26M, "mm_disp_pwm_26m", "smi_mm", 1),
  53. GATE_MM1(CLK_MM_DSI_ENGINE, "mm_dsi_engine", "smi_mm", 2),
  54. GATE_MM1(CLK_MM_DSI_DIGITAL, "mm_dsi_digital", "dsi0_lntc_dsick", 3),
  55. GATE_MM1(CLK_MM_DPI0_ENGINE, "mm_dpi0_engine", "smi_mm", 4),
  56. GATE_MM1(CLK_MM_DPI0_PXL, "mm_dpi0_pxl", "rg_fdpi0", 5),
  57. GATE_MM1(CLK_MM_LVDS_PXL, "mm_lvds_pxl", "vpll_dpix", 14),
  58. GATE_MM1(CLK_MM_LVDS_CTS, "mm_lvds_cts", "lvdstx_dig_cts", 15),
  59. GATE_MM1(CLK_MM_DPI1_ENGINE, "mm_dpi1_engine", "smi_mm", 16),
  60. GATE_MM1(CLK_MM_DPI1_PXL, "mm_dpi1_pxl", "rg_fdpi1", 17),
  61. GATE_MM1(CLK_MM_HDMI_PXL, "mm_hdmi_pxl", "rg_fdpi1", 18),
  62. GATE_MM1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll12_div6", 19),
  63. GATE_MM1(CLK_MM_HDMI_ADSP_BCK, "mm_hdmi_adsp_b", "apll12_div4b", 20),
  64. GATE_MM1(CLK_MM_HDMI_PLL, "mm_hdmi_pll", "hdmtx_dig_cts", 21),
  65. };
  66. static const struct mtk_clk_desc mm_desc = {
  67. .clks = mm_clks,
  68. .num_clks = ARRAY_SIZE(mm_clks),
  69. };
  70. static const struct platform_device_id clk_mt8167_mm_id_table[] = {
  71. { .name = "clk-mt8167-mm", .driver_data = (kernel_ulong_t)&mm_desc },
  72. { /* sentinel */ }
  73. };
  74. MODULE_DEVICE_TABLE(platform, clk_mt8167_mm_id_table);
  75. static struct platform_driver clk_mt8167_mm_drv = {
  76. .probe = mtk_clk_pdev_probe,
  77. .remove = mtk_clk_pdev_remove,
  78. .driver = {
  79. .name = "clk-mt8167-mm",
  80. },
  81. .id_table = clk_mt8167_mm_id_table,
  82. };
  83. module_platform_driver(clk_mt8167_mm_drv);
  84. MODULE_DESCRIPTION("MediaTek MT8167 MultiMedia clocks driver");
  85. MODULE_LICENSE("GPL");