clk-mt8173-apmixedsys.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Copyright (c) 2022 Collabora Ltd.
  5. * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
  6. */
  7. #include <dt-bindings/clock/mt8173-clk.h>
  8. #include <linux/of_address.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include "clk-fhctl.h"
  12. #include "clk-mtk.h"
  13. #include "clk-pll.h"
  14. #include "clk-pllfh.h"
  15. #define REGOFF_REF2USB 0x8
  16. #define REGOFF_HDMI_REF 0x40
  17. #define MT8173_PLL_FMAX (3000UL * MHZ)
  18. #define CON0_MT8173_RST_BAR BIT(24)
  19. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  20. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  21. _pcw_shift, _div_table) { \
  22. .id = _id, \
  23. .name = _name, \
  24. .reg = _reg, \
  25. .pwr_reg = _pwr_reg, \
  26. .en_mask = _en_mask, \
  27. .flags = _flags, \
  28. .rst_bar_mask = CON0_MT8173_RST_BAR, \
  29. .fmax = MT8173_PLL_FMAX, \
  30. .pcwbits = _pcwbits, \
  31. .pd_reg = _pd_reg, \
  32. .pd_shift = _pd_shift, \
  33. .tuner_reg = _tuner_reg, \
  34. .pcw_reg = _pcw_reg, \
  35. .pcw_shift = _pcw_shift, \
  36. .div_table = _div_table, \
  37. }
  38. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  39. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  40. _pcw_shift) \
  41. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  42. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
  43. NULL)
  44. static const struct mtk_pll_div_table mmpll_div_table[] = {
  45. { .div = 0, .freq = MT8173_PLL_FMAX },
  46. { .div = 1, .freq = 1000000000 },
  47. { .div = 2, .freq = 702000000 },
  48. { .div = 3, .freq = 253500000 },
  49. { .div = 4, .freq = 126750000 },
  50. { } /* sentinel */
  51. };
  52. static const struct mtk_pll_data plls[] = {
  53. PLL(CLK_APMIXED_ARMCA15PLL, "armca15pll", 0x200, 0x20c, 0, PLL_AO,
  54. 21, 0x204, 24, 0x0, 0x204, 0),
  55. PLL(CLK_APMIXED_ARMCA7PLL, "armca7pll", 0x210, 0x21c, 0, PLL_AO,
  56. 21, 0x214, 24, 0x0, 0x214, 0),
  57. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000100, HAVE_RST_BAR, 21,
  58. 0x220, 4, 0x0, 0x224, 0),
  59. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000000, HAVE_RST_BAR, 7,
  60. 0x230, 4, 0x0, 0x234, 14),
  61. PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x240, 0x24c, 0, 0, 21, 0x244, 24, 0x0,
  62. 0x244, 0, mmpll_div_table),
  63. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x250, 0x25c, 0, 0, 21, 0x250, 4, 0x0, 0x254, 0),
  64. PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x260, 0x26c, 0, 0, 21, 0x260, 4, 0x0, 0x264, 0),
  65. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x270, 0x27c, 0, 0, 21, 0x270, 4, 0x0, 0x274, 0),
  66. PLL(CLK_APMIXED_MPLL, "mpll", 0x280, 0x28c, 0, 0, 21, 0x280, 4, 0x0, 0x284, 0),
  67. PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x290, 0x29c, 0, 0, 21, 0x290, 4, 0x0, 0x294, 0),
  68. PLL(CLK_APMIXED_APLL1, "apll1", 0x2a0, 0x2b0, 0, 0, 31, 0x2a0, 4, 0x2a4, 0x2a4, 0),
  69. PLL(CLK_APMIXED_APLL2, "apll2", 0x2b4, 0x2c4, 0, 0, 31, 0x2b4, 4, 0x2b8, 0x2b8, 0),
  70. PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2d0, 0x2dc, 0, 0, 21, 0x2d0, 4, 0x0, 0x2d4, 0),
  71. PLL(CLK_APMIXED_MSDCPLL2, "msdcpll2", 0x2f0, 0x2fc, 0, 0, 21, 0x2f0, 4, 0x0, 0x2f4, 0),
  72. };
  73. enum fh_pll_id {
  74. FH_ARMCA7PLL,
  75. FH_ARMCA15PLL,
  76. FH_MAINPLL,
  77. FH_MPLL,
  78. FH_MSDCPLL,
  79. FH_MMPLL,
  80. FH_VENCPLL,
  81. FH_TVDPLL,
  82. FH_VCODECPLL,
  83. FH_LVDSPLL,
  84. FH_MSDC2PLL,
  85. FH_NR_FH,
  86. };
  87. #define FH(_pllid, _fhid, _offset) { \
  88. .data = { \
  89. .pll_id = _pllid, \
  90. .fh_id = _fhid, \
  91. .fh_ver = FHCTL_PLLFH_V1, \
  92. .fhx_offset = _offset, \
  93. .dds_mask = GENMASK(21, 0), \
  94. .slope0_value = 0x6003c97, \
  95. .slope1_value = 0x6003c97, \
  96. .sfstrx_en = BIT(2), \
  97. .frddsx_en = BIT(1), \
  98. .fhctlx_en = BIT(0), \
  99. .tgl_org = BIT(31), \
  100. .dvfs_tri = BIT(31), \
  101. .pcwchg = BIT(31), \
  102. .dt_val = 0x0, \
  103. .df_val = 0x9, \
  104. .updnlmt_shft = 16, \
  105. .msk_frddsx_dys = GENMASK(23, 20), \
  106. .msk_frddsx_dts = GENMASK(19, 16), \
  107. }, \
  108. }
  109. static struct mtk_pllfh_data pllfhs[] = {
  110. FH(CLK_APMIXED_ARMCA7PLL, FH_ARMCA7PLL, 0x38),
  111. FH(CLK_APMIXED_ARMCA15PLL, FH_ARMCA15PLL, 0x4c),
  112. FH(CLK_APMIXED_MAINPLL, FH_MAINPLL, 0x60),
  113. FH(CLK_APMIXED_MPLL, FH_MPLL, 0x74),
  114. FH(CLK_APMIXED_MSDCPLL, FH_MSDCPLL, 0x88),
  115. FH(CLK_APMIXED_MMPLL, FH_MMPLL, 0x9c),
  116. FH(CLK_APMIXED_VENCPLL, FH_VENCPLL, 0xb0),
  117. FH(CLK_APMIXED_TVDPLL, FH_TVDPLL, 0xc4),
  118. FH(CLK_APMIXED_VCODECPLL, FH_VCODECPLL, 0xd8),
  119. FH(CLK_APMIXED_LVDSPLL, FH_LVDSPLL, 0xec),
  120. FH(CLK_APMIXED_MSDCPLL2, FH_MSDC2PLL, 0x100),
  121. };
  122. static const struct of_device_id of_match_clk_mt8173_apmixed[] = {
  123. { .compatible = "mediatek,mt8173-apmixedsys" },
  124. { /* sentinel */ }
  125. };
  126. MODULE_DEVICE_TABLE(of, of_match_clk_mt8173_apmixed);
  127. static int clk_mt8173_apmixed_probe(struct platform_device *pdev)
  128. {
  129. const u8 *fhctl_node = "mediatek,mt8173-fhctl";
  130. struct device_node *node = pdev->dev.of_node;
  131. struct clk_hw_onecell_data *clk_data;
  132. void __iomem *base;
  133. struct clk_hw *hw;
  134. int r;
  135. base = of_iomap(node, 0);
  136. if (!base)
  137. return -ENOMEM;
  138. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  139. if (IS_ERR_OR_NULL(clk_data)) {
  140. r = -ENOMEM;
  141. goto unmap_io;
  142. }
  143. fhctl_parse_dt(fhctl_node, pllfhs, ARRAY_SIZE(pllfhs));
  144. r = mtk_clk_register_pllfhs(node, plls, ARRAY_SIZE(plls),
  145. pllfhs, ARRAY_SIZE(pllfhs), clk_data);
  146. if (r)
  147. goto free_clk_data;
  148. hw = mtk_clk_register_ref2usb_tx("ref2usb_tx", "clk26m", base + REGOFF_REF2USB);
  149. if (IS_ERR(hw)) {
  150. r = PTR_ERR(hw);
  151. dev_err(&pdev->dev, "Failed to register ref2usb_tx: %d\n", r);
  152. goto unregister_plls;
  153. }
  154. clk_data->hws[CLK_APMIXED_REF2USB_TX] = hw;
  155. hw = devm_clk_hw_register_divider(&pdev->dev, "hdmi_ref", "tvdpll_594m", 0,
  156. base + REGOFF_HDMI_REF, 16, 3,
  157. CLK_DIVIDER_POWER_OF_TWO, NULL);
  158. clk_data->hws[CLK_APMIXED_HDMI_REF] = hw;
  159. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  160. if (r)
  161. goto unregister_ref2usb;
  162. return 0;
  163. unregister_ref2usb:
  164. mtk_clk_unregister_ref2usb_tx(clk_data->hws[CLK_APMIXED_REF2USB_TX]);
  165. unregister_plls:
  166. mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
  167. ARRAY_SIZE(pllfhs), clk_data);
  168. free_clk_data:
  169. mtk_free_clk_data(clk_data);
  170. unmap_io:
  171. iounmap(base);
  172. return r;
  173. }
  174. static void clk_mt8173_apmixed_remove(struct platform_device *pdev)
  175. {
  176. struct device_node *node = pdev->dev.of_node;
  177. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  178. of_clk_del_provider(node);
  179. mtk_clk_unregister_ref2usb_tx(clk_data->hws[CLK_APMIXED_REF2USB_TX]);
  180. mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
  181. ARRAY_SIZE(pllfhs), clk_data);
  182. mtk_free_clk_data(clk_data);
  183. }
  184. static struct platform_driver clk_mt8173_apmixed_drv = {
  185. .probe = clk_mt8173_apmixed_probe,
  186. .remove = clk_mt8173_apmixed_remove,
  187. .driver = {
  188. .name = "clk-mt8173-apmixed",
  189. .of_match_table = of_match_clk_mt8173_apmixed,
  190. },
  191. };
  192. module_platform_driver(clk_mt8173_apmixed_drv);
  193. MODULE_DESCRIPTION("MediaTek MT8173 apmixed clocks driver");
  194. MODULE_LICENSE("GPL");