clk-mt8173-topckgen.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Copyright (c) 2022 Collabora Ltd.
  5. * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
  6. */
  7. #include <dt-bindings/clock/mt8173-clk.h>
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include "clk-gate.h"
  11. #include "clk-mtk.h"
  12. #include "clk-mux.h"
  13. /*
  14. * For some clocks, we don't care what their actual rates are. And these
  15. * clocks may change their rate on different products or different scenarios.
  16. * So we model these clocks' rate as 0, to denote it's not an actual rate.
  17. */
  18. #define DUMMY_RATE 0
  19. #define TOP_MUX_GATE_NOSR(_id, _name, _parents, _reg, _shift, _width, _gate, _flags) \
  20. MUX_GATE_CLR_SET_UPD_FLAGS(_id, _name, _parents, _reg, \
  21. (_reg + 0x4), (_reg + 0x8), _shift, _width, \
  22. _gate, 0, -1, _flags)
  23. #define TOP_MUX_GATE(_id, _name, _parents, _reg, _shift, _width, _gate, _flags) \
  24. TOP_MUX_GATE_NOSR(_id, _name, _parents, _reg, _shift, _width, \
  25. _gate, CLK_SET_RATE_PARENT | _flags)
  26. static DEFINE_SPINLOCK(mt8173_top_clk_lock);
  27. static const char * const axi_parents[] = {
  28. "clk26m",
  29. "syspll1_d2",
  30. "syspll_d5",
  31. "syspll1_d4",
  32. "univpll_d5",
  33. "univpll2_d2",
  34. "dmpll_d2",
  35. "dmpll_d4"
  36. };
  37. static const char * const mem_parents[] = {
  38. "clk26m",
  39. "dmpll_ck"
  40. };
  41. static const char * const ddrphycfg_parents[] = {
  42. "clk26m",
  43. "syspll1_d8"
  44. };
  45. static const char * const mm_parents[] = {
  46. "clk26m",
  47. "vencpll_d2",
  48. "main_h364m",
  49. "syspll1_d2",
  50. "syspll_d5",
  51. "syspll1_d4",
  52. "univpll1_d2",
  53. "univpll2_d2",
  54. "dmpll_d2"
  55. };
  56. static const char * const pwm_parents[] = {
  57. "clk26m",
  58. "univpll2_d4",
  59. "univpll3_d2",
  60. "univpll1_d4"
  61. };
  62. static const char * const vdec_parents[] = {
  63. "clk26m",
  64. "vcodecpll_ck",
  65. "tvdpll_445p5m",
  66. "univpll_d3",
  67. "vencpll_d2",
  68. "syspll_d3",
  69. "univpll1_d2",
  70. "mmpll_d2",
  71. "dmpll_d2",
  72. "dmpll_d4"
  73. };
  74. static const char * const venc_parents[] = {
  75. "clk26m",
  76. "vcodecpll_ck",
  77. "tvdpll_445p5m",
  78. "univpll_d3",
  79. "vencpll_d2",
  80. "syspll_d3",
  81. "univpll1_d2",
  82. "univpll2_d2",
  83. "dmpll_d2",
  84. "dmpll_d4"
  85. };
  86. static const char * const mfg_parents[] = {
  87. "clk26m",
  88. "mmpll_ck",
  89. "dmpll_ck",
  90. "clk26m",
  91. "clk26m",
  92. "clk26m",
  93. "clk26m",
  94. "clk26m",
  95. "clk26m",
  96. "syspll_d3",
  97. "syspll1_d2",
  98. "syspll_d5",
  99. "univpll_d3",
  100. "univpll1_d2",
  101. "univpll_d5",
  102. "univpll2_d2"
  103. };
  104. static const char * const camtg_parents[] = {
  105. "clk26m",
  106. "univpll_d26",
  107. "univpll2_d2",
  108. "syspll3_d2",
  109. "syspll3_d4",
  110. "univpll1_d4"
  111. };
  112. static const char * const uart_parents[] = {
  113. "clk26m",
  114. "univpll2_d8"
  115. };
  116. static const char * const spi_parents[] = {
  117. "clk26m",
  118. "syspll3_d2",
  119. "syspll1_d4",
  120. "syspll4_d2",
  121. "univpll3_d2",
  122. "univpll2_d4",
  123. "univpll1_d8"
  124. };
  125. static const char * const usb20_parents[] = {
  126. "clk26m",
  127. "univpll1_d8",
  128. "univpll3_d4"
  129. };
  130. static const char * const usb30_parents[] = {
  131. "clk26m",
  132. "univpll3_d2",
  133. "usb_syspll_125m",
  134. "univpll2_d4"
  135. };
  136. static const char * const msdc50_0_h_parents[] = {
  137. "clk26m",
  138. "syspll1_d2",
  139. "syspll2_d2",
  140. "syspll4_d2",
  141. "univpll_d5",
  142. "univpll1_d4"
  143. };
  144. static const char * const msdc50_0_parents[] = {
  145. "clk26m",
  146. "msdcpll_ck",
  147. "msdcpll_d2",
  148. "univpll1_d4",
  149. "syspll2_d2",
  150. "syspll_d7",
  151. "msdcpll_d4",
  152. "vencpll_d4",
  153. "tvdpll_ck",
  154. "univpll_d2",
  155. "univpll1_d2",
  156. "mmpll_ck",
  157. "msdcpll2_ck",
  158. "msdcpll2_d2",
  159. "msdcpll2_d4"
  160. };
  161. static const char * const msdc30_1_parents[] = {
  162. "clk26m",
  163. "univpll2_d2",
  164. "msdcpll_d4",
  165. "univpll1_d4",
  166. "syspll2_d2",
  167. "syspll_d7",
  168. "univpll_d7",
  169. "vencpll_d4"
  170. };
  171. static const char * const msdc30_2_parents[] = {
  172. "clk26m",
  173. "univpll2_d2",
  174. "msdcpll_d4",
  175. "univpll1_d4",
  176. "syspll2_d2",
  177. "syspll_d7",
  178. "univpll_d7",
  179. "vencpll_d2"
  180. };
  181. static const char * const msdc30_3_parents[] = {
  182. "clk26m",
  183. "msdcpll2_ck",
  184. "msdcpll2_d2",
  185. "univpll2_d2",
  186. "msdcpll2_d4",
  187. "msdcpll_d4",
  188. "univpll1_d4",
  189. "syspll2_d2",
  190. "syspll_d7",
  191. "univpll_d7",
  192. "vencpll_d4",
  193. "msdcpll_ck",
  194. "msdcpll_d2",
  195. "msdcpll_d4"
  196. };
  197. static const char * const audio_parents[] = {
  198. "clk26m",
  199. "syspll3_d4",
  200. "syspll4_d4",
  201. "syspll1_d16"
  202. };
  203. static const char * const aud_intbus_parents[] = {
  204. "clk26m",
  205. "syspll1_d4",
  206. "syspll4_d2",
  207. "univpll3_d2",
  208. "univpll2_d8",
  209. "dmpll_d4",
  210. "dmpll_d8"
  211. };
  212. static const char * const pmicspi_parents[] = {
  213. "clk26m",
  214. "syspll1_d8",
  215. "syspll3_d4",
  216. "syspll1_d16",
  217. "univpll3_d4",
  218. "univpll_d26",
  219. "dmpll_d8",
  220. "dmpll_d16"
  221. };
  222. static const char * const scp_parents[] = {
  223. "clk26m",
  224. "syspll1_d2",
  225. "univpll_d5",
  226. "syspll_d5",
  227. "dmpll_d2",
  228. "dmpll_d4"
  229. };
  230. static const char * const atb_parents[] = {
  231. "clk26m",
  232. "syspll1_d2",
  233. "univpll_d5",
  234. "dmpll_d2"
  235. };
  236. static const char * const venc_lt_parents[] = {
  237. "clk26m",
  238. "univpll_d3",
  239. "vcodecpll_ck",
  240. "tvdpll_445p5m",
  241. "vencpll_d2",
  242. "syspll_d3",
  243. "univpll1_d2",
  244. "univpll2_d2",
  245. "syspll1_d2",
  246. "univpll_d5",
  247. "vcodecpll_370p5",
  248. "dmpll_ck"
  249. };
  250. static const char * const dpi0_parents[] = {
  251. "clk26m",
  252. "tvdpll_d2",
  253. "tvdpll_d4",
  254. "clk26m",
  255. "clk26m",
  256. "tvdpll_d8",
  257. "tvdpll_d16"
  258. };
  259. static const char * const irda_parents[] = {
  260. "clk26m",
  261. "univpll2_d4",
  262. "syspll2_d4"
  263. };
  264. static const char * const cci400_parents[] = {
  265. "clk26m",
  266. "vencpll_ck",
  267. "armca7pll_754m",
  268. "armca7pll_502m",
  269. "univpll_d2",
  270. "syspll_d2",
  271. "msdcpll_ck",
  272. "dmpll_ck"
  273. };
  274. static const char * const aud_1_parents[] = {
  275. "clk26m",
  276. "apll1_ck",
  277. "univpll2_d4",
  278. "univpll2_d8"
  279. };
  280. static const char * const aud_2_parents[] = {
  281. "clk26m",
  282. "apll2_ck",
  283. "univpll2_d4",
  284. "univpll2_d8"
  285. };
  286. static const char * const mem_mfg_in_parents[] = {
  287. "clk26m",
  288. "mmpll_ck",
  289. "dmpll_ck",
  290. "clk26m"
  291. };
  292. static const char * const axi_mfg_in_parents[] = {
  293. "clk26m",
  294. "axi_sel",
  295. "dmpll_d2"
  296. };
  297. static const char * const scam_parents[] = {
  298. "clk26m",
  299. "syspll3_d2",
  300. "univpll2_d4",
  301. "dmpll_d4"
  302. };
  303. static const char * const spinfi_ifr_parents[] = {
  304. "clk26m",
  305. "univpll2_d8",
  306. "univpll3_d4",
  307. "syspll4_d2",
  308. "univpll2_d4",
  309. "univpll3_d2",
  310. "syspll1_d4",
  311. "univpll1_d4"
  312. };
  313. static const char * const hdmi_parents[] = {
  314. "clk26m",
  315. "hdmitx_dig_cts",
  316. "hdmitxpll_d2",
  317. "hdmitxpll_d3"
  318. };
  319. static const char * const dpilvds_parents[] = {
  320. "clk26m",
  321. "lvdspll",
  322. "lvdspll_d2",
  323. "lvdspll_d4",
  324. "lvdspll_d8",
  325. "fpc_ck"
  326. };
  327. static const char * const msdc50_2_h_parents[] = {
  328. "clk26m",
  329. "syspll1_d2",
  330. "syspll2_d2",
  331. "syspll4_d2",
  332. "univpll_d5",
  333. "univpll1_d4"
  334. };
  335. static const char * const hdcp_parents[] = {
  336. "clk26m",
  337. "syspll4_d2",
  338. "syspll3_d4",
  339. "univpll2_d4"
  340. };
  341. static const char * const hdcp_24m_parents[] = {
  342. "clk26m",
  343. "univpll_d26",
  344. "univpll_d52",
  345. "univpll2_d8"
  346. };
  347. static const char * const rtc_parents[] = {
  348. "clkrtc_int",
  349. "clkrtc_ext",
  350. "clk26m",
  351. "univpll3_d8"
  352. };
  353. static const char * const i2s0_m_ck_parents[] = {
  354. "apll1_div1",
  355. "apll2_div1"
  356. };
  357. static const char * const i2s1_m_ck_parents[] = {
  358. "apll1_div2",
  359. "apll2_div2"
  360. };
  361. static const char * const i2s2_m_ck_parents[] = {
  362. "apll1_div3",
  363. "apll2_div3"
  364. };
  365. static const char * const i2s3_m_ck_parents[] = {
  366. "apll1_div4",
  367. "apll2_div4"
  368. };
  369. static const char * const i2s3_b_ck_parents[] = {
  370. "apll1_div5",
  371. "apll2_div5"
  372. };
  373. static const struct mtk_fixed_clk fixed_clks[] = {
  374. FIXED_CLK(CLK_DUMMY, "topck_dummy", "clk26m", DUMMY_RATE),
  375. FIXED_CLK(CLK_TOP_CLKPH_MCK_O, "clkph_mck_o", "clk26m", DUMMY_RATE),
  376. FIXED_CLK(CLK_TOP_USB_SYSPLL_125M, "usb_syspll_125m", "clk26m", 125 * MHZ),
  377. FIXED_CLK(CLK_TOP_DSI0_DIG, "dsi0_dig", "clk26m", DUMMY_RATE),
  378. FIXED_CLK(CLK_TOP_DSI1_DIG, "dsi1_dig", "clk26m", DUMMY_RATE),
  379. FIXED_CLK(CLK_TOP_LVDS_PXL, "lvds_pxl", "lvdspll", DUMMY_RATE),
  380. FIXED_CLK(CLK_TOP_LVDS_CTS, "lvds_cts", "lvdspll", DUMMY_RATE),
  381. };
  382. static const struct mtk_fixed_factor top_divs[] = {
  383. FACTOR(CLK_TOP_ARMCA7PLL_754M, "armca7pll_754m", "armca7pll", 1, 2),
  384. FACTOR(CLK_TOP_ARMCA7PLL_502M, "armca7pll_502m", "armca7pll", 1, 3),
  385. FACTOR_FLAGS(CLK_TOP_MAIN_H546M, "main_h546m", "mainpll", 1, 2, 0),
  386. FACTOR_FLAGS(CLK_TOP_MAIN_H364M, "main_h364m", "mainpll", 1, 3, 0),
  387. FACTOR_FLAGS(CLK_TOP_MAIN_H218P4M, "main_h218p4m", "mainpll", 1, 5, 0),
  388. FACTOR_FLAGS(CLK_TOP_MAIN_H156M, "main_h156m", "mainpll", 1, 7, 0),
  389. FACTOR(CLK_TOP_TVDPLL_445P5M, "tvdpll_445p5m", "tvdpll", 1, 4),
  390. FACTOR(CLK_TOP_TVDPLL_594M, "tvdpll_594m", "tvdpll", 1, 3),
  391. FACTOR_FLAGS(CLK_TOP_UNIV_624M, "univ_624m", "univpll", 1, 2, 0),
  392. FACTOR_FLAGS(CLK_TOP_UNIV_416M, "univ_416m", "univpll", 1, 3, 0),
  393. FACTOR_FLAGS(CLK_TOP_UNIV_249P6M, "univ_249p6m", "univpll", 1, 5, 0),
  394. FACTOR_FLAGS(CLK_TOP_UNIV_178P3M, "univ_178p3m", "univpll", 1, 7, 0),
  395. FACTOR_FLAGS(CLK_TOP_UNIV_48M, "univ_48m", "univpll", 1, 26, 0),
  396. FACTOR(CLK_TOP_CLKRTC_EXT, "clkrtc_ext", "clk32k", 1, 1),
  397. FACTOR(CLK_TOP_CLKRTC_INT, "clkrtc_int", "clk26m", 1, 793),
  398. FACTOR(CLK_TOP_FPC, "fpc_ck", "clk26m", 1, 1),
  399. FACTOR(CLK_TOP_HDMITXPLL_D2, "hdmitxpll_d2", "hdmitx_dig_cts", 1, 2),
  400. FACTOR(CLK_TOP_HDMITXPLL_D3, "hdmitxpll_d3", "hdmitx_dig_cts", 1, 3),
  401. FACTOR(CLK_TOP_ARMCA7PLL_D2, "armca7pll_d2", "armca7pll_754m", 1, 1),
  402. FACTOR(CLK_TOP_ARMCA7PLL_D3, "armca7pll_d3", "armca7pll_502m", 1, 1),
  403. FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
  404. FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
  405. FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "clkph_mck_o", 1, 1),
  406. FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "clkph_mck_o", 1, 2),
  407. FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "clkph_mck_o", 1, 4),
  408. FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "clkph_mck_o", 1, 8),
  409. FACTOR(CLK_TOP_DMPLL_D16, "dmpll_d16", "clkph_mck_o", 1, 16),
  410. FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
  411. FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
  412. FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
  413. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  414. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  415. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  416. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  417. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  418. FACTOR(CLK_TOP_MSDCPLL2, "msdcpll2_ck", "msdcpll2", 1, 1),
  419. FACTOR(CLK_TOP_MSDCPLL2_D2, "msdcpll2_d2", "msdcpll2", 1, 2),
  420. FACTOR(CLK_TOP_MSDCPLL2_D4, "msdcpll2_d4", "msdcpll2", 1, 4),
  421. FACTOR_FLAGS(CLK_TOP_SYSPLL_D2, "syspll_d2", "main_h546m", 1, 1, 0),
  422. FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
  423. FACTOR_FLAGS(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "main_h546m", 1, 4, 0),
  424. FACTOR_FLAGS(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "main_h546m", 1, 8, 0),
  425. FACTOR_FLAGS(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "main_h546m", 1, 16, 0),
  426. FACTOR_FLAGS(CLK_TOP_SYSPLL_D3, "syspll_d3", "main_h364m", 1, 1, 0),
  427. FACTOR_FLAGS(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "main_h364m", 1, 2, 0),
  428. FACTOR_FLAGS(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "main_h364m", 1, 4, 0),
  429. FACTOR_FLAGS(CLK_TOP_SYSPLL_D5, "syspll_d5", "main_h218p4m", 1, 1, 0),
  430. FACTOR_FLAGS(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2, 0),
  431. FACTOR_FLAGS(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "main_h218p4m", 1, 4, 0),
  432. FACTOR_FLAGS(CLK_TOP_SYSPLL_D7, "syspll_d7", "main_h156m", 1, 1, 0),
  433. FACTOR_FLAGS(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "main_h156m", 1, 2, 0),
  434. FACTOR_FLAGS(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "main_h156m", 1, 4, 0),
  435. FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll_594m", 1, 1),
  436. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_594m", 1, 2),
  437. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_594m", 1, 4),
  438. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_594m", 1, 8),
  439. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll_594m", 1, 16),
  440. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univ_624m", 1, 1, 0),
  441. FACTOR_FLAGS(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univ_624m", 1, 2, 0),
  442. FACTOR_FLAGS(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univ_624m", 1, 4, 0),
  443. FACTOR_FLAGS(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univ_624m", 1, 8, 0),
  444. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univ_416m", 1, 1, 0),
  445. FACTOR_FLAGS(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univ_416m", 1, 2, 0),
  446. FACTOR_FLAGS(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univ_416m", 1, 4, 0),
  447. FACTOR_FLAGS(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univ_416m", 1, 8, 0),
  448. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univ_249p6m", 1, 1, 0),
  449. FACTOR_FLAGS(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univ_249p6m", 1, 2, 0),
  450. FACTOR_FLAGS(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univ_249p6m", 1, 4, 0),
  451. FACTOR_FLAGS(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univ_249p6m", 1, 8, 0),
  452. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univ_178p3m", 1, 1, 0),
  453. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univ_48m", 1, 1, 0),
  454. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univ_48m", 1, 2, 0),
  455. FACTOR(CLK_TOP_VCODECPLL, "vcodecpll_ck", "vcodecpll", 1, 3),
  456. FACTOR(CLK_TOP_VCODECPLL_370P5, "vcodecpll_370p5", "vcodecpll", 1, 4),
  457. FACTOR(CLK_TOP_VENCPLL, "vencpll_ck", "vencpll", 1, 1),
  458. FACTOR(CLK_TOP_VENCPLL_D2, "vencpll_d2", "vencpll", 1, 2),
  459. FACTOR(CLK_TOP_VENCPLL_D4, "vencpll_d4", "vencpll", 1, 4),
  460. };
  461. static const struct mtk_composite top_muxes[] = {
  462. /* CLK_CFG_0 */
  463. MUX(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x0040, 0, 3),
  464. MUX_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0040, 8, 1,
  465. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  466. MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel",
  467. ddrphycfg_parents, 0x0040, 16, 1, 23,
  468. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  469. MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x0040, 24, 4, 31),
  470. /* CLK_CFG_1 */
  471. MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x0050, 0, 2, 7),
  472. MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x0050, 8, 4, 15),
  473. MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0050, 16, 4, 23),
  474. MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0050, 24, 4, 31),
  475. /* CLK_CFG_2 */
  476. MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0060, 0, 3, 7),
  477. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0060, 8, 1, 15),
  478. MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0060, 16, 3, 23),
  479. MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x0060, 24, 2, 31),
  480. /* CLK_CFG_3 */
  481. MUX_GATE(CLK_TOP_USB30_SEL, "usb30_sel", usb30_parents, 0x0070, 0, 2, 7),
  482. MUX_GATE_FLAGS(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel", msdc50_0_h_parents,
  483. 0x0070, 8, 3, 15, 0),
  484. MUX_GATE_FLAGS(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents,
  485. 0x0070, 16, 4, 23, 0),
  486. MUX_GATE_FLAGS(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
  487. 0x0070, 24, 3, 31, 0),
  488. /* CLK_CFG_4 */
  489. MUX_GATE_FLAGS(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_2_parents,
  490. 0x0080, 0, 3, 7, 0),
  491. MUX_GATE_FLAGS(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_3_parents,
  492. 0x0080, 8, 4, 15, 0),
  493. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
  494. 0x0080, 16, 2, 23),
  495. MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  496. 0x0080, 24, 3, 31),
  497. /* CLK_CFG_5 */
  498. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
  499. 0x0090, 0, 3, 7 /* 7:5 */),
  500. MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x0090, 8, 3, 15),
  501. MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 0x0090, 16, 2, 23),
  502. MUX_GATE(CLK_TOP_VENC_LT_SEL, "venclt_sel", venc_lt_parents,
  503. 0x0090, 24, 4, 31),
  504. /* CLK_CFG_6 */
  505. /*
  506. * The dpi0_sel clock should not propagate rate changes to its parent
  507. * clock so the dpi driver can have full control over PLL and divider.
  508. */
  509. MUX_GATE_FLAGS(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents,
  510. 0x00a0, 0, 3, 7, 0),
  511. MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x00a0, 8, 2, 15),
  512. MUX_GATE_FLAGS(CLK_TOP_CCI400_SEL, "cci400_sel",
  513. cci400_parents, 0x00a0, 16, 3, 23,
  514. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  515. MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents, 0x00a0, 24, 2, 31),
  516. /* CLK_CFG_7 */
  517. MUX_GATE(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents, 0x00b0, 0, 2, 7),
  518. MUX_GATE(CLK_TOP_MEM_MFG_IN_SEL, "mem_mfg_in_sel", mem_mfg_in_parents,
  519. 0x00b0, 8, 2, 15),
  520. MUX_GATE(CLK_TOP_AXI_MFG_IN_SEL, "axi_mfg_in_sel", axi_mfg_in_parents,
  521. 0x00b0, 16, 2, 23),
  522. MUX_GATE(CLK_TOP_SCAM_SEL, "scam_sel", scam_parents, 0x00b0, 24, 2, 31),
  523. /* CLK_CFG_12 */
  524. MUX_GATE(CLK_TOP_SPINFI_IFR_SEL, "spinfi_ifr_sel", spinfi_ifr_parents,
  525. 0x00c0, 0, 3, 7),
  526. MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents, 0x00c0, 8, 2, 15),
  527. MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents,
  528. 0x00c0, 24, 3, 31),
  529. /* CLK_CFG_13 */
  530. MUX_GATE_FLAGS(CLK_TOP_MSDC50_2_H_SEL, "msdc50_2_h_sel", msdc50_2_h_parents,
  531. 0x00d0, 0, 3, 7, 0),
  532. MUX_GATE(CLK_TOP_HDCP_SEL, "hdcp_sel", hdcp_parents, 0x00d0, 8, 2, 15),
  533. MUX_GATE(CLK_TOP_HDCP_24M_SEL, "hdcp_24m_sel", hdcp_24m_parents,
  534. 0x00d0, 16, 2, 23),
  535. MUX_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents, 0x00d0, 24, 2,
  536. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  537. DIV_GATE(CLK_TOP_APLL1_DIV0, "apll1_div0", "aud_1_sel", 0x12c, 8, 0x120, 4, 24),
  538. DIV_GATE(CLK_TOP_APLL1_DIV1, "apll1_div1", "aud_1_sel", 0x12c, 9, 0x124, 8, 0),
  539. DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
  540. DIV_GATE(CLK_TOP_APLL1_DIV3, "apll1_div3", "aud_1_sel", 0x12c, 11, 0x124, 8, 16),
  541. DIV_GATE(CLK_TOP_APLL1_DIV4, "apll1_div4", "aud_1_sel", 0x12c, 12, 0x124, 8, 24),
  542. DIV_GATE(CLK_TOP_APLL1_DIV5, "apll1_div5", "apll1_div4", 0x12c, 13, 0x12c, 4, 0),
  543. DIV_GATE(CLK_TOP_APLL2_DIV0, "apll2_div0", "aud_2_sel", 0x12c, 16, 0x120, 4, 28),
  544. DIV_GATE(CLK_TOP_APLL2_DIV1, "apll2_div1", "aud_2_sel", 0x12c, 17, 0x128, 8, 0),
  545. DIV_GATE(CLK_TOP_APLL2_DIV2, "apll2_div2", "aud_2_sel", 0x12c, 18, 0x128, 8, 8),
  546. DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
  547. DIV_GATE(CLK_TOP_APLL2_DIV4, "apll2_div4", "aud_2_sel", 0x12c, 20, 0x128, 8, 24),
  548. DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
  549. MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents, 0x120, 4, 1),
  550. MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents, 0x120, 5, 1),
  551. MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents, 0x120, 6, 1),
  552. MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents, 0x120, 7, 1),
  553. MUX(CLK_TOP_I2S3_B_SEL, "i2s3_b_ck_sel", i2s3_b_ck_parents, 0x120, 8, 1),
  554. };
  555. static const struct mtk_clk_desc topck_desc = {
  556. .fixed_clks = fixed_clks,
  557. .num_fixed_clks = ARRAY_SIZE(fixed_clks),
  558. .factor_clks = top_divs,
  559. .num_factor_clks = ARRAY_SIZE(top_divs),
  560. .composite_clks = top_muxes,
  561. .num_composite_clks = ARRAY_SIZE(top_muxes),
  562. .clk_lock = &mt8173_top_clk_lock,
  563. };
  564. static const struct of_device_id of_match_clk_mt8173_topckgen[] = {
  565. { .compatible = "mediatek,mt8173-topckgen", .data = &topck_desc },
  566. { /* sentinel */ }
  567. };
  568. MODULE_DEVICE_TABLE(of, of_match_clk_mt8173_topckgen);
  569. static struct platform_driver clk_mt8173_topckgen_drv = {
  570. .driver = {
  571. .name = "clk-mt8173-topckgen",
  572. .of_match_table = of_match_clk_mt8173_topckgen,
  573. },
  574. .probe = mtk_clk_simple_probe,
  575. .remove = mtk_clk_simple_remove,
  576. };
  577. module_platform_driver(clk_mt8173_topckgen_drv);
  578. MODULE_DESCRIPTION("MediaTek MT8173 topckgen clocks driver");
  579. MODULE_LICENSE("GPL");