clk-mt8183.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (c) 2018 MediaTek Inc.
  4. // Author: Weiyi Lu <weiyi.lu@mediatek.com>
  5. #include <linux/delay.h>
  6. #include <linux/mfd/syscon.h>
  7. #include <linux/mod_devicetable.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/slab.h>
  10. #include "clk-gate.h"
  11. #include "clk-mtk.h"
  12. #include "clk-mux.h"
  13. #include <dt-bindings/clock/mt8183-clk.h>
  14. static DEFINE_SPINLOCK(mt8183_clk_lock);
  15. static const struct mtk_fixed_clk top_fixed_clks[] = {
  16. FIXED_CLK(CLK_TOP_CLK26M, "f_f26m_ck", "clk26m", 26000000),
  17. FIXED_CLK(CLK_TOP_ULPOSC, "osc", NULL, 250000),
  18. FIXED_CLK(CLK_TOP_UNIVP_192M, "univpll_192m", "univpll", 192000000),
  19. };
  20. /*
  21. * To retain compatibility with older devicetrees, we keep CLK_TOP_CLK13M
  22. * valid, but renamed from "clk13m" (defined as fixed clock in the new
  23. * devicetrees) to "clk26m_d2", satisfying the older clock assignments.
  24. * This means that on new devicetrees "clk26m_d2" is unused.
  25. */
  26. static const struct mtk_fixed_factor top_divs[] = {
  27. FACTOR(CLK_TOP_CLK13M, "clk26m_d2", "clk26m", 1, 2),
  28. FACTOR(CLK_TOP_F26M_CK_D2, "csw_f26m_ck_d2", "clk26m", 1, 2),
  29. FACTOR_FLAGS(CLK_TOP_SYSPLL_CK, "syspll_ck", "mainpll", 1, 1, 0),
  30. FACTOR_FLAGS(CLK_TOP_SYSPLL_D2, "syspll_d2", "syspll_ck", 1, 2, 0),
  31. FACTOR_FLAGS(CLK_TOP_SYSPLL_D2_D2, "syspll_d2_d2", "syspll_d2", 1, 2, 0),
  32. FACTOR_FLAGS(CLK_TOP_SYSPLL_D2_D4, "syspll_d2_d4", "syspll_d2", 1, 4, 0),
  33. FACTOR_FLAGS(CLK_TOP_SYSPLL_D2_D8, "syspll_d2_d8", "syspll_d2", 1, 8, 0),
  34. FACTOR_FLAGS(CLK_TOP_SYSPLL_D2_D16, "syspll_d2_d16", "syspll_d2", 1, 16, 0),
  35. FACTOR_FLAGS(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3, 0),
  36. FACTOR_FLAGS(CLK_TOP_SYSPLL_D3_D2, "syspll_d3_d2", "syspll_d3", 1, 2, 0),
  37. FACTOR_FLAGS(CLK_TOP_SYSPLL_D3_D4, "syspll_d3_d4", "syspll_d3", 1, 4, 0),
  38. FACTOR_FLAGS(CLK_TOP_SYSPLL_D3_D8, "syspll_d3_d8", "syspll_d3", 1, 8, 0),
  39. FACTOR_FLAGS(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5, 0),
  40. FACTOR_FLAGS(CLK_TOP_SYSPLL_D5_D2, "syspll_d5_d2", "syspll_d5", 1, 2, 0),
  41. FACTOR_FLAGS(CLK_TOP_SYSPLL_D5_D4, "syspll_d5_d4", "syspll_d5", 1, 4, 0),
  42. FACTOR_FLAGS(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7, 0),
  43. FACTOR_FLAGS(CLK_TOP_SYSPLL_D7_D2, "syspll_d7_d2", "syspll_d7", 1, 2, 0),
  44. FACTOR_FLAGS(CLK_TOP_SYSPLL_D7_D4, "syspll_d7_d4", "syspll_d7", 1, 4, 0),
  45. FACTOR_FLAGS(CLK_TOP_UNIVPLL_CK, "univpll_ck", "univpll", 1, 1, 0),
  46. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll_ck", 1, 2, 0),
  47. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D2_D2, "univpll_d2_d2", "univpll_d2", 1, 2, 0),
  48. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D2_D4, "univpll_d2_d4", "univpll_d2", 1, 4, 0),
  49. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D2_D8, "univpll_d2_d8", "univpll_d2", 1, 8, 0),
  50. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3, 0),
  51. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D3_D2, "univpll_d3_d2", "univpll_d3", 1, 2, 0),
  52. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D3_D4, "univpll_d3_d4", "univpll_d3", 1, 4, 0),
  53. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D3_D8, "univpll_d3_d8", "univpll_d3", 1, 8, 0),
  54. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5, 0),
  55. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll_d5", 1, 2, 0),
  56. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll_d5", 1, 4, 0),
  57. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8", "univpll_d5", 1, 8, 0),
  58. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7, 0),
  59. FACTOR_FLAGS(CLK_TOP_UNIVP_192M_CK, "univ_192m_ck", "univpll_192m", 1, 1, 0),
  60. FACTOR_FLAGS(CLK_TOP_UNIVP_192M_D2, "univ_192m_d2", "univ_192m_ck", 1, 2, 0),
  61. FACTOR_FLAGS(CLK_TOP_UNIVP_192M_D4, "univ_192m_d4", "univ_192m_ck", 1, 4, 0),
  62. FACTOR_FLAGS(CLK_TOP_UNIVP_192M_D8, "univ_192m_d8", "univ_192m_ck", 1, 8, 0),
  63. FACTOR_FLAGS(CLK_TOP_UNIVP_192M_D16, "univ_192m_d16", "univ_192m_ck", 1, 16, 0),
  64. FACTOR_FLAGS(CLK_TOP_UNIVP_192M_D32, "univ_192m_d32", "univ_192m_ck", 1, 32, 0),
  65. FACTOR(CLK_TOP_APLL1_CK, "apll1_ck", "apll1", 1, 1),
  66. FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1, 2),
  67. FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1, 4),
  68. FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1, 8),
  69. FACTOR(CLK_TOP_APLL2_CK, "apll2_ck", "apll2", 1, 1),
  70. FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1, 2),
  71. FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1, 4),
  72. FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1, 8),
  73. FACTOR(CLK_TOP_TVDPLL_CK, "tvdpll_ck", "tvdpll", 1, 1),
  74. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1, 2),
  75. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
  76. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1, 8),
  77. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1, 16),
  78. FACTOR(CLK_TOP_MMPLL_CK, "mmpll_ck", "mmpll", 1, 1),
  79. FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll", 1, 4),
  80. FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2", "mmpll_d4", 1, 2),
  81. FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4", "mmpll_d4", 1, 4),
  82. FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
  83. FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2", "mmpll_d5", 1, 2),
  84. FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4", "mmpll_d5", 1, 4),
  85. FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll", 1, 6),
  86. FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
  87. FACTOR(CLK_TOP_MFGPLL_CK, "mfgpll_ck", "mfgpll", 1, 1),
  88. FACTOR(CLK_TOP_MSDCPLL_CK, "msdcpll_ck", "msdcpll", 1, 1),
  89. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  90. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  91. FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
  92. FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16", "msdcpll", 1, 16),
  93. FACTOR(CLK_TOP_AD_OSC_CK, "ad_osc_ck", "osc", 1, 1),
  94. FACTOR(CLK_TOP_OSC_D2, "osc_d2", "osc", 1, 2),
  95. FACTOR(CLK_TOP_OSC_D4, "osc_d4", "osc", 1, 4),
  96. FACTOR(CLK_TOP_OSC_D8, "osc_d8", "osc", 1, 8),
  97. FACTOR(CLK_TOP_OSC_D16, "osc_d16", "osc", 1, 16),
  98. FACTOR_FLAGS(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2, 0),
  99. FACTOR_FLAGS(CLK_TOP_UNIVPLL_D3_D16, "univpll_d3_d16", "univpll_d3", 1, 16, 0),
  100. };
  101. static const char * const axi_parents[] = {
  102. "clk26m",
  103. "syspll_d2_d4",
  104. "syspll_d7",
  105. "osc_d4"
  106. };
  107. static const char * const mm_parents[] = {
  108. "clk26m",
  109. "mmpll_d7",
  110. "syspll_d3",
  111. "univpll_d2_d2",
  112. "syspll_d2_d2",
  113. "syspll_d3_d2"
  114. };
  115. static const char * const img_parents[] = {
  116. "clk26m",
  117. "mmpll_d6",
  118. "univpll_d3",
  119. "syspll_d3",
  120. "univpll_d2_d2",
  121. "syspll_d2_d2",
  122. "univpll_d3_d2",
  123. "syspll_d3_d2"
  124. };
  125. static const char * const cam_parents[] = {
  126. "clk26m",
  127. "syspll_d2",
  128. "mmpll_d6",
  129. "syspll_d3",
  130. "mmpll_d7",
  131. "univpll_d3",
  132. "univpll_d2_d2",
  133. "syspll_d2_d2",
  134. "syspll_d3_d2",
  135. "univpll_d3_d2"
  136. };
  137. static const char * const dsp_parents[] = {
  138. "clk26m",
  139. "mmpll_d6",
  140. "mmpll_d7",
  141. "univpll_d3",
  142. "syspll_d3",
  143. "univpll_d2_d2",
  144. "syspll_d2_d2",
  145. "univpll_d3_d2",
  146. "syspll_d3_d2"
  147. };
  148. static const char * const dsp1_parents[] = {
  149. "clk26m",
  150. "mmpll_d6",
  151. "mmpll_d7",
  152. "univpll_d3",
  153. "syspll_d3",
  154. "univpll_d2_d2",
  155. "syspll_d2_d2",
  156. "univpll_d3_d2",
  157. "syspll_d3_d2"
  158. };
  159. static const char * const dsp2_parents[] = {
  160. "clk26m",
  161. "mmpll_d6",
  162. "mmpll_d7",
  163. "univpll_d3",
  164. "syspll_d3",
  165. "univpll_d2_d2",
  166. "syspll_d2_d2",
  167. "univpll_d3_d2",
  168. "syspll_d3_d2"
  169. };
  170. static const char * const ipu_if_parents[] = {
  171. "clk26m",
  172. "mmpll_d6",
  173. "mmpll_d7",
  174. "univpll_d3",
  175. "syspll_d3",
  176. "univpll_d2_d2",
  177. "syspll_d2_d2",
  178. "univpll_d3_d2",
  179. "syspll_d3_d2"
  180. };
  181. static const char * const mfg_parents[] = {
  182. "clk26m",
  183. "mfgpll_ck",
  184. "univpll_d3",
  185. "syspll_d3"
  186. };
  187. static const char * const f52m_mfg_parents[] = {
  188. "clk26m",
  189. "univpll_d3_d2",
  190. "univpll_d3_d4",
  191. "univpll_d3_d8"
  192. };
  193. static const char * const camtg_parents[] = {
  194. "clk26m",
  195. "univ_192m_d8",
  196. "univpll_d3_d8",
  197. "univ_192m_d4",
  198. "univpll_d3_d16",
  199. "csw_f26m_ck_d2",
  200. "univ_192m_d16",
  201. "univ_192m_d32"
  202. };
  203. static const char * const camtg2_parents[] = {
  204. "clk26m",
  205. "univ_192m_d8",
  206. "univpll_d3_d8",
  207. "univ_192m_d4",
  208. "univpll_d3_d16",
  209. "csw_f26m_ck_d2",
  210. "univ_192m_d16",
  211. "univ_192m_d32"
  212. };
  213. static const char * const camtg3_parents[] = {
  214. "clk26m",
  215. "univ_192m_d8",
  216. "univpll_d3_d8",
  217. "univ_192m_d4",
  218. "univpll_d3_d16",
  219. "csw_f26m_ck_d2",
  220. "univ_192m_d16",
  221. "univ_192m_d32"
  222. };
  223. static const char * const camtg4_parents[] = {
  224. "clk26m",
  225. "univ_192m_d8",
  226. "univpll_d3_d8",
  227. "univ_192m_d4",
  228. "univpll_d3_d16",
  229. "csw_f26m_ck_d2",
  230. "univ_192m_d16",
  231. "univ_192m_d32"
  232. };
  233. static const char * const uart_parents[] = {
  234. "clk26m",
  235. "univpll_d3_d8"
  236. };
  237. static const char * const spi_parents[] = {
  238. "clk26m",
  239. "syspll_d5_d2",
  240. "syspll_d3_d4",
  241. "msdcpll_d4"
  242. };
  243. static const char * const msdc50_hclk_parents[] = {
  244. "clk26m",
  245. "syspll_d2_d2",
  246. "syspll_d3_d2"
  247. };
  248. static const char * const msdc50_0_parents[] = {
  249. "clk26m",
  250. "msdcpll_ck",
  251. "msdcpll_d2",
  252. "univpll_d2_d4",
  253. "syspll_d3_d2",
  254. "univpll_d2_d2"
  255. };
  256. static const char * const msdc30_1_parents[] = {
  257. "clk26m",
  258. "univpll_d3_d2",
  259. "syspll_d3_d2",
  260. "syspll_d7",
  261. "msdcpll_d2"
  262. };
  263. static const char * const msdc30_2_parents[] = {
  264. "clk26m",
  265. "univpll_d3_d2",
  266. "syspll_d3_d2",
  267. "syspll_d7",
  268. "msdcpll_d2"
  269. };
  270. static const char * const audio_parents[] = {
  271. "clk26m",
  272. "syspll_d5_d4",
  273. "syspll_d7_d4",
  274. "syspll_d2_d16"
  275. };
  276. static const char * const aud_intbus_parents[] = {
  277. "clk26m",
  278. "syspll_d2_d4",
  279. "syspll_d7_d2"
  280. };
  281. static const char * const pmicspi_parents[] = {
  282. "clk26m",
  283. "syspll_d2_d8",
  284. "osc_d8"
  285. };
  286. static const char * const fpwrap_ulposc_parents[] = {
  287. "clk26m",
  288. "osc_d16",
  289. "osc_d4",
  290. "osc_d8"
  291. };
  292. static const char * const atb_parents[] = {
  293. "clk26m",
  294. "syspll_d2_d2",
  295. "syspll_d5"
  296. };
  297. static const char * const sspm_parents[] = {
  298. "clk26m",
  299. "univpll_d2_d4",
  300. "syspll_d2_d2",
  301. "univpll_d2_d2",
  302. "syspll_d3"
  303. };
  304. static const char * const dpi0_parents[] = {
  305. "clk26m",
  306. "tvdpll_d2",
  307. "tvdpll_d4",
  308. "tvdpll_d8",
  309. "tvdpll_d16",
  310. "univpll_d5_d2",
  311. "univpll_d3_d4",
  312. "syspll_d3_d4",
  313. "univpll_d3_d8"
  314. };
  315. static const char * const scam_parents[] = {
  316. "clk26m",
  317. "syspll_d5_d2"
  318. };
  319. static const char * const disppwm_parents[] = {
  320. "clk26m",
  321. "univpll_d3_d4",
  322. "osc_d2",
  323. "osc_d4",
  324. "osc_d16"
  325. };
  326. static const char * const usb_top_parents[] = {
  327. "clk26m",
  328. "univpll_d5_d4",
  329. "univpll_d3_d4",
  330. "univpll_d5_d2"
  331. };
  332. static const char * const ssusb_top_xhci_parents[] = {
  333. "clk26m",
  334. "univpll_d5_d4",
  335. "univpll_d3_d4",
  336. "univpll_d5_d2"
  337. };
  338. static const char * const spm_parents[] = {
  339. "clk26m",
  340. "syspll_d2_d8"
  341. };
  342. static const char * const i2c_parents[] = {
  343. "clk26m",
  344. "syspll_d2_d8",
  345. "univpll_d5_d2"
  346. };
  347. static const char * const scp_parents[] = {
  348. "clk26m",
  349. "univpll_d2_d8",
  350. "syspll_d5",
  351. "syspll_d2_d2",
  352. "univpll_d2_d2",
  353. "syspll_d3",
  354. "univpll_d3"
  355. };
  356. static const char * const seninf_parents[] = {
  357. "clk26m",
  358. "univpll_d2_d2",
  359. "univpll_d3_d2",
  360. "univpll_d2_d4"
  361. };
  362. static const char * const dxcc_parents[] = {
  363. "clk26m",
  364. "syspll_d2_d2",
  365. "syspll_d2_d4",
  366. "syspll_d2_d8"
  367. };
  368. static const char * const aud_engen1_parents[] = {
  369. "clk26m",
  370. "apll1_d2",
  371. "apll1_d4",
  372. "apll1_d8"
  373. };
  374. static const char * const aud_engen2_parents[] = {
  375. "clk26m",
  376. "apll2_d2",
  377. "apll2_d4",
  378. "apll2_d8"
  379. };
  380. static const char * const faes_ufsfde_parents[] = {
  381. "clk26m",
  382. "syspll_d2",
  383. "syspll_d2_d2",
  384. "syspll_d3",
  385. "syspll_d2_d4",
  386. "univpll_d3"
  387. };
  388. static const char * const fufs_parents[] = {
  389. "clk26m",
  390. "syspll_d2_d4",
  391. "syspll_d2_d8",
  392. "syspll_d2_d16"
  393. };
  394. static const char * const aud_1_parents[] = {
  395. "clk26m",
  396. "apll1_ck"
  397. };
  398. static const char * const aud_2_parents[] = {
  399. "clk26m",
  400. "apll2_ck"
  401. };
  402. /*
  403. * CRITICAL CLOCK:
  404. * axi_sel is the main bus clock of whole SOC.
  405. * spm_sel is the clock of the always-on co-processor.
  406. */
  407. static const struct mtk_mux top_muxes[] = {
  408. /* CLK_CFG_0 */
  409. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_AXI, "axi_sel",
  410. axi_parents, 0x40, 0x44, 0x48, 0, 2, 7, 0x004, 0,
  411. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  412. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MM, "mm_sel",
  413. mm_parents, 0x40, 0x44, 0x48, 8, 3, 15, 0x004, 1),
  414. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_IMG, "img_sel",
  415. img_parents, 0x40, 0x44, 0x48, 16, 3, 23, 0x004, 2),
  416. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAM, "cam_sel",
  417. cam_parents, 0x40, 0x44, 0x48, 24, 4, 31, 0x004, 3),
  418. /* CLK_CFG_1 */
  419. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP, "dsp_sel",
  420. dsp_parents, 0x50, 0x54, 0x58, 0, 4, 7, 0x004, 4),
  421. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP1, "dsp1_sel",
  422. dsp1_parents, 0x50, 0x54, 0x58, 8, 4, 15, 0x004, 5),
  423. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP2, "dsp2_sel",
  424. dsp2_parents, 0x50, 0x54, 0x58, 16, 4, 23, 0x004, 6),
  425. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_IPU_IF, "ipu_if_sel",
  426. ipu_if_parents, 0x50, 0x54, 0x58, 24, 4, 31, 0x004, 7),
  427. /* CLK_CFG_2 */
  428. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MFG, "mfg_sel",
  429. mfg_parents, 0x60, 0x64, 0x68, 0, 2, 7, 0x004, 8),
  430. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_F52M_MFG, "f52m_mfg_sel",
  431. f52m_mfg_parents, 0x60, 0x64, 0x68, 8, 2, 15, 0x004, 9),
  432. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG, "camtg_sel",
  433. camtg_parents, 0x60, 0x64, 0x68, 16, 3, 23, 0x004, 10),
  434. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG2, "camtg2_sel",
  435. camtg2_parents, 0x60, 0x64, 0x68, 24, 3, 31, 0x004, 11),
  436. /* CLK_CFG_3 */
  437. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG3, "camtg3_sel",
  438. camtg3_parents, 0x70, 0x74, 0x78, 0, 3, 7, 0x004, 12),
  439. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG4, "camtg4_sel",
  440. camtg4_parents, 0x70, 0x74, 0x78, 8, 3, 15, 0x004, 13),
  441. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_UART, "uart_sel",
  442. uart_parents, 0x70, 0x74, 0x78, 16, 1, 23, 0x004, 14),
  443. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SPI, "spi_sel",
  444. spi_parents, 0x70, 0x74, 0x78, 24, 2, 31, 0x004, 15),
  445. /* CLK_CFG_4 */
  446. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_MSDC50_0_HCLK, "msdc50_hclk_sel",
  447. msdc50_hclk_parents, 0x80, 0x84, 0x88, 0, 2, 7, 0x004, 16, 0),
  448. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel",
  449. msdc50_0_parents, 0x80, 0x84, 0x88, 8, 3, 15, 0x004, 17, 0),
  450. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_MSDC30_1, "msdc30_1_sel",
  451. msdc30_1_parents, 0x80, 0x84, 0x88, 16, 3, 23, 0x004, 18, 0),
  452. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_MSDC30_2, "msdc30_2_sel",
  453. msdc30_2_parents, 0x80, 0x84, 0x88, 24, 3, 31, 0x004, 19, 0),
  454. /* CLK_CFG_5 */
  455. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUDIO, "audio_sel",
  456. audio_parents, 0x90, 0x94, 0x98, 0, 2, 7, 0x004, 20),
  457. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_INTBUS, "aud_intbus_sel",
  458. aud_intbus_parents, 0x90, 0x94, 0x98, 8, 2, 15, 0x004, 21),
  459. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_PMICSPI, "pmicspi_sel",
  460. pmicspi_parents, 0x90, 0x94, 0x98, 16, 2, 23, 0x004, 22),
  461. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FPWRAP_ULPOSC, "fpwrap_ulposc_sel",
  462. fpwrap_ulposc_parents, 0x90, 0x94, 0x98, 24, 2, 31, 0x004, 23),
  463. /* CLK_CFG_6 */
  464. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_ATB, "atb_sel",
  465. atb_parents, 0xa0, 0xa4, 0xa8, 0, 2, 7, 0x004, 24),
  466. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_SSPM, "sspm_sel",
  467. sspm_parents, 0xa0, 0xa4, 0xa8, 8, 3, 15, 0x004, 25,
  468. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  469. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DPI0, "dpi0_sel",
  470. dpi0_parents, 0xa0, 0xa4, 0xa8, 16, 4, 23, 0x004, 26),
  471. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SCAM, "scam_sel",
  472. scam_parents, 0xa0, 0xa4, 0xa8, 24, 1, 31, 0x004, 27),
  473. /* CLK_CFG_7 */
  474. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DISP_PWM, "disppwm_sel",
  475. disppwm_parents, 0xb0, 0xb4, 0xb8, 0, 3, 7, 0x004, 28),
  476. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_USB_TOP, "usb_top_sel",
  477. usb_top_parents, 0xb0, 0xb4, 0xb8, 8, 2, 15, 0x004, 29),
  478. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SSUSB_TOP_XHCI, "ssusb_top_xhci_sel",
  479. ssusb_top_xhci_parents, 0xb0, 0xb4, 0xb8, 16, 2, 23, 0x004, 30),
  480. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_SPM, "spm_sel",
  481. spm_parents, 0xb0, 0xb4, 0xb8, 24, 1, 31, 0x008, 0,
  482. CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  483. /* CLK_CFG_8 */
  484. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_I2C, "i2c_sel",
  485. i2c_parents, 0xc0, 0xc4, 0xc8, 0, 2, 7, 0x008, 1),
  486. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SCP, "scp_sel",
  487. scp_parents, 0xc0, 0xc4, 0xc8, 8, 3, 15, 0x008, 2),
  488. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SENINF, "seninf_sel",
  489. seninf_parents, 0xc0, 0xc4, 0xc8, 16, 2, 23, 0x008, 3),
  490. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DXCC, "dxcc_sel",
  491. dxcc_parents, 0xc0, 0xc4, 0xc8, 24, 2, 31, 0x008, 4),
  492. /* CLK_CFG_9 */
  493. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_ENG1, "aud_eng1_sel",
  494. aud_engen1_parents, 0xd0, 0xd4, 0xd8, 0, 2, 7, 0x008, 5),
  495. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_ENG2, "aud_eng2_sel",
  496. aud_engen2_parents, 0xd0, 0xd4, 0xd8, 8, 2, 15, 0x008, 6),
  497. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FAES_UFSFDE, "faes_ufsfde_sel",
  498. faes_ufsfde_parents, 0xd0, 0xd4, 0xd8, 16, 3, 23, 0x008, 7),
  499. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FUFS, "fufs_sel",
  500. fufs_parents, 0xd0, 0xd4, 0xd8, 24, 2, 31, 0x008, 8),
  501. /* CLK_CFG_10 */
  502. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_1, "aud_1_sel",
  503. aud_1_parents, 0xe0, 0xe4, 0xe8, 0, 1, 7, 0x008, 9),
  504. MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_2, "aud_2_sel",
  505. aud_2_parents, 0xe0, 0xe4, 0xe8, 8, 1, 15, 0x008, 10),
  506. };
  507. static const char * const apll_i2s0_parents[] = {
  508. "aud_1_sel",
  509. "aud_2_sel"
  510. };
  511. static const char * const apll_i2s1_parents[] = {
  512. "aud_1_sel",
  513. "aud_2_sel"
  514. };
  515. static const char * const apll_i2s2_parents[] = {
  516. "aud_1_sel",
  517. "aud_2_sel"
  518. };
  519. static const char * const apll_i2s3_parents[] = {
  520. "aud_1_sel",
  521. "aud_2_sel"
  522. };
  523. static const char * const apll_i2s4_parents[] = {
  524. "aud_1_sel",
  525. "aud_2_sel"
  526. };
  527. static const char * const apll_i2s5_parents[] = {
  528. "aud_1_sel",
  529. "aud_2_sel"
  530. };
  531. static const char * const mcu_mp0_parents[] = {
  532. "clk26m",
  533. "armpll_ll",
  534. "armpll_div_pll1",
  535. "armpll_div_pll2"
  536. };
  537. static const char * const mcu_mp2_parents[] = {
  538. "clk26m",
  539. "armpll_l",
  540. "armpll_div_pll1",
  541. "armpll_div_pll2"
  542. };
  543. static const char * const mcu_bus_parents[] = {
  544. "clk26m",
  545. "ccipll",
  546. "armpll_div_pll1",
  547. "armpll_div_pll2"
  548. };
  549. static struct mtk_composite mcu_muxes[] = {
  550. /* mp0_pll_divider_cfg */
  551. MUX(CLK_MCU_MP0_SEL, "mcu_mp0_sel", mcu_mp0_parents, 0x7A0, 9, 2),
  552. /* mp2_pll_divider_cfg */
  553. MUX(CLK_MCU_MP2_SEL, "mcu_mp2_sel", mcu_mp2_parents, 0x7A8, 9, 2),
  554. /* bus_pll_divider_cfg */
  555. MUX(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0, 9, 2),
  556. };
  557. static struct mtk_composite top_aud_comp[] = {
  558. MUX(CLK_TOP_MUX_APLL_I2S0, "apll_i2s0_sel", apll_i2s0_parents, 0x320, 8, 1),
  559. MUX(CLK_TOP_MUX_APLL_I2S1, "apll_i2s1_sel", apll_i2s1_parents, 0x320, 9, 1),
  560. MUX(CLK_TOP_MUX_APLL_I2S2, "apll_i2s2_sel", apll_i2s2_parents, 0x320, 10, 1),
  561. MUX(CLK_TOP_MUX_APLL_I2S3, "apll_i2s3_sel", apll_i2s3_parents, 0x320, 11, 1),
  562. MUX(CLK_TOP_MUX_APLL_I2S4, "apll_i2s4_sel", apll_i2s4_parents, 0x320, 12, 1),
  563. MUX(CLK_TOP_MUX_APLL_I2S5, "apll_i2s5_sel", apll_i2s5_parents, 0x328, 20, 1),
  564. DIV_GATE(CLK_TOP_APLL12_DIV0, "apll12_div0", "apll_i2s0_sel", 0x320, 2, 0x324, 8, 0),
  565. DIV_GATE(CLK_TOP_APLL12_DIV1, "apll12_div1", "apll_i2s1_sel", 0x320, 3, 0x324, 8, 8),
  566. DIV_GATE(CLK_TOP_APLL12_DIV2, "apll12_div2", "apll_i2s2_sel", 0x320, 4, 0x324, 8, 16),
  567. DIV_GATE(CLK_TOP_APLL12_DIV3, "apll12_div3", "apll_i2s3_sel", 0x320, 5, 0x324, 8, 24),
  568. DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll_i2s4_sel", 0x320, 6, 0x328, 8, 0),
  569. DIV_GATE(CLK_TOP_APLL12_DIVB, "apll12_divb", "apll12_div4", 0x320, 7, 0x328, 8, 8),
  570. };
  571. static const struct mtk_gate_regs top_cg_regs = {
  572. .set_ofs = 0x104,
  573. .clr_ofs = 0x104,
  574. .sta_ofs = 0x104,
  575. };
  576. #define GATE_TOP(_id, _name, _parent, _shift) \
  577. GATE_MTK(_id, _name, _parent, &top_cg_regs, _shift, \
  578. &mtk_clk_gate_ops_no_setclr_inv)
  579. static const struct mtk_gate top_clks[] = {
  580. /* TOP */
  581. GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL1, "armpll_div_pll1", "mainpll", 4),
  582. GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL2, "armpll_div_pll2", "univpll", 5),
  583. };
  584. static const struct mtk_gate_regs infra0_cg_regs = {
  585. .set_ofs = 0x80,
  586. .clr_ofs = 0x84,
  587. .sta_ofs = 0x90,
  588. };
  589. static const struct mtk_gate_regs infra1_cg_regs = {
  590. .set_ofs = 0x88,
  591. .clr_ofs = 0x8c,
  592. .sta_ofs = 0x94,
  593. };
  594. static const struct mtk_gate_regs infra2_cg_regs = {
  595. .set_ofs = 0xa4,
  596. .clr_ofs = 0xa8,
  597. .sta_ofs = 0xac,
  598. };
  599. static const struct mtk_gate_regs infra3_cg_regs = {
  600. .set_ofs = 0xc0,
  601. .clr_ofs = 0xc4,
  602. .sta_ofs = 0xc8,
  603. };
  604. #define GATE_INFRA0(_id, _name, _parent, _shift) \
  605. GATE_MTK(_id, _name, _parent, &infra0_cg_regs, _shift, \
  606. &mtk_clk_gate_ops_setclr)
  607. #define GATE_INFRA1(_id, _name, _parent, _shift) \
  608. GATE_MTK(_id, _name, _parent, &infra1_cg_regs, _shift, \
  609. &mtk_clk_gate_ops_setclr)
  610. #define GATE_INFRA2(_id, _name, _parent, _shift) \
  611. GATE_MTK(_id, _name, _parent, &infra2_cg_regs, _shift, \
  612. &mtk_clk_gate_ops_setclr)
  613. #define GATE_INFRA2_FLAGS(_id, _name, _parent, _shift, _flag) \
  614. GATE_MTK_FLAGS(_id, _name, _parent, &infra2_cg_regs, \
  615. _shift, &mtk_clk_gate_ops_setclr, _flag)
  616. #define GATE_INFRA3(_id, _name, _parent, _shift) \
  617. GATE_MTK(_id, _name, _parent, &infra3_cg_regs, _shift, \
  618. &mtk_clk_gate_ops_setclr)
  619. #define GATE_INFRA3_FLAGS(_id, _name, _parent, _shift, _flag) \
  620. GATE_MTK_FLAGS(_id, _name, _parent, &infra3_cg_regs, \
  621. _shift, &mtk_clk_gate_ops_setclr, _flag)
  622. static const struct mtk_gate infra_clks[] = {
  623. /* INFRA0 */
  624. GATE_INFRA0(CLK_INFRA_PMIC_TMR, "infra_pmic_tmr", "axi_sel", 0),
  625. GATE_INFRA0(CLK_INFRA_PMIC_AP, "infra_pmic_ap", "axi_sel", 1),
  626. GATE_INFRA0(CLK_INFRA_PMIC_MD, "infra_pmic_md", "axi_sel", 2),
  627. GATE_INFRA0(CLK_INFRA_PMIC_CONN, "infra_pmic_conn", "axi_sel", 3),
  628. GATE_INFRA0(CLK_INFRA_SCPSYS, "infra_scp", "scp_sel", 4),
  629. GATE_INFRA0(CLK_INFRA_SEJ, "infra_sej", "f_f26m_ck", 5),
  630. GATE_INFRA0(CLK_INFRA_APXGPT, "infra_apxgpt", "axi_sel", 6),
  631. GATE_INFRA0(CLK_INFRA_ICUSB, "infra_icusb", "axi_sel", 8),
  632. GATE_INFRA0(CLK_INFRA_GCE, "infra_gce", "axi_sel", 9),
  633. GATE_INFRA0(CLK_INFRA_THERM, "infra_therm", "axi_sel", 10),
  634. GATE_INFRA0(CLK_INFRA_I2C0, "infra_i2c0", "i2c_sel", 11),
  635. GATE_INFRA0(CLK_INFRA_I2C1, "infra_i2c1", "i2c_sel", 12),
  636. GATE_INFRA0(CLK_INFRA_I2C2, "infra_i2c2", "i2c_sel", 13),
  637. GATE_INFRA0(CLK_INFRA_I2C3, "infra_i2c3", "i2c_sel", 14),
  638. GATE_INFRA0(CLK_INFRA_PWM_HCLK, "infra_pwm_hclk", "axi_sel", 15),
  639. GATE_INFRA0(CLK_INFRA_PWM1, "infra_pwm1", "i2c_sel", 16),
  640. GATE_INFRA0(CLK_INFRA_PWM2, "infra_pwm2", "i2c_sel", 17),
  641. GATE_INFRA0(CLK_INFRA_PWM3, "infra_pwm3", "i2c_sel", 18),
  642. GATE_INFRA0(CLK_INFRA_PWM4, "infra_pwm4", "i2c_sel", 19),
  643. GATE_INFRA0(CLK_INFRA_PWM, "infra_pwm", "i2c_sel", 21),
  644. GATE_INFRA0(CLK_INFRA_UART0, "infra_uart0", "uart_sel", 22),
  645. GATE_INFRA0(CLK_INFRA_UART1, "infra_uart1", "uart_sel", 23),
  646. GATE_INFRA0(CLK_INFRA_UART2, "infra_uart2", "uart_sel", 24),
  647. GATE_INFRA0(CLK_INFRA_UART3, "infra_uart3", "uart_sel", 25),
  648. GATE_INFRA0(CLK_INFRA_GCE_26M, "infra_gce_26m", "axi_sel", 27),
  649. GATE_INFRA0(CLK_INFRA_CQ_DMA_FPC, "infra_cqdma_fpc", "axi_sel", 28),
  650. GATE_INFRA0(CLK_INFRA_BTIF, "infra_btif", "axi_sel", 31),
  651. /* INFRA1 */
  652. GATE_INFRA1(CLK_INFRA_SPI0, "infra_spi0", "spi_sel", 1),
  653. GATE_INFRA1(CLK_INFRA_MSDC0, "infra_msdc0", "msdc50_hclk_sel", 2),
  654. GATE_INFRA1(CLK_INFRA_MSDC1, "infra_msdc1", "axi_sel", 4),
  655. GATE_INFRA1(CLK_INFRA_MSDC2, "infra_msdc2", "axi_sel", 5),
  656. GATE_INFRA1(CLK_INFRA_MSDC0_SCK, "infra_msdc0_sck", "msdc50_0_sel", 6),
  657. GATE_INFRA1(CLK_INFRA_DVFSRC, "infra_dvfsrc", "f_f26m_ck", 7),
  658. GATE_INFRA1(CLK_INFRA_GCPU, "infra_gcpu", "axi_sel", 8),
  659. GATE_INFRA1(CLK_INFRA_TRNG, "infra_trng", "axi_sel", 9),
  660. GATE_INFRA1(CLK_INFRA_AUXADC, "infra_auxadc", "f_f26m_ck", 10),
  661. GATE_INFRA1(CLK_INFRA_CPUM, "infra_cpum", "axi_sel", 11),
  662. GATE_INFRA1(CLK_INFRA_CCIF1_AP, "infra_ccif1_ap", "axi_sel", 12),
  663. GATE_INFRA1(CLK_INFRA_CCIF1_MD, "infra_ccif1_md", "axi_sel", 13),
  664. GATE_INFRA1(CLK_INFRA_AUXADC_MD, "infra_auxadc_md", "f_f26m_ck", 14),
  665. GATE_INFRA1(CLK_INFRA_MSDC1_SCK, "infra_msdc1_sck", "msdc30_1_sel", 16),
  666. GATE_INFRA1(CLK_INFRA_MSDC2_SCK, "infra_msdc2_sck", "msdc30_2_sel", 17),
  667. GATE_INFRA1(CLK_INFRA_AP_DMA, "infra_apdma", "axi_sel", 18),
  668. GATE_INFRA1(CLK_INFRA_XIU, "infra_xiu", "axi_sel", 19),
  669. GATE_INFRA1(CLK_INFRA_DEVICE_APC, "infra_device_apc", "axi_sel", 20),
  670. GATE_INFRA1(CLK_INFRA_CCIF_AP, "infra_ccif_ap", "axi_sel", 23),
  671. GATE_INFRA1(CLK_INFRA_DEBUGSYS, "infra_debugsys", "axi_sel", 24),
  672. GATE_INFRA1(CLK_INFRA_AUDIO, "infra_audio", "axi_sel", 25),
  673. GATE_INFRA1(CLK_INFRA_CCIF_MD, "infra_ccif_md", "axi_sel", 26),
  674. GATE_INFRA1(CLK_INFRA_DXCC_SEC_CORE, "infra_dxcc_sec_core", "dxcc_sel", 27),
  675. GATE_INFRA1(CLK_INFRA_DXCC_AO, "infra_dxcc_ao", "dxcc_sel", 28),
  676. GATE_INFRA1(CLK_INFRA_DEVMPU_BCLK, "infra_devmpu_bclk", "axi_sel", 30),
  677. GATE_INFRA1(CLK_INFRA_DRAMC_F26M, "infra_dramc_f26m", "f_f26m_ck", 31),
  678. /* INFRA2 */
  679. GATE_INFRA2(CLK_INFRA_IRTX, "infra_irtx", "f_f26m_ck", 0),
  680. GATE_INFRA2(CLK_INFRA_USB, "infra_usb", "usb_top_sel", 1),
  681. GATE_INFRA2(CLK_INFRA_DISP_PWM, "infra_disppwm", "axi_sel", 2),
  682. GATE_INFRA2(CLK_INFRA_CLDMA_BCLK, "infra_cldma_bclk", "axi_sel", 3),
  683. GATE_INFRA2(CLK_INFRA_AUDIO_26M_BCLK, "infra_audio_26m_bclk", "f_f26m_ck", 4),
  684. GATE_INFRA2(CLK_INFRA_SPI1, "infra_spi1", "spi_sel", 6),
  685. GATE_INFRA2(CLK_INFRA_I2C4, "infra_i2c4", "i2c_sel", 7),
  686. GATE_INFRA2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_md_tmp_share", "f_f26m_ck", 8),
  687. GATE_INFRA2(CLK_INFRA_SPI2, "infra_spi2", "spi_sel", 9),
  688. GATE_INFRA2(CLK_INFRA_SPI3, "infra_spi3", "spi_sel", 10),
  689. GATE_INFRA2(CLK_INFRA_UNIPRO_SCK, "infra_unipro_sck", "ssusb_top_xhci_sel", 11),
  690. GATE_INFRA2(CLK_INFRA_UNIPRO_TICK, "infra_unipro_tick", "fufs_sel", 12),
  691. GATE_INFRA2(CLK_INFRA_UFS_MP_SAP_BCLK, "infra_ufs_mp_sap_bck", "fufs_sel", 13),
  692. GATE_INFRA2(CLK_INFRA_MD32_BCLK, "infra_md32_bclk", "axi_sel", 14),
  693. /* infra_sspm is main clock in co-processor, should not be closed in Linux. */
  694. GATE_INFRA2_FLAGS(CLK_INFRA_SSPM, "infra_sspm", "sspm_sel", 15, CLK_IS_CRITICAL),
  695. GATE_INFRA2(CLK_INFRA_UNIPRO_MBIST, "infra_unipro_mbist", "axi_sel", 16),
  696. /* infra_sspm_bus_hclk is main clock in co-processor, should not be closed in Linux. */
  697. GATE_INFRA2_FLAGS(CLK_INFRA_SSPM_BUS_HCLK, "infra_sspm_bus_hclk", "axi_sel", 17, CLK_IS_CRITICAL),
  698. GATE_INFRA2(CLK_INFRA_I2C5, "infra_i2c5", "i2c_sel", 18),
  699. GATE_INFRA2(CLK_INFRA_I2C5_ARBITER, "infra_i2c5_arbiter", "i2c_sel", 19),
  700. GATE_INFRA2(CLK_INFRA_I2C5_IMM, "infra_i2c5_imm", "i2c_sel", 20),
  701. GATE_INFRA2(CLK_INFRA_I2C1_ARBITER, "infra_i2c1_arbiter", "i2c_sel", 21),
  702. GATE_INFRA2(CLK_INFRA_I2C1_IMM, "infra_i2c1_imm", "i2c_sel", 22),
  703. GATE_INFRA2(CLK_INFRA_I2C2_ARBITER, "infra_i2c2_arbiter", "i2c_sel", 23),
  704. GATE_INFRA2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm", "i2c_sel", 24),
  705. GATE_INFRA2(CLK_INFRA_SPI4, "infra_spi4", "spi_sel", 25),
  706. GATE_INFRA2(CLK_INFRA_SPI5, "infra_spi5", "spi_sel", 26),
  707. GATE_INFRA2(CLK_INFRA_CQ_DMA, "infra_cqdma", "axi_sel", 27),
  708. GATE_INFRA2(CLK_INFRA_UFS, "infra_ufs", "fufs_sel", 28),
  709. GATE_INFRA2(CLK_INFRA_AES_UFSFDE, "infra_aes_ufsfde", "faes_ufsfde_sel", 29),
  710. GATE_INFRA2(CLK_INFRA_UFS_TICK, "infra_ufs_tick", "fufs_sel", 30),
  711. /* INFRA3 */
  712. GATE_INFRA3(CLK_INFRA_MSDC0_SELF, "infra_msdc0_self", "msdc50_0_sel", 0),
  713. GATE_INFRA3(CLK_INFRA_MSDC1_SELF, "infra_msdc1_self", "msdc50_0_sel", 1),
  714. GATE_INFRA3(CLK_INFRA_MSDC2_SELF, "infra_msdc2_self", "msdc50_0_sel", 2),
  715. /* infra_sspm_26m_self is main clock in co-processor, should not be closed in Linux. */
  716. GATE_INFRA3_FLAGS(CLK_INFRA_SSPM_26M_SELF, "infra_sspm_26m_self", "f_f26m_ck", 3, CLK_IS_CRITICAL),
  717. /* infra_sspm_32k_self is main clock in co-processor, should not be closed in Linux. */
  718. GATE_INFRA3_FLAGS(CLK_INFRA_SSPM_32K_SELF, "infra_sspm_32k_self", "clk32k", 4, CLK_IS_CRITICAL),
  719. GATE_INFRA3(CLK_INFRA_UFS_AXI, "infra_ufs_axi", "axi_sel", 5),
  720. GATE_INFRA3(CLK_INFRA_I2C6, "infra_i2c6", "i2c_sel", 6),
  721. GATE_INFRA3(CLK_INFRA_AP_MSDC0, "infra_ap_msdc0", "msdc50_hclk_sel", 7),
  722. GATE_INFRA3(CLK_INFRA_MD_MSDC0, "infra_md_msdc0", "msdc50_hclk_sel", 8),
  723. GATE_INFRA3(CLK_INFRA_CCIF2_AP, "infra_ccif2_ap", "axi_sel", 16),
  724. GATE_INFRA3(CLK_INFRA_CCIF2_MD, "infra_ccif2_md", "axi_sel", 17),
  725. GATE_INFRA3(CLK_INFRA_CCIF3_AP, "infra_ccif3_ap", "axi_sel", 18),
  726. GATE_INFRA3(CLK_INFRA_CCIF3_MD, "infra_ccif3_md", "axi_sel", 19),
  727. GATE_INFRA3(CLK_INFRA_SEJ_F13M, "infra_sej_f13m", "f_f26m_ck", 20),
  728. GATE_INFRA3(CLK_INFRA_AES_BCLK, "infra_aes_bclk", "axi_sel", 21),
  729. GATE_INFRA3(CLK_INFRA_I2C7, "infra_i2c7", "i2c_sel", 22),
  730. GATE_INFRA3(CLK_INFRA_I2C8, "infra_i2c8", "i2c_sel", 23),
  731. GATE_INFRA3(CLK_INFRA_FBIST2FPC, "infra_fbist2fpc", "msdc50_0_sel", 24),
  732. };
  733. static const struct mtk_gate_regs peri_cg_regs = {
  734. .set_ofs = 0x20c,
  735. .clr_ofs = 0x20c,
  736. .sta_ofs = 0x20c,
  737. };
  738. #define GATE_PERI(_id, _name, _parent, _shift) \
  739. GATE_MTK(_id, _name, _parent, &peri_cg_regs, _shift, \
  740. &mtk_clk_gate_ops_no_setclr_inv)
  741. static const struct mtk_gate peri_clks[] = {
  742. GATE_PERI(CLK_PERI_AXI, "peri_axi", "axi_sel", 31),
  743. };
  744. static u16 infra_rst_ofs[] = {
  745. INFRA_RST0_SET_OFFSET,
  746. INFRA_RST1_SET_OFFSET,
  747. INFRA_RST2_SET_OFFSET,
  748. INFRA_RST3_SET_OFFSET,
  749. };
  750. static const struct mtk_clk_rst_desc clk_rst_desc = {
  751. .version = MTK_RST_SET_CLR,
  752. .rst_bank_ofs = infra_rst_ofs,
  753. .rst_bank_nr = ARRAY_SIZE(infra_rst_ofs),
  754. };
  755. /* Register mux notifier for MFG mux */
  756. static int clk_mt8183_reg_mfg_mux_notifier(struct device *dev, struct clk *clk)
  757. {
  758. struct mtk_mux_nb *mfg_mux_nb;
  759. int i;
  760. mfg_mux_nb = devm_kzalloc(dev, sizeof(*mfg_mux_nb), GFP_KERNEL);
  761. if (!mfg_mux_nb)
  762. return -ENOMEM;
  763. for (i = 0; i < ARRAY_SIZE(top_muxes); i++)
  764. if (top_muxes[i].id == CLK_TOP_MUX_MFG)
  765. break;
  766. if (i == ARRAY_SIZE(top_muxes))
  767. return -EINVAL;
  768. mfg_mux_nb->ops = top_muxes[i].ops;
  769. mfg_mux_nb->bypass_index = 0; /* Bypass to 26M crystal */
  770. return devm_mtk_clk_mux_notifier_register(dev, clk, mfg_mux_nb);
  771. }
  772. static const struct mtk_clk_desc infra_desc = {
  773. .clks = infra_clks,
  774. .num_clks = ARRAY_SIZE(infra_clks),
  775. .rst_desc = &clk_rst_desc,
  776. };
  777. static const struct mtk_clk_desc mcu_desc = {
  778. .composite_clks = mcu_muxes,
  779. .num_composite_clks = ARRAY_SIZE(mcu_muxes),
  780. .clk_lock = &mt8183_clk_lock,
  781. };
  782. static const struct mtk_clk_desc peri_desc = {
  783. .clks = peri_clks,
  784. .num_clks = ARRAY_SIZE(peri_clks),
  785. };
  786. static const struct mtk_clk_desc topck_desc = {
  787. .fixed_clks = top_fixed_clks,
  788. .num_fixed_clks = ARRAY_SIZE(top_fixed_clks),
  789. .factor_clks = top_divs,
  790. .num_factor_clks = ARRAY_SIZE(top_divs),
  791. .mux_clks = top_muxes,
  792. .num_mux_clks = ARRAY_SIZE(top_muxes),
  793. .composite_clks = top_aud_comp,
  794. .num_composite_clks = ARRAY_SIZE(top_aud_comp),
  795. .clks = top_clks,
  796. .num_clks = ARRAY_SIZE(top_clks),
  797. .clk_lock = &mt8183_clk_lock,
  798. .clk_notifier_func = clk_mt8183_reg_mfg_mux_notifier,
  799. .mfg_clk_idx = CLK_TOP_MUX_MFG,
  800. };
  801. static const struct of_device_id of_match_clk_mt8183[] = {
  802. { .compatible = "mediatek,mt8183-infracfg", .data = &infra_desc },
  803. { .compatible = "mediatek,mt8183-mcucfg", .data = &mcu_desc },
  804. { .compatible = "mediatek,mt8183-pericfg", .data = &peri_desc, },
  805. { .compatible = "mediatek,mt8183-topckgen", .data = &topck_desc },
  806. { /* sentinel */ }
  807. };
  808. MODULE_DEVICE_TABLE(of, of_match_clk_mt8183);
  809. static struct platform_driver clk_mt8183_drv = {
  810. .probe = mtk_clk_simple_probe,
  811. .remove = mtk_clk_simple_remove,
  812. .driver = {
  813. .name = "clk-mt8183",
  814. .of_match_table = of_match_clk_mt8183,
  815. },
  816. };
  817. module_platform_driver(clk_mt8183_drv)
  818. MODULE_DESCRIPTION("MediaTek MT8183 main clocks driver");
  819. MODULE_LICENSE("GPL");