clk-mt8186-mm.c 3.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2022 MediaTek Inc.
  4. // Author: Chun-Jie Chen <chun-jie.chen@mediatek.com>
  5. #include <linux/clk-provider.h>
  6. #include <linux/platform_device.h>
  7. #include <dt-bindings/clock/mt8186-clk.h>
  8. #include "clk-gate.h"
  9. #include "clk-mtk.h"
  10. static const struct mtk_gate_regs mm0_cg_regs = {
  11. .set_ofs = 0x104,
  12. .clr_ofs = 0x108,
  13. .sta_ofs = 0x100,
  14. };
  15. static const struct mtk_gate_regs mm1_cg_regs = {
  16. .set_ofs = 0x1a4,
  17. .clr_ofs = 0x1a8,
  18. .sta_ofs = 0x1a0,
  19. };
  20. #define GATE_MM0(_id, _name, _parent, _shift) \
  21. GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  22. #define GATE_MM1(_id, _name, _parent, _shift) \
  23. GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  24. static const struct mtk_gate mm_clks[] = {
  25. /* MM0 */
  26. GATE_MM0(CLK_MM_DISP_MUTEX0, "mm_disp_mutex0", "top_disp", 0),
  27. GATE_MM0(CLK_MM_APB_MM_BUS, "mm_apb_mm_bus", "top_disp", 1),
  28. GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "top_disp", 2),
  29. GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "top_disp", 3),
  30. GATE_MM0(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "top_disp", 4),
  31. GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "top_disp", 5),
  32. GATE_MM0(CLK_MM_DISP_RSZ0, "mm_disp_rsz0", "top_disp", 7),
  33. GATE_MM0(CLK_MM_DISP_AAL0, "mm_disp_aal0", "top_disp", 8),
  34. GATE_MM0(CLK_MM_DISP_CCORR0, "mm_disp_ccorr0", "top_disp", 9),
  35. GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "top_disp", 10),
  36. GATE_MM0(CLK_MM_SMI_INFRA, "mm_smi_infra", "top_disp", 11),
  37. GATE_MM0(CLK_MM_DISP_DSC_WRAP0, "mm_disp_dsc_wrap0", "top_disp", 12),
  38. GATE_MM0(CLK_MM_DISP_GAMMA0, "mm_disp_gamma0", "top_disp", 13),
  39. GATE_MM0(CLK_MM_DISP_POSTMASK0, "mm_disp_postmask0", "top_disp", 14),
  40. GATE_MM0(CLK_MM_DISP_DITHER0, "mm_disp_dither0", "top_disp", 16),
  41. GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "top_disp", 17),
  42. GATE_MM0(CLK_MM_DSI0, "mm_dsi0", "top_disp", 19),
  43. GATE_MM0(CLK_MM_DISP_FAKE_ENG0, "mm_disp_fake_eng0", "top_disp", 20),
  44. GATE_MM0(CLK_MM_DISP_FAKE_ENG1, "mm_disp_fake_eng1", "top_disp", 21),
  45. GATE_MM0(CLK_MM_SMI_GALS, "mm_smi_gals", "top_disp", 22),
  46. GATE_MM0(CLK_MM_SMI_IOMMU, "mm_smi_iommu", "top_disp", 24),
  47. GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "top_disp", 25),
  48. GATE_MM0(CLK_MM_DISP_DPI, "mm_disp_dpi", "top_disp", 26),
  49. /* MM1 */
  50. GATE_MM1(CLK_MM_DSI0_DSI_CK_DOMAIN, "mm_dsi0_dsi_domain", "top_disp", 0),
  51. GATE_MM1(CLK_MM_DISP_26M, "mm_disp_26m_ck", "top_disp", 10),
  52. };
  53. static const struct mtk_clk_desc mm_desc = {
  54. .clks = mm_clks,
  55. .num_clks = ARRAY_SIZE(mm_clks),
  56. };
  57. static const struct platform_device_id clk_mt8186_mm_id_table[] = {
  58. { .name = "clk-mt8186-mm", .driver_data = (kernel_ulong_t)&mm_desc },
  59. { /* sentinel */ }
  60. };
  61. MODULE_DEVICE_TABLE(platform, clk_mt8186_mm_id_table);
  62. static struct platform_driver clk_mt8186_mm_drv = {
  63. .probe = mtk_clk_pdev_probe,
  64. .remove = mtk_clk_pdev_remove,
  65. .driver = {
  66. .name = "clk-mt8186-mm",
  67. },
  68. .id_table = clk_mt8186_mm_id_table,
  69. };
  70. module_platform_driver(clk_mt8186_mm_drv);
  71. MODULE_DESCRIPTION("MediaTek MT8186 MultiMedia clocks driver");
  72. MODULE_LICENSE("GPL");