clk-mt8188-vdec.c 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022 MediaTek Inc.
  4. * Author: Garmin Chang <garmin.chang@mediatek.com>
  5. */
  6. #include <dt-bindings/clock/mediatek,mt8188-clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/platform_device.h>
  9. #include "clk-gate.h"
  10. #include "clk-mtk.h"
  11. static const struct mtk_gate_regs vdec0_cg_regs = {
  12. .set_ofs = 0x0,
  13. .clr_ofs = 0x4,
  14. .sta_ofs = 0x0,
  15. };
  16. static const struct mtk_gate_regs vdec1_cg_regs = {
  17. .set_ofs = 0x200,
  18. .clr_ofs = 0x204,
  19. .sta_ofs = 0x200,
  20. };
  21. static const struct mtk_gate_regs vdec2_cg_regs = {
  22. .set_ofs = 0x8,
  23. .clr_ofs = 0xc,
  24. .sta_ofs = 0x8,
  25. };
  26. #define GATE_VDEC0(_id, _name, _parent, _shift) \
  27. GATE_MTK(_id, _name, _parent, &vdec0_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv)
  28. #define GATE_VDEC1(_id, _name, _parent, _shift) \
  29. GATE_MTK(_id, _name, _parent, &vdec1_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv)
  30. #define GATE_VDEC2(_id, _name, _parent, _shift) \
  31. GATE_MTK(_id, _name, _parent, &vdec2_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv)
  32. static const struct mtk_gate vdec1_clks[] = {
  33. /* VDEC1_0 */
  34. GATE_VDEC0(CLK_VDEC1_SOC_VDEC, "vdec1_soc_vdec", "top_vdec", 0),
  35. GATE_VDEC0(CLK_VDEC1_SOC_VDEC_ACTIVE, "vdec1_soc_vdec_active", "top_vdec", 4),
  36. GATE_VDEC0(CLK_VDEC1_SOC_VDEC_ENG, "vdec1_soc_vdec_eng", "top_vdec", 8),
  37. /* VDEC1_1 */
  38. GATE_VDEC1(CLK_VDEC1_SOC_LAT, "vdec1_soc_lat", "top_vdec", 0),
  39. GATE_VDEC1(CLK_VDEC1_SOC_LAT_ACTIVE, "vdec1_soc_lat_active", "top_vdec", 4),
  40. GATE_VDEC1(CLK_VDEC1_SOC_LAT_ENG, "vdec1_soc_lat_eng", "top_vdec", 8),
  41. /* VDEC1_2 */
  42. GATE_VDEC2(CLK_VDEC1_SOC_LARB1, "vdec1_soc_larb1", "top_vdec", 0),
  43. };
  44. static const struct mtk_gate vdec2_clks[] = {
  45. /* VDEC2_0 */
  46. GATE_VDEC0(CLK_VDEC2_VDEC, "vdec2_vdec", "top_vdec", 0),
  47. GATE_VDEC0(CLK_VDEC2_VDEC_ACTIVE, "vdec2_vdec_active", "top_vdec", 4),
  48. GATE_VDEC0(CLK_VDEC2_VDEC_ENG, "vdec2_vdec_eng", "top_vdec", 8),
  49. /* VDEC2_1 */
  50. GATE_VDEC1(CLK_VDEC2_LAT, "vdec2_lat", "top_vdec", 0),
  51. /* VDEC2_2 */
  52. GATE_VDEC2(CLK_VDEC2_LARB1, "vdec2_larb1", "top_vdec", 0),
  53. };
  54. static const struct mtk_clk_desc vdec1_desc = {
  55. .clks = vdec1_clks,
  56. .num_clks = ARRAY_SIZE(vdec1_clks),
  57. };
  58. static const struct mtk_clk_desc vdec2_desc = {
  59. .clks = vdec2_clks,
  60. .num_clks = ARRAY_SIZE(vdec2_clks),
  61. };
  62. static const struct of_device_id of_match_clk_mt8188_vdec[] = {
  63. { .compatible = "mediatek,mt8188-vdecsys-soc", .data = &vdec1_desc },
  64. { .compatible = "mediatek,mt8188-vdecsys", .data = &vdec2_desc },
  65. { /* sentinel */ }
  66. };
  67. MODULE_DEVICE_TABLE(of, of_match_clk_mt8188_vdec);
  68. static struct platform_driver clk_mt8188_vdec_drv = {
  69. .probe = mtk_clk_simple_probe,
  70. .remove = mtk_clk_simple_remove,
  71. .driver = {
  72. .name = "clk-mt8188-vdec",
  73. .of_match_table = of_match_clk_mt8188_vdec,
  74. },
  75. };
  76. module_platform_driver(clk_mt8188_vdec_drv);
  77. MODULE_DESCRIPTION("MediaTek MT8188 Video Decoders clocks driver");
  78. MODULE_LICENSE("GPL");