camcc-sc8280xp.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023, Linaro Ltd.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/mod_devicetable.h>
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/pm_runtime.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,sc8280xp-camcc.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "common.h"
  18. #include "gdsc.h"
  19. #include "reset.h"
  20. enum {
  21. DT_IFACE,
  22. DT_BI_TCXO,
  23. DT_BI_TCXO_AO,
  24. DT_SLEEP_CLK,
  25. };
  26. enum {
  27. P_BI_TCXO,
  28. P_CAMCC_PLL0_OUT_EVEN,
  29. P_CAMCC_PLL0_OUT_MAIN,
  30. P_CAMCC_PLL0_OUT_ODD,
  31. P_CAMCC_PLL1_OUT_EVEN,
  32. P_CAMCC_PLL2_OUT_AUX,
  33. P_CAMCC_PLL2_OUT_EARLY,
  34. P_CAMCC_PLL3_OUT_EVEN,
  35. P_CAMCC_PLL4_OUT_EVEN,
  36. P_CAMCC_PLL5_OUT_EVEN,
  37. P_CAMCC_PLL6_OUT_EVEN,
  38. P_CAMCC_PLL7_OUT_EVEN,
  39. P_CAMCC_PLL7_OUT_ODD,
  40. P_SLEEP_CLK,
  41. };
  42. static const struct pll_vco lucid_vco[] = {
  43. { 249600000, 1800000000, 0 },
  44. };
  45. static const struct pll_vco zonda_vco[] = {
  46. { 595200000, 3600000000, 0 },
  47. };
  48. static struct alpha_pll_config camcc_pll0_config = {
  49. .l = 0x3e,
  50. .alpha = 0x8000,
  51. .config_ctl_val = 0x20485699,
  52. .config_ctl_hi_val = 0x00002261,
  53. .config_ctl_hi1_val = 0x2a9a699c,
  54. .test_ctl_val = 0x00000000,
  55. .test_ctl_hi_val = 0x00000000,
  56. .test_ctl_hi1_val = 0x01800000,
  57. .user_ctl_val = 0x00003100,
  58. .user_ctl_hi_val = 0x00000805,
  59. .user_ctl_hi1_val = 0x00000000,
  60. };
  61. static struct clk_alpha_pll camcc_pll0 = {
  62. .offset = 0x0,
  63. .vco_table = lucid_vco,
  64. .num_vco = ARRAY_SIZE(lucid_vco),
  65. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  66. .clkr = {
  67. .hw.init = &(struct clk_init_data){
  68. .name = "camcc_pll0",
  69. .parent_data = &(const struct clk_parent_data){
  70. .index = DT_BI_TCXO,
  71. },
  72. .num_parents = 1,
  73. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  74. },
  75. },
  76. };
  77. static const struct clk_div_table post_div_table_camcc_pll0_out_even[] = {
  78. { 0x1, 2 },
  79. };
  80. static struct clk_alpha_pll_postdiv camcc_pll0_out_even = {
  81. .offset = 0x0,
  82. .post_div_shift = 8,
  83. .post_div_table = post_div_table_camcc_pll0_out_even,
  84. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll0_out_even),
  85. .width = 4,
  86. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  87. .clkr.hw.init = &(struct clk_init_data){
  88. .name = "camcc_pll0_out_even",
  89. .parent_hws = (const struct clk_hw*[]){
  90. &camcc_pll0.clkr.hw,
  91. },
  92. .num_parents = 1,
  93. .flags = CLK_SET_RATE_PARENT,
  94. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  95. },
  96. };
  97. static const struct clk_div_table post_div_table_camcc_pll0_out_odd[] = {
  98. { 0x3, 3 },
  99. };
  100. static struct clk_alpha_pll_postdiv camcc_pll0_out_odd = {
  101. .offset = 0x0,
  102. .post_div_shift = 12,
  103. .post_div_table = post_div_table_camcc_pll0_out_odd,
  104. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll0_out_odd),
  105. .width = 4,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  107. .clkr.hw.init = &(struct clk_init_data){
  108. .name = "camcc_pll0_out_odd",
  109. .parent_hws = (const struct clk_hw*[]){
  110. &camcc_pll0.clkr.hw,
  111. },
  112. .num_parents = 1,
  113. .flags = CLK_SET_RATE_PARENT,
  114. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  115. },
  116. };
  117. static struct alpha_pll_config camcc_pll1_config = {
  118. .l = 0x21,
  119. .alpha = 0x5555,
  120. .config_ctl_val = 0x20485699,
  121. .config_ctl_hi_val = 0x00002261,
  122. .config_ctl_hi1_val = 0x2a9a699c,
  123. .test_ctl_val = 0x00000000,
  124. .test_ctl_hi_val = 0x00000000,
  125. .test_ctl_hi1_val = 0x01800000,
  126. .user_ctl_val = 0x00000100,
  127. .user_ctl_hi_val = 0x00000805,
  128. .user_ctl_hi1_val = 0x00000000,
  129. };
  130. static struct clk_alpha_pll camcc_pll1 = {
  131. .offset = 0x1000,
  132. .vco_table = lucid_vco,
  133. .num_vco = ARRAY_SIZE(lucid_vco),
  134. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  135. .clkr = {
  136. .hw.init = &(struct clk_init_data){
  137. .name = "camcc_pll1",
  138. .parent_data = &(const struct clk_parent_data){
  139. .index = DT_BI_TCXO,
  140. },
  141. .num_parents = 1,
  142. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  143. },
  144. },
  145. };
  146. static const struct clk_div_table post_div_table_camcc_pll1_out_even[] = {
  147. { 0x1, 2 },
  148. };
  149. static struct clk_alpha_pll_postdiv camcc_pll1_out_even = {
  150. .offset = 0x1000,
  151. .post_div_shift = 8,
  152. .post_div_table = post_div_table_camcc_pll1_out_even,
  153. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll1_out_even),
  154. .width = 4,
  155. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  156. .clkr.hw.init = &(struct clk_init_data){
  157. .name = "camcc_pll1_out_even",
  158. .parent_hws = (const struct clk_hw*[]){
  159. &camcc_pll1.clkr.hw,
  160. },
  161. .num_parents = 1,
  162. .flags = CLK_SET_RATE_PARENT,
  163. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  164. },
  165. };
  166. static struct alpha_pll_config camcc_pll2_config = {
  167. .l = 0x32,
  168. .alpha = 0x0,
  169. .config_ctl_val = 0x08200800,
  170. .config_ctl_hi_val = 0x05028011,
  171. .config_ctl_hi1_val = 0x08000000,
  172. };
  173. static struct clk_alpha_pll camcc_pll2 = {
  174. .offset = 0x2000,
  175. .vco_table = zonda_vco,
  176. .num_vco = ARRAY_SIZE(zonda_vco),
  177. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  178. .clkr = {
  179. .hw.init = &(struct clk_init_data){
  180. .name = "camcc_pll2",
  181. .parent_data = &(const struct clk_parent_data){
  182. .index = DT_BI_TCXO,
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_alpha_pll_zonda_ops,
  186. },
  187. },
  188. };
  189. static struct alpha_pll_config camcc_pll3_config = {
  190. .l = 0x29,
  191. .alpha = 0xaaaa,
  192. .config_ctl_val = 0x20485699,
  193. .config_ctl_hi_val = 0x00002261,
  194. .config_ctl_hi1_val = 0x2a9a699c,
  195. .test_ctl_val = 0x00000000,
  196. .test_ctl_hi_val = 0x00000000,
  197. .test_ctl_hi1_val = 0x01800000,
  198. .user_ctl_val = 0x00000100,
  199. .user_ctl_hi_val = 0x00000805,
  200. .user_ctl_hi1_val = 0x00000000,
  201. };
  202. static struct clk_alpha_pll camcc_pll3 = {
  203. .offset = 0x3000,
  204. .vco_table = lucid_vco,
  205. .num_vco = ARRAY_SIZE(lucid_vco),
  206. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  207. .clkr = {
  208. .hw.init = &(struct clk_init_data){
  209. .name = "camcc_pll3",
  210. .parent_data = &(const struct clk_parent_data){
  211. .index = DT_BI_TCXO,
  212. },
  213. .num_parents = 1,
  214. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  215. },
  216. },
  217. };
  218. static const struct clk_div_table post_div_table_camcc_pll3_out_even[] = {
  219. { 0x1, 2 },
  220. };
  221. static struct clk_alpha_pll_postdiv camcc_pll3_out_even = {
  222. .offset = 0x3000,
  223. .post_div_shift = 8,
  224. .post_div_table = post_div_table_camcc_pll3_out_even,
  225. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll3_out_even),
  226. .width = 4,
  227. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  228. .clkr.hw.init = &(struct clk_init_data){
  229. .name = "camcc_pll3_out_even",
  230. .parent_hws = (const struct clk_hw*[]){
  231. &camcc_pll3.clkr.hw,
  232. },
  233. .num_parents = 1,
  234. .flags = CLK_SET_RATE_PARENT,
  235. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  236. },
  237. };
  238. static struct alpha_pll_config camcc_pll4_config = {
  239. .l = 0x29,
  240. .alpha = 0xaaaa,
  241. .config_ctl_val = 0x20485699,
  242. .config_ctl_hi_val = 0x00002261,
  243. .config_ctl_hi1_val = 0x2a9a699c,
  244. .test_ctl_val = 0x00000000,
  245. .test_ctl_hi_val = 0x00000000,
  246. .test_ctl_hi1_val = 0x01800000,
  247. .user_ctl_val = 0x00000100,
  248. .user_ctl_hi_val = 0x00000805,
  249. .user_ctl_hi1_val = 0x00000000,
  250. };
  251. static struct clk_alpha_pll camcc_pll4 = {
  252. .offset = 0x4000,
  253. .vco_table = lucid_vco,
  254. .num_vco = ARRAY_SIZE(lucid_vco),
  255. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  256. .clkr = {
  257. .hw.init = &(struct clk_init_data){
  258. .name = "camcc_pll4",
  259. .parent_data = &(const struct clk_parent_data){
  260. .index = DT_BI_TCXO,
  261. },
  262. .num_parents = 1,
  263. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  264. },
  265. },
  266. };
  267. static const struct clk_div_table post_div_table_camcc_pll4_out_even[] = {
  268. { 0x1, 2 },
  269. };
  270. static struct clk_alpha_pll_postdiv camcc_pll4_out_even = {
  271. .offset = 0x4000,
  272. .post_div_shift = 8,
  273. .post_div_table = post_div_table_camcc_pll4_out_even,
  274. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll4_out_even),
  275. .width = 4,
  276. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  277. .clkr.hw.init = &(struct clk_init_data){
  278. .name = "camcc_pll4_out_even",
  279. .parent_hws = (const struct clk_hw*[]){
  280. &camcc_pll4.clkr.hw,
  281. },
  282. .num_parents = 1,
  283. .flags = CLK_SET_RATE_PARENT,
  284. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  285. },
  286. };
  287. static struct alpha_pll_config camcc_pll5_config = {
  288. .l = 0x29,
  289. .alpha = 0xaaaa,
  290. .config_ctl_val = 0x20485699,
  291. .config_ctl_hi_val = 0x00002261,
  292. .config_ctl_hi1_val = 0x2a9a699c,
  293. .test_ctl_val = 0x00000000,
  294. .test_ctl_hi_val = 0x00000000,
  295. .test_ctl_hi1_val = 0x01800000,
  296. .user_ctl_val = 0x00000100,
  297. .user_ctl_hi_val = 0x00000805,
  298. .user_ctl_hi1_val = 0x00000000,
  299. };
  300. static struct clk_alpha_pll camcc_pll5 = {
  301. .offset = 0x10000,
  302. .vco_table = lucid_vco,
  303. .num_vco = ARRAY_SIZE(lucid_vco),
  304. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  305. .clkr = {
  306. .hw.init = &(struct clk_init_data){
  307. .name = "camcc_pll5",
  308. .parent_data = &(const struct clk_parent_data){
  309. .index = DT_BI_TCXO,
  310. },
  311. .num_parents = 1,
  312. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  313. },
  314. },
  315. };
  316. static const struct clk_div_table post_div_table_camcc_pll5_out_even[] = {
  317. { 0x1, 2 },
  318. };
  319. static struct clk_alpha_pll_postdiv camcc_pll5_out_even = {
  320. .offset = 0x10000,
  321. .post_div_shift = 8,
  322. .post_div_table = post_div_table_camcc_pll5_out_even,
  323. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll5_out_even),
  324. .width = 4,
  325. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  326. .clkr.hw.init = &(struct clk_init_data){
  327. .name = "camcc_pll5_out_even",
  328. .parent_hws = (const struct clk_hw*[]){
  329. &camcc_pll5.clkr.hw,
  330. },
  331. .num_parents = 1,
  332. .flags = CLK_SET_RATE_PARENT,
  333. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  334. },
  335. };
  336. static struct alpha_pll_config camcc_pll6_config = {
  337. .l = 0x29,
  338. .alpha = 0xaaaa,
  339. .config_ctl_val = 0x20486699,
  340. .config_ctl_hi_val = 0x00002261,
  341. .config_ctl_hi1_val = 0x2a9a699c,
  342. .test_ctl_val = 0x00000000,
  343. .test_ctl_hi_val = 0x00000000,
  344. .test_ctl_hi1_val = 0x01800000,
  345. .user_ctl_val = 0x00000100,
  346. .user_ctl_hi_val = 0x00000805,
  347. .user_ctl_hi1_val = 0x00000000,
  348. };
  349. static struct clk_alpha_pll camcc_pll6 = {
  350. .offset = 0x11000,
  351. .vco_table = lucid_vco,
  352. .num_vco = ARRAY_SIZE(lucid_vco),
  353. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  354. .clkr = {
  355. .hw.init = &(struct clk_init_data){
  356. .name = "camcc_pll6",
  357. .parent_data = &(const struct clk_parent_data){
  358. .index = DT_BI_TCXO,
  359. },
  360. .num_parents = 1,
  361. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  362. },
  363. },
  364. };
  365. static const struct clk_div_table post_div_table_camcc_pll6_out_even[] = {
  366. { 0x1, 2 },
  367. };
  368. static struct clk_alpha_pll_postdiv camcc_pll6_out_even = {
  369. .offset = 0x11000,
  370. .post_div_shift = 8,
  371. .post_div_table = post_div_table_camcc_pll6_out_even,
  372. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll6_out_even),
  373. .width = 4,
  374. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  375. .clkr.hw.init = &(struct clk_init_data){
  376. .name = "camcc_pll6_out_even",
  377. .parent_hws = (const struct clk_hw*[]){
  378. &camcc_pll6.clkr.hw,
  379. },
  380. .num_parents = 1,
  381. .flags = CLK_SET_RATE_PARENT,
  382. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  383. },
  384. };
  385. static struct alpha_pll_config camcc_pll7_config = {
  386. .l = 0x32,
  387. .alpha = 0x0,
  388. .config_ctl_val = 0x20485699,
  389. .config_ctl_hi_val = 0x00002261,
  390. .config_ctl_hi1_val = 0x2a9a699c,
  391. .test_ctl_val = 0x00000000,
  392. .test_ctl_hi_val = 0x00000000,
  393. .test_ctl_hi1_val = 0x01800000,
  394. .user_ctl_val = 0x00003100,
  395. .user_ctl_hi_val = 0x00000805,
  396. .user_ctl_hi1_val = 0x00000000,
  397. };
  398. static struct clk_alpha_pll camcc_pll7 = {
  399. .offset = 0x12000,
  400. .vco_table = lucid_vco,
  401. .num_vco = ARRAY_SIZE(lucid_vco),
  402. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  403. .clkr = {
  404. .hw.init = &(struct clk_init_data){
  405. .name = "camcc_pll7",
  406. .parent_data = &(const struct clk_parent_data){
  407. .index = DT_BI_TCXO,
  408. },
  409. .num_parents = 1,
  410. .ops = &clk_alpha_pll_lucid_5lpe_ops,
  411. },
  412. },
  413. };
  414. static const struct clk_div_table post_div_table_camcc_pll7_out_even[] = {
  415. { 0x1, 2 },
  416. };
  417. static struct clk_alpha_pll_postdiv camcc_pll7_out_even = {
  418. .offset = 0x12000,
  419. .post_div_shift = 8,
  420. .post_div_table = post_div_table_camcc_pll7_out_even,
  421. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll7_out_even),
  422. .width = 4,
  423. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  424. .clkr.hw.init = &(struct clk_init_data){
  425. .name = "camcc_pll7_out_even",
  426. .parent_hws = (const struct clk_hw*[]){
  427. &camcc_pll7.clkr.hw,
  428. },
  429. .num_parents = 1,
  430. .flags = CLK_SET_RATE_PARENT,
  431. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  432. },
  433. };
  434. static const struct clk_div_table post_div_table_camcc_pll7_out_odd[] = {
  435. { 0x3, 3 },
  436. };
  437. static struct clk_alpha_pll_postdiv camcc_pll7_out_odd = {
  438. .offset = 0x12000,
  439. .post_div_shift = 12,
  440. .post_div_table = post_div_table_camcc_pll7_out_odd,
  441. .num_post_div = ARRAY_SIZE(post_div_table_camcc_pll7_out_odd),
  442. .width = 4,
  443. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "camcc_pll7_out_odd",
  446. .parent_hws = (const struct clk_hw*[]){
  447. &camcc_pll7.clkr.hw,
  448. },
  449. .num_parents = 1,
  450. .flags = CLK_SET_RATE_PARENT,
  451. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  452. },
  453. };
  454. static const struct parent_map camcc_parent_map_0[] = {
  455. { P_BI_TCXO, 0 },
  456. { P_CAMCC_PLL0_OUT_MAIN, 1 },
  457. { P_CAMCC_PLL0_OUT_EVEN, 2 },
  458. { P_CAMCC_PLL0_OUT_ODD, 3 },
  459. { P_CAMCC_PLL7_OUT_EVEN, 5 },
  460. };
  461. static const struct clk_parent_data camcc_parent_data_0[] = {
  462. { .index = DT_BI_TCXO },
  463. { .hw = &camcc_pll0.clkr.hw },
  464. { .hw = &camcc_pll0_out_even.clkr.hw },
  465. { .hw = &camcc_pll0_out_odd.clkr.hw },
  466. { .hw = &camcc_pll7_out_even.clkr.hw },
  467. };
  468. static const struct parent_map camcc_parent_map_1[] = {
  469. { P_BI_TCXO, 0 },
  470. { P_CAMCC_PLL2_OUT_AUX, 2 },
  471. { P_CAMCC_PLL2_OUT_EARLY, 5 },
  472. };
  473. static const struct clk_parent_data camcc_parent_data_1[] = {
  474. { .index = DT_BI_TCXO },
  475. { .hw = &camcc_pll2.clkr.hw },
  476. { .hw = &camcc_pll2.clkr.hw },
  477. };
  478. static const struct parent_map camcc_parent_map_2[] = {
  479. { P_BI_TCXO, 0 },
  480. { P_CAMCC_PLL0_OUT_MAIN, 1 },
  481. { P_CAMCC_PLL0_OUT_EVEN, 2 },
  482. { P_CAMCC_PLL0_OUT_ODD, 3 },
  483. { P_CAMCC_PLL7_OUT_ODD, 4 },
  484. { P_CAMCC_PLL7_OUT_EVEN, 5 },
  485. };
  486. static const struct clk_parent_data camcc_parent_data_2[] = {
  487. { .index = DT_BI_TCXO },
  488. { .hw = &camcc_pll0.clkr.hw },
  489. { .hw = &camcc_pll0_out_even.clkr.hw },
  490. { .hw = &camcc_pll0_out_odd.clkr.hw },
  491. { .hw = &camcc_pll7_out_odd.clkr.hw },
  492. { .hw = &camcc_pll7_out_even.clkr.hw },
  493. };
  494. static const struct parent_map camcc_parent_map_3[] = {
  495. { P_BI_TCXO, 0 },
  496. { P_CAMCC_PLL0_OUT_MAIN, 1 },
  497. { P_CAMCC_PLL0_OUT_EVEN, 2 },
  498. { P_CAMCC_PLL0_OUT_ODD, 3 },
  499. { P_CAMCC_PLL7_OUT_EVEN, 5 },
  500. { P_CAMCC_PLL3_OUT_EVEN, 6 },
  501. };
  502. static const struct clk_parent_data camcc_parent_data_3[] = {
  503. { .index = DT_BI_TCXO },
  504. { .hw = &camcc_pll0.clkr.hw },
  505. { .hw = &camcc_pll0_out_even.clkr.hw },
  506. { .hw = &camcc_pll0_out_odd.clkr.hw },
  507. { .hw = &camcc_pll7_out_even.clkr.hw },
  508. { .hw = &camcc_pll3_out_even.clkr.hw },
  509. };
  510. static const struct parent_map camcc_parent_map_4[] = {
  511. { P_BI_TCXO, 0 },
  512. { P_CAMCC_PLL3_OUT_EVEN, 6 },
  513. };
  514. static const struct clk_parent_data camcc_parent_data_4[] = {
  515. { .index = DT_BI_TCXO },
  516. { .hw = &camcc_pll3_out_even.clkr.hw },
  517. };
  518. static const struct parent_map camcc_parent_map_5[] = {
  519. { P_BI_TCXO, 0 },
  520. { P_CAMCC_PLL4_OUT_EVEN, 6 },
  521. };
  522. static const struct clk_parent_data camcc_parent_data_5[] = {
  523. { .index = DT_BI_TCXO },
  524. { .hw = &camcc_pll4_out_even.clkr.hw },
  525. };
  526. static const struct parent_map camcc_parent_map_6[] = {
  527. { P_BI_TCXO, 0 },
  528. { P_CAMCC_PLL5_OUT_EVEN, 6 },
  529. };
  530. static const struct clk_parent_data camcc_parent_data_6[] = {
  531. { .index = DT_BI_TCXO },
  532. { .hw = &camcc_pll5_out_even.clkr.hw },
  533. };
  534. static const struct parent_map camcc_parent_map_7[] = {
  535. { P_BI_TCXO, 0 },
  536. { P_CAMCC_PLL6_OUT_EVEN, 6 },
  537. };
  538. static const struct clk_parent_data camcc_parent_data_7[] = {
  539. { .index = DT_BI_TCXO },
  540. { .hw = &camcc_pll6_out_even.clkr.hw },
  541. };
  542. static const struct parent_map camcc_parent_map_8[] = {
  543. { P_BI_TCXO, 0 },
  544. { P_CAMCC_PLL1_OUT_EVEN, 4 },
  545. };
  546. static const struct clk_parent_data camcc_parent_data_8[] = {
  547. { .index = DT_BI_TCXO },
  548. { .hw = &camcc_pll1_out_even.clkr.hw },
  549. };
  550. static const struct parent_map camcc_parent_map_9[] = {
  551. { P_SLEEP_CLK, 0 },
  552. };
  553. static const struct clk_parent_data camcc_parent_data_9[] = {
  554. { .fw_name = "sleep_clk" },
  555. };
  556. static const struct parent_map camcc_parent_map_10[] = {
  557. { P_BI_TCXO, 0 },
  558. };
  559. static const struct clk_parent_data camcc_parent_data_10_ao[] = {
  560. { .fw_name = "bi_tcxo_ao" },
  561. };
  562. static const struct freq_tbl ftbl_camcc_bps_clk_src[] = {
  563. F(19200000, P_BI_TCXO, 1, 0, 0),
  564. F(200000000, P_CAMCC_PLL0_OUT_ODD, 2, 0, 0),
  565. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  566. F(480000000, P_CAMCC_PLL7_OUT_EVEN, 1, 0, 0),
  567. F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
  568. F(760000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
  569. { }
  570. };
  571. static struct clk_rcg2 camcc_bps_clk_src = {
  572. .cmd_rcgr = 0x7010,
  573. .mnd_width = 0,
  574. .hid_width = 5,
  575. .parent_map = camcc_parent_map_3,
  576. .freq_tbl = ftbl_camcc_bps_clk_src,
  577. .clkr.hw.init = &(struct clk_init_data){
  578. .name = "camcc_bps_clk_src",
  579. .parent_data = camcc_parent_data_3,
  580. .num_parents = ARRAY_SIZE(camcc_parent_data_3),
  581. .flags = CLK_SET_RATE_PARENT,
  582. .ops = &clk_rcg2_shared_ops,
  583. },
  584. };
  585. static const struct freq_tbl ftbl_camcc_camnoc_axi_clk_src[] = {
  586. F(19200000, P_BI_TCXO, 1, 0, 0),
  587. F(150000000, P_CAMCC_PLL0_OUT_EVEN, 4, 0, 0),
  588. F(266666667, P_CAMCC_PLL0_OUT_ODD, 1.5, 0, 0),
  589. F(320000000, P_CAMCC_PLL7_OUT_ODD, 1, 0, 0),
  590. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  591. F(480000000, P_CAMCC_PLL7_OUT_EVEN, 1, 0, 0),
  592. { }
  593. };
  594. static struct clk_rcg2 camcc_camnoc_axi_clk_src = {
  595. .cmd_rcgr = 0xc170,
  596. .mnd_width = 0,
  597. .hid_width = 5,
  598. .parent_map = camcc_parent_map_2,
  599. .freq_tbl = ftbl_camcc_camnoc_axi_clk_src,
  600. .clkr.hw.init = &(struct clk_init_data){
  601. .name = "camcc_camnoc_axi_clk_src",
  602. .parent_data = camcc_parent_data_2,
  603. .num_parents = ARRAY_SIZE(camcc_parent_data_2),
  604. .ops = &clk_rcg2_ops,
  605. },
  606. };
  607. static const struct freq_tbl ftbl_camcc_cci_0_clk_src[] = {
  608. F(19200000, P_BI_TCXO, 1, 0, 0),
  609. F(37500000, P_CAMCC_PLL0_OUT_EVEN, 16, 0, 0),
  610. { }
  611. };
  612. static struct clk_rcg2 camcc_cci_0_clk_src = {
  613. .cmd_rcgr = 0xc108,
  614. .mnd_width = 8,
  615. .hid_width = 5,
  616. .parent_map = camcc_parent_map_0,
  617. .freq_tbl = ftbl_camcc_cci_0_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "camcc_cci_0_clk_src",
  620. .parent_data = camcc_parent_data_0,
  621. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_rcg2 camcc_cci_1_clk_src = {
  626. .cmd_rcgr = 0xc124,
  627. .mnd_width = 8,
  628. .hid_width = 5,
  629. .parent_map = camcc_parent_map_0,
  630. .freq_tbl = ftbl_camcc_cci_0_clk_src,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "camcc_cci_1_clk_src",
  633. .parent_data = camcc_parent_data_0,
  634. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct clk_rcg2 camcc_cci_2_clk_src = {
  639. .cmd_rcgr = 0xc204,
  640. .mnd_width = 8,
  641. .hid_width = 5,
  642. .parent_map = camcc_parent_map_0,
  643. .freq_tbl = ftbl_camcc_cci_0_clk_src,
  644. .clkr.hw.init = &(struct clk_init_data){
  645. .name = "camcc_cci_2_clk_src",
  646. .parent_data = camcc_parent_data_0,
  647. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  648. .ops = &clk_rcg2_ops,
  649. },
  650. };
  651. static struct clk_rcg2 camcc_cci_3_clk_src = {
  652. .cmd_rcgr = 0xc220,
  653. .mnd_width = 8,
  654. .hid_width = 5,
  655. .parent_map = camcc_parent_map_0,
  656. .freq_tbl = ftbl_camcc_cci_0_clk_src,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "camcc_cci_3_clk_src",
  659. .parent_data = camcc_parent_data_0,
  660. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static const struct freq_tbl ftbl_camcc_cphy_rx_clk_src[] = {
  665. F(19200000, P_BI_TCXO, 1, 0, 0),
  666. F(240000000, P_CAMCC_PLL0_OUT_EVEN, 2.5, 0, 0),
  667. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  668. { }
  669. };
  670. static struct clk_rcg2 camcc_cphy_rx_clk_src = {
  671. .cmd_rcgr = 0xa064,
  672. .mnd_width = 0,
  673. .hid_width = 5,
  674. .parent_map = camcc_parent_map_0,
  675. .freq_tbl = ftbl_camcc_cphy_rx_clk_src,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "camcc_cphy_rx_clk_src",
  678. .parent_data = camcc_parent_data_0,
  679. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static const struct freq_tbl ftbl_camcc_csi0phytimer_clk_src[] = {
  684. F(19200000, P_BI_TCXO, 1, 0, 0),
  685. F(300000000, P_CAMCC_PLL0_OUT_EVEN, 2, 0, 0),
  686. { }
  687. };
  688. static struct clk_rcg2 camcc_csi0phytimer_clk_src = {
  689. .cmd_rcgr = 0x6004,
  690. .mnd_width = 0,
  691. .hid_width = 5,
  692. .parent_map = camcc_parent_map_0,
  693. .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
  694. .clkr.hw.init = &(struct clk_init_data){
  695. .name = "camcc_csi0phytimer_clk_src",
  696. .parent_data = camcc_parent_data_0,
  697. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  698. .ops = &clk_rcg2_ops,
  699. },
  700. };
  701. static struct clk_rcg2 camcc_csi1phytimer_clk_src = {
  702. .cmd_rcgr = 0x6028,
  703. .mnd_width = 0,
  704. .hid_width = 5,
  705. .parent_map = camcc_parent_map_0,
  706. .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
  707. .clkr.hw.init = &(struct clk_init_data){
  708. .name = "camcc_csi1phytimer_clk_src",
  709. .parent_data = camcc_parent_data_0,
  710. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  711. .ops = &clk_rcg2_ops,
  712. },
  713. };
  714. static struct clk_rcg2 camcc_csi2phytimer_clk_src = {
  715. .cmd_rcgr = 0x604c,
  716. .mnd_width = 0,
  717. .hid_width = 5,
  718. .parent_map = camcc_parent_map_0,
  719. .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
  720. .clkr.hw.init = &(struct clk_init_data){
  721. .name = "camcc_csi2phytimer_clk_src",
  722. .parent_data = camcc_parent_data_0,
  723. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  724. .ops = &clk_rcg2_ops,
  725. },
  726. };
  727. static struct clk_rcg2 camcc_csi3phytimer_clk_src = {
  728. .cmd_rcgr = 0x6074,
  729. .mnd_width = 0,
  730. .hid_width = 5,
  731. .parent_map = camcc_parent_map_0,
  732. .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
  733. .clkr.hw.init = &(struct clk_init_data){
  734. .name = "camcc_csi3phytimer_clk_src",
  735. .parent_data = camcc_parent_data_0,
  736. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  737. .ops = &clk_rcg2_ops,
  738. },
  739. };
  740. static const struct freq_tbl ftbl_camcc_fast_ahb_clk_src[] = {
  741. F(19200000, P_BI_TCXO, 1, 0, 0),
  742. F(100000000, P_CAMCC_PLL0_OUT_EVEN, 6, 0, 0),
  743. F(200000000, P_CAMCC_PLL0_OUT_EVEN, 3, 0, 0),
  744. F(300000000, P_CAMCC_PLL0_OUT_MAIN, 4, 0, 0),
  745. F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
  746. { }
  747. };
  748. static struct clk_rcg2 camcc_fast_ahb_clk_src = {
  749. .cmd_rcgr = 0x703c,
  750. .mnd_width = 0,
  751. .hid_width = 5,
  752. .parent_map = camcc_parent_map_0,
  753. .freq_tbl = ftbl_camcc_fast_ahb_clk_src,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "camcc_fast_ahb_clk_src",
  756. .parent_data = camcc_parent_data_0,
  757. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static const struct freq_tbl ftbl_camcc_icp_clk_src[] = {
  762. F(19200000, P_BI_TCXO, 1, 0, 0),
  763. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  764. F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
  765. { }
  766. };
  767. static struct clk_rcg2 camcc_icp_clk_src = {
  768. .cmd_rcgr = 0xc0b8,
  769. .mnd_width = 0,
  770. .hid_width = 5,
  771. .parent_map = camcc_parent_map_0,
  772. .freq_tbl = ftbl_camcc_icp_clk_src,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "camcc_icp_clk_src",
  775. .parent_data = camcc_parent_data_0,
  776. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  777. .ops = &clk_rcg2_shared_ops,
  778. },
  779. };
  780. static const struct freq_tbl ftbl_camcc_ife_0_clk_src[] = {
  781. F(19200000, P_BI_TCXO, 1, 0, 0),
  782. F(400000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
  783. F(558000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
  784. F(637000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
  785. F(760000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
  786. { }
  787. };
  788. static struct clk_rcg2 camcc_ife_0_clk_src = {
  789. .cmd_rcgr = 0xa010,
  790. .mnd_width = 0,
  791. .hid_width = 5,
  792. .parent_map = camcc_parent_map_4,
  793. .freq_tbl = ftbl_camcc_ife_0_clk_src,
  794. .clkr.hw.init = &(struct clk_init_data){
  795. .name = "camcc_ife_0_clk_src",
  796. .parent_data = camcc_parent_data_4,
  797. .num_parents = ARRAY_SIZE(camcc_parent_data_4),
  798. .flags = CLK_SET_RATE_PARENT,
  799. .ops = &clk_rcg2_shared_ops,
  800. },
  801. };
  802. static const struct freq_tbl ftbl_camcc_ife_0_csid_clk_src[] = {
  803. F(19200000, P_BI_TCXO, 1, 0, 0),
  804. F(75000000, P_CAMCC_PLL0_OUT_EVEN, 8, 0, 0),
  805. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  806. F(480000000, P_CAMCC_PLL7_OUT_EVEN, 1, 0, 0),
  807. F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 camcc_ife_0_csid_clk_src = {
  811. .cmd_rcgr = 0xa03c,
  812. .mnd_width = 0,
  813. .hid_width = 5,
  814. .parent_map = camcc_parent_map_0,
  815. .freq_tbl = ftbl_camcc_ife_0_csid_clk_src,
  816. .clkr.hw.init = &(struct clk_init_data){
  817. .name = "camcc_ife_0_csid_clk_src",
  818. .parent_data = camcc_parent_data_0,
  819. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  820. .ops = &clk_rcg2_shared_ops,
  821. },
  822. };
  823. static const struct freq_tbl ftbl_camcc_ife_1_clk_src[] = {
  824. F(19200000, P_BI_TCXO, 1, 0, 0),
  825. F(400000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
  826. F(558000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
  827. F(637000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
  828. F(760000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
  829. { }
  830. };
  831. static struct clk_rcg2 camcc_ife_1_clk_src = {
  832. .cmd_rcgr = 0xb010,
  833. .mnd_width = 0,
  834. .hid_width = 5,
  835. .parent_map = camcc_parent_map_5,
  836. .freq_tbl = ftbl_camcc_ife_1_clk_src,
  837. .clkr.hw.init = &(struct clk_init_data){
  838. .name = "camcc_ife_1_clk_src",
  839. .parent_data = camcc_parent_data_5,
  840. .num_parents = ARRAY_SIZE(camcc_parent_data_5),
  841. .flags = CLK_SET_RATE_PARENT,
  842. .ops = &clk_rcg2_shared_ops,
  843. },
  844. };
  845. static struct clk_rcg2 camcc_ife_1_csid_clk_src = {
  846. .cmd_rcgr = 0xb03c,
  847. .mnd_width = 0,
  848. .hid_width = 5,
  849. .parent_map = camcc_parent_map_0,
  850. .freq_tbl = ftbl_camcc_ife_0_csid_clk_src,
  851. .clkr.hw.init = &(struct clk_init_data){
  852. .name = "camcc_ife_1_csid_clk_src",
  853. .parent_data = camcc_parent_data_0,
  854. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  855. .ops = &clk_rcg2_shared_ops,
  856. },
  857. };
  858. static const struct freq_tbl ftbl_camcc_ife_2_clk_src[] = {
  859. F(400000000, P_CAMCC_PLL5_OUT_EVEN, 1, 0, 0),
  860. F(558000000, P_CAMCC_PLL5_OUT_EVEN, 1, 0, 0),
  861. F(637000000, P_CAMCC_PLL5_OUT_EVEN, 1, 0, 0),
  862. F(760000000, P_CAMCC_PLL5_OUT_EVEN, 1, 0, 0),
  863. { }
  864. };
  865. static struct clk_rcg2 camcc_ife_2_clk_src = {
  866. .cmd_rcgr = 0xf010,
  867. .mnd_width = 0,
  868. .hid_width = 5,
  869. .parent_map = camcc_parent_map_6,
  870. .freq_tbl = ftbl_camcc_ife_2_clk_src,
  871. .clkr.hw.init = &(struct clk_init_data){
  872. .name = "camcc_ife_2_clk_src",
  873. .parent_data = camcc_parent_data_6,
  874. .num_parents = ARRAY_SIZE(camcc_parent_data_6),
  875. .flags = CLK_SET_RATE_PARENT,
  876. .ops = &clk_rcg2_shared_ops,
  877. },
  878. };
  879. static const struct freq_tbl ftbl_camcc_ife_2_csid_clk_src[] = {
  880. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  881. F(480000000, P_CAMCC_PLL7_OUT_EVEN, 1, 0, 0),
  882. F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
  883. { }
  884. };
  885. static struct clk_rcg2 camcc_ife_2_csid_clk_src = {
  886. .cmd_rcgr = 0xf03c,
  887. .mnd_width = 0,
  888. .hid_width = 5,
  889. .parent_map = camcc_parent_map_0,
  890. .freq_tbl = ftbl_camcc_ife_2_csid_clk_src,
  891. .clkr.hw.init = &(struct clk_init_data){
  892. .name = "camcc_ife_2_csid_clk_src",
  893. .parent_data = camcc_parent_data_0,
  894. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  895. .ops = &clk_rcg2_shared_ops,
  896. },
  897. };
  898. static const struct freq_tbl ftbl_camcc_ife_3_clk_src[] = {
  899. F(19200000, P_BI_TCXO, 1, 0, 0),
  900. F(400000000, P_CAMCC_PLL6_OUT_EVEN, 1, 0, 0),
  901. F(558000000, P_CAMCC_PLL6_OUT_EVEN, 1, 0, 0),
  902. F(637000000, P_CAMCC_PLL6_OUT_EVEN, 1, 0, 0),
  903. F(760000000, P_CAMCC_PLL6_OUT_EVEN, 1, 0, 0),
  904. { }
  905. };
  906. static struct clk_rcg2 camcc_ife_3_clk_src = {
  907. .cmd_rcgr = 0xf07c,
  908. .mnd_width = 0,
  909. .hid_width = 5,
  910. .parent_map = camcc_parent_map_7,
  911. .freq_tbl = ftbl_camcc_ife_3_clk_src,
  912. .clkr.hw.init = &(struct clk_init_data){
  913. .name = "camcc_ife_3_clk_src",
  914. .parent_data = camcc_parent_data_7,
  915. .num_parents = ARRAY_SIZE(camcc_parent_data_7),
  916. .flags = CLK_SET_RATE_PARENT,
  917. .ops = &clk_rcg2_shared_ops,
  918. },
  919. };
  920. static struct clk_rcg2 camcc_ife_3_csid_clk_src = {
  921. .cmd_rcgr = 0xf0a8,
  922. .mnd_width = 0,
  923. .hid_width = 5,
  924. .parent_map = camcc_parent_map_0,
  925. .freq_tbl = ftbl_camcc_ife_2_csid_clk_src,
  926. .clkr.hw.init = &(struct clk_init_data){
  927. .name = "camcc_ife_3_csid_clk_src",
  928. .parent_data = camcc_parent_data_0,
  929. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  930. .ops = &clk_rcg2_shared_ops,
  931. },
  932. };
  933. static const struct freq_tbl ftbl_camcc_ife_lite_0_clk_src[] = {
  934. F(320000000, P_CAMCC_PLL7_OUT_ODD, 1, 0, 0),
  935. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  936. F(480000000, P_CAMCC_PLL7_OUT_EVEN, 1, 0, 0),
  937. F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
  938. { }
  939. };
  940. static struct clk_rcg2 camcc_ife_lite_0_clk_src = {
  941. .cmd_rcgr = 0xc004,
  942. .mnd_width = 0,
  943. .hid_width = 5,
  944. .parent_map = camcc_parent_map_2,
  945. .freq_tbl = ftbl_camcc_ife_lite_0_clk_src,
  946. .clkr.hw.init = &(struct clk_init_data){
  947. .name = "camcc_ife_lite_0_clk_src",
  948. .parent_data = camcc_parent_data_2,
  949. .num_parents = ARRAY_SIZE(camcc_parent_data_2),
  950. .ops = &clk_rcg2_shared_ops,
  951. },
  952. };
  953. static struct clk_rcg2 camcc_ife_lite_0_csid_clk_src = {
  954. .cmd_rcgr = 0xc020,
  955. .mnd_width = 0,
  956. .hid_width = 5,
  957. .parent_map = camcc_parent_map_0,
  958. .freq_tbl = ftbl_camcc_ife_2_csid_clk_src,
  959. .clkr.hw.init = &(struct clk_init_data){
  960. .name = "camcc_ife_lite_0_csid_clk_src",
  961. .parent_data = camcc_parent_data_0,
  962. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  963. .ops = &clk_rcg2_shared_ops,
  964. },
  965. };
  966. static struct clk_rcg2 camcc_ife_lite_1_clk_src = {
  967. .cmd_rcgr = 0xc048,
  968. .mnd_width = 0,
  969. .hid_width = 5,
  970. .parent_map = camcc_parent_map_2,
  971. .freq_tbl = ftbl_camcc_ife_lite_0_clk_src,
  972. .clkr.hw.init = &(struct clk_init_data){
  973. .name = "camcc_ife_lite_1_clk_src",
  974. .parent_data = camcc_parent_data_2,
  975. .num_parents = ARRAY_SIZE(camcc_parent_data_2),
  976. .ops = &clk_rcg2_shared_ops,
  977. },
  978. };
  979. static struct clk_rcg2 camcc_ife_lite_1_csid_clk_src = {
  980. .cmd_rcgr = 0xc064,
  981. .mnd_width = 0,
  982. .hid_width = 5,
  983. .parent_map = camcc_parent_map_0,
  984. .freq_tbl = ftbl_camcc_ife_2_csid_clk_src,
  985. .clkr.hw.init = &(struct clk_init_data){
  986. .name = "camcc_ife_lite_1_csid_clk_src",
  987. .parent_data = camcc_parent_data_0,
  988. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  989. .ops = &clk_rcg2_shared_ops,
  990. },
  991. };
  992. static struct clk_rcg2 camcc_ife_lite_2_clk_src = {
  993. .cmd_rcgr = 0xc240,
  994. .mnd_width = 0,
  995. .hid_width = 5,
  996. .parent_map = camcc_parent_map_2,
  997. .freq_tbl = ftbl_camcc_ife_lite_0_clk_src,
  998. .clkr.hw.init = &(struct clk_init_data){
  999. .name = "camcc_ife_lite_2_clk_src",
  1000. .parent_data = camcc_parent_data_2,
  1001. .num_parents = ARRAY_SIZE(camcc_parent_data_2),
  1002. .ops = &clk_rcg2_shared_ops,
  1003. },
  1004. };
  1005. static struct clk_rcg2 camcc_ife_lite_2_csid_clk_src = {
  1006. .cmd_rcgr = 0xc25c,
  1007. .mnd_width = 0,
  1008. .hid_width = 5,
  1009. .parent_map = camcc_parent_map_0,
  1010. .freq_tbl = ftbl_camcc_ife_2_csid_clk_src,
  1011. .clkr.hw.init = &(struct clk_init_data){
  1012. .name = "camcc_ife_lite_2_csid_clk_src",
  1013. .parent_data = camcc_parent_data_0,
  1014. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  1015. .ops = &clk_rcg2_shared_ops,
  1016. },
  1017. };
  1018. static struct clk_rcg2 camcc_ife_lite_3_clk_src = {
  1019. .cmd_rcgr = 0xc284,
  1020. .mnd_width = 0,
  1021. .hid_width = 5,
  1022. .parent_map = camcc_parent_map_2,
  1023. .freq_tbl = ftbl_camcc_ife_lite_0_clk_src,
  1024. .clkr.hw.init = &(struct clk_init_data){
  1025. .name = "camcc_ife_lite_3_clk_src",
  1026. .parent_data = camcc_parent_data_2,
  1027. .num_parents = ARRAY_SIZE(camcc_parent_data_2),
  1028. .ops = &clk_rcg2_shared_ops,
  1029. },
  1030. };
  1031. static struct clk_rcg2 camcc_ife_lite_3_csid_clk_src = {
  1032. .cmd_rcgr = 0xc2a0,
  1033. .mnd_width = 0,
  1034. .hid_width = 5,
  1035. .parent_map = camcc_parent_map_0,
  1036. .freq_tbl = ftbl_camcc_ife_2_csid_clk_src,
  1037. .clkr.hw.init = &(struct clk_init_data){
  1038. .name = "camcc_ife_lite_3_csid_clk_src",
  1039. .parent_data = camcc_parent_data_0,
  1040. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  1041. .ops = &clk_rcg2_shared_ops,
  1042. },
  1043. };
  1044. static const struct freq_tbl ftbl_camcc_ipe_0_clk_src[] = {
  1045. F(19200000, P_BI_TCXO, 1, 0, 0),
  1046. F(320000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
  1047. F(475000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
  1048. F(520000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
  1049. F(600000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
  1050. { }
  1051. };
  1052. static struct clk_rcg2 camcc_ipe_0_clk_src = {
  1053. .cmd_rcgr = 0x8010,
  1054. .mnd_width = 0,
  1055. .hid_width = 5,
  1056. .parent_map = camcc_parent_map_8,
  1057. .freq_tbl = ftbl_camcc_ipe_0_clk_src,
  1058. .clkr.hw.init = &(struct clk_init_data){
  1059. .name = "camcc_ipe_0_clk_src",
  1060. .parent_data = camcc_parent_data_8,
  1061. .num_parents = ARRAY_SIZE(camcc_parent_data_8),
  1062. .flags = CLK_SET_RATE_PARENT,
  1063. .ops = &clk_rcg2_shared_ops,
  1064. },
  1065. };
  1066. static const struct freq_tbl ftbl_camcc_jpeg_clk_src[] = {
  1067. F(19200000, P_BI_TCXO, 1, 0, 0),
  1068. F(200000000, P_CAMCC_PLL0_OUT_ODD, 2, 0, 0),
  1069. F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
  1070. F(480000000, P_CAMCC_PLL7_OUT_EVEN, 1, 0, 0),
  1071. F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
  1072. { }
  1073. };
  1074. static struct clk_rcg2 camcc_jpeg_clk_src = {
  1075. .cmd_rcgr = 0xc08c,
  1076. .mnd_width = 0,
  1077. .hid_width = 5,
  1078. .parent_map = camcc_parent_map_0,
  1079. .freq_tbl = ftbl_camcc_jpeg_clk_src,
  1080. .clkr.hw.init = &(struct clk_init_data){
  1081. .name = "camcc_jpeg_clk_src",
  1082. .parent_data = camcc_parent_data_0,
  1083. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  1084. .ops = &clk_rcg2_shared_ops,
  1085. },
  1086. };
  1087. static const struct freq_tbl ftbl_camcc_lrme_clk_src[] = {
  1088. F(240000000, P_CAMCC_PLL7_OUT_EVEN, 2, 0, 0),
  1089. F(300000000, P_CAMCC_PLL0_OUT_EVEN, 2, 0, 0),
  1090. F(320000000, P_CAMCC_PLL7_OUT_ODD, 1, 0, 0),
  1091. F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
  1092. { }
  1093. };
  1094. static struct clk_rcg2 camcc_lrme_clk_src = {
  1095. .cmd_rcgr = 0xc144,
  1096. .mnd_width = 0,
  1097. .hid_width = 5,
  1098. .parent_map = camcc_parent_map_2,
  1099. .freq_tbl = ftbl_camcc_lrme_clk_src,
  1100. .clkr.hw.init = &(struct clk_init_data){
  1101. .name = "camcc_lrme_clk_src",
  1102. .parent_data = camcc_parent_data_2,
  1103. .num_parents = ARRAY_SIZE(camcc_parent_data_2),
  1104. .ops = &clk_rcg2_shared_ops,
  1105. },
  1106. };
  1107. static const struct freq_tbl ftbl_camcc_mclk0_clk_src[] = {
  1108. F(19200000, P_BI_TCXO, 1, 0, 0),
  1109. F(24000000, P_CAMCC_PLL2_OUT_EARLY, 10, 1, 4),
  1110. F(64000000, P_CAMCC_PLL2_OUT_EARLY, 15, 0, 0),
  1111. { }
  1112. };
  1113. static struct clk_rcg2 camcc_mclk0_clk_src = {
  1114. .cmd_rcgr = 0x5004,
  1115. .mnd_width = 8,
  1116. .hid_width = 5,
  1117. .parent_map = camcc_parent_map_1,
  1118. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1119. .clkr.hw.init = &(struct clk_init_data){
  1120. .name = "camcc_mclk0_clk_src",
  1121. .parent_data = camcc_parent_data_1,
  1122. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1123. .ops = &clk_rcg2_ops,
  1124. },
  1125. };
  1126. static struct clk_rcg2 camcc_mclk1_clk_src = {
  1127. .cmd_rcgr = 0x5024,
  1128. .mnd_width = 8,
  1129. .hid_width = 5,
  1130. .parent_map = camcc_parent_map_1,
  1131. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1132. .clkr.hw.init = &(struct clk_init_data){
  1133. .name = "camcc_mclk1_clk_src",
  1134. .parent_data = camcc_parent_data_1,
  1135. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1136. .ops = &clk_rcg2_ops,
  1137. },
  1138. };
  1139. static struct clk_rcg2 camcc_mclk2_clk_src = {
  1140. .cmd_rcgr = 0x5044,
  1141. .mnd_width = 8,
  1142. .hid_width = 5,
  1143. .parent_map = camcc_parent_map_1,
  1144. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1145. .clkr.hw.init = &(struct clk_init_data){
  1146. .name = "camcc_mclk2_clk_src",
  1147. .parent_data = camcc_parent_data_1,
  1148. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1149. .ops = &clk_rcg2_ops,
  1150. },
  1151. };
  1152. static struct clk_rcg2 camcc_mclk3_clk_src = {
  1153. .cmd_rcgr = 0x5064,
  1154. .mnd_width = 8,
  1155. .hid_width = 5,
  1156. .parent_map = camcc_parent_map_1,
  1157. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1158. .clkr.hw.init = &(struct clk_init_data){
  1159. .name = "camcc_mclk3_clk_src",
  1160. .parent_data = camcc_parent_data_1,
  1161. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1162. .ops = &clk_rcg2_ops,
  1163. },
  1164. };
  1165. static struct clk_rcg2 camcc_mclk4_clk_src = {
  1166. .cmd_rcgr = 0x5084,
  1167. .mnd_width = 8,
  1168. .hid_width = 5,
  1169. .parent_map = camcc_parent_map_1,
  1170. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1171. .clkr.hw.init = &(struct clk_init_data){
  1172. .name = "camcc_mclk4_clk_src",
  1173. .parent_data = camcc_parent_data_1,
  1174. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1175. .ops = &clk_rcg2_ops,
  1176. },
  1177. };
  1178. static struct clk_rcg2 camcc_mclk5_clk_src = {
  1179. .cmd_rcgr = 0x50a4,
  1180. .mnd_width = 8,
  1181. .hid_width = 5,
  1182. .parent_map = camcc_parent_map_1,
  1183. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1184. .clkr.hw.init = &(struct clk_init_data){
  1185. .name = "camcc_mclk5_clk_src",
  1186. .parent_data = camcc_parent_data_1,
  1187. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1188. .ops = &clk_rcg2_ops,
  1189. },
  1190. };
  1191. static struct clk_rcg2 camcc_mclk6_clk_src = {
  1192. .cmd_rcgr = 0x50c4,
  1193. .mnd_width = 8,
  1194. .hid_width = 5,
  1195. .parent_map = camcc_parent_map_1,
  1196. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1197. .clkr.hw.init = &(struct clk_init_data){
  1198. .name = "camcc_mclk6_clk_src",
  1199. .parent_data = camcc_parent_data_1,
  1200. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1201. .ops = &clk_rcg2_ops,
  1202. },
  1203. };
  1204. static struct clk_rcg2 camcc_mclk7_clk_src = {
  1205. .cmd_rcgr = 0x50e4,
  1206. .mnd_width = 8,
  1207. .hid_width = 5,
  1208. .parent_map = camcc_parent_map_1,
  1209. .freq_tbl = ftbl_camcc_mclk0_clk_src,
  1210. .clkr.hw.init = &(struct clk_init_data){
  1211. .name = "camcc_mclk7_clk_src",
  1212. .parent_data = camcc_parent_data_1,
  1213. .num_parents = ARRAY_SIZE(camcc_parent_data_1),
  1214. .ops = &clk_rcg2_ops,
  1215. },
  1216. };
  1217. static const struct freq_tbl ftbl_camcc_sleep_clk_src[] = {
  1218. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1219. { }
  1220. };
  1221. static struct clk_rcg2 camcc_sleep_clk_src = {
  1222. .cmd_rcgr = 0xc1e8,
  1223. .mnd_width = 0,
  1224. .hid_width = 5,
  1225. .parent_map = camcc_parent_map_9,
  1226. .freq_tbl = ftbl_camcc_sleep_clk_src,
  1227. .clkr.hw.init = &(struct clk_init_data){
  1228. .name = "camcc_sleep_clk_src",
  1229. .parent_data = camcc_parent_data_9,
  1230. .num_parents = ARRAY_SIZE(camcc_parent_data_9),
  1231. .ops = &clk_rcg2_ops,
  1232. },
  1233. };
  1234. static const struct freq_tbl ftbl_camcc_slow_ahb_clk_src[] = {
  1235. F(19200000, P_BI_TCXO, 1, 0, 0),
  1236. F(80000000, P_CAMCC_PLL7_OUT_EVEN, 6, 0, 0),
  1237. { }
  1238. };
  1239. static struct clk_rcg2 camcc_slow_ahb_clk_src = {
  1240. .cmd_rcgr = 0x7058,
  1241. .mnd_width = 8,
  1242. .hid_width = 5,
  1243. .parent_map = camcc_parent_map_0,
  1244. .freq_tbl = ftbl_camcc_slow_ahb_clk_src,
  1245. .clkr.hw.init = &(struct clk_init_data){
  1246. .name = "camcc_slow_ahb_clk_src",
  1247. .parent_data = camcc_parent_data_0,
  1248. .num_parents = ARRAY_SIZE(camcc_parent_data_0),
  1249. .ops = &clk_rcg2_ops,
  1250. },
  1251. };
  1252. static const struct freq_tbl ftbl_camcc_xo_clk_src[] = {
  1253. F(19200000, P_BI_TCXO, 1, 0, 0),
  1254. { }
  1255. };
  1256. static struct clk_rcg2 camcc_xo_clk_src = {
  1257. .cmd_rcgr = 0xc1cc,
  1258. .mnd_width = 0,
  1259. .hid_width = 5,
  1260. .parent_map = camcc_parent_map_10,
  1261. .freq_tbl = ftbl_camcc_xo_clk_src,
  1262. .clkr.hw.init = &(struct clk_init_data){
  1263. .name = "camcc_xo_clk_src",
  1264. .parent_data = camcc_parent_data_10_ao,
  1265. .num_parents = ARRAY_SIZE(camcc_parent_data_10_ao),
  1266. .ops = &clk_rcg2_ops,
  1267. },
  1268. };
  1269. static struct clk_branch camcc_bps_ahb_clk = {
  1270. .halt_reg = 0x7070,
  1271. .halt_check = BRANCH_HALT,
  1272. .clkr = {
  1273. .enable_reg = 0x7070,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "camcc_bps_ahb_clk",
  1277. .parent_hws = (const struct clk_hw*[]){
  1278. &camcc_slow_ahb_clk_src.clkr.hw,
  1279. },
  1280. .num_parents = 1,
  1281. .flags = CLK_SET_RATE_PARENT,
  1282. .ops = &clk_branch2_ops,
  1283. },
  1284. },
  1285. };
  1286. static struct clk_branch camcc_bps_areg_clk = {
  1287. .halt_reg = 0x7054,
  1288. .halt_check = BRANCH_HALT,
  1289. .clkr = {
  1290. .enable_reg = 0x7054,
  1291. .enable_mask = BIT(0),
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "camcc_bps_areg_clk",
  1294. .parent_hws = (const struct clk_hw*[]){
  1295. &camcc_fast_ahb_clk_src.clkr.hw,
  1296. },
  1297. .num_parents = 1,
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static struct clk_branch camcc_bps_axi_clk = {
  1304. .halt_reg = 0x7038,
  1305. .halt_check = BRANCH_HALT,
  1306. .clkr = {
  1307. .enable_reg = 0x7038,
  1308. .enable_mask = BIT(0),
  1309. .hw.init = &(struct clk_init_data){
  1310. .name = "camcc_bps_axi_clk",
  1311. .parent_hws = (const struct clk_hw*[]){
  1312. &camcc_camnoc_axi_clk_src.clkr.hw,
  1313. },
  1314. .num_parents = 1,
  1315. .flags = CLK_SET_RATE_PARENT,
  1316. .ops = &clk_branch2_ops,
  1317. },
  1318. },
  1319. };
  1320. static struct clk_branch camcc_bps_clk = {
  1321. .halt_reg = 0x7028,
  1322. .halt_check = BRANCH_HALT,
  1323. .clkr = {
  1324. .enable_reg = 0x7028,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "camcc_bps_clk",
  1328. .parent_hws = (const struct clk_hw*[]){
  1329. &camcc_bps_clk_src.clkr.hw,
  1330. },
  1331. .num_parents = 1,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch camcc_camnoc_axi_clk = {
  1338. .halt_reg = 0xc18c,
  1339. .halt_check = BRANCH_HALT,
  1340. .clkr = {
  1341. .enable_reg = 0xc18c,
  1342. .enable_mask = BIT(0),
  1343. .hw.init = &(struct clk_init_data){
  1344. .name = "camcc_camnoc_axi_clk",
  1345. .parent_hws = (const struct clk_hw*[]){
  1346. &camcc_camnoc_axi_clk_src.clkr.hw,
  1347. },
  1348. .num_parents = 1,
  1349. .flags = CLK_SET_RATE_PARENT,
  1350. .ops = &clk_branch2_ops,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch camcc_camnoc_dcd_xo_clk = {
  1355. .halt_reg = 0xc194,
  1356. .halt_check = BRANCH_HALT,
  1357. .clkr = {
  1358. .enable_reg = 0xc194,
  1359. .enable_mask = BIT(0),
  1360. .hw.init = &(struct clk_init_data){
  1361. .name = "camcc_camnoc_dcd_xo_clk",
  1362. .parent_hws = (const struct clk_hw*[]){
  1363. &camcc_xo_clk_src.clkr.hw,
  1364. },
  1365. .num_parents = 1,
  1366. .flags = CLK_SET_RATE_PARENT,
  1367. .ops = &clk_branch2_ops,
  1368. },
  1369. },
  1370. };
  1371. static struct clk_branch camcc_cci_0_clk = {
  1372. .halt_reg = 0xc120,
  1373. .halt_check = BRANCH_HALT,
  1374. .clkr = {
  1375. .enable_reg = 0xc120,
  1376. .enable_mask = BIT(0),
  1377. .hw.init = &(struct clk_init_data){
  1378. .name = "camcc_cci_0_clk",
  1379. .parent_hws = (const struct clk_hw*[]){
  1380. &camcc_cci_0_clk_src.clkr.hw,
  1381. },
  1382. .num_parents = 1,
  1383. .flags = CLK_SET_RATE_PARENT,
  1384. .ops = &clk_branch2_ops,
  1385. },
  1386. },
  1387. };
  1388. static struct clk_branch camcc_cci_1_clk = {
  1389. .halt_reg = 0xc13c,
  1390. .halt_check = BRANCH_HALT,
  1391. .clkr = {
  1392. .enable_reg = 0xc13c,
  1393. .enable_mask = BIT(0),
  1394. .hw.init = &(struct clk_init_data){
  1395. .name = "camcc_cci_1_clk",
  1396. .parent_hws = (const struct clk_hw*[]){
  1397. &camcc_cci_1_clk_src.clkr.hw,
  1398. },
  1399. .num_parents = 1,
  1400. .flags = CLK_SET_RATE_PARENT,
  1401. .ops = &clk_branch2_ops,
  1402. },
  1403. },
  1404. };
  1405. static struct clk_branch camcc_cci_2_clk = {
  1406. .halt_reg = 0xc21c,
  1407. .halt_check = BRANCH_HALT,
  1408. .clkr = {
  1409. .enable_reg = 0xc21c,
  1410. .enable_mask = BIT(0),
  1411. .hw.init = &(struct clk_init_data){
  1412. .name = "camcc_cci_2_clk",
  1413. .parent_hws = (const struct clk_hw*[]){
  1414. &camcc_cci_2_clk_src.clkr.hw,
  1415. },
  1416. .num_parents = 1,
  1417. .flags = CLK_SET_RATE_PARENT,
  1418. .ops = &clk_branch2_ops,
  1419. },
  1420. },
  1421. };
  1422. static struct clk_branch camcc_cci_3_clk = {
  1423. .halt_reg = 0xc238,
  1424. .halt_check = BRANCH_HALT,
  1425. .clkr = {
  1426. .enable_reg = 0xc238,
  1427. .enable_mask = BIT(0),
  1428. .hw.init = &(struct clk_init_data){
  1429. .name = "camcc_cci_3_clk",
  1430. .parent_hws = (const struct clk_hw*[]){
  1431. &camcc_cci_3_clk_src.clkr.hw,
  1432. },
  1433. .num_parents = 1,
  1434. .flags = CLK_SET_RATE_PARENT,
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch camcc_core_ahb_clk = {
  1440. .halt_reg = 0xc1c8,
  1441. .halt_check = BRANCH_HALT_DELAY,
  1442. .clkr = {
  1443. .enable_reg = 0xc1c8,
  1444. .enable_mask = BIT(0),
  1445. .hw.init = &(struct clk_init_data){
  1446. .name = "camcc_core_ahb_clk",
  1447. .parent_hws = (const struct clk_hw*[]){
  1448. &camcc_slow_ahb_clk_src.clkr.hw,
  1449. },
  1450. .num_parents = 1,
  1451. .flags = CLK_SET_RATE_PARENT,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch camcc_cpas_ahb_clk = {
  1457. .halt_reg = 0xc168,
  1458. .halt_check = BRANCH_HALT,
  1459. .clkr = {
  1460. .enable_reg = 0xc168,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "camcc_cpas_ahb_clk",
  1464. .parent_hws = (const struct clk_hw*[]){
  1465. &camcc_slow_ahb_clk_src.clkr.hw,
  1466. },
  1467. .num_parents = 1,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch camcc_csi0phytimer_clk = {
  1474. .halt_reg = 0x601c,
  1475. .halt_check = BRANCH_HALT,
  1476. .clkr = {
  1477. .enable_reg = 0x601c,
  1478. .enable_mask = BIT(0),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "camcc_csi0phytimer_clk",
  1481. .parent_hws = (const struct clk_hw*[]){
  1482. &camcc_csi0phytimer_clk_src.clkr.hw,
  1483. },
  1484. .num_parents = 1,
  1485. .flags = CLK_SET_RATE_PARENT,
  1486. .ops = &clk_branch2_ops,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch camcc_csi1phytimer_clk = {
  1491. .halt_reg = 0x6040,
  1492. .halt_check = BRANCH_HALT,
  1493. .clkr = {
  1494. .enable_reg = 0x6040,
  1495. .enable_mask = BIT(0),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "camcc_csi1phytimer_clk",
  1498. .parent_hws = (const struct clk_hw*[]){
  1499. &camcc_csi1phytimer_clk_src.clkr.hw,
  1500. },
  1501. .num_parents = 1,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. .ops = &clk_branch2_ops,
  1504. },
  1505. },
  1506. };
  1507. static struct clk_branch camcc_csi2phytimer_clk = {
  1508. .halt_reg = 0x6064,
  1509. .halt_check = BRANCH_HALT,
  1510. .clkr = {
  1511. .enable_reg = 0x6064,
  1512. .enable_mask = BIT(0),
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "camcc_csi2phytimer_clk",
  1515. .parent_hws = (const struct clk_hw*[]){
  1516. &camcc_csi2phytimer_clk_src.clkr.hw,
  1517. },
  1518. .num_parents = 1,
  1519. .flags = CLK_SET_RATE_PARENT,
  1520. .ops = &clk_branch2_ops,
  1521. },
  1522. },
  1523. };
  1524. static struct clk_branch camcc_csi3phytimer_clk = {
  1525. .halt_reg = 0x608c,
  1526. .halt_check = BRANCH_HALT,
  1527. .clkr = {
  1528. .enable_reg = 0x608c,
  1529. .enable_mask = BIT(0),
  1530. .hw.init = &(struct clk_init_data){
  1531. .name = "camcc_csi3phytimer_clk",
  1532. .parent_hws = (const struct clk_hw*[]){
  1533. &camcc_csi3phytimer_clk_src.clkr.hw,
  1534. },
  1535. .num_parents = 1,
  1536. .flags = CLK_SET_RATE_PARENT,
  1537. .ops = &clk_branch2_ops,
  1538. },
  1539. },
  1540. };
  1541. static struct clk_branch camcc_csiphy0_clk = {
  1542. .halt_reg = 0x6020,
  1543. .halt_check = BRANCH_HALT,
  1544. .clkr = {
  1545. .enable_reg = 0x6020,
  1546. .enable_mask = BIT(0),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "camcc_csiphy0_clk",
  1549. .parent_hws = (const struct clk_hw*[]){
  1550. &camcc_cphy_rx_clk_src.clkr.hw,
  1551. },
  1552. .num_parents = 1,
  1553. .flags = CLK_SET_RATE_PARENT,
  1554. .ops = &clk_branch2_ops,
  1555. },
  1556. },
  1557. };
  1558. static struct clk_branch camcc_csiphy1_clk = {
  1559. .halt_reg = 0x6044,
  1560. .halt_check = BRANCH_HALT,
  1561. .clkr = {
  1562. .enable_reg = 0x6044,
  1563. .enable_mask = BIT(0),
  1564. .hw.init = &(struct clk_init_data){
  1565. .name = "camcc_csiphy1_clk",
  1566. .parent_hws = (const struct clk_hw*[]){
  1567. &camcc_cphy_rx_clk_src.clkr.hw,
  1568. },
  1569. .num_parents = 1,
  1570. .flags = CLK_SET_RATE_PARENT,
  1571. .ops = &clk_branch2_ops,
  1572. },
  1573. },
  1574. };
  1575. static struct clk_branch camcc_csiphy2_clk = {
  1576. .halt_reg = 0x6068,
  1577. .halt_check = BRANCH_HALT,
  1578. .clkr = {
  1579. .enable_reg = 0x6068,
  1580. .enable_mask = BIT(0),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "camcc_csiphy2_clk",
  1583. .parent_hws = (const struct clk_hw*[]){
  1584. &camcc_cphy_rx_clk_src.clkr.hw,
  1585. },
  1586. .num_parents = 1,
  1587. .flags = CLK_SET_RATE_PARENT,
  1588. .ops = &clk_branch2_ops,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch camcc_csiphy3_clk = {
  1593. .halt_reg = 0x6090,
  1594. .halt_check = BRANCH_HALT,
  1595. .clkr = {
  1596. .enable_reg = 0x6090,
  1597. .enable_mask = BIT(0),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "camcc_csiphy3_clk",
  1600. .parent_hws = (const struct clk_hw*[]){
  1601. &camcc_cphy_rx_clk_src.clkr.hw,
  1602. },
  1603. .num_parents = 1,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch camcc_gdsc_clk = {
  1610. .halt_reg = 0xc1e4,
  1611. .halt_check = BRANCH_HALT,
  1612. .clkr = {
  1613. .enable_reg = 0xc1e4,
  1614. .enable_mask = BIT(0),
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "camcc_gdsc_clk",
  1617. .parent_hws = (const struct clk_hw*[]){
  1618. &camcc_xo_clk_src.clkr.hw,
  1619. },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch camcc_icp_ahb_clk = {
  1627. .halt_reg = 0xc0d8,
  1628. .halt_check = BRANCH_HALT,
  1629. .clkr = {
  1630. .enable_reg = 0xc0d8,
  1631. .enable_mask = BIT(0),
  1632. .hw.init = &(struct clk_init_data){
  1633. .name = "camcc_icp_ahb_clk",
  1634. .parent_hws = (const struct clk_hw*[]){
  1635. &camcc_slow_ahb_clk_src.clkr.hw,
  1636. },
  1637. .num_parents = 1,
  1638. .flags = CLK_SET_RATE_PARENT,
  1639. .ops = &clk_branch2_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_branch camcc_icp_clk = {
  1644. .halt_reg = 0xc0d0,
  1645. .halt_check = BRANCH_HALT,
  1646. .clkr = {
  1647. .enable_reg = 0xc0d0,
  1648. .enable_mask = BIT(0),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "camcc_icp_clk",
  1651. .parent_hws = (const struct clk_hw*[]){
  1652. &camcc_icp_clk_src.clkr.hw,
  1653. },
  1654. .num_parents = 1,
  1655. .flags = CLK_SET_RATE_PARENT,
  1656. .ops = &clk_branch2_ops,
  1657. },
  1658. },
  1659. };
  1660. static struct clk_branch camcc_ife_0_axi_clk = {
  1661. .halt_reg = 0xa080,
  1662. .halt_check = BRANCH_HALT,
  1663. .clkr = {
  1664. .enable_reg = 0xa080,
  1665. .enable_mask = BIT(0),
  1666. .hw.init = &(struct clk_init_data){
  1667. .name = "camcc_ife_0_axi_clk",
  1668. .parent_hws = (const struct clk_hw*[]){
  1669. &camcc_camnoc_axi_clk_src.clkr.hw,
  1670. },
  1671. .num_parents = 1,
  1672. .flags = CLK_SET_RATE_PARENT,
  1673. .ops = &clk_branch2_ops,
  1674. },
  1675. },
  1676. };
  1677. static struct clk_branch camcc_ife_0_clk = {
  1678. .halt_reg = 0xa028,
  1679. .halt_check = BRANCH_HALT,
  1680. .clkr = {
  1681. .enable_reg = 0xa028,
  1682. .enable_mask = BIT(0),
  1683. .hw.init = &(struct clk_init_data){
  1684. .name = "camcc_ife_0_clk",
  1685. .parent_hws = (const struct clk_hw*[]){
  1686. &camcc_ife_0_clk_src.clkr.hw,
  1687. },
  1688. .num_parents = 1,
  1689. .flags = CLK_SET_RATE_PARENT,
  1690. .ops = &clk_branch2_ops,
  1691. },
  1692. },
  1693. };
  1694. static struct clk_branch camcc_ife_0_cphy_rx_clk = {
  1695. .halt_reg = 0xa07c,
  1696. .halt_check = BRANCH_HALT,
  1697. .clkr = {
  1698. .enable_reg = 0xa07c,
  1699. .enable_mask = BIT(0),
  1700. .hw.init = &(struct clk_init_data){
  1701. .name = "camcc_ife_0_cphy_rx_clk",
  1702. .parent_hws = (const struct clk_hw*[]){
  1703. &camcc_cphy_rx_clk_src.clkr.hw,
  1704. },
  1705. .num_parents = 1,
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch camcc_ife_0_csid_clk = {
  1712. .halt_reg = 0xa054,
  1713. .halt_check = BRANCH_HALT,
  1714. .clkr = {
  1715. .enable_reg = 0xa054,
  1716. .enable_mask = BIT(0),
  1717. .hw.init = &(struct clk_init_data){
  1718. .name = "camcc_ife_0_csid_clk",
  1719. .parent_hws = (const struct clk_hw*[]){
  1720. &camcc_ife_0_csid_clk_src.clkr.hw,
  1721. },
  1722. .num_parents = 1,
  1723. .flags = CLK_SET_RATE_PARENT,
  1724. .ops = &clk_branch2_ops,
  1725. },
  1726. },
  1727. };
  1728. static struct clk_branch camcc_ife_0_dsp_clk = {
  1729. .halt_reg = 0xa038,
  1730. .halt_check = BRANCH_HALT,
  1731. .clkr = {
  1732. .enable_reg = 0xa038,
  1733. .enable_mask = BIT(0),
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "camcc_ife_0_dsp_clk",
  1736. .parent_hws = (const struct clk_hw*[]){
  1737. &camcc_ife_0_clk_src.clkr.hw,
  1738. },
  1739. .num_parents = 1,
  1740. .flags = CLK_SET_RATE_PARENT,
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch camcc_ife_1_axi_clk = {
  1746. .halt_reg = 0xb068,
  1747. .halt_check = BRANCH_HALT,
  1748. .clkr = {
  1749. .enable_reg = 0xb068,
  1750. .enable_mask = BIT(0),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "camcc_ife_1_axi_clk",
  1753. .parent_hws = (const struct clk_hw*[]){
  1754. &camcc_camnoc_axi_clk_src.clkr.hw,
  1755. },
  1756. .num_parents = 1,
  1757. .flags = CLK_SET_RATE_PARENT,
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch camcc_ife_1_clk = {
  1763. .halt_reg = 0xb028,
  1764. .halt_check = BRANCH_HALT,
  1765. .clkr = {
  1766. .enable_reg = 0xb028,
  1767. .enable_mask = BIT(0),
  1768. .hw.init = &(struct clk_init_data){
  1769. .name = "camcc_ife_1_clk",
  1770. .parent_hws = (const struct clk_hw*[]){
  1771. &camcc_ife_1_clk_src.clkr.hw,
  1772. },
  1773. .num_parents = 1,
  1774. .flags = CLK_SET_RATE_PARENT,
  1775. .ops = &clk_branch2_ops,
  1776. },
  1777. },
  1778. };
  1779. static struct clk_branch camcc_ife_1_cphy_rx_clk = {
  1780. .halt_reg = 0xb064,
  1781. .halt_check = BRANCH_HALT,
  1782. .clkr = {
  1783. .enable_reg = 0xb064,
  1784. .enable_mask = BIT(0),
  1785. .hw.init = &(struct clk_init_data){
  1786. .name = "camcc_ife_1_cphy_rx_clk",
  1787. .parent_hws = (const struct clk_hw*[]){
  1788. &camcc_cphy_rx_clk_src.clkr.hw,
  1789. },
  1790. .num_parents = 1,
  1791. .flags = CLK_SET_RATE_PARENT,
  1792. .ops = &clk_branch2_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch camcc_ife_1_csid_clk = {
  1797. .halt_reg = 0xb054,
  1798. .halt_check = BRANCH_HALT,
  1799. .clkr = {
  1800. .enable_reg = 0xb054,
  1801. .enable_mask = BIT(0),
  1802. .hw.init = &(struct clk_init_data){
  1803. .name = "camcc_ife_1_csid_clk",
  1804. .parent_hws = (const struct clk_hw*[]){
  1805. &camcc_ife_1_csid_clk_src.clkr.hw,
  1806. },
  1807. .num_parents = 1,
  1808. .flags = CLK_SET_RATE_PARENT,
  1809. .ops = &clk_branch2_ops,
  1810. },
  1811. },
  1812. };
  1813. static struct clk_branch camcc_ife_1_dsp_clk = {
  1814. .halt_reg = 0xb038,
  1815. .halt_check = BRANCH_HALT,
  1816. .clkr = {
  1817. .enable_reg = 0xb038,
  1818. .enable_mask = BIT(0),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "camcc_ife_1_dsp_clk",
  1821. .parent_hws = (const struct clk_hw*[]){
  1822. &camcc_ife_1_clk_src.clkr.hw,
  1823. },
  1824. .num_parents = 1,
  1825. .flags = CLK_SET_RATE_PARENT,
  1826. .ops = &clk_branch2_ops,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch camcc_ife_2_axi_clk = {
  1831. .halt_reg = 0xf068,
  1832. .halt_check = BRANCH_HALT,
  1833. .clkr = {
  1834. .enable_reg = 0xf068,
  1835. .enable_mask = BIT(0),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "camcc_ife_2_axi_clk",
  1838. .parent_hws = (const struct clk_hw*[]){
  1839. &camcc_camnoc_axi_clk_src.clkr.hw,
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch camcc_ife_2_clk = {
  1848. .halt_reg = 0xf028,
  1849. .halt_check = BRANCH_HALT,
  1850. .clkr = {
  1851. .enable_reg = 0xf028,
  1852. .enable_mask = BIT(0),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "camcc_ife_2_clk",
  1855. .parent_hws = (const struct clk_hw*[]){
  1856. &camcc_ife_2_clk_src.clkr.hw,
  1857. },
  1858. .num_parents = 1,
  1859. .flags = CLK_SET_RATE_PARENT,
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch camcc_ife_2_cphy_rx_clk = {
  1865. .halt_reg = 0xf064,
  1866. .halt_check = BRANCH_HALT,
  1867. .clkr = {
  1868. .enable_reg = 0xf064,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "camcc_ife_2_cphy_rx_clk",
  1872. .parent_hws = (const struct clk_hw*[]){
  1873. &camcc_cphy_rx_clk_src.clkr.hw,
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch camcc_ife_2_csid_clk = {
  1882. .halt_reg = 0xf054,
  1883. .halt_check = BRANCH_HALT,
  1884. .clkr = {
  1885. .enable_reg = 0xf054,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "camcc_ife_2_csid_clk",
  1889. .parent_hws = (const struct clk_hw*[]){
  1890. &camcc_ife_2_csid_clk_src.clkr.hw,
  1891. },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch camcc_ife_2_dsp_clk = {
  1899. .halt_reg = 0xf038,
  1900. .halt_check = BRANCH_HALT,
  1901. .clkr = {
  1902. .enable_reg = 0xf038,
  1903. .enable_mask = BIT(0),
  1904. .hw.init = &(struct clk_init_data){
  1905. .name = "camcc_ife_2_dsp_clk",
  1906. .parent_hws = (const struct clk_hw*[]){
  1907. &camcc_ife_2_clk_src.clkr.hw,
  1908. },
  1909. .num_parents = 1,
  1910. .flags = CLK_SET_RATE_PARENT,
  1911. .ops = &clk_branch2_ops,
  1912. },
  1913. },
  1914. };
  1915. static struct clk_branch camcc_ife_3_axi_clk = {
  1916. .halt_reg = 0xf0d4,
  1917. .halt_check = BRANCH_HALT,
  1918. .clkr = {
  1919. .enable_reg = 0xf0d4,
  1920. .enable_mask = BIT(0),
  1921. .hw.init = &(struct clk_init_data){
  1922. .name = "camcc_ife_3_axi_clk",
  1923. .parent_hws = (const struct clk_hw*[]){
  1924. &camcc_camnoc_axi_clk_src.clkr.hw,
  1925. },
  1926. .num_parents = 1,
  1927. .flags = CLK_SET_RATE_PARENT,
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch camcc_ife_3_clk = {
  1933. .halt_reg = 0xf094,
  1934. .halt_check = BRANCH_HALT,
  1935. .clkr = {
  1936. .enable_reg = 0xf094,
  1937. .enable_mask = BIT(0),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "camcc_ife_3_clk",
  1940. .parent_hws = (const struct clk_hw*[]){
  1941. &camcc_ife_3_clk_src.clkr.hw,
  1942. },
  1943. .num_parents = 1,
  1944. .flags = CLK_SET_RATE_PARENT,
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch camcc_ife_3_cphy_rx_clk = {
  1950. .halt_reg = 0xf0d0,
  1951. .halt_check = BRANCH_HALT,
  1952. .clkr = {
  1953. .enable_reg = 0xf0d0,
  1954. .enable_mask = BIT(0),
  1955. .hw.init = &(struct clk_init_data){
  1956. .name = "camcc_ife_3_cphy_rx_clk",
  1957. .parent_hws = (const struct clk_hw*[]){
  1958. &camcc_cphy_rx_clk_src.clkr.hw,
  1959. },
  1960. .num_parents = 1,
  1961. .flags = CLK_SET_RATE_PARENT,
  1962. .ops = &clk_branch2_ops,
  1963. },
  1964. },
  1965. };
  1966. static struct clk_branch camcc_ife_3_csid_clk = {
  1967. .halt_reg = 0xf0c0,
  1968. .halt_check = BRANCH_HALT,
  1969. .clkr = {
  1970. .enable_reg = 0xf0c0,
  1971. .enable_mask = BIT(0),
  1972. .hw.init = &(struct clk_init_data){
  1973. .name = "camcc_ife_3_csid_clk",
  1974. .parent_hws = (const struct clk_hw*[]){
  1975. &camcc_ife_3_csid_clk_src.clkr.hw,
  1976. },
  1977. .num_parents = 1,
  1978. .flags = CLK_SET_RATE_PARENT,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch camcc_ife_3_dsp_clk = {
  1984. .halt_reg = 0xf0a4,
  1985. .halt_check = BRANCH_HALT,
  1986. .clkr = {
  1987. .enable_reg = 0xf0a4,
  1988. .enable_mask = BIT(0),
  1989. .hw.init = &(struct clk_init_data){
  1990. .name = "camcc_ife_3_dsp_clk",
  1991. .parent_hws = (const struct clk_hw*[]){
  1992. &camcc_ife_3_clk_src.clkr.hw,
  1993. },
  1994. .num_parents = 1,
  1995. .flags = CLK_SET_RATE_PARENT,
  1996. .ops = &clk_branch2_ops,
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch camcc_ife_lite_0_clk = {
  2001. .halt_reg = 0xc01c,
  2002. .halt_check = BRANCH_HALT,
  2003. .clkr = {
  2004. .enable_reg = 0xc01c,
  2005. .enable_mask = BIT(0),
  2006. .hw.init = &(struct clk_init_data){
  2007. .name = "camcc_ife_lite_0_clk",
  2008. .parent_hws = (const struct clk_hw*[]){
  2009. &camcc_ife_lite_0_clk_src.clkr.hw,
  2010. },
  2011. .num_parents = 1,
  2012. .flags = CLK_SET_RATE_PARENT,
  2013. .ops = &clk_branch2_ops,
  2014. },
  2015. },
  2016. };
  2017. static struct clk_branch camcc_ife_lite_0_cphy_rx_clk = {
  2018. .halt_reg = 0xc040,
  2019. .halt_check = BRANCH_HALT,
  2020. .clkr = {
  2021. .enable_reg = 0xc040,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "camcc_ife_lite_0_cphy_rx_clk",
  2025. .parent_hws = (const struct clk_hw*[]){
  2026. &camcc_cphy_rx_clk_src.clkr.hw,
  2027. },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch camcc_ife_lite_0_csid_clk = {
  2035. .halt_reg = 0xc038,
  2036. .halt_check = BRANCH_HALT,
  2037. .clkr = {
  2038. .enable_reg = 0xc038,
  2039. .enable_mask = BIT(0),
  2040. .hw.init = &(struct clk_init_data){
  2041. .name = "camcc_ife_lite_0_csid_clk",
  2042. .parent_hws = (const struct clk_hw*[]){
  2043. &camcc_ife_lite_0_csid_clk_src.clkr.hw,
  2044. },
  2045. .num_parents = 1,
  2046. .flags = CLK_SET_RATE_PARENT,
  2047. .ops = &clk_branch2_ops,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_branch camcc_ife_lite_1_clk = {
  2052. .halt_reg = 0xc060,
  2053. .halt_check = BRANCH_HALT,
  2054. .clkr = {
  2055. .enable_reg = 0xc060,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "camcc_ife_lite_1_clk",
  2059. .parent_hws = (const struct clk_hw*[]){
  2060. &camcc_ife_lite_1_clk_src.clkr.hw,
  2061. },
  2062. .num_parents = 1,
  2063. .flags = CLK_SET_RATE_PARENT,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch camcc_ife_lite_1_cphy_rx_clk = {
  2069. .halt_reg = 0xc084,
  2070. .halt_check = BRANCH_HALT,
  2071. .clkr = {
  2072. .enable_reg = 0xc084,
  2073. .enable_mask = BIT(0),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "camcc_ife_lite_1_cphy_rx_clk",
  2076. .parent_hws = (const struct clk_hw*[]){
  2077. &camcc_cphy_rx_clk_src.clkr.hw,
  2078. },
  2079. .num_parents = 1,
  2080. .flags = CLK_SET_RATE_PARENT,
  2081. .ops = &clk_branch2_ops,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch camcc_ife_lite_1_csid_clk = {
  2086. .halt_reg = 0xc07c,
  2087. .halt_check = BRANCH_HALT,
  2088. .clkr = {
  2089. .enable_reg = 0xc07c,
  2090. .enable_mask = BIT(0),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "camcc_ife_lite_1_csid_clk",
  2093. .parent_hws = (const struct clk_hw*[]){
  2094. &camcc_ife_lite_1_csid_clk_src.clkr.hw,
  2095. },
  2096. .num_parents = 1,
  2097. .flags = CLK_SET_RATE_PARENT,
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch camcc_ife_lite_2_clk = {
  2103. .halt_reg = 0xc258,
  2104. .halt_check = BRANCH_HALT,
  2105. .clkr = {
  2106. .enable_reg = 0xc258,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "camcc_ife_lite_2_clk",
  2110. .parent_hws = (const struct clk_hw*[]){
  2111. &camcc_ife_lite_2_clk_src.clkr.hw,
  2112. },
  2113. .num_parents = 1,
  2114. .flags = CLK_SET_RATE_PARENT,
  2115. .ops = &clk_branch2_ops,
  2116. },
  2117. },
  2118. };
  2119. static struct clk_branch camcc_ife_lite_2_cphy_rx_clk = {
  2120. .halt_reg = 0xc27c,
  2121. .halt_check = BRANCH_HALT,
  2122. .clkr = {
  2123. .enable_reg = 0xc27c,
  2124. .enable_mask = BIT(0),
  2125. .hw.init = &(struct clk_init_data){
  2126. .name = "camcc_ife_lite_2_cphy_rx_clk",
  2127. .parent_hws = (const struct clk_hw*[]){
  2128. &camcc_cphy_rx_clk_src.clkr.hw,
  2129. },
  2130. .num_parents = 1,
  2131. .flags = CLK_SET_RATE_PARENT,
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch camcc_ife_lite_2_csid_clk = {
  2137. .halt_reg = 0xc274,
  2138. .halt_check = BRANCH_HALT,
  2139. .clkr = {
  2140. .enable_reg = 0xc274,
  2141. .enable_mask = BIT(0),
  2142. .hw.init = &(struct clk_init_data){
  2143. .name = "camcc_ife_lite_2_csid_clk",
  2144. .parent_hws = (const struct clk_hw*[]){
  2145. &camcc_ife_lite_2_csid_clk_src.clkr.hw,
  2146. },
  2147. .num_parents = 1,
  2148. .flags = CLK_SET_RATE_PARENT,
  2149. .ops = &clk_branch2_ops,
  2150. },
  2151. },
  2152. };
  2153. static struct clk_branch camcc_ife_lite_3_clk = {
  2154. .halt_reg = 0xc29c,
  2155. .halt_check = BRANCH_HALT,
  2156. .clkr = {
  2157. .enable_reg = 0xc29c,
  2158. .enable_mask = BIT(0),
  2159. .hw.init = &(struct clk_init_data){
  2160. .name = "camcc_ife_lite_3_clk",
  2161. .parent_hws = (const struct clk_hw*[]){
  2162. &camcc_ife_lite_3_clk_src.clkr.hw,
  2163. },
  2164. .num_parents = 1,
  2165. .flags = CLK_SET_RATE_PARENT,
  2166. .ops = &clk_branch2_ops,
  2167. },
  2168. },
  2169. };
  2170. static struct clk_branch camcc_ife_lite_3_cphy_rx_clk = {
  2171. .halt_reg = 0xc2c0,
  2172. .halt_check = BRANCH_HALT,
  2173. .clkr = {
  2174. .enable_reg = 0xc2c0,
  2175. .enable_mask = BIT(0),
  2176. .hw.init = &(struct clk_init_data){
  2177. .name = "camcc_ife_lite_3_cphy_rx_clk",
  2178. .parent_hws = (const struct clk_hw*[]){
  2179. &camcc_cphy_rx_clk_src.clkr.hw,
  2180. },
  2181. .num_parents = 1,
  2182. .flags = CLK_SET_RATE_PARENT,
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch camcc_ife_lite_3_csid_clk = {
  2188. .halt_reg = 0xc2b8,
  2189. .halt_check = BRANCH_HALT,
  2190. .clkr = {
  2191. .enable_reg = 0xc2b8,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "camcc_ife_lite_3_csid_clk",
  2195. .parent_hws = (const struct clk_hw*[]){
  2196. &camcc_ife_lite_3_csid_clk_src.clkr.hw,
  2197. },
  2198. .num_parents = 1,
  2199. .flags = CLK_SET_RATE_PARENT,
  2200. .ops = &clk_branch2_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch camcc_ipe_0_ahb_clk = {
  2205. .halt_reg = 0x8040,
  2206. .halt_check = BRANCH_HALT,
  2207. .clkr = {
  2208. .enable_reg = 0x8040,
  2209. .enable_mask = BIT(0),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "camcc_ipe_0_ahb_clk",
  2212. .parent_hws = (const struct clk_hw*[]){
  2213. &camcc_slow_ahb_clk_src.clkr.hw,
  2214. },
  2215. .num_parents = 1,
  2216. .flags = CLK_SET_RATE_PARENT,
  2217. .ops = &clk_branch2_ops,
  2218. },
  2219. },
  2220. };
  2221. static struct clk_branch camcc_ipe_0_areg_clk = {
  2222. .halt_reg = 0x803c,
  2223. .halt_check = BRANCH_HALT,
  2224. .clkr = {
  2225. .enable_reg = 0x803c,
  2226. .enable_mask = BIT(0),
  2227. .hw.init = &(struct clk_init_data){
  2228. .name = "camcc_ipe_0_areg_clk",
  2229. .parent_hws = (const struct clk_hw*[]){
  2230. &camcc_fast_ahb_clk_src.clkr.hw,
  2231. },
  2232. .num_parents = 1,
  2233. .flags = CLK_SET_RATE_PARENT,
  2234. .ops = &clk_branch2_ops,
  2235. },
  2236. },
  2237. };
  2238. static struct clk_branch camcc_ipe_0_axi_clk = {
  2239. .halt_reg = 0x8038,
  2240. .halt_check = BRANCH_HALT,
  2241. .clkr = {
  2242. .enable_reg = 0x8038,
  2243. .enable_mask = BIT(0),
  2244. .hw.init = &(struct clk_init_data){
  2245. .name = "camcc_ipe_0_axi_clk",
  2246. .parent_hws = (const struct clk_hw*[]){
  2247. &camcc_camnoc_axi_clk_src.clkr.hw,
  2248. },
  2249. .num_parents = 1,
  2250. .flags = CLK_SET_RATE_PARENT,
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch camcc_ipe_0_clk = {
  2256. .halt_reg = 0x8028,
  2257. .halt_check = BRANCH_HALT,
  2258. .clkr = {
  2259. .enable_reg = 0x8028,
  2260. .enable_mask = BIT(0),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "camcc_ipe_0_clk",
  2263. .parent_hws = (const struct clk_hw*[]){
  2264. &camcc_ipe_0_clk_src.clkr.hw,
  2265. },
  2266. .num_parents = 1,
  2267. .flags = CLK_SET_RATE_PARENT,
  2268. .ops = &clk_branch2_ops,
  2269. },
  2270. },
  2271. };
  2272. static struct clk_branch camcc_ipe_1_ahb_clk = {
  2273. .halt_reg = 0x9028,
  2274. .halt_check = BRANCH_HALT,
  2275. .clkr = {
  2276. .enable_reg = 0x9028,
  2277. .enable_mask = BIT(0),
  2278. .hw.init = &(struct clk_init_data){
  2279. .name = "camcc_ipe_1_ahb_clk",
  2280. .parent_hws = (const struct clk_hw*[]){
  2281. &camcc_slow_ahb_clk_src.clkr.hw,
  2282. },
  2283. .num_parents = 1,
  2284. .flags = CLK_SET_RATE_PARENT,
  2285. .ops = &clk_branch2_ops,
  2286. },
  2287. },
  2288. };
  2289. static struct clk_branch camcc_ipe_1_areg_clk = {
  2290. .halt_reg = 0x9024,
  2291. .halt_check = BRANCH_HALT,
  2292. .clkr = {
  2293. .enable_reg = 0x9024,
  2294. .enable_mask = BIT(0),
  2295. .hw.init = &(struct clk_init_data){
  2296. .name = "camcc_ipe_1_areg_clk",
  2297. .parent_hws = (const struct clk_hw*[]){
  2298. &camcc_fast_ahb_clk_src.clkr.hw,
  2299. },
  2300. .num_parents = 1,
  2301. .flags = CLK_SET_RATE_PARENT,
  2302. .ops = &clk_branch2_ops,
  2303. },
  2304. },
  2305. };
  2306. static struct clk_branch camcc_ipe_1_axi_clk = {
  2307. .halt_reg = 0x9020,
  2308. .halt_check = BRANCH_HALT,
  2309. .clkr = {
  2310. .enable_reg = 0x9020,
  2311. .enable_mask = BIT(0),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "camcc_ipe_1_axi_clk",
  2314. .parent_hws = (const struct clk_hw*[]){
  2315. &camcc_camnoc_axi_clk_src.clkr.hw,
  2316. },
  2317. .num_parents = 1,
  2318. .flags = CLK_SET_RATE_PARENT,
  2319. .ops = &clk_branch2_ops,
  2320. },
  2321. },
  2322. };
  2323. static struct clk_branch camcc_ipe_1_clk = {
  2324. .halt_reg = 0x9010,
  2325. .halt_check = BRANCH_HALT,
  2326. .clkr = {
  2327. .enable_reg = 0x9010,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "camcc_ipe_1_clk",
  2331. .parent_hws = (const struct clk_hw*[]){
  2332. &camcc_ipe_0_clk_src.clkr.hw,
  2333. },
  2334. .num_parents = 1,
  2335. .flags = CLK_SET_RATE_PARENT,
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch camcc_jpeg_clk = {
  2341. .halt_reg = 0xc0a4,
  2342. .halt_check = BRANCH_HALT,
  2343. .clkr = {
  2344. .enable_reg = 0xc0a4,
  2345. .enable_mask = BIT(0),
  2346. .hw.init = &(struct clk_init_data){
  2347. .name = "camcc_jpeg_clk",
  2348. .parent_hws = (const struct clk_hw*[]){
  2349. &camcc_jpeg_clk_src.clkr.hw,
  2350. },
  2351. .num_parents = 1,
  2352. .flags = CLK_SET_RATE_PARENT,
  2353. .ops = &clk_branch2_ops,
  2354. },
  2355. },
  2356. };
  2357. static struct clk_branch camcc_lrme_clk = {
  2358. .halt_reg = 0xc15c,
  2359. .halt_check = BRANCH_HALT,
  2360. .clkr = {
  2361. .enable_reg = 0xc15c,
  2362. .enable_mask = BIT(0),
  2363. .hw.init = &(struct clk_init_data){
  2364. .name = "camcc_lrme_clk",
  2365. .parent_hws = (const struct clk_hw*[]){
  2366. &camcc_lrme_clk_src.clkr.hw,
  2367. },
  2368. .num_parents = 1,
  2369. .flags = CLK_SET_RATE_PARENT,
  2370. .ops = &clk_branch2_ops,
  2371. },
  2372. },
  2373. };
  2374. static struct clk_branch camcc_mclk0_clk = {
  2375. .halt_reg = 0x501c,
  2376. .halt_check = BRANCH_HALT,
  2377. .clkr = {
  2378. .enable_reg = 0x501c,
  2379. .enable_mask = BIT(0),
  2380. .hw.init = &(struct clk_init_data){
  2381. .name = "camcc_mclk0_clk",
  2382. .parent_hws = (const struct clk_hw*[]){
  2383. &camcc_mclk0_clk_src.clkr.hw,
  2384. },
  2385. .num_parents = 1,
  2386. .flags = CLK_SET_RATE_PARENT,
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch camcc_mclk1_clk = {
  2392. .halt_reg = 0x503c,
  2393. .halt_check = BRANCH_HALT,
  2394. .clkr = {
  2395. .enable_reg = 0x503c,
  2396. .enable_mask = BIT(0),
  2397. .hw.init = &(struct clk_init_data){
  2398. .name = "camcc_mclk1_clk",
  2399. .parent_hws = (const struct clk_hw*[]){
  2400. &camcc_mclk1_clk_src.clkr.hw,
  2401. },
  2402. .num_parents = 1,
  2403. .flags = CLK_SET_RATE_PARENT,
  2404. .ops = &clk_branch2_ops,
  2405. },
  2406. },
  2407. };
  2408. static struct clk_branch camcc_mclk2_clk = {
  2409. .halt_reg = 0x505c,
  2410. .halt_check = BRANCH_HALT,
  2411. .clkr = {
  2412. .enable_reg = 0x505c,
  2413. .enable_mask = BIT(0),
  2414. .hw.init = &(struct clk_init_data){
  2415. .name = "camcc_mclk2_clk",
  2416. .parent_hws = (const struct clk_hw*[]){
  2417. &camcc_mclk2_clk_src.clkr.hw,
  2418. },
  2419. .num_parents = 1,
  2420. .flags = CLK_SET_RATE_PARENT,
  2421. .ops = &clk_branch2_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch camcc_mclk3_clk = {
  2426. .halt_reg = 0x507c,
  2427. .halt_check = BRANCH_HALT,
  2428. .clkr = {
  2429. .enable_reg = 0x507c,
  2430. .enable_mask = BIT(0),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "camcc_mclk3_clk",
  2433. .parent_hws = (const struct clk_hw*[]){
  2434. &camcc_mclk3_clk_src.clkr.hw,
  2435. },
  2436. .num_parents = 1,
  2437. .flags = CLK_SET_RATE_PARENT,
  2438. .ops = &clk_branch2_ops,
  2439. },
  2440. },
  2441. };
  2442. static struct clk_branch camcc_mclk4_clk = {
  2443. .halt_reg = 0x509c,
  2444. .halt_check = BRANCH_HALT,
  2445. .clkr = {
  2446. .enable_reg = 0x509c,
  2447. .enable_mask = BIT(0),
  2448. .hw.init = &(struct clk_init_data){
  2449. .name = "camcc_mclk4_clk",
  2450. .parent_hws = (const struct clk_hw*[]){
  2451. &camcc_mclk4_clk_src.clkr.hw,
  2452. },
  2453. .num_parents = 1,
  2454. .flags = CLK_SET_RATE_PARENT,
  2455. .ops = &clk_branch2_ops,
  2456. },
  2457. },
  2458. };
  2459. static struct clk_branch camcc_mclk5_clk = {
  2460. .halt_reg = 0x50bc,
  2461. .halt_check = BRANCH_HALT,
  2462. .clkr = {
  2463. .enable_reg = 0x50bc,
  2464. .enable_mask = BIT(0),
  2465. .hw.init = &(struct clk_init_data){
  2466. .name = "camcc_mclk5_clk",
  2467. .parent_hws = (const struct clk_hw*[]){
  2468. &camcc_mclk5_clk_src.clkr.hw,
  2469. },
  2470. .num_parents = 1,
  2471. .flags = CLK_SET_RATE_PARENT,
  2472. .ops = &clk_branch2_ops,
  2473. },
  2474. },
  2475. };
  2476. static struct clk_branch camcc_mclk6_clk = {
  2477. .halt_reg = 0x50dc,
  2478. .halt_check = BRANCH_HALT,
  2479. .clkr = {
  2480. .enable_reg = 0x50dc,
  2481. .enable_mask = BIT(0),
  2482. .hw.init = &(struct clk_init_data){
  2483. .name = "camcc_mclk6_clk",
  2484. .parent_hws = (const struct clk_hw*[]){
  2485. &camcc_mclk6_clk_src.clkr.hw,
  2486. },
  2487. .num_parents = 1,
  2488. .flags = CLK_SET_RATE_PARENT,
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_branch camcc_mclk7_clk = {
  2494. .halt_reg = 0x50fc,
  2495. .halt_check = BRANCH_HALT,
  2496. .clkr = {
  2497. .enable_reg = 0x50fc,
  2498. .enable_mask = BIT(0),
  2499. .hw.init = &(struct clk_init_data){
  2500. .name = "camcc_mclk7_clk",
  2501. .parent_hws = (const struct clk_hw*[]){
  2502. &camcc_mclk7_clk_src.clkr.hw,
  2503. },
  2504. .num_parents = 1,
  2505. .flags = CLK_SET_RATE_PARENT,
  2506. .ops = &clk_branch2_ops,
  2507. },
  2508. },
  2509. };
  2510. static struct clk_branch camcc_sleep_clk = {
  2511. .halt_reg = 0xc200,
  2512. .halt_check = BRANCH_HALT,
  2513. .clkr = {
  2514. .enable_reg = 0xc200,
  2515. .enable_mask = BIT(0),
  2516. .hw.init = &(struct clk_init_data){
  2517. .name = "camcc_sleep_clk",
  2518. .parent_hws = (const struct clk_hw*[]){
  2519. &camcc_sleep_clk_src.clkr.hw,
  2520. },
  2521. .num_parents = 1,
  2522. .flags = CLK_SET_RATE_PARENT,
  2523. .ops = &clk_branch2_ops,
  2524. },
  2525. },
  2526. };
  2527. static struct gdsc titan_top_gdsc;
  2528. static struct gdsc bps_gdsc = {
  2529. .gdscr = 0x7004,
  2530. .pd = {
  2531. .name = "bps_gdsc",
  2532. },
  2533. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  2534. .parent = &titan_top_gdsc.pd,
  2535. .pwrsts = PWRSTS_OFF_ON,
  2536. };
  2537. static struct gdsc ife_0_gdsc = {
  2538. .gdscr = 0xa004,
  2539. .pd = {
  2540. .name = "ife_0_gdsc",
  2541. },
  2542. .flags = RETAIN_FF_ENABLE,
  2543. .parent = &titan_top_gdsc.pd,
  2544. .pwrsts = PWRSTS_OFF_ON,
  2545. };
  2546. static struct gdsc ife_1_gdsc = {
  2547. .gdscr = 0xb004,
  2548. .pd = {
  2549. .name = "ife_1_gdsc",
  2550. },
  2551. .flags = RETAIN_FF_ENABLE,
  2552. .parent = &titan_top_gdsc.pd,
  2553. .pwrsts = PWRSTS_OFF_ON,
  2554. };
  2555. static struct gdsc ife_2_gdsc = {
  2556. .gdscr = 0xf004,
  2557. .pd = {
  2558. .name = "ife_2_gdsc",
  2559. },
  2560. .flags = RETAIN_FF_ENABLE,
  2561. .parent = &titan_top_gdsc.pd,
  2562. .pwrsts = PWRSTS_OFF_ON,
  2563. };
  2564. static struct gdsc ife_3_gdsc = {
  2565. .gdscr = 0xf070,
  2566. .pd = {
  2567. .name = "ife_3_gdsc",
  2568. },
  2569. .flags = RETAIN_FF_ENABLE,
  2570. .parent = &titan_top_gdsc.pd,
  2571. .pwrsts = PWRSTS_OFF_ON,
  2572. };
  2573. static struct gdsc ipe_0_gdsc = {
  2574. .gdscr = 0x8004,
  2575. .pd = {
  2576. .name = "ipe_0_gdsc",
  2577. },
  2578. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  2579. .parent = &titan_top_gdsc.pd,
  2580. .pwrsts = PWRSTS_OFF_ON,
  2581. };
  2582. static struct gdsc ipe_1_gdsc = {
  2583. .gdscr = 0x9004,
  2584. .pd = {
  2585. .name = "ipe_1_gdsc",
  2586. },
  2587. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  2588. .parent = &titan_top_gdsc.pd,
  2589. .pwrsts = PWRSTS_OFF_ON,
  2590. };
  2591. static struct gdsc titan_top_gdsc = {
  2592. .gdscr = 0xc1bc,
  2593. .pd = {
  2594. .name = "titan_top_gdsc",
  2595. },
  2596. .flags = RETAIN_FF_ENABLE,
  2597. .pwrsts = PWRSTS_OFF_ON,
  2598. };
  2599. static struct clk_regmap *camcc_sc8280xp_clocks[] = {
  2600. [CAMCC_BPS_AHB_CLK] = &camcc_bps_ahb_clk.clkr,
  2601. [CAMCC_BPS_AREG_CLK] = &camcc_bps_areg_clk.clkr,
  2602. [CAMCC_BPS_AXI_CLK] = &camcc_bps_axi_clk.clkr,
  2603. [CAMCC_BPS_CLK] = &camcc_bps_clk.clkr,
  2604. [CAMCC_BPS_CLK_SRC] = &camcc_bps_clk_src.clkr,
  2605. [CAMCC_CAMNOC_AXI_CLK] = &camcc_camnoc_axi_clk.clkr,
  2606. [CAMCC_CAMNOC_AXI_CLK_SRC] = &camcc_camnoc_axi_clk_src.clkr,
  2607. [CAMCC_CAMNOC_DCD_XO_CLK] = &camcc_camnoc_dcd_xo_clk.clkr,
  2608. [CAMCC_CCI_0_CLK] = &camcc_cci_0_clk.clkr,
  2609. [CAMCC_CCI_0_CLK_SRC] = &camcc_cci_0_clk_src.clkr,
  2610. [CAMCC_CCI_1_CLK] = &camcc_cci_1_clk.clkr,
  2611. [CAMCC_CCI_1_CLK_SRC] = &camcc_cci_1_clk_src.clkr,
  2612. [CAMCC_CCI_2_CLK] = &camcc_cci_2_clk.clkr,
  2613. [CAMCC_CCI_2_CLK_SRC] = &camcc_cci_2_clk_src.clkr,
  2614. [CAMCC_CCI_3_CLK] = &camcc_cci_3_clk.clkr,
  2615. [CAMCC_CCI_3_CLK_SRC] = &camcc_cci_3_clk_src.clkr,
  2616. [CAMCC_CORE_AHB_CLK] = &camcc_core_ahb_clk.clkr,
  2617. [CAMCC_CPAS_AHB_CLK] = &camcc_cpas_ahb_clk.clkr,
  2618. [CAMCC_CPHY_RX_CLK_SRC] = &camcc_cphy_rx_clk_src.clkr,
  2619. [CAMCC_CSI0PHYTIMER_CLK] = &camcc_csi0phytimer_clk.clkr,
  2620. [CAMCC_CSI0PHYTIMER_CLK_SRC] = &camcc_csi0phytimer_clk_src.clkr,
  2621. [CAMCC_CSI1PHYTIMER_CLK] = &camcc_csi1phytimer_clk.clkr,
  2622. [CAMCC_CSI1PHYTIMER_CLK_SRC] = &camcc_csi1phytimer_clk_src.clkr,
  2623. [CAMCC_CSI2PHYTIMER_CLK] = &camcc_csi2phytimer_clk.clkr,
  2624. [CAMCC_CSI2PHYTIMER_CLK_SRC] = &camcc_csi2phytimer_clk_src.clkr,
  2625. [CAMCC_CSI3PHYTIMER_CLK] = &camcc_csi3phytimer_clk.clkr,
  2626. [CAMCC_CSI3PHYTIMER_CLK_SRC] = &camcc_csi3phytimer_clk_src.clkr,
  2627. [CAMCC_CSIPHY0_CLK] = &camcc_csiphy0_clk.clkr,
  2628. [CAMCC_CSIPHY1_CLK] = &camcc_csiphy1_clk.clkr,
  2629. [CAMCC_CSIPHY2_CLK] = &camcc_csiphy2_clk.clkr,
  2630. [CAMCC_CSIPHY3_CLK] = &camcc_csiphy3_clk.clkr,
  2631. [CAMCC_FAST_AHB_CLK_SRC] = &camcc_fast_ahb_clk_src.clkr,
  2632. [CAMCC_GDSC_CLK] = &camcc_gdsc_clk.clkr,
  2633. [CAMCC_ICP_AHB_CLK] = &camcc_icp_ahb_clk.clkr,
  2634. [CAMCC_ICP_CLK] = &camcc_icp_clk.clkr,
  2635. [CAMCC_ICP_CLK_SRC] = &camcc_icp_clk_src.clkr,
  2636. [CAMCC_IFE_0_AXI_CLK] = &camcc_ife_0_axi_clk.clkr,
  2637. [CAMCC_IFE_0_CLK] = &camcc_ife_0_clk.clkr,
  2638. [CAMCC_IFE_0_CLK_SRC] = &camcc_ife_0_clk_src.clkr,
  2639. [CAMCC_IFE_0_CPHY_RX_CLK] = &camcc_ife_0_cphy_rx_clk.clkr,
  2640. [CAMCC_IFE_0_CSID_CLK] = &camcc_ife_0_csid_clk.clkr,
  2641. [CAMCC_IFE_0_CSID_CLK_SRC] = &camcc_ife_0_csid_clk_src.clkr,
  2642. [CAMCC_IFE_0_DSP_CLK] = &camcc_ife_0_dsp_clk.clkr,
  2643. [CAMCC_IFE_1_AXI_CLK] = &camcc_ife_1_axi_clk.clkr,
  2644. [CAMCC_IFE_1_CLK] = &camcc_ife_1_clk.clkr,
  2645. [CAMCC_IFE_1_CLK_SRC] = &camcc_ife_1_clk_src.clkr,
  2646. [CAMCC_IFE_1_CPHY_RX_CLK] = &camcc_ife_1_cphy_rx_clk.clkr,
  2647. [CAMCC_IFE_1_CSID_CLK] = &camcc_ife_1_csid_clk.clkr,
  2648. [CAMCC_IFE_1_CSID_CLK_SRC] = &camcc_ife_1_csid_clk_src.clkr,
  2649. [CAMCC_IFE_1_DSP_CLK] = &camcc_ife_1_dsp_clk.clkr,
  2650. [CAMCC_IFE_2_AXI_CLK] = &camcc_ife_2_axi_clk.clkr,
  2651. [CAMCC_IFE_2_CLK] = &camcc_ife_2_clk.clkr,
  2652. [CAMCC_IFE_2_CLK_SRC] = &camcc_ife_2_clk_src.clkr,
  2653. [CAMCC_IFE_2_CPHY_RX_CLK] = &camcc_ife_2_cphy_rx_clk.clkr,
  2654. [CAMCC_IFE_2_CSID_CLK] = &camcc_ife_2_csid_clk.clkr,
  2655. [CAMCC_IFE_2_CSID_CLK_SRC] = &camcc_ife_2_csid_clk_src.clkr,
  2656. [CAMCC_IFE_2_DSP_CLK] = &camcc_ife_2_dsp_clk.clkr,
  2657. [CAMCC_IFE_3_AXI_CLK] = &camcc_ife_3_axi_clk.clkr,
  2658. [CAMCC_IFE_3_CLK] = &camcc_ife_3_clk.clkr,
  2659. [CAMCC_IFE_3_CLK_SRC] = &camcc_ife_3_clk_src.clkr,
  2660. [CAMCC_IFE_3_CPHY_RX_CLK] = &camcc_ife_3_cphy_rx_clk.clkr,
  2661. [CAMCC_IFE_3_CSID_CLK] = &camcc_ife_3_csid_clk.clkr,
  2662. [CAMCC_IFE_3_CSID_CLK_SRC] = &camcc_ife_3_csid_clk_src.clkr,
  2663. [CAMCC_IFE_3_DSP_CLK] = &camcc_ife_3_dsp_clk.clkr,
  2664. [CAMCC_IFE_LITE_0_CLK] = &camcc_ife_lite_0_clk.clkr,
  2665. [CAMCC_IFE_LITE_0_CLK_SRC] = &camcc_ife_lite_0_clk_src.clkr,
  2666. [CAMCC_IFE_LITE_0_CPHY_RX_CLK] = &camcc_ife_lite_0_cphy_rx_clk.clkr,
  2667. [CAMCC_IFE_LITE_0_CSID_CLK] = &camcc_ife_lite_0_csid_clk.clkr,
  2668. [CAMCC_IFE_LITE_0_CSID_CLK_SRC] = &camcc_ife_lite_0_csid_clk_src.clkr,
  2669. [CAMCC_IFE_LITE_1_CLK] = &camcc_ife_lite_1_clk.clkr,
  2670. [CAMCC_IFE_LITE_1_CLK_SRC] = &camcc_ife_lite_1_clk_src.clkr,
  2671. [CAMCC_IFE_LITE_1_CPHY_RX_CLK] = &camcc_ife_lite_1_cphy_rx_clk.clkr,
  2672. [CAMCC_IFE_LITE_1_CSID_CLK] = &camcc_ife_lite_1_csid_clk.clkr,
  2673. [CAMCC_IFE_LITE_1_CSID_CLK_SRC] = &camcc_ife_lite_1_csid_clk_src.clkr,
  2674. [CAMCC_IFE_LITE_2_CLK] = &camcc_ife_lite_2_clk.clkr,
  2675. [CAMCC_IFE_LITE_2_CLK_SRC] = &camcc_ife_lite_2_clk_src.clkr,
  2676. [CAMCC_IFE_LITE_2_CPHY_RX_CLK] = &camcc_ife_lite_2_cphy_rx_clk.clkr,
  2677. [CAMCC_IFE_LITE_2_CSID_CLK] = &camcc_ife_lite_2_csid_clk.clkr,
  2678. [CAMCC_IFE_LITE_2_CSID_CLK_SRC] = &camcc_ife_lite_2_csid_clk_src.clkr,
  2679. [CAMCC_IFE_LITE_3_CLK] = &camcc_ife_lite_3_clk.clkr,
  2680. [CAMCC_IFE_LITE_3_CLK_SRC] = &camcc_ife_lite_3_clk_src.clkr,
  2681. [CAMCC_IFE_LITE_3_CPHY_RX_CLK] = &camcc_ife_lite_3_cphy_rx_clk.clkr,
  2682. [CAMCC_IFE_LITE_3_CSID_CLK] = &camcc_ife_lite_3_csid_clk.clkr,
  2683. [CAMCC_IFE_LITE_3_CSID_CLK_SRC] = &camcc_ife_lite_3_csid_clk_src.clkr,
  2684. [CAMCC_IPE_0_AHB_CLK] = &camcc_ipe_0_ahb_clk.clkr,
  2685. [CAMCC_IPE_0_AREG_CLK] = &camcc_ipe_0_areg_clk.clkr,
  2686. [CAMCC_IPE_0_AXI_CLK] = &camcc_ipe_0_axi_clk.clkr,
  2687. [CAMCC_IPE_0_CLK] = &camcc_ipe_0_clk.clkr,
  2688. [CAMCC_IPE_0_CLK_SRC] = &camcc_ipe_0_clk_src.clkr,
  2689. [CAMCC_IPE_1_AHB_CLK] = &camcc_ipe_1_ahb_clk.clkr,
  2690. [CAMCC_IPE_1_AREG_CLK] = &camcc_ipe_1_areg_clk.clkr,
  2691. [CAMCC_IPE_1_AXI_CLK] = &camcc_ipe_1_axi_clk.clkr,
  2692. [CAMCC_IPE_1_CLK] = &camcc_ipe_1_clk.clkr,
  2693. [CAMCC_JPEG_CLK] = &camcc_jpeg_clk.clkr,
  2694. [CAMCC_JPEG_CLK_SRC] = &camcc_jpeg_clk_src.clkr,
  2695. [CAMCC_LRME_CLK] = &camcc_lrme_clk.clkr,
  2696. [CAMCC_LRME_CLK_SRC] = &camcc_lrme_clk_src.clkr,
  2697. [CAMCC_MCLK0_CLK] = &camcc_mclk0_clk.clkr,
  2698. [CAMCC_MCLK0_CLK_SRC] = &camcc_mclk0_clk_src.clkr,
  2699. [CAMCC_MCLK1_CLK] = &camcc_mclk1_clk.clkr,
  2700. [CAMCC_MCLK1_CLK_SRC] = &camcc_mclk1_clk_src.clkr,
  2701. [CAMCC_MCLK2_CLK] = &camcc_mclk2_clk.clkr,
  2702. [CAMCC_MCLK2_CLK_SRC] = &camcc_mclk2_clk_src.clkr,
  2703. [CAMCC_MCLK3_CLK] = &camcc_mclk3_clk.clkr,
  2704. [CAMCC_MCLK3_CLK_SRC] = &camcc_mclk3_clk_src.clkr,
  2705. [CAMCC_MCLK4_CLK] = &camcc_mclk4_clk.clkr,
  2706. [CAMCC_MCLK4_CLK_SRC] = &camcc_mclk4_clk_src.clkr,
  2707. [CAMCC_MCLK5_CLK] = &camcc_mclk5_clk.clkr,
  2708. [CAMCC_MCLK5_CLK_SRC] = &camcc_mclk5_clk_src.clkr,
  2709. [CAMCC_MCLK6_CLK] = &camcc_mclk6_clk.clkr,
  2710. [CAMCC_MCLK6_CLK_SRC] = &camcc_mclk6_clk_src.clkr,
  2711. [CAMCC_MCLK7_CLK] = &camcc_mclk7_clk.clkr,
  2712. [CAMCC_MCLK7_CLK_SRC] = &camcc_mclk7_clk_src.clkr,
  2713. [CAMCC_PLL0] = &camcc_pll0.clkr,
  2714. [CAMCC_PLL0_OUT_EVEN] = &camcc_pll0_out_even.clkr,
  2715. [CAMCC_PLL0_OUT_ODD] = &camcc_pll0_out_odd.clkr,
  2716. [CAMCC_PLL1] = &camcc_pll1.clkr,
  2717. [CAMCC_PLL1_OUT_EVEN] = &camcc_pll1_out_even.clkr,
  2718. [CAMCC_PLL2] = &camcc_pll2.clkr,
  2719. [CAMCC_PLL3] = &camcc_pll3.clkr,
  2720. [CAMCC_PLL3_OUT_EVEN] = &camcc_pll3_out_even.clkr,
  2721. [CAMCC_PLL4] = &camcc_pll4.clkr,
  2722. [CAMCC_PLL4_OUT_EVEN] = &camcc_pll4_out_even.clkr,
  2723. [CAMCC_PLL5] = &camcc_pll5.clkr,
  2724. [CAMCC_PLL5_OUT_EVEN] = &camcc_pll5_out_even.clkr,
  2725. [CAMCC_PLL6] = &camcc_pll6.clkr,
  2726. [CAMCC_PLL6_OUT_EVEN] = &camcc_pll6_out_even.clkr,
  2727. [CAMCC_PLL7] = &camcc_pll7.clkr,
  2728. [CAMCC_PLL7_OUT_EVEN] = &camcc_pll7_out_even.clkr,
  2729. [CAMCC_PLL7_OUT_ODD] = &camcc_pll7_out_odd.clkr,
  2730. [CAMCC_SLEEP_CLK] = &camcc_sleep_clk.clkr,
  2731. [CAMCC_SLEEP_CLK_SRC] = &camcc_sleep_clk_src.clkr,
  2732. [CAMCC_SLOW_AHB_CLK_SRC] = &camcc_slow_ahb_clk_src.clkr,
  2733. [CAMCC_XO_CLK_SRC] = &camcc_xo_clk_src.clkr,
  2734. };
  2735. static struct gdsc *camcc_sc8280xp_gdscs[] = {
  2736. [BPS_GDSC] = &bps_gdsc,
  2737. [IFE_0_GDSC] = &ife_0_gdsc,
  2738. [IFE_1_GDSC] = &ife_1_gdsc,
  2739. [IFE_2_GDSC] = &ife_2_gdsc,
  2740. [IFE_3_GDSC] = &ife_3_gdsc,
  2741. [IPE_0_GDSC] = &ipe_0_gdsc,
  2742. [IPE_1_GDSC] = &ipe_1_gdsc,
  2743. [TITAN_TOP_GDSC] = &titan_top_gdsc,
  2744. };
  2745. static const struct qcom_reset_map camcc_sc8280xp_resets[] = {
  2746. [CAMCC_BPS_BCR] = { 0x7000 },
  2747. [CAMCC_CAMNOC_BCR] = { 0xc16c },
  2748. [CAMCC_CCI_BCR] = { 0xc104 },
  2749. [CAMCC_CPAS_BCR] = { 0xc164 },
  2750. [CAMCC_CSI0PHY_BCR] = { 0x6000 },
  2751. [CAMCC_CSI1PHY_BCR] = { 0x6024 },
  2752. [CAMCC_CSI2PHY_BCR] = { 0x6048 },
  2753. [CAMCC_CSI3PHY_BCR] = { 0x6070 },
  2754. [CAMCC_ICP_BCR] = { 0xc0b4 },
  2755. [CAMCC_IFE_0_BCR] = { 0xa000 },
  2756. [CAMCC_IFE_1_BCR] = { 0xb000 },
  2757. [CAMCC_IFE_2_BCR] = { 0xf000 },
  2758. [CAMCC_IFE_3_BCR] = { 0xf06c },
  2759. [CAMCC_IFE_LITE_0_BCR] = { 0xc000 },
  2760. [CAMCC_IFE_LITE_1_BCR] = { 0xc044 },
  2761. [CAMCC_IFE_LITE_2_BCR] = { 0xc23c },
  2762. [CAMCC_IFE_LITE_3_BCR] = { 0xc280 },
  2763. [CAMCC_IPE_0_BCR] = { 0x8000 },
  2764. [CAMCC_IPE_1_BCR] = { 0x9000 },
  2765. [CAMCC_JPEG_BCR] = { 0xc088 },
  2766. [CAMCC_LRME_BCR] = { 0xc140 },
  2767. };
  2768. static const struct regmap_config camcc_sc8280xp_regmap_config = {
  2769. .reg_bits = 32,
  2770. .reg_stride = 4,
  2771. .val_bits = 32,
  2772. .max_register = 0x13020,
  2773. .fast_io = true,
  2774. };
  2775. static struct qcom_cc_desc camcc_sc8280xp_desc = {
  2776. .config = &camcc_sc8280xp_regmap_config,
  2777. .clks = camcc_sc8280xp_clocks,
  2778. .num_clks = ARRAY_SIZE(camcc_sc8280xp_clocks),
  2779. .resets = camcc_sc8280xp_resets,
  2780. .num_resets = ARRAY_SIZE(camcc_sc8280xp_resets),
  2781. .gdscs = camcc_sc8280xp_gdscs,
  2782. .num_gdscs = ARRAY_SIZE(camcc_sc8280xp_gdscs),
  2783. };
  2784. static const struct of_device_id camcc_sc8280xp_match_table[] = {
  2785. { .compatible = "qcom,sc8280xp-camcc" },
  2786. { }
  2787. };
  2788. MODULE_DEVICE_TABLE(of, camcc_sc8280xp_match_table);
  2789. static int camcc_sc8280xp_probe(struct platform_device *pdev)
  2790. {
  2791. struct regmap *regmap;
  2792. int ret;
  2793. ret = devm_pm_runtime_enable(&pdev->dev);
  2794. if (ret)
  2795. return ret;
  2796. ret = pm_runtime_resume_and_get(&pdev->dev);
  2797. if (ret)
  2798. return ret;
  2799. regmap = qcom_cc_map(pdev, &camcc_sc8280xp_desc);
  2800. if (IS_ERR(regmap)) {
  2801. ret = PTR_ERR(regmap);
  2802. goto err_put_rpm;
  2803. }
  2804. clk_lucid_pll_configure(&camcc_pll0, regmap, &camcc_pll0_config);
  2805. clk_lucid_pll_configure(&camcc_pll1, regmap, &camcc_pll1_config);
  2806. clk_zonda_pll_configure(&camcc_pll2, regmap, &camcc_pll2_config);
  2807. clk_lucid_pll_configure(&camcc_pll3, regmap, &camcc_pll3_config);
  2808. clk_lucid_pll_configure(&camcc_pll4, regmap, &camcc_pll4_config);
  2809. clk_lucid_pll_configure(&camcc_pll5, regmap, &camcc_pll5_config);
  2810. clk_lucid_pll_configure(&camcc_pll6, regmap, &camcc_pll6_config);
  2811. clk_lucid_pll_configure(&camcc_pll7, regmap, &camcc_pll7_config);
  2812. /* Keep some clocks always-on */
  2813. qcom_branch_set_clk_en(regmap, 0xc1e4); /* CAMCC_GDSC_CLK */
  2814. ret = qcom_cc_really_probe(&pdev->dev, &camcc_sc8280xp_desc, regmap);
  2815. if (ret)
  2816. goto err_disable;
  2817. pm_runtime_put(&pdev->dev);
  2818. return 0;
  2819. err_disable:
  2820. regmap_update_bits(regmap, 0xc1e4, BIT(0), 0);
  2821. err_put_rpm:
  2822. pm_runtime_put_sync(&pdev->dev);
  2823. return ret;
  2824. }
  2825. static struct platform_driver camcc_sc8280xp_driver = {
  2826. .probe = camcc_sc8280xp_probe,
  2827. .driver = {
  2828. .name = "camcc-sc8280xp",
  2829. .of_match_table = camcc_sc8280xp_match_table,
  2830. },
  2831. };
  2832. module_platform_driver(camcc_sc8280xp_driver);
  2833. MODULE_DESCRIPTION("QCOM CAMCC SC8280XP Driver");
  2834. MODULE_LICENSE("GPL");