camcc-sm4450.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/module.h>
  7. #include <linux/mod_devicetable.h>
  8. #include <linux/of.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,sm4450-camcc.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-pll.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "common.h"
  18. #include "gdsc.h"
  19. #include "reset.h"
  20. enum {
  21. DT_BI_TCXO,
  22. };
  23. enum {
  24. P_BI_TCXO,
  25. P_CAM_CC_PLL0_OUT_EVEN,
  26. P_CAM_CC_PLL0_OUT_MAIN,
  27. P_CAM_CC_PLL0_OUT_ODD,
  28. P_CAM_CC_PLL1_OUT_EVEN,
  29. P_CAM_CC_PLL1_OUT_MAIN,
  30. P_CAM_CC_PLL2_OUT_EVEN,
  31. P_CAM_CC_PLL2_OUT_MAIN,
  32. P_CAM_CC_PLL3_OUT_EVEN,
  33. P_CAM_CC_PLL4_OUT_EVEN,
  34. P_CAM_CC_PLL4_OUT_MAIN,
  35. };
  36. static const struct pll_vco lucid_evo_vco[] = {
  37. { 249600000, 2020000000, 0 },
  38. };
  39. static const struct pll_vco rivian_evo_vco[] = {
  40. { 864000000, 1056000000, 0 },
  41. };
  42. /* 1200.0 MHz Configuration */
  43. static const struct alpha_pll_config cam_cc_pll0_config = {
  44. .l = 0x3e,
  45. .alpha = 0x8000,
  46. .config_ctl_val = 0x20485699,
  47. .config_ctl_hi_val = 0x00182261,
  48. .config_ctl_hi1_val = 0x32aa299c,
  49. .user_ctl_val = 0x00008400,
  50. .user_ctl_hi_val = 0x00000805,
  51. };
  52. static struct clk_alpha_pll cam_cc_pll0 = {
  53. .offset = 0x0,
  54. .vco_table = lucid_evo_vco,
  55. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  57. .clkr = {
  58. .hw.init = &(const struct clk_init_data) {
  59. .name = "cam_cc_pll0",
  60. .parent_data = &(const struct clk_parent_data) {
  61. .index = DT_BI_TCXO,
  62. },
  63. .num_parents = 1,
  64. .ops = &clk_alpha_pll_lucid_evo_ops,
  65. },
  66. },
  67. };
  68. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  69. { 0x1, 2 },
  70. { }
  71. };
  72. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  73. .offset = 0x0,
  74. .post_div_shift = 10,
  75. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  76. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  77. .width = 4,
  78. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  79. .clkr.hw.init = &(const struct clk_init_data) {
  80. .name = "cam_cc_pll0_out_even",
  81. .parent_hws = (const struct clk_hw*[]) {
  82. &cam_cc_pll0.clkr.hw,
  83. },
  84. .num_parents = 1,
  85. .flags = CLK_SET_RATE_PARENT,
  86. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  87. },
  88. };
  89. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  90. { 0x2, 3 },
  91. { }
  92. };
  93. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  94. .offset = 0x0,
  95. .post_div_shift = 14,
  96. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  97. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  98. .width = 4,
  99. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  100. .clkr.hw.init = &(const struct clk_init_data) {
  101. .name = "cam_cc_pll0_out_odd",
  102. .parent_hws = (const struct clk_hw*[]) {
  103. &cam_cc_pll0.clkr.hw,
  104. },
  105. .num_parents = 1,
  106. .flags = CLK_SET_RATE_PARENT,
  107. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  108. },
  109. };
  110. /* 600.0 MHz Configuration */
  111. static const struct alpha_pll_config cam_cc_pll1_config = {
  112. .l = 0x1f,
  113. .alpha = 0x4000,
  114. .config_ctl_val = 0x20485699,
  115. .config_ctl_hi_val = 0x00182261,
  116. .config_ctl_hi1_val = 0x32aa299c,
  117. .user_ctl_val = 0x00000400,
  118. .user_ctl_hi_val = 0x00000805,
  119. };
  120. static struct clk_alpha_pll cam_cc_pll1 = {
  121. .offset = 0x1000,
  122. .vco_table = lucid_evo_vco,
  123. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  124. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  125. .clkr = {
  126. .hw.init = &(const struct clk_init_data) {
  127. .name = "cam_cc_pll1",
  128. .parent_data = &(const struct clk_parent_data) {
  129. .index = DT_BI_TCXO,
  130. },
  131. .num_parents = 1,
  132. .ops = &clk_alpha_pll_lucid_evo_ops,
  133. },
  134. },
  135. };
  136. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  137. { 0x1, 2 },
  138. { }
  139. };
  140. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  141. .offset = 0x1000,
  142. .post_div_shift = 10,
  143. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  144. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  145. .width = 4,
  146. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  147. .clkr.hw.init = &(const struct clk_init_data) {
  148. .name = "cam_cc_pll1_out_even",
  149. .parent_hws = (const struct clk_hw*[]) {
  150. &cam_cc_pll1.clkr.hw,
  151. },
  152. .num_parents = 1,
  153. .flags = CLK_SET_RATE_PARENT,
  154. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  155. },
  156. };
  157. /* 960.0 MHz Configuration */
  158. static const struct alpha_pll_config cam_cc_pll2_config = {
  159. .l = 0x32,
  160. .alpha = 0x0,
  161. .config_ctl_val = 0x90008820,
  162. .config_ctl_hi_val = 0x00890263,
  163. .config_ctl_hi1_val = 0x00000247,
  164. .user_ctl_val = 0x00000400,
  165. .user_ctl_hi_val = 0x00400000,
  166. };
  167. static struct clk_alpha_pll cam_cc_pll2 = {
  168. .offset = 0x2000,
  169. .vco_table = rivian_evo_vco,
  170. .num_vco = ARRAY_SIZE(rivian_evo_vco),
  171. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  172. .clkr = {
  173. .hw.init = &(const struct clk_init_data) {
  174. .name = "cam_cc_pll2",
  175. .parent_data = &(const struct clk_parent_data) {
  176. .index = DT_BI_TCXO,
  177. },
  178. .num_parents = 1,
  179. .ops = &clk_alpha_pll_rivian_evo_ops,
  180. },
  181. },
  182. };
  183. static const struct clk_div_table post_div_table_cam_cc_pll2_out_even[] = {
  184. { 0x1, 2 },
  185. { }
  186. };
  187. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_even = {
  188. .offset = 0x2000,
  189. .post_div_shift = 10,
  190. .post_div_table = post_div_table_cam_cc_pll2_out_even,
  191. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_even),
  192. .width = 4,
  193. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  194. .clkr.hw.init = &(const struct clk_init_data) {
  195. .name = "cam_cc_pll2_out_even",
  196. .parent_hws = (const struct clk_hw*[]) {
  197. &cam_cc_pll2.clkr.hw,
  198. },
  199. .num_parents = 1,
  200. .flags = CLK_SET_RATE_PARENT,
  201. .ops = &clk_alpha_pll_postdiv_rivian_evo_ops,
  202. },
  203. };
  204. /* 600.0 MHz Configuration */
  205. static const struct alpha_pll_config cam_cc_pll3_config = {
  206. .l = 0x1f,
  207. .alpha = 0x4000,
  208. .config_ctl_val = 0x20485699,
  209. .config_ctl_hi_val = 0x00182261,
  210. .config_ctl_hi1_val = 0x32aa299c,
  211. .user_ctl_val = 0x00000400,
  212. .user_ctl_hi_val = 0x00000805,
  213. };
  214. static struct clk_alpha_pll cam_cc_pll3 = {
  215. .offset = 0x3000,
  216. .vco_table = lucid_evo_vco,
  217. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  218. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  219. .clkr = {
  220. .hw.init = &(const struct clk_init_data) {
  221. .name = "cam_cc_pll3",
  222. .parent_data = &(const struct clk_parent_data) {
  223. .index = DT_BI_TCXO,
  224. },
  225. .num_parents = 1,
  226. .ops = &clk_alpha_pll_lucid_evo_ops,
  227. },
  228. },
  229. };
  230. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  231. { 0x1, 2 },
  232. { }
  233. };
  234. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  235. .offset = 0x3000,
  236. .post_div_shift = 10,
  237. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  238. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  239. .width = 4,
  240. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  241. .clkr.hw.init = &(const struct clk_init_data) {
  242. .name = "cam_cc_pll3_out_even",
  243. .parent_hws = (const struct clk_hw*[]) {
  244. &cam_cc_pll3.clkr.hw,
  245. },
  246. .num_parents = 1,
  247. .flags = CLK_SET_RATE_PARENT,
  248. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  249. },
  250. };
  251. /* 700.0 MHz Configuration */
  252. static const struct alpha_pll_config cam_cc_pll4_config = {
  253. .l = 0x24,
  254. .alpha = 0x7555,
  255. .config_ctl_val = 0x20485699,
  256. .config_ctl_hi_val = 0x00182261,
  257. .config_ctl_hi1_val = 0x32aa299c,
  258. .user_ctl_val = 0x00000400,
  259. .user_ctl_hi_val = 0x00000805,
  260. };
  261. static struct clk_alpha_pll cam_cc_pll4 = {
  262. .offset = 0x4000,
  263. .vco_table = lucid_evo_vco,
  264. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  265. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  266. .clkr = {
  267. .hw.init = &(const struct clk_init_data) {
  268. .name = "cam_cc_pll4",
  269. .parent_data = &(const struct clk_parent_data) {
  270. .index = DT_BI_TCXO,
  271. },
  272. .num_parents = 1,
  273. .ops = &clk_alpha_pll_lucid_evo_ops,
  274. },
  275. },
  276. };
  277. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  278. { 0x1, 2 },
  279. { }
  280. };
  281. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  282. .offset = 0x4000,
  283. .post_div_shift = 10,
  284. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  285. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  286. .width = 4,
  287. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  288. .clkr.hw.init = &(const struct clk_init_data) {
  289. .name = "cam_cc_pll4_out_even",
  290. .parent_hws = (const struct clk_hw*[]) {
  291. &cam_cc_pll4.clkr.hw,
  292. },
  293. .num_parents = 1,
  294. .flags = CLK_SET_RATE_PARENT,
  295. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  296. },
  297. };
  298. static const struct parent_map cam_cc_parent_map_0[] = {
  299. { P_BI_TCXO, 0 },
  300. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  301. { P_CAM_CC_PLL0_OUT_ODD, 5 },
  302. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  303. };
  304. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  305. { .index = DT_BI_TCXO },
  306. { .hw = &cam_cc_pll0.clkr.hw },
  307. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  308. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  309. };
  310. static const struct parent_map cam_cc_parent_map_1[] = {
  311. { P_BI_TCXO, 0 },
  312. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  313. { P_CAM_CC_PLL2_OUT_MAIN, 4 },
  314. };
  315. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  316. { .index = DT_BI_TCXO },
  317. { .hw = &cam_cc_pll2_out_even.clkr.hw },
  318. { .hw = &cam_cc_pll2.clkr.hw },
  319. };
  320. static const struct parent_map cam_cc_parent_map_2[] = {
  321. { P_BI_TCXO, 0 },
  322. { P_CAM_CC_PLL0_OUT_ODD, 5 },
  323. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  324. };
  325. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  326. { .index = DT_BI_TCXO },
  327. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  328. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  329. };
  330. static const struct parent_map cam_cc_parent_map_3[] = {
  331. { P_BI_TCXO, 0 },
  332. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  333. { P_CAM_CC_PLL4_OUT_EVEN, 2 },
  334. { P_CAM_CC_PLL4_OUT_MAIN, 3 },
  335. { P_CAM_CC_PLL0_OUT_ODD, 5 },
  336. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  337. };
  338. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  339. { .index = DT_BI_TCXO },
  340. { .hw = &cam_cc_pll0.clkr.hw },
  341. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  342. { .hw = &cam_cc_pll4.clkr.hw },
  343. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  344. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  345. };
  346. static const struct parent_map cam_cc_parent_map_4[] = {
  347. { P_BI_TCXO, 0 },
  348. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  349. { P_CAM_CC_PLL1_OUT_MAIN, 2 },
  350. { P_CAM_CC_PLL1_OUT_EVEN, 3 },
  351. { P_CAM_CC_PLL0_OUT_ODD, 5 },
  352. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  353. };
  354. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  355. { .index = DT_BI_TCXO },
  356. { .hw = &cam_cc_pll0.clkr.hw },
  357. { .hw = &cam_cc_pll1.clkr.hw },
  358. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  359. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  360. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  361. };
  362. static const struct parent_map cam_cc_parent_map_5[] = {
  363. { P_BI_TCXO, 0 },
  364. { P_CAM_CC_PLL1_OUT_MAIN, 2 },
  365. { P_CAM_CC_PLL1_OUT_EVEN, 3 },
  366. };
  367. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  368. { .index = DT_BI_TCXO },
  369. { .hw = &cam_cc_pll1.clkr.hw },
  370. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  371. };
  372. static const struct parent_map cam_cc_parent_map_6[] = {
  373. { P_BI_TCXO, 0 },
  374. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  375. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  376. };
  377. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  378. { .index = DT_BI_TCXO },
  379. { .hw = &cam_cc_pll0.clkr.hw },
  380. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  381. };
  382. static const struct parent_map cam_cc_parent_map_7[] = {
  383. { P_BI_TCXO, 0 },
  384. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  385. { P_CAM_CC_PLL3_OUT_EVEN, 5 },
  386. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  387. };
  388. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  389. { .index = DT_BI_TCXO },
  390. { .hw = &cam_cc_pll0.clkr.hw },
  391. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  392. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  393. };
  394. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  395. F(19200000, P_BI_TCXO, 1, 0, 0),
  396. F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  397. F(410000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  398. F(460000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  399. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  400. F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  401. { }
  402. };
  403. static struct clk_rcg2 cam_cc_bps_clk_src = {
  404. .cmd_rcgr = 0xa004,
  405. .mnd_width = 0,
  406. .hid_width = 5,
  407. .parent_map = cam_cc_parent_map_4,
  408. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  409. .clkr.hw.init = &(const struct clk_init_data) {
  410. .name = "cam_cc_bps_clk_src",
  411. .parent_data = cam_cc_parent_data_4,
  412. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  413. .flags = CLK_SET_RATE_PARENT,
  414. .ops = &clk_rcg2_shared_ops,
  415. },
  416. };
  417. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  418. F(19200000, P_BI_TCXO, 1, 0, 0),
  419. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  420. F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
  421. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  422. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  423. { }
  424. };
  425. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  426. .cmd_rcgr = 0x13014,
  427. .mnd_width = 0,
  428. .hid_width = 5,
  429. .parent_map = cam_cc_parent_map_0,
  430. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  431. .clkr.hw.init = &(const struct clk_init_data) {
  432. .name = "cam_cc_camnoc_axi_clk_src",
  433. .parent_data = cam_cc_parent_data_0,
  434. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  435. .flags = CLK_SET_RATE_PARENT,
  436. .ops = &clk_rcg2_shared_ops,
  437. },
  438. };
  439. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  440. F(19200000, P_BI_TCXO, 1, 0, 0),
  441. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  442. F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
  443. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  444. { }
  445. };
  446. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  447. .cmd_rcgr = 0x10004,
  448. .mnd_width = 8,
  449. .hid_width = 5,
  450. .parent_map = cam_cc_parent_map_2,
  451. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  452. .clkr.hw.init = &(const struct clk_init_data) {
  453. .name = "cam_cc_cci_0_clk_src",
  454. .parent_data = cam_cc_parent_data_2,
  455. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  456. .flags = CLK_SET_RATE_PARENT,
  457. .ops = &clk_rcg2_shared_ops,
  458. },
  459. };
  460. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  461. .cmd_rcgr = 0x11004,
  462. .mnd_width = 8,
  463. .hid_width = 5,
  464. .parent_map = cam_cc_parent_map_2,
  465. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  466. .clkr.hw.init = &(const struct clk_init_data) {
  467. .name = "cam_cc_cci_1_clk_src",
  468. .parent_data = cam_cc_parent_data_2,
  469. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  470. .flags = CLK_SET_RATE_PARENT,
  471. .ops = &clk_rcg2_shared_ops,
  472. },
  473. };
  474. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  475. F(19200000, P_BI_TCXO, 1, 0, 0),
  476. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  477. F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
  478. { }
  479. };
  480. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  481. .cmd_rcgr = 0xc054,
  482. .mnd_width = 0,
  483. .hid_width = 5,
  484. .parent_map = cam_cc_parent_map_0,
  485. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  486. .clkr.hw.init = &(const struct clk_init_data) {
  487. .name = "cam_cc_cphy_rx_clk_src",
  488. .parent_data = cam_cc_parent_data_0,
  489. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  490. .flags = CLK_SET_RATE_PARENT,
  491. .ops = &clk_rcg2_shared_ops,
  492. },
  493. };
  494. static struct clk_rcg2 cam_cc_cre_clk_src = {
  495. .cmd_rcgr = 0x16004,
  496. .mnd_width = 0,
  497. .hid_width = 5,
  498. .parent_map = cam_cc_parent_map_5,
  499. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  500. .clkr.hw.init = &(const struct clk_init_data) {
  501. .name = "cam_cc_cre_clk_src",
  502. .parent_data = cam_cc_parent_data_5,
  503. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  504. .flags = CLK_SET_RATE_PARENT,
  505. .ops = &clk_rcg2_shared_ops,
  506. },
  507. };
  508. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  509. F(19200000, P_BI_TCXO, 1, 0, 0),
  510. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  511. { }
  512. };
  513. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  514. .cmd_rcgr = 0x9004,
  515. .mnd_width = 0,
  516. .hid_width = 5,
  517. .parent_map = cam_cc_parent_map_0,
  518. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  519. .clkr.hw.init = &(const struct clk_init_data) {
  520. .name = "cam_cc_csi0phytimer_clk_src",
  521. .parent_data = cam_cc_parent_data_0,
  522. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  523. .flags = CLK_SET_RATE_PARENT,
  524. .ops = &clk_rcg2_shared_ops,
  525. },
  526. };
  527. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  528. .cmd_rcgr = 0x9028,
  529. .mnd_width = 0,
  530. .hid_width = 5,
  531. .parent_map = cam_cc_parent_map_0,
  532. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  533. .clkr.hw.init = &(const struct clk_init_data) {
  534. .name = "cam_cc_csi1phytimer_clk_src",
  535. .parent_data = cam_cc_parent_data_0,
  536. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  537. .flags = CLK_SET_RATE_PARENT,
  538. .ops = &clk_rcg2_shared_ops,
  539. },
  540. };
  541. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  542. .cmd_rcgr = 0x904c,
  543. .mnd_width = 0,
  544. .hid_width = 5,
  545. .parent_map = cam_cc_parent_map_0,
  546. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  547. .clkr.hw.init = &(const struct clk_init_data) {
  548. .name = "cam_cc_csi2phytimer_clk_src",
  549. .parent_data = cam_cc_parent_data_0,
  550. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  551. .flags = CLK_SET_RATE_PARENT,
  552. .ops = &clk_rcg2_shared_ops,
  553. },
  554. };
  555. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  556. F(19200000, P_BI_TCXO, 1, 0, 0),
  557. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  558. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  559. F(200000000, P_CAM_CC_PLL0_OUT_MAIN, 6, 0, 0),
  560. F(240000000, P_CAM_CC_PLL0_OUT_MAIN, 5, 0, 0),
  561. { }
  562. };
  563. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  564. .cmd_rcgr = 0xa02c,
  565. .mnd_width = 0,
  566. .hid_width = 5,
  567. .parent_map = cam_cc_parent_map_0,
  568. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  569. .clkr.hw.init = &(const struct clk_init_data) {
  570. .name = "cam_cc_fast_ahb_clk_src",
  571. .parent_data = cam_cc_parent_data_0,
  572. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  573. .flags = CLK_SET_RATE_PARENT,
  574. .ops = &clk_rcg2_shared_ops,
  575. },
  576. };
  577. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  578. F(19200000, P_BI_TCXO, 1, 0, 0),
  579. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  580. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  581. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  582. { }
  583. };
  584. static struct clk_rcg2 cam_cc_icp_clk_src = {
  585. .cmd_rcgr = 0xf014,
  586. .mnd_width = 0,
  587. .hid_width = 5,
  588. .parent_map = cam_cc_parent_map_6,
  589. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  590. .clkr.hw.init = &(const struct clk_init_data) {
  591. .name = "cam_cc_icp_clk_src",
  592. .parent_data = cam_cc_parent_data_6,
  593. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  594. .flags = CLK_SET_RATE_PARENT,
  595. .ops = &clk_rcg2_shared_ops,
  596. },
  597. };
  598. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  599. F(19200000, P_CAM_CC_PLL2_OUT_MAIN, 1, 1, 50),
  600. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  601. F(64000000, P_CAM_CC_PLL2_OUT_MAIN, 15, 0, 0),
  602. { }
  603. };
  604. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  605. .cmd_rcgr = 0x8004,
  606. .mnd_width = 8,
  607. .hid_width = 5,
  608. .parent_map = cam_cc_parent_map_1,
  609. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  610. .clkr.hw.init = &(const struct clk_init_data) {
  611. .name = "cam_cc_mclk0_clk_src",
  612. .parent_data = cam_cc_parent_data_1,
  613. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  614. .flags = CLK_SET_RATE_PARENT,
  615. .ops = &clk_rcg2_shared_ops,
  616. },
  617. };
  618. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  619. .cmd_rcgr = 0x8024,
  620. .mnd_width = 8,
  621. .hid_width = 5,
  622. .parent_map = cam_cc_parent_map_1,
  623. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  624. .clkr.hw.init = &(const struct clk_init_data) {
  625. .name = "cam_cc_mclk1_clk_src",
  626. .parent_data = cam_cc_parent_data_1,
  627. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  628. .flags = CLK_SET_RATE_PARENT,
  629. .ops = &clk_rcg2_shared_ops,
  630. },
  631. };
  632. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  633. .cmd_rcgr = 0x8044,
  634. .mnd_width = 8,
  635. .hid_width = 5,
  636. .parent_map = cam_cc_parent_map_1,
  637. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  638. .clkr.hw.init = &(const struct clk_init_data) {
  639. .name = "cam_cc_mclk2_clk_src",
  640. .parent_data = cam_cc_parent_data_1,
  641. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  642. .flags = CLK_SET_RATE_PARENT,
  643. .ops = &clk_rcg2_shared_ops,
  644. },
  645. };
  646. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  647. .cmd_rcgr = 0x8064,
  648. .mnd_width = 8,
  649. .hid_width = 5,
  650. .parent_map = cam_cc_parent_map_1,
  651. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  652. .clkr.hw.init = &(const struct clk_init_data) {
  653. .name = "cam_cc_mclk3_clk_src",
  654. .parent_data = cam_cc_parent_data_1,
  655. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  656. .flags = CLK_SET_RATE_PARENT,
  657. .ops = &clk_rcg2_shared_ops,
  658. },
  659. };
  660. static const struct freq_tbl ftbl_cam_cc_ope_0_clk_src[] = {
  661. F(19200000, P_BI_TCXO, 1, 0, 0),
  662. F(300000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  663. F(410000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  664. F(460000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  665. F(600000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  666. F(700000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  667. { }
  668. };
  669. static struct clk_rcg2 cam_cc_ope_0_clk_src = {
  670. .cmd_rcgr = 0xb004,
  671. .mnd_width = 0,
  672. .hid_width = 5,
  673. .parent_map = cam_cc_parent_map_7,
  674. .freq_tbl = ftbl_cam_cc_ope_0_clk_src,
  675. .clkr.hw.init = &(const struct clk_init_data) {
  676. .name = "cam_cc_ope_0_clk_src",
  677. .parent_data = cam_cc_parent_data_7,
  678. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  679. .flags = CLK_SET_RATE_PARENT,
  680. .ops = &clk_rcg2_shared_ops,
  681. },
  682. };
  683. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  684. F(19200000, P_BI_TCXO, 1, 0, 0),
  685. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  686. { }
  687. };
  688. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  689. .cmd_rcgr = 0xa048,
  690. .mnd_width = 0,
  691. .hid_width = 5,
  692. .parent_map = cam_cc_parent_map_0,
  693. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  694. .clkr.hw.init = &(const struct clk_init_data) {
  695. .name = "cam_cc_slow_ahb_clk_src",
  696. .parent_data = cam_cc_parent_data_0,
  697. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  698. .flags = CLK_SET_RATE_PARENT,
  699. .ops = &clk_rcg2_shared_ops,
  700. },
  701. };
  702. static const struct freq_tbl ftbl_cam_cc_tfe_0_clk_src[] = {
  703. F(19200000, P_BI_TCXO, 1, 0, 0),
  704. F(350000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  705. F(432000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  706. F(548000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  707. F(630000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  708. { }
  709. };
  710. static struct clk_rcg2 cam_cc_tfe_0_clk_src = {
  711. .cmd_rcgr = 0xc004,
  712. .mnd_width = 0,
  713. .hid_width = 5,
  714. .parent_map = cam_cc_parent_map_3,
  715. .freq_tbl = ftbl_cam_cc_tfe_0_clk_src,
  716. .clkr.hw.init = &(const struct clk_init_data) {
  717. .name = "cam_cc_tfe_0_clk_src",
  718. .parent_data = cam_cc_parent_data_3,
  719. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  720. .flags = CLK_SET_RATE_PARENT,
  721. .ops = &clk_rcg2_shared_ops,
  722. },
  723. };
  724. static struct clk_rcg2 cam_cc_tfe_0_csid_clk_src = {
  725. .cmd_rcgr = 0xc02c,
  726. .mnd_width = 0,
  727. .hid_width = 5,
  728. .parent_map = cam_cc_parent_map_0,
  729. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  730. .clkr.hw.init = &(const struct clk_init_data) {
  731. .name = "cam_cc_tfe_0_csid_clk_src",
  732. .parent_data = cam_cc_parent_data_0,
  733. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  734. .flags = CLK_SET_RATE_PARENT,
  735. .ops = &clk_rcg2_shared_ops,
  736. },
  737. };
  738. static struct clk_rcg2 cam_cc_tfe_1_clk_src = {
  739. .cmd_rcgr = 0xd004,
  740. .mnd_width = 0,
  741. .hid_width = 5,
  742. .parent_map = cam_cc_parent_map_3,
  743. .freq_tbl = ftbl_cam_cc_tfe_0_clk_src,
  744. .clkr.hw.init = &(const struct clk_init_data) {
  745. .name = "cam_cc_tfe_1_clk_src",
  746. .parent_data = cam_cc_parent_data_3,
  747. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  748. .flags = CLK_SET_RATE_PARENT,
  749. .ops = &clk_rcg2_shared_ops,
  750. },
  751. };
  752. static struct clk_rcg2 cam_cc_tfe_1_csid_clk_src = {
  753. .cmd_rcgr = 0xd024,
  754. .mnd_width = 0,
  755. .hid_width = 5,
  756. .parent_map = cam_cc_parent_map_0,
  757. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  758. .clkr.hw.init = &(const struct clk_init_data) {
  759. .name = "cam_cc_tfe_1_csid_clk_src",
  760. .parent_data = cam_cc_parent_data_0,
  761. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  762. .flags = CLK_SET_RATE_PARENT,
  763. .ops = &clk_rcg2_shared_ops,
  764. },
  765. };
  766. static struct clk_branch cam_cc_bps_ahb_clk = {
  767. .halt_reg = 0xa060,
  768. .halt_check = BRANCH_HALT,
  769. .clkr = {
  770. .enable_reg = 0xa060,
  771. .enable_mask = BIT(0),
  772. .hw.init = &(const struct clk_init_data) {
  773. .name = "cam_cc_bps_ahb_clk",
  774. .parent_hws = (const struct clk_hw*[]) {
  775. &cam_cc_slow_ahb_clk_src.clkr.hw,
  776. },
  777. .num_parents = 1,
  778. .flags = CLK_SET_RATE_PARENT,
  779. .ops = &clk_branch2_ops,
  780. },
  781. },
  782. };
  783. static struct clk_branch cam_cc_bps_areg_clk = {
  784. .halt_reg = 0xa044,
  785. .halt_check = BRANCH_HALT,
  786. .clkr = {
  787. .enable_reg = 0xa044,
  788. .enable_mask = BIT(0),
  789. .hw.init = &(const struct clk_init_data) {
  790. .name = "cam_cc_bps_areg_clk",
  791. .parent_hws = (const struct clk_hw*[]) {
  792. &cam_cc_fast_ahb_clk_src.clkr.hw,
  793. },
  794. .num_parents = 1,
  795. .flags = CLK_SET_RATE_PARENT,
  796. .ops = &clk_branch2_ops,
  797. },
  798. },
  799. };
  800. static struct clk_branch cam_cc_bps_clk = {
  801. .halt_reg = 0xa01c,
  802. .halt_check = BRANCH_HALT,
  803. .clkr = {
  804. .enable_reg = 0xa01c,
  805. .enable_mask = BIT(0),
  806. .hw.init = &(const struct clk_init_data) {
  807. .name = "cam_cc_bps_clk",
  808. .parent_hws = (const struct clk_hw*[]) {
  809. &cam_cc_bps_clk_src.clkr.hw,
  810. },
  811. .num_parents = 1,
  812. .flags = CLK_SET_RATE_PARENT,
  813. .ops = &clk_branch2_ops,
  814. },
  815. },
  816. };
  817. static struct clk_branch cam_cc_camnoc_atb_clk = {
  818. .halt_reg = 0x13034,
  819. .halt_check = BRANCH_HALT,
  820. .clkr = {
  821. .enable_reg = 0x13034,
  822. .enable_mask = BIT(0),
  823. .hw.init = &(const struct clk_init_data) {
  824. .name = "cam_cc_camnoc_atb_clk",
  825. .ops = &clk_branch2_ops,
  826. },
  827. },
  828. };
  829. static struct clk_branch cam_cc_camnoc_axi_clk = {
  830. .halt_reg = 0x1302c,
  831. .halt_check = BRANCH_HALT,
  832. .clkr = {
  833. .enable_reg = 0x1302c,
  834. .enable_mask = BIT(0),
  835. .hw.init = &(const struct clk_init_data) {
  836. .name = "cam_cc_camnoc_axi_clk",
  837. .parent_hws = (const struct clk_hw*[]) {
  838. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  839. },
  840. .num_parents = 1,
  841. .flags = CLK_SET_RATE_PARENT,
  842. .ops = &clk_branch2_ops,
  843. },
  844. },
  845. };
  846. static struct clk_branch cam_cc_camnoc_axi_hf_clk = {
  847. .halt_reg = 0x1300c,
  848. .halt_check = BRANCH_HALT,
  849. .clkr = {
  850. .enable_reg = 0x1300c,
  851. .enable_mask = BIT(0),
  852. .hw.init = &(const struct clk_init_data) {
  853. .name = "cam_cc_camnoc_axi_hf_clk",
  854. .ops = &clk_branch2_ops,
  855. },
  856. },
  857. };
  858. static struct clk_branch cam_cc_camnoc_axi_sf_clk = {
  859. .halt_reg = 0x13004,
  860. .halt_check = BRANCH_HALT,
  861. .clkr = {
  862. .enable_reg = 0x13004,
  863. .enable_mask = BIT(0),
  864. .hw.init = &(const struct clk_init_data) {
  865. .name = "cam_cc_camnoc_axi_sf_clk",
  866. .ops = &clk_branch2_ops,
  867. },
  868. },
  869. };
  870. static struct clk_branch cam_cc_cci_0_clk = {
  871. .halt_reg = 0x1001c,
  872. .halt_check = BRANCH_HALT,
  873. .clkr = {
  874. .enable_reg = 0x1001c,
  875. .enable_mask = BIT(0),
  876. .hw.init = &(const struct clk_init_data) {
  877. .name = "cam_cc_cci_0_clk",
  878. .parent_hws = (const struct clk_hw*[]) {
  879. &cam_cc_cci_0_clk_src.clkr.hw,
  880. },
  881. .num_parents = 1,
  882. .flags = CLK_SET_RATE_PARENT,
  883. .ops = &clk_branch2_ops,
  884. },
  885. },
  886. };
  887. static struct clk_branch cam_cc_cci_1_clk = {
  888. .halt_reg = 0x1101c,
  889. .halt_check = BRANCH_HALT,
  890. .clkr = {
  891. .enable_reg = 0x1101c,
  892. .enable_mask = BIT(0),
  893. .hw.init = &(const struct clk_init_data) {
  894. .name = "cam_cc_cci_1_clk",
  895. .parent_hws = (const struct clk_hw*[]) {
  896. &cam_cc_cci_1_clk_src.clkr.hw,
  897. },
  898. .num_parents = 1,
  899. .flags = CLK_SET_RATE_PARENT,
  900. .ops = &clk_branch2_ops,
  901. },
  902. },
  903. };
  904. static struct clk_branch cam_cc_core_ahb_clk = {
  905. .halt_reg = 0x1401c,
  906. .halt_check = BRANCH_HALT_DELAY,
  907. .clkr = {
  908. .enable_reg = 0x1401c,
  909. .enable_mask = BIT(0),
  910. .hw.init = &(const struct clk_init_data) {
  911. .name = "cam_cc_core_ahb_clk",
  912. .parent_hws = (const struct clk_hw*[]) {
  913. &cam_cc_slow_ahb_clk_src.clkr.hw,
  914. },
  915. .num_parents = 1,
  916. .flags = CLK_SET_RATE_PARENT,
  917. .ops = &clk_branch2_ops,
  918. },
  919. },
  920. };
  921. static struct clk_branch cam_cc_cpas_ahb_clk = {
  922. .halt_reg = 0x12004,
  923. .halt_check = BRANCH_HALT,
  924. .clkr = {
  925. .enable_reg = 0x12004,
  926. .enable_mask = BIT(0),
  927. .hw.init = &(const struct clk_init_data) {
  928. .name = "cam_cc_cpas_ahb_clk",
  929. .parent_hws = (const struct clk_hw*[]) {
  930. &cam_cc_slow_ahb_clk_src.clkr.hw,
  931. },
  932. .num_parents = 1,
  933. .flags = CLK_SET_RATE_PARENT,
  934. .ops = &clk_branch2_ops,
  935. },
  936. },
  937. };
  938. static struct clk_branch cam_cc_cre_ahb_clk = {
  939. .halt_reg = 0x16020,
  940. .halt_check = BRANCH_HALT,
  941. .clkr = {
  942. .enable_reg = 0x16020,
  943. .enable_mask = BIT(0),
  944. .hw.init = &(const struct clk_init_data) {
  945. .name = "cam_cc_cre_ahb_clk",
  946. .parent_hws = (const struct clk_hw*[]) {
  947. &cam_cc_slow_ahb_clk_src.clkr.hw,
  948. },
  949. .num_parents = 1,
  950. .flags = CLK_SET_RATE_PARENT,
  951. .ops = &clk_branch2_ops,
  952. },
  953. },
  954. };
  955. static struct clk_branch cam_cc_cre_clk = {
  956. .halt_reg = 0x1601c,
  957. .halt_check = BRANCH_HALT,
  958. .clkr = {
  959. .enable_reg = 0x1601c,
  960. .enable_mask = BIT(0),
  961. .hw.init = &(const struct clk_init_data) {
  962. .name = "cam_cc_cre_clk",
  963. .parent_hws = (const struct clk_hw*[]) {
  964. &cam_cc_cre_clk_src.clkr.hw,
  965. },
  966. .num_parents = 1,
  967. .flags = CLK_SET_RATE_PARENT,
  968. .ops = &clk_branch2_ops,
  969. },
  970. },
  971. };
  972. static struct clk_branch cam_cc_csi0phytimer_clk = {
  973. .halt_reg = 0x901c,
  974. .halt_check = BRANCH_HALT,
  975. .clkr = {
  976. .enable_reg = 0x901c,
  977. .enable_mask = BIT(0),
  978. .hw.init = &(const struct clk_init_data) {
  979. .name = "cam_cc_csi0phytimer_clk",
  980. .parent_hws = (const struct clk_hw*[]) {
  981. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  982. },
  983. .num_parents = 1,
  984. .flags = CLK_SET_RATE_PARENT,
  985. .ops = &clk_branch2_ops,
  986. },
  987. },
  988. };
  989. static struct clk_branch cam_cc_csi1phytimer_clk = {
  990. .halt_reg = 0x9040,
  991. .halt_check = BRANCH_HALT,
  992. .clkr = {
  993. .enable_reg = 0x9040,
  994. .enable_mask = BIT(0),
  995. .hw.init = &(const struct clk_init_data) {
  996. .name = "cam_cc_csi1phytimer_clk",
  997. .parent_hws = (const struct clk_hw*[]) {
  998. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  999. },
  1000. .num_parents = 1,
  1001. .flags = CLK_SET_RATE_PARENT,
  1002. .ops = &clk_branch2_ops,
  1003. },
  1004. },
  1005. };
  1006. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1007. .halt_reg = 0x9064,
  1008. .halt_check = BRANCH_HALT,
  1009. .clkr = {
  1010. .enable_reg = 0x9064,
  1011. .enable_mask = BIT(0),
  1012. .hw.init = &(const struct clk_init_data) {
  1013. .name = "cam_cc_csi2phytimer_clk",
  1014. .parent_hws = (const struct clk_hw*[]) {
  1015. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1016. },
  1017. .num_parents = 1,
  1018. .flags = CLK_SET_RATE_PARENT,
  1019. .ops = &clk_branch2_ops,
  1020. },
  1021. },
  1022. };
  1023. static struct clk_branch cam_cc_csiphy0_clk = {
  1024. .halt_reg = 0x9020,
  1025. .halt_check = BRANCH_HALT,
  1026. .clkr = {
  1027. .enable_reg = 0x9020,
  1028. .enable_mask = BIT(0),
  1029. .hw.init = &(const struct clk_init_data) {
  1030. .name = "cam_cc_csiphy0_clk",
  1031. .parent_hws = (const struct clk_hw*[]) {
  1032. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1033. },
  1034. .num_parents = 1,
  1035. .flags = CLK_SET_RATE_PARENT,
  1036. .ops = &clk_branch2_ops,
  1037. },
  1038. },
  1039. };
  1040. static struct clk_branch cam_cc_csiphy1_clk = {
  1041. .halt_reg = 0x9044,
  1042. .halt_check = BRANCH_HALT,
  1043. .clkr = {
  1044. .enable_reg = 0x9044,
  1045. .enable_mask = BIT(0),
  1046. .hw.init = &(const struct clk_init_data) {
  1047. .name = "cam_cc_csiphy1_clk",
  1048. .parent_hws = (const struct clk_hw*[]) {
  1049. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1050. },
  1051. .num_parents = 1,
  1052. .flags = CLK_SET_RATE_PARENT,
  1053. .ops = &clk_branch2_ops,
  1054. },
  1055. },
  1056. };
  1057. static struct clk_branch cam_cc_csiphy2_clk = {
  1058. .halt_reg = 0x9068,
  1059. .halt_check = BRANCH_HALT,
  1060. .clkr = {
  1061. .enable_reg = 0x9068,
  1062. .enable_mask = BIT(0),
  1063. .hw.init = &(const struct clk_init_data) {
  1064. .name = "cam_cc_csiphy2_clk",
  1065. .parent_hws = (const struct clk_hw*[]) {
  1066. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1067. },
  1068. .num_parents = 1,
  1069. .flags = CLK_SET_RATE_PARENT,
  1070. .ops = &clk_branch2_ops,
  1071. },
  1072. },
  1073. };
  1074. static struct clk_branch cam_cc_icp_atb_clk = {
  1075. .halt_reg = 0xf004,
  1076. .halt_check = BRANCH_HALT,
  1077. .clkr = {
  1078. .enable_reg = 0xf004,
  1079. .enable_mask = BIT(0),
  1080. .hw.init = &(const struct clk_init_data) {
  1081. .name = "cam_cc_icp_atb_clk",
  1082. .ops = &clk_branch2_ops,
  1083. },
  1084. },
  1085. };
  1086. static struct clk_branch cam_cc_icp_clk = {
  1087. .halt_reg = 0xf02c,
  1088. .halt_check = BRANCH_HALT,
  1089. .clkr = {
  1090. .enable_reg = 0xf02c,
  1091. .enable_mask = BIT(0),
  1092. .hw.init = &(const struct clk_init_data) {
  1093. .name = "cam_cc_icp_clk",
  1094. .parent_hws = (const struct clk_hw*[]) {
  1095. &cam_cc_icp_clk_src.clkr.hw,
  1096. },
  1097. .num_parents = 1,
  1098. .flags = CLK_SET_RATE_PARENT,
  1099. .ops = &clk_branch2_ops,
  1100. },
  1101. },
  1102. };
  1103. static struct clk_branch cam_cc_icp_cti_clk = {
  1104. .halt_reg = 0xf008,
  1105. .halt_check = BRANCH_HALT,
  1106. .clkr = {
  1107. .enable_reg = 0xf008,
  1108. .enable_mask = BIT(0),
  1109. .hw.init = &(const struct clk_init_data) {
  1110. .name = "cam_cc_icp_cti_clk",
  1111. .ops = &clk_branch2_ops,
  1112. },
  1113. },
  1114. };
  1115. static struct clk_branch cam_cc_icp_ts_clk = {
  1116. .halt_reg = 0xf00c,
  1117. .halt_check = BRANCH_HALT,
  1118. .clkr = {
  1119. .enable_reg = 0xf00c,
  1120. .enable_mask = BIT(0),
  1121. .hw.init = &(const struct clk_init_data) {
  1122. .name = "cam_cc_icp_ts_clk",
  1123. .ops = &clk_branch2_ops,
  1124. },
  1125. },
  1126. };
  1127. static struct clk_branch cam_cc_mclk0_clk = {
  1128. .halt_reg = 0x801c,
  1129. .halt_check = BRANCH_HALT,
  1130. .clkr = {
  1131. .enable_reg = 0x801c,
  1132. .enable_mask = BIT(0),
  1133. .hw.init = &(const struct clk_init_data) {
  1134. .name = "cam_cc_mclk0_clk",
  1135. .parent_hws = (const struct clk_hw*[]) {
  1136. &cam_cc_mclk0_clk_src.clkr.hw,
  1137. },
  1138. .num_parents = 1,
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_branch cam_cc_mclk1_clk = {
  1145. .halt_reg = 0x803c,
  1146. .halt_check = BRANCH_HALT,
  1147. .clkr = {
  1148. .enable_reg = 0x803c,
  1149. .enable_mask = BIT(0),
  1150. .hw.init = &(const struct clk_init_data) {
  1151. .name = "cam_cc_mclk1_clk",
  1152. .parent_hws = (const struct clk_hw*[]) {
  1153. &cam_cc_mclk1_clk_src.clkr.hw,
  1154. },
  1155. .num_parents = 1,
  1156. .flags = CLK_SET_RATE_PARENT,
  1157. .ops = &clk_branch2_ops,
  1158. },
  1159. },
  1160. };
  1161. static struct clk_branch cam_cc_mclk2_clk = {
  1162. .halt_reg = 0x805c,
  1163. .halt_check = BRANCH_HALT,
  1164. .clkr = {
  1165. .enable_reg = 0x805c,
  1166. .enable_mask = BIT(0),
  1167. .hw.init = &(const struct clk_init_data) {
  1168. .name = "cam_cc_mclk2_clk",
  1169. .parent_hws = (const struct clk_hw*[]) {
  1170. &cam_cc_mclk2_clk_src.clkr.hw,
  1171. },
  1172. .num_parents = 1,
  1173. .flags = CLK_SET_RATE_PARENT,
  1174. .ops = &clk_branch2_ops,
  1175. },
  1176. },
  1177. };
  1178. static struct clk_branch cam_cc_mclk3_clk = {
  1179. .halt_reg = 0x807c,
  1180. .halt_check = BRANCH_HALT,
  1181. .clkr = {
  1182. .enable_reg = 0x807c,
  1183. .enable_mask = BIT(0),
  1184. .hw.init = &(const struct clk_init_data) {
  1185. .name = "cam_cc_mclk3_clk",
  1186. .parent_hws = (const struct clk_hw*[]) {
  1187. &cam_cc_mclk3_clk_src.clkr.hw,
  1188. },
  1189. .num_parents = 1,
  1190. .flags = CLK_SET_RATE_PARENT,
  1191. .ops = &clk_branch2_ops,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch cam_cc_ope_0_ahb_clk = {
  1196. .halt_reg = 0xb030,
  1197. .halt_check = BRANCH_HALT,
  1198. .clkr = {
  1199. .enable_reg = 0xb030,
  1200. .enable_mask = BIT(0),
  1201. .hw.init = &(const struct clk_init_data) {
  1202. .name = "cam_cc_ope_0_ahb_clk",
  1203. .parent_hws = (const struct clk_hw*[]) {
  1204. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1205. },
  1206. .num_parents = 1,
  1207. .flags = CLK_SET_RATE_PARENT,
  1208. .ops = &clk_branch2_ops,
  1209. },
  1210. },
  1211. };
  1212. static struct clk_branch cam_cc_ope_0_areg_clk = {
  1213. .halt_reg = 0xb02c,
  1214. .halt_check = BRANCH_HALT,
  1215. .clkr = {
  1216. .enable_reg = 0xb02c,
  1217. .enable_mask = BIT(0),
  1218. .hw.init = &(const struct clk_init_data) {
  1219. .name = "cam_cc_ope_0_areg_clk",
  1220. .parent_hws = (const struct clk_hw*[]) {
  1221. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1222. },
  1223. .num_parents = 1,
  1224. .flags = CLK_SET_RATE_PARENT,
  1225. .ops = &clk_branch2_ops,
  1226. },
  1227. },
  1228. };
  1229. static struct clk_branch cam_cc_ope_0_clk = {
  1230. .halt_reg = 0xb01c,
  1231. .halt_check = BRANCH_HALT,
  1232. .clkr = {
  1233. .enable_reg = 0xb01c,
  1234. .enable_mask = BIT(0),
  1235. .hw.init = &(const struct clk_init_data) {
  1236. .name = "cam_cc_ope_0_clk",
  1237. .parent_hws = (const struct clk_hw*[]) {
  1238. &cam_cc_ope_0_clk_src.clkr.hw,
  1239. },
  1240. .num_parents = 1,
  1241. .flags = CLK_SET_RATE_PARENT,
  1242. .ops = &clk_branch2_ops,
  1243. },
  1244. },
  1245. };
  1246. static struct clk_branch cam_cc_soc_ahb_clk = {
  1247. .halt_reg = 0x14018,
  1248. .halt_check = BRANCH_HALT,
  1249. .clkr = {
  1250. .enable_reg = 0x14018,
  1251. .enable_mask = BIT(0),
  1252. .hw.init = &(const struct clk_init_data) {
  1253. .name = "cam_cc_soc_ahb_clk",
  1254. .ops = &clk_branch2_ops,
  1255. },
  1256. },
  1257. };
  1258. static struct clk_branch cam_cc_sys_tmr_clk = {
  1259. .halt_reg = 0xf034,
  1260. .halt_check = BRANCH_HALT,
  1261. .clkr = {
  1262. .enable_reg = 0xf034,
  1263. .enable_mask = BIT(0),
  1264. .hw.init = &(const struct clk_init_data) {
  1265. .name = "cam_cc_sys_tmr_clk",
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch cam_cc_tfe_0_ahb_clk = {
  1271. .halt_reg = 0xc070,
  1272. .halt_check = BRANCH_HALT,
  1273. .clkr = {
  1274. .enable_reg = 0xc070,
  1275. .enable_mask = BIT(0),
  1276. .hw.init = &(const struct clk_init_data) {
  1277. .name = "cam_cc_tfe_0_ahb_clk",
  1278. .parent_hws = (const struct clk_hw*[]) {
  1279. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1280. },
  1281. .num_parents = 1,
  1282. .flags = CLK_SET_RATE_PARENT,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch cam_cc_tfe_0_clk = {
  1288. .halt_reg = 0xc01c,
  1289. .halt_check = BRANCH_HALT,
  1290. .clkr = {
  1291. .enable_reg = 0xc01c,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(const struct clk_init_data) {
  1294. .name = "cam_cc_tfe_0_clk",
  1295. .parent_hws = (const struct clk_hw*[]) {
  1296. &cam_cc_tfe_0_clk_src.clkr.hw,
  1297. },
  1298. .num_parents = 1,
  1299. .flags = CLK_SET_RATE_PARENT,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch cam_cc_tfe_0_cphy_rx_clk = {
  1305. .halt_reg = 0xc06c,
  1306. .halt_check = BRANCH_HALT,
  1307. .clkr = {
  1308. .enable_reg = 0xc06c,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(const struct clk_init_data) {
  1311. .name = "cam_cc_tfe_0_cphy_rx_clk",
  1312. .parent_hws = (const struct clk_hw*[]) {
  1313. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch cam_cc_tfe_0_csid_clk = {
  1322. .halt_reg = 0xc044,
  1323. .halt_check = BRANCH_HALT,
  1324. .clkr = {
  1325. .enable_reg = 0xc044,
  1326. .enable_mask = BIT(0),
  1327. .hw.init = &(const struct clk_init_data) {
  1328. .name = "cam_cc_tfe_0_csid_clk",
  1329. .parent_hws = (const struct clk_hw*[]) {
  1330. &cam_cc_tfe_0_csid_clk_src.clkr.hw,
  1331. },
  1332. .num_parents = 1,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch cam_cc_tfe_1_ahb_clk = {
  1339. .halt_reg = 0xd048,
  1340. .halt_check = BRANCH_HALT,
  1341. .clkr = {
  1342. .enable_reg = 0xd048,
  1343. .enable_mask = BIT(0),
  1344. .hw.init = &(const struct clk_init_data) {
  1345. .name = "cam_cc_tfe_1_ahb_clk",
  1346. .parent_hws = (const struct clk_hw*[]) {
  1347. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1348. },
  1349. .num_parents = 1,
  1350. .flags = CLK_SET_RATE_PARENT,
  1351. .ops = &clk_branch2_ops,
  1352. },
  1353. },
  1354. };
  1355. static struct clk_branch cam_cc_tfe_1_clk = {
  1356. .halt_reg = 0xd01c,
  1357. .halt_check = BRANCH_HALT,
  1358. .clkr = {
  1359. .enable_reg = 0xd01c,
  1360. .enable_mask = BIT(0),
  1361. .hw.init = &(const struct clk_init_data) {
  1362. .name = "cam_cc_tfe_1_clk",
  1363. .parent_hws = (const struct clk_hw*[]) {
  1364. &cam_cc_tfe_1_clk_src.clkr.hw,
  1365. },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. .ops = &clk_branch2_ops,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch cam_cc_tfe_1_cphy_rx_clk = {
  1373. .halt_reg = 0xd044,
  1374. .halt_check = BRANCH_HALT,
  1375. .clkr = {
  1376. .enable_reg = 0xd044,
  1377. .enable_mask = BIT(0),
  1378. .hw.init = &(const struct clk_init_data) {
  1379. .name = "cam_cc_tfe_1_cphy_rx_clk",
  1380. .parent_hws = (const struct clk_hw*[]) {
  1381. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1382. },
  1383. .num_parents = 1,
  1384. .flags = CLK_SET_RATE_PARENT,
  1385. .ops = &clk_branch2_ops,
  1386. },
  1387. },
  1388. };
  1389. static struct clk_branch cam_cc_tfe_1_csid_clk = {
  1390. .halt_reg = 0xd03c,
  1391. .halt_check = BRANCH_HALT,
  1392. .clkr = {
  1393. .enable_reg = 0xd03c,
  1394. .enable_mask = BIT(0),
  1395. .hw.init = &(const struct clk_init_data) {
  1396. .name = "cam_cc_tfe_1_csid_clk",
  1397. .parent_hws = (const struct clk_hw*[]) {
  1398. &cam_cc_tfe_1_csid_clk_src.clkr.hw,
  1399. },
  1400. .num_parents = 1,
  1401. .flags = CLK_SET_RATE_PARENT,
  1402. .ops = &clk_branch2_ops,
  1403. },
  1404. },
  1405. };
  1406. static struct gdsc cam_cc_camss_top_gdsc = {
  1407. .gdscr = 0x14004,
  1408. .en_rest_wait_val = 0x2,
  1409. .en_few_wait_val = 0x2,
  1410. .clk_dis_wait_val = 0xf,
  1411. .pd = {
  1412. .name = "cam_cc_camss_top_gdsc",
  1413. },
  1414. .pwrsts = PWRSTS_OFF_ON,
  1415. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  1416. };
  1417. static struct clk_regmap *cam_cc_sm4450_clocks[] = {
  1418. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  1419. [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
  1420. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  1421. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  1422. [CAM_CC_CAMNOC_ATB_CLK] = &cam_cc_camnoc_atb_clk.clkr,
  1423. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  1424. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  1425. [CAM_CC_CAMNOC_AXI_HF_CLK] = &cam_cc_camnoc_axi_hf_clk.clkr,
  1426. [CAM_CC_CAMNOC_AXI_SF_CLK] = &cam_cc_camnoc_axi_sf_clk.clkr,
  1427. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  1428. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  1429. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  1430. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  1431. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  1432. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  1433. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  1434. [CAM_CC_CRE_AHB_CLK] = &cam_cc_cre_ahb_clk.clkr,
  1435. [CAM_CC_CRE_CLK] = &cam_cc_cre_clk.clkr,
  1436. [CAM_CC_CRE_CLK_SRC] = &cam_cc_cre_clk_src.clkr,
  1437. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  1438. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  1439. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  1440. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  1441. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  1442. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  1443. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  1444. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  1445. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  1446. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  1447. [CAM_CC_ICP_ATB_CLK] = &cam_cc_icp_atb_clk.clkr,
  1448. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  1449. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  1450. [CAM_CC_ICP_CTI_CLK] = &cam_cc_icp_cti_clk.clkr,
  1451. [CAM_CC_ICP_TS_CLK] = &cam_cc_icp_ts_clk.clkr,
  1452. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  1453. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  1454. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  1455. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  1456. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  1457. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  1458. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  1459. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  1460. [CAM_CC_OPE_0_AHB_CLK] = &cam_cc_ope_0_ahb_clk.clkr,
  1461. [CAM_CC_OPE_0_AREG_CLK] = &cam_cc_ope_0_areg_clk.clkr,
  1462. [CAM_CC_OPE_0_CLK] = &cam_cc_ope_0_clk.clkr,
  1463. [CAM_CC_OPE_0_CLK_SRC] = &cam_cc_ope_0_clk_src.clkr,
  1464. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  1465. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  1466. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  1467. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  1468. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  1469. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  1470. [CAM_CC_PLL2_OUT_EVEN] = &cam_cc_pll2_out_even.clkr,
  1471. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  1472. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  1473. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  1474. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  1475. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  1476. [CAM_CC_SOC_AHB_CLK] = &cam_cc_soc_ahb_clk.clkr,
  1477. [CAM_CC_SYS_TMR_CLK] = &cam_cc_sys_tmr_clk.clkr,
  1478. [CAM_CC_TFE_0_AHB_CLK] = &cam_cc_tfe_0_ahb_clk.clkr,
  1479. [CAM_CC_TFE_0_CLK] = &cam_cc_tfe_0_clk.clkr,
  1480. [CAM_CC_TFE_0_CLK_SRC] = &cam_cc_tfe_0_clk_src.clkr,
  1481. [CAM_CC_TFE_0_CPHY_RX_CLK] = &cam_cc_tfe_0_cphy_rx_clk.clkr,
  1482. [CAM_CC_TFE_0_CSID_CLK] = &cam_cc_tfe_0_csid_clk.clkr,
  1483. [CAM_CC_TFE_0_CSID_CLK_SRC] = &cam_cc_tfe_0_csid_clk_src.clkr,
  1484. [CAM_CC_TFE_1_AHB_CLK] = &cam_cc_tfe_1_ahb_clk.clkr,
  1485. [CAM_CC_TFE_1_CLK] = &cam_cc_tfe_1_clk.clkr,
  1486. [CAM_CC_TFE_1_CLK_SRC] = &cam_cc_tfe_1_clk_src.clkr,
  1487. [CAM_CC_TFE_1_CPHY_RX_CLK] = &cam_cc_tfe_1_cphy_rx_clk.clkr,
  1488. [CAM_CC_TFE_1_CSID_CLK] = &cam_cc_tfe_1_csid_clk.clkr,
  1489. [CAM_CC_TFE_1_CSID_CLK_SRC] = &cam_cc_tfe_1_csid_clk_src.clkr,
  1490. };
  1491. static struct gdsc *cam_cc_sm4450_gdscs[] = {
  1492. [CAM_CC_CAMSS_TOP_GDSC] = &cam_cc_camss_top_gdsc,
  1493. };
  1494. static const struct qcom_reset_map cam_cc_sm4450_resets[] = {
  1495. [CAM_CC_BPS_BCR] = { 0xa000 },
  1496. [CAM_CC_CAMNOC_BCR] = { 0x13000 },
  1497. [CAM_CC_CAMSS_TOP_BCR] = { 0x14000 },
  1498. [CAM_CC_CCI_0_BCR] = { 0x10000 },
  1499. [CAM_CC_CCI_1_BCR] = { 0x11000 },
  1500. [CAM_CC_CPAS_BCR] = { 0x12000 },
  1501. [CAM_CC_CRE_BCR] = { 0x16000 },
  1502. [CAM_CC_CSI0PHY_BCR] = { 0x9000 },
  1503. [CAM_CC_CSI1PHY_BCR] = { 0x9024 },
  1504. [CAM_CC_CSI2PHY_BCR] = { 0x9048 },
  1505. [CAM_CC_ICP_BCR] = { 0xf000 },
  1506. [CAM_CC_MCLK0_BCR] = { 0x8000 },
  1507. [CAM_CC_MCLK1_BCR] = { 0x8020 },
  1508. [CAM_CC_MCLK2_BCR] = { 0x8040 },
  1509. [CAM_CC_MCLK3_BCR] = { 0x8060 },
  1510. [CAM_CC_OPE_0_BCR] = { 0xb000 },
  1511. [CAM_CC_TFE_0_BCR] = { 0xc000 },
  1512. [CAM_CC_TFE_1_BCR] = { 0xd000 },
  1513. };
  1514. static const struct regmap_config cam_cc_sm4450_regmap_config = {
  1515. .reg_bits = 32,
  1516. .reg_stride = 4,
  1517. .val_bits = 32,
  1518. .max_register = 0x16024,
  1519. .fast_io = true,
  1520. };
  1521. static struct qcom_cc_desc cam_cc_sm4450_desc = {
  1522. .config = &cam_cc_sm4450_regmap_config,
  1523. .clks = cam_cc_sm4450_clocks,
  1524. .num_clks = ARRAY_SIZE(cam_cc_sm4450_clocks),
  1525. .resets = cam_cc_sm4450_resets,
  1526. .num_resets = ARRAY_SIZE(cam_cc_sm4450_resets),
  1527. .gdscs = cam_cc_sm4450_gdscs,
  1528. .num_gdscs = ARRAY_SIZE(cam_cc_sm4450_gdscs),
  1529. };
  1530. static const struct of_device_id cam_cc_sm4450_match_table[] = {
  1531. { .compatible = "qcom,sm4450-camcc" },
  1532. { }
  1533. };
  1534. MODULE_DEVICE_TABLE(of, cam_cc_sm4450_match_table);
  1535. static int cam_cc_sm4450_probe(struct platform_device *pdev)
  1536. {
  1537. struct regmap *regmap;
  1538. regmap = qcom_cc_map(pdev, &cam_cc_sm4450_desc);
  1539. if (IS_ERR(regmap))
  1540. return PTR_ERR(regmap);
  1541. clk_lucid_evo_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  1542. clk_lucid_evo_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  1543. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  1544. clk_lucid_evo_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  1545. clk_lucid_evo_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  1546. return qcom_cc_really_probe(&pdev->dev, &cam_cc_sm4450_desc, regmap);
  1547. }
  1548. static struct platform_driver cam_cc_sm4450_driver = {
  1549. .probe = cam_cc_sm4450_probe,
  1550. .driver = {
  1551. .name = "camcc-sm4450",
  1552. .of_match_table = cam_cc_sm4450_match_table,
  1553. },
  1554. };
  1555. module_platform_driver(cam_cc_sm4450_driver);
  1556. MODULE_DESCRIPTION("QTI CAMCC SM4450 Driver");
  1557. MODULE_LICENSE("GPL");