| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2018, 2021, The Linux Foundation. All rights reserved.
- * Copyright (c) 2024, Danila Tikhonov <danila@jiaxyga.com>
- */
- #include <linux/clk-provider.h>
- #include <linux/mod_devicetable.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,sm7150-camcc.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "common.h"
- #include "gdsc.h"
- enum {
- DT_BI_TCXO,
- DT_BI_TCXO_AO,
- DT_CHIP_SLEEP_CLK,
- };
- enum {
- P_BI_TCXO,
- P_BI_TCXO_MX,
- P_CAMCC_PLL0_OUT_EVEN,
- P_CAMCC_PLL0_OUT_MAIN,
- P_CAMCC_PLL0_OUT_ODD,
- P_CAMCC_PLL1_OUT_EVEN,
- P_CAMCC_PLL2_OUT_AUX,
- P_CAMCC_PLL2_OUT_EARLY,
- P_CAMCC_PLL2_OUT_MAIN,
- P_CAMCC_PLL3_OUT_EVEN,
- P_CAMCC_PLL4_OUT_EVEN,
- P_CHIP_SLEEP_CLK,
- };
- static const struct pll_vco fabia_vco[] = {
- { 249600000, 2000000000, 0 },
- };
- /* 1200MHz configuration */
- static const struct alpha_pll_config camcc_pll0_config = {
- .l = 0x3e,
- .alpha = 0x8000,
- .post_div_mask = 0xff << 8,
- .post_div_val = 0x31 << 8,
- .test_ctl_val = 0x40000000,
- };
- static struct clk_alpha_pll camcc_pll0 = {
- .offset = 0x0,
- .vco_table = fabia_vco,
- .num_vco = ARRAY_SIZE(fabia_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll0",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_fixed_factor camcc_pll0_out_even = {
- .mult = 1,
- .div = 2,
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll0_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_fixed_factor camcc_pll0_out_odd = {
- .mult = 1,
- .div = 3,
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll0_out_odd",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- /* 680MHz configuration */
- static const struct alpha_pll_config camcc_pll1_config = {
- .l = 0x23,
- .alpha = 0x6aaa,
- .post_div_mask = 0xf << 8,
- .post_div_val = 0x1 << 8,
- .test_ctl_val = 0x40000000,
- };
- static struct clk_alpha_pll camcc_pll1 = {
- .offset = 0x1000,
- .vco_table = fabia_vco,
- .num_vco = ARRAY_SIZE(fabia_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll1",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_fixed_factor camcc_pll1_out_even = {
- .mult = 1,
- .div = 2,
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll1_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll1.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_fixed_factor_ops,
- },
- };
- /* 1920MHz configuration */
- static const struct alpha_pll_config camcc_pll2_config = {
- .l = 0x64,
- .post_div_val = 0x3 << 8,
- .post_div_mask = 0x3 << 8,
- .early_output_mask = BIT(3),
- .aux_output_mask = BIT(1),
- .main_output_mask = BIT(0),
- .config_ctl_hi_val = 0x400003d6,
- .config_ctl_val = 0x20000954,
- };
- static struct clk_alpha_pll camcc_pll2 = {
- .offset = 0x2000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll2",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_agera_ops,
- },
- },
- };
- static struct clk_fixed_factor camcc_pll2_out_early = {
- .mult = 1,
- .div = 2,
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll2_out_early",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll2.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_alpha_pll_postdiv camcc_pll2_out_aux = {
- .offset = 0x2000,
- .post_div_shift = 8,
- .width = 2,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll2_out_aux",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll2.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_ops,
- },
- };
- static struct clk_alpha_pll_postdiv camcc_pll2_out_main = {
- .offset = 0x2000,
- .post_div_shift = 8,
- .width = 2,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll2_out_main",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll2.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_ops,
- },
- };
- /* 760MHz configuration */
- static const struct alpha_pll_config camcc_pll3_config = {
- .l = 0x27,
- .alpha = 0x9555,
- .post_div_mask = 0xf << 8,
- .post_div_val = 0x1 << 8,
- .test_ctl_val = 0x40000000,
- };
- static struct clk_alpha_pll camcc_pll3 = {
- .offset = 0x3000,
- .vco_table = fabia_vco,
- .num_vco = ARRAY_SIZE(fabia_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll3",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_fixed_factor camcc_pll3_out_even = {
- .mult = 1,
- .div = 2,
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll3_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll3.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_alpha_pll camcc_pll4 = {
- .offset = 0x4000,
- .vco_table = fabia_vco,
- .num_vco = ARRAY_SIZE(fabia_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll4",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_fixed_factor camcc_pll4_out_even = {
- .mult = 1,
- .div = 2,
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_pll4_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_pll4.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static const struct parent_map camcc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL0_OUT_MAIN, 1 },
- { P_CAMCC_PLL0_OUT_EVEN, 2 },
- { P_CAMCC_PLL0_OUT_ODD, 3 },
- { P_CAMCC_PLL2_OUT_MAIN, 5 },
- };
- static const struct clk_parent_data camcc_parent_data_0[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll0.clkr.hw },
- { .hw = &camcc_pll0_out_even.hw },
- { .hw = &camcc_pll0_out_odd.hw },
- { .hw = &camcc_pll2_out_main.clkr.hw },
- };
- static const struct parent_map camcc_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL0_OUT_MAIN, 1 },
- { P_CAMCC_PLL0_OUT_EVEN, 2 },
- { P_CAMCC_PLL0_OUT_ODD, 3 },
- { P_CAMCC_PLL1_OUT_EVEN, 4 },
- { P_CAMCC_PLL2_OUT_EARLY, 5 },
- };
- static const struct clk_parent_data camcc_parent_data_1[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll0.clkr.hw },
- { .hw = &camcc_pll0_out_even.hw },
- { .hw = &camcc_pll0_out_odd.hw },
- { .hw = &camcc_pll1_out_even.hw },
- { .hw = &camcc_pll2_out_early.hw },
- };
- static const struct parent_map camcc_parent_map_2[] = {
- { P_BI_TCXO_MX, 0 },
- { P_CAMCC_PLL2_OUT_AUX, 5 },
- };
- static const struct clk_parent_data camcc_parent_data_2[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll2_out_aux.clkr.hw },
- };
- static const struct parent_map camcc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL0_OUT_MAIN, 1 },
- { P_CAMCC_PLL0_OUT_EVEN, 2 },
- { P_CAMCC_PLL0_OUT_ODD, 3 },
- { P_CAMCC_PLL2_OUT_EARLY, 5 },
- { P_CAMCC_PLL4_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data camcc_parent_data_3[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll0.clkr.hw },
- { .hw = &camcc_pll0_out_even.hw },
- { .hw = &camcc_pll0_out_odd.hw },
- { .hw = &camcc_pll2_out_early.hw },
- { .hw = &camcc_pll4_out_even.hw },
- };
- static const struct parent_map camcc_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL3_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data camcc_parent_data_4[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll3_out_even.hw },
- };
- static const struct parent_map camcc_parent_map_5[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL4_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data camcc_parent_data_5[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll4_out_even.hw },
- };
- static const struct parent_map camcc_parent_map_6[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL1_OUT_EVEN, 4 },
- };
- static const struct clk_parent_data camcc_parent_data_6[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll1_out_even.hw },
- };
- static const struct parent_map camcc_parent_map_7[] = {
- { P_CHIP_SLEEP_CLK, 0 },
- };
- static const struct clk_parent_data camcc_parent_data_7[] = {
- { .index = DT_CHIP_SLEEP_CLK },
- };
- static const struct parent_map camcc_parent_map_8[] = {
- { P_BI_TCXO, 0 },
- { P_CAMCC_PLL0_OUT_ODD, 3 },
- };
- static const struct clk_parent_data camcc_parent_data_8[] = {
- { .index = DT_BI_TCXO },
- { .hw = &camcc_pll0_out_odd.hw },
- };
- static const struct parent_map camcc_parent_map_9[] = {
- { P_BI_TCXO, 0 },
- };
- static const struct clk_parent_data camcc_parent_data_9[] = {
- { .index = DT_BI_TCXO_AO },
- };
- static const struct freq_tbl ftbl_camcc_bps_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAMCC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAMCC_PLL0_OUT_ODD, 2, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
- F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_bps_clk_src = {
- .cmd_rcgr = 0x7010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_bps_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_bps_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_camnoc_axi_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(150000000, P_CAMCC_PLL0_OUT_EVEN, 4, 0, 0),
- F(240000000, P_CAMCC_PLL2_OUT_MAIN, 2, 0, 0),
- F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
- F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_camnoc_axi_clk_src = {
- .cmd_rcgr = 0xc12c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_camnoc_axi_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_camnoc_axi_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_cci_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(37500000, P_CAMCC_PLL0_OUT_EVEN, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_cci_0_clk_src = {
- .cmd_rcgr = 0xc0c4,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_cci_0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_cci_0_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_cci_1_clk_src = {
- .cmd_rcgr = 0xc0e0,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_cci_0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_cci_1_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_cphy_rx_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(300000000, P_CAMCC_PLL0_OUT_EVEN, 2, 0, 0),
- F(384000000, P_CAMCC_PLL2_OUT_EARLY, 2.5, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_cphy_rx_clk_src = {
- .cmd_rcgr = 0xa064,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_1,
- .freq_tbl = ftbl_camcc_cphy_rx_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_cphy_rx_clk_src",
- .parent_data = camcc_parent_data_1,
- .num_parents = ARRAY_SIZE(camcc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_csi0phytimer_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(300000000, P_CAMCC_PLL0_OUT_EVEN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_csi0phytimer_clk_src = {
- .cmd_rcgr = 0x6004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi0phytimer_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_csi1phytimer_clk_src = {
- .cmd_rcgr = 0x6028,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi1phytimer_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_csi2phytimer_clk_src = {
- .cmd_rcgr = 0x604c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi2phytimer_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_csi3phytimer_clk_src = {
- .cmd_rcgr = 0x6070,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi3phytimer_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_fast_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_CAMCC_PLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_CAMCC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAMCC_PLL0_OUT_EVEN, 3, 0, 0),
- F(300000000, P_CAMCC_PLL0_OUT_MAIN, 4, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_fast_ahb_clk_src = {
- .cmd_rcgr = 0x703c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_fast_ahb_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_fast_ahb_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_fd_core_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(380000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
- F(384000000, P_CAMCC_PLL2_OUT_EARLY, 2.5, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
- F(480000000, P_CAMCC_PLL2_OUT_EARLY, 2, 0, 0),
- F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_fd_core_clk_src = {
- .cmd_rcgr = 0xc09c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_3,
- .freq_tbl = ftbl_camcc_fd_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_fd_core_clk_src",
- .parent_data = camcc_parent_data_3,
- .num_parents = ARRAY_SIZE(camcc_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_icp_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
- F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_icp_clk_src = {
- .cmd_rcgr = 0xc074,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_icp_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_icp_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_ife_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(380000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
- F(510000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
- F(637000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
- F(760000000, P_CAMCC_PLL3_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_ife_0_clk_src = {
- .cmd_rcgr = 0xa010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_4,
- .freq_tbl = ftbl_camcc_ife_0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_clk_src",
- .parent_data = camcc_parent_data_4,
- .num_parents = ARRAY_SIZE(camcc_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_ife_0_csid_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(75000000, P_CAMCC_PLL0_OUT_EVEN, 8, 0, 0),
- F(300000000, P_CAMCC_PLL0_OUT_EVEN, 2, 0, 0),
- F(384000000, P_CAMCC_PLL2_OUT_EARLY, 2.5, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_ife_0_csid_clk_src = {
- .cmd_rcgr = 0xa03c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_1,
- .freq_tbl = ftbl_camcc_ife_0_csid_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_csid_clk_src",
- .parent_data = camcc_parent_data_1,
- .num_parents = ARRAY_SIZE(camcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_ife_1_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(380000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
- F(510000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
- F(637000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
- F(760000000, P_CAMCC_PLL4_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_ife_1_clk_src = {
- .cmd_rcgr = 0xb010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_5,
- .freq_tbl = ftbl_camcc_ife_1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_clk_src",
- .parent_data = camcc_parent_data_5,
- .num_parents = ARRAY_SIZE(camcc_parent_data_5),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 camcc_ife_1_csid_clk_src = {
- .cmd_rcgr = 0xb034,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_1,
- .freq_tbl = ftbl_camcc_ife_0_csid_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_csid_clk_src",
- .parent_data = camcc_parent_data_1,
- .num_parents = ARRAY_SIZE(camcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_ife_lite_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
- F(600000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_ife_lite_clk_src = {
- .cmd_rcgr = 0xc004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_ife_lite_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_lite_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_ife_lite_csid_clk_src = {
- .cmd_rcgr = 0xc020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_1,
- .freq_tbl = ftbl_camcc_cphy_rx_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_lite_csid_clk_src",
- .parent_data = camcc_parent_data_1,
- .num_parents = ARRAY_SIZE(camcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_ipe_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(340000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
- F(430000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
- F(520000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_ipe_0_clk_src = {
- .cmd_rcgr = 0x8010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_6,
- .freq_tbl = ftbl_camcc_ipe_0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_0_clk_src",
- .parent_data = camcc_parent_data_6,
- .num_parents = ARRAY_SIZE(camcc_parent_data_6),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 camcc_jpeg_clk_src = {
- .cmd_rcgr = 0xc048,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_bps_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_jpeg_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_lrme_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAMCC_PLL0_OUT_EVEN, 6, 0, 0),
- F(240000000, P_CAMCC_PLL2_OUT_MAIN, 2, 0, 0),
- F(300000000, P_CAMCC_PLL0_OUT_EVEN, 2, 0, 0),
- F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
- F(400000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_lrme_clk_src = {
- .cmd_rcgr = 0xc100,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_0,
- .freq_tbl = ftbl_camcc_lrme_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_lrme_clk_src",
- .parent_data = camcc_parent_data_0,
- .num_parents = ARRAY_SIZE(camcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_mclk0_clk_src[] = {
- F(19200000, P_BI_TCXO_MX, 1, 0, 0),
- F(24000000, P_CAMCC_PLL2_OUT_AUX, 1, 1, 20),
- F(34285714, P_CAMCC_PLL2_OUT_AUX, 14, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_mclk0_clk_src = {
- .cmd_rcgr = 0x5004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = camcc_parent_map_2,
- .freq_tbl = ftbl_camcc_mclk0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk0_clk_src",
- .parent_data = camcc_parent_data_2,
- .num_parents = ARRAY_SIZE(camcc_parent_data_2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_mclk1_clk_src = {
- .cmd_rcgr = 0x5024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = camcc_parent_map_2,
- .freq_tbl = ftbl_camcc_mclk0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk1_clk_src",
- .parent_data = camcc_parent_data_2,
- .num_parents = ARRAY_SIZE(camcc_parent_data_2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_mclk2_clk_src = {
- .cmd_rcgr = 0x5044,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = camcc_parent_map_2,
- .freq_tbl = ftbl_camcc_mclk0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk2_clk_src",
- .parent_data = camcc_parent_data_2,
- .num_parents = ARRAY_SIZE(camcc_parent_data_2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camcc_mclk3_clk_src = {
- .cmd_rcgr = 0x5064,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = camcc_parent_map_2,
- .freq_tbl = ftbl_camcc_mclk0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk3_clk_src",
- .parent_data = camcc_parent_data_2,
- .num_parents = ARRAY_SIZE(camcc_parent_data_2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_sleep_clk_src[] = {
- F(32000, P_CHIP_SLEEP_CLK, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_sleep_clk_src = {
- .cmd_rcgr = 0xc1a4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_7,
- .freq_tbl = ftbl_camcc_sleep_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_sleep_clk_src",
- .parent_data = camcc_parent_data_7,
- .num_parents = ARRAY_SIZE(camcc_parent_data_7),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_slow_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(80000000, P_CAMCC_PLL0_OUT_ODD, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_slow_ahb_clk_src = {
- .cmd_rcgr = 0x7058,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_8,
- .freq_tbl = ftbl_camcc_slow_ahb_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_slow_ahb_clk_src",
- .parent_data = camcc_parent_data_8,
- .num_parents = ARRAY_SIZE(camcc_parent_data_8),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_camcc_xo_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 camcc_xo_clk_src = {
- .cmd_rcgr = 0xc188,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = camcc_parent_map_9,
- .freq_tbl = ftbl_camcc_xo_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "camcc_xo_clk_src",
- .parent_data = camcc_parent_data_9,
- .num_parents = ARRAY_SIZE(camcc_parent_data_9),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch camcc_bps_ahb_clk = {
- .halt_reg = 0x7070,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7070,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_bps_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_bps_areg_clk = {
- .halt_reg = 0x7054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_bps_areg_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_bps_axi_clk = {
- .halt_reg = 0x7038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_bps_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_bps_clk = {
- .halt_reg = 0x7028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_bps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_bps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_camnoc_axi_clk = {
- .halt_reg = 0xc148,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc148,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_camnoc_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_camnoc_dcd_xo_clk = {
- .halt_reg = 0xc150,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc150,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_camnoc_dcd_xo_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_cci_0_clk = {
- .halt_reg = 0xc0dc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0dc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_cci_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cci_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_cci_1_clk = {
- .halt_reg = 0xc0f8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0f8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_cci_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cci_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_core_ahb_clk = {
- .halt_reg = 0xc184,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0xc184,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_core_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_cpas_ahb_clk = {
- .halt_reg = 0xc124,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc124,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_cpas_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csi0phytimer_clk = {
- .halt_reg = 0x601c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x601c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_csi0phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csi1phytimer_clk = {
- .halt_reg = 0x6040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_csi1phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csi2phytimer_clk = {
- .halt_reg = 0x6064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi2phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_csi2phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csi3phytimer_clk = {
- .halt_reg = 0x6088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csi3phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_csi3phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csiphy0_clk = {
- .halt_reg = 0x6020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csiphy0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csiphy1_clk = {
- .halt_reg = 0x6044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6044,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csiphy1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csiphy2_clk = {
- .halt_reg = 0x6068,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6068,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csiphy2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_csiphy3_clk = {
- .halt_reg = 0x608c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x608c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_csiphy3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_fd_core_clk = {
- .halt_reg = 0xc0b4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0b4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_fd_core_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_fd_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_fd_core_uar_clk = {
- .halt_reg = 0xc0bc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0bc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_fd_core_uar_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_fd_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_icp_ahb_clk = {
- .halt_reg = 0xc094,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc094,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_icp_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_icp_clk = {
- .halt_reg = 0xc08c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc08c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_icp_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_icp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_0_axi_clk = {
- .halt_reg = 0xa080,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa080,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_0_clk = {
- .halt_reg = 0xa028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_0_cphy_rx_clk = {
- .halt_reg = 0xa07c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa07c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_0_csid_clk = {
- .halt_reg = 0xa054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_csid_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_0_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_0_dsp_clk = {
- .halt_reg = 0xa038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_0_dsp_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_1_axi_clk = {
- .halt_reg = 0xb058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_1_clk = {
- .halt_reg = 0xb028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_1_cphy_rx_clk = {
- .halt_reg = 0xb054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_1_csid_clk = {
- .halt_reg = 0xb04c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb04c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_csid_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_1_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_1_dsp_clk = {
- .halt_reg = 0xb030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb030,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_1_dsp_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_lite_clk = {
- .halt_reg = 0xc01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_lite_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_lite_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_lite_cphy_rx_clk = {
- .halt_reg = 0xc040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_lite_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ife_lite_csid_clk = {
- .halt_reg = 0xc038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ife_lite_csid_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ife_lite_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_0_ahb_clk = {
- .halt_reg = 0x8040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_0_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_0_areg_clk = {
- .halt_reg = 0x803c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x803c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_0_areg_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_0_axi_clk = {
- .halt_reg = 0x8038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_0_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_0_clk = {
- .halt_reg = 0x8028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ipe_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_1_ahb_clk = {
- .halt_reg = 0x9028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_1_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_1_areg_clk = {
- .halt_reg = 0x9024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_1_areg_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_1_axi_clk = {
- .halt_reg = 0x9020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_1_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_ipe_1_clk = {
- .halt_reg = 0x9010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_ipe_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_ipe_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_jpeg_clk = {
- .halt_reg = 0xc060,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc060,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_jpeg_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_jpeg_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_lrme_clk = {
- .halt_reg = 0xc118,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc118,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_lrme_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_lrme_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_mclk0_clk = {
- .halt_reg = 0x501c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x501c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_mclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_mclk1_clk = {
- .halt_reg = 0x503c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x503c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_mclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_mclk2_clk = {
- .halt_reg = 0x505c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x505c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_mclk2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_mclk3_clk = {
- .halt_reg = 0x507c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x507c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_mclk3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_mclk3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch camcc_sleep_clk = {
- .halt_reg = 0xc1bc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc1bc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "camcc_sleep_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &camcc_sleep_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc camcc_titan_top_gdsc;
- static struct gdsc camcc_bps_gdsc = {
- .gdscr = 0x7004,
- .pd = {
- .name = "camcc_bps_gdsc",
- },
- .flags = HW_CTRL | POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc camcc_ife_0_gdsc = {
- .gdscr = 0xa004,
- .pd = {
- .name = "camcc_ife_0_gdsc",
- },
- .flags = POLL_CFG_GDSCR,
- .parent = &camcc_titan_top_gdsc.pd,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc camcc_ife_1_gdsc = {
- .gdscr = 0xb004,
- .pd = {
- .name = "camcc_ife_1_gdsc",
- },
- .flags = POLL_CFG_GDSCR,
- .parent = &camcc_titan_top_gdsc.pd,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc camcc_ipe_0_gdsc = {
- .gdscr = 0x8004,
- .pd = {
- .name = "camcc_ipe_0_gdsc",
- },
- .flags = HW_CTRL | POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc camcc_ipe_1_gdsc = {
- .gdscr = 0x9004,
- .pd = {
- .name = "camcc_ipe_1_gdsc",
- },
- .flags = HW_CTRL | POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc camcc_titan_top_gdsc = {
- .gdscr = 0xc1c4,
- .pd = {
- .name = "camcc_titan_top_gdsc",
- },
- .flags = POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- struct clk_hw *camcc_sm7150_hws[] = {
- [CAMCC_PLL0_OUT_EVEN] = &camcc_pll0_out_even.hw,
- [CAMCC_PLL0_OUT_ODD] = &camcc_pll0_out_odd.hw,
- [CAMCC_PLL1_OUT_EVEN] = &camcc_pll1_out_even.hw,
- [CAMCC_PLL2_OUT_EARLY] = &camcc_pll2_out_early.hw,
- [CAMCC_PLL3_OUT_EVEN] = &camcc_pll3_out_even.hw,
- [CAMCC_PLL4_OUT_EVEN] = &camcc_pll4_out_even.hw,
- };
- static struct clk_regmap *camcc_sm7150_clocks[] = {
- [CAMCC_BPS_AHB_CLK] = &camcc_bps_ahb_clk.clkr,
- [CAMCC_BPS_AREG_CLK] = &camcc_bps_areg_clk.clkr,
- [CAMCC_BPS_AXI_CLK] = &camcc_bps_axi_clk.clkr,
- [CAMCC_BPS_CLK] = &camcc_bps_clk.clkr,
- [CAMCC_BPS_CLK_SRC] = &camcc_bps_clk_src.clkr,
- [CAMCC_CAMNOC_AXI_CLK] = &camcc_camnoc_axi_clk.clkr,
- [CAMCC_CAMNOC_AXI_CLK_SRC] = &camcc_camnoc_axi_clk_src.clkr,
- [CAMCC_CAMNOC_DCD_XO_CLK] = &camcc_camnoc_dcd_xo_clk.clkr,
- [CAMCC_CCI_0_CLK] = &camcc_cci_0_clk.clkr,
- [CAMCC_CCI_0_CLK_SRC] = &camcc_cci_0_clk_src.clkr,
- [CAMCC_CCI_1_CLK] = &camcc_cci_1_clk.clkr,
- [CAMCC_CCI_1_CLK_SRC] = &camcc_cci_1_clk_src.clkr,
- [CAMCC_CORE_AHB_CLK] = &camcc_core_ahb_clk.clkr,
- [CAMCC_CPAS_AHB_CLK] = &camcc_cpas_ahb_clk.clkr,
- [CAMCC_CPHY_RX_CLK_SRC] = &camcc_cphy_rx_clk_src.clkr,
- [CAMCC_CSI0PHYTIMER_CLK] = &camcc_csi0phytimer_clk.clkr,
- [CAMCC_CSI0PHYTIMER_CLK_SRC] = &camcc_csi0phytimer_clk_src.clkr,
- [CAMCC_CSI1PHYTIMER_CLK] = &camcc_csi1phytimer_clk.clkr,
- [CAMCC_CSI1PHYTIMER_CLK_SRC] = &camcc_csi1phytimer_clk_src.clkr,
- [CAMCC_CSI2PHYTIMER_CLK] = &camcc_csi2phytimer_clk.clkr,
- [CAMCC_CSI2PHYTIMER_CLK_SRC] = &camcc_csi2phytimer_clk_src.clkr,
- [CAMCC_CSI3PHYTIMER_CLK] = &camcc_csi3phytimer_clk.clkr,
- [CAMCC_CSI3PHYTIMER_CLK_SRC] = &camcc_csi3phytimer_clk_src.clkr,
- [CAMCC_CSIPHY0_CLK] = &camcc_csiphy0_clk.clkr,
- [CAMCC_CSIPHY1_CLK] = &camcc_csiphy1_clk.clkr,
- [CAMCC_CSIPHY2_CLK] = &camcc_csiphy2_clk.clkr,
- [CAMCC_CSIPHY3_CLK] = &camcc_csiphy3_clk.clkr,
- [CAMCC_FAST_AHB_CLK_SRC] = &camcc_fast_ahb_clk_src.clkr,
- [CAMCC_FD_CORE_CLK] = &camcc_fd_core_clk.clkr,
- [CAMCC_FD_CORE_CLK_SRC] = &camcc_fd_core_clk_src.clkr,
- [CAMCC_FD_CORE_UAR_CLK] = &camcc_fd_core_uar_clk.clkr,
- [CAMCC_ICP_AHB_CLK] = &camcc_icp_ahb_clk.clkr,
- [CAMCC_ICP_CLK] = &camcc_icp_clk.clkr,
- [CAMCC_ICP_CLK_SRC] = &camcc_icp_clk_src.clkr,
- [CAMCC_IFE_0_AXI_CLK] = &camcc_ife_0_axi_clk.clkr,
- [CAMCC_IFE_0_CLK] = &camcc_ife_0_clk.clkr,
- [CAMCC_IFE_0_CLK_SRC] = &camcc_ife_0_clk_src.clkr,
- [CAMCC_IFE_0_CPHY_RX_CLK] = &camcc_ife_0_cphy_rx_clk.clkr,
- [CAMCC_IFE_0_CSID_CLK] = &camcc_ife_0_csid_clk.clkr,
- [CAMCC_IFE_0_CSID_CLK_SRC] = &camcc_ife_0_csid_clk_src.clkr,
- [CAMCC_IFE_0_DSP_CLK] = &camcc_ife_0_dsp_clk.clkr,
- [CAMCC_IFE_1_AXI_CLK] = &camcc_ife_1_axi_clk.clkr,
- [CAMCC_IFE_1_CLK] = &camcc_ife_1_clk.clkr,
- [CAMCC_IFE_1_CLK_SRC] = &camcc_ife_1_clk_src.clkr,
- [CAMCC_IFE_1_CPHY_RX_CLK] = &camcc_ife_1_cphy_rx_clk.clkr,
- [CAMCC_IFE_1_CSID_CLK] = &camcc_ife_1_csid_clk.clkr,
- [CAMCC_IFE_1_CSID_CLK_SRC] = &camcc_ife_1_csid_clk_src.clkr,
- [CAMCC_IFE_1_DSP_CLK] = &camcc_ife_1_dsp_clk.clkr,
- [CAMCC_IFE_LITE_CLK] = &camcc_ife_lite_clk.clkr,
- [CAMCC_IFE_LITE_CLK_SRC] = &camcc_ife_lite_clk_src.clkr,
- [CAMCC_IFE_LITE_CPHY_RX_CLK] = &camcc_ife_lite_cphy_rx_clk.clkr,
- [CAMCC_IFE_LITE_CSID_CLK] = &camcc_ife_lite_csid_clk.clkr,
- [CAMCC_IFE_LITE_CSID_CLK_SRC] = &camcc_ife_lite_csid_clk_src.clkr,
- [CAMCC_IPE_0_AHB_CLK] = &camcc_ipe_0_ahb_clk.clkr,
- [CAMCC_IPE_0_AREG_CLK] = &camcc_ipe_0_areg_clk.clkr,
- [CAMCC_IPE_0_AXI_CLK] = &camcc_ipe_0_axi_clk.clkr,
- [CAMCC_IPE_0_CLK] = &camcc_ipe_0_clk.clkr,
- [CAMCC_IPE_0_CLK_SRC] = &camcc_ipe_0_clk_src.clkr,
- [CAMCC_IPE_1_AHB_CLK] = &camcc_ipe_1_ahb_clk.clkr,
- [CAMCC_IPE_1_AREG_CLK] = &camcc_ipe_1_areg_clk.clkr,
- [CAMCC_IPE_1_AXI_CLK] = &camcc_ipe_1_axi_clk.clkr,
- [CAMCC_IPE_1_CLK] = &camcc_ipe_1_clk.clkr,
- [CAMCC_JPEG_CLK] = &camcc_jpeg_clk.clkr,
- [CAMCC_JPEG_CLK_SRC] = &camcc_jpeg_clk_src.clkr,
- [CAMCC_LRME_CLK] = &camcc_lrme_clk.clkr,
- [CAMCC_LRME_CLK_SRC] = &camcc_lrme_clk_src.clkr,
- [CAMCC_MCLK0_CLK] = &camcc_mclk0_clk.clkr,
- [CAMCC_MCLK0_CLK_SRC] = &camcc_mclk0_clk_src.clkr,
- [CAMCC_MCLK1_CLK] = &camcc_mclk1_clk.clkr,
- [CAMCC_MCLK1_CLK_SRC] = &camcc_mclk1_clk_src.clkr,
- [CAMCC_MCLK2_CLK] = &camcc_mclk2_clk.clkr,
- [CAMCC_MCLK2_CLK_SRC] = &camcc_mclk2_clk_src.clkr,
- [CAMCC_MCLK3_CLK] = &camcc_mclk3_clk.clkr,
- [CAMCC_MCLK3_CLK_SRC] = &camcc_mclk3_clk_src.clkr,
- [CAMCC_PLL0] = &camcc_pll0.clkr,
- [CAMCC_PLL1] = &camcc_pll1.clkr,
- [CAMCC_PLL2] = &camcc_pll2.clkr,
- [CAMCC_PLL2_OUT_AUX] = &camcc_pll2_out_aux.clkr,
- [CAMCC_PLL2_OUT_MAIN] = &camcc_pll2_out_main.clkr,
- [CAMCC_PLL3] = &camcc_pll3.clkr,
- [CAMCC_PLL4] = &camcc_pll4.clkr,
- [CAMCC_SLEEP_CLK] = &camcc_sleep_clk.clkr,
- [CAMCC_SLEEP_CLK_SRC] = &camcc_sleep_clk_src.clkr,
- [CAMCC_SLOW_AHB_CLK_SRC] = &camcc_slow_ahb_clk_src.clkr,
- [CAMCC_XO_CLK_SRC] = &camcc_xo_clk_src.clkr,
- };
- static struct gdsc *camcc_sm7150_gdscs[] = {
- [BPS_GDSC] = &camcc_bps_gdsc,
- [IFE_0_GDSC] = &camcc_ife_0_gdsc,
- [IFE_1_GDSC] = &camcc_ife_1_gdsc,
- [IPE_0_GDSC] = &camcc_ipe_0_gdsc,
- [IPE_1_GDSC] = &camcc_ipe_1_gdsc,
- [TITAN_TOP_GDSC] = &camcc_titan_top_gdsc,
- };
- static const struct regmap_config camcc_sm7150_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0xd024,
- .fast_io = true,
- };
- static const struct qcom_cc_desc camcc_sm7150_desc = {
- .config = &camcc_sm7150_regmap_config,
- .clk_hws = camcc_sm7150_hws,
- .num_clk_hws = ARRAY_SIZE(camcc_sm7150_hws),
- .clks = camcc_sm7150_clocks,
- .num_clks = ARRAY_SIZE(camcc_sm7150_clocks),
- .gdscs = camcc_sm7150_gdscs,
- .num_gdscs = ARRAY_SIZE(camcc_sm7150_gdscs),
- };
- static const struct of_device_id camcc_sm7150_match_table[] = {
- { .compatible = "qcom,sm7150-camcc" },
- { }
- };
- MODULE_DEVICE_TABLE(of, camcc_sm7150_match_table);
- static int camcc_sm7150_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- regmap = qcom_cc_map(pdev, &camcc_sm7150_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- clk_fabia_pll_configure(&camcc_pll0, regmap, &camcc_pll0_config);
- clk_fabia_pll_configure(&camcc_pll1, regmap, &camcc_pll1_config);
- clk_agera_pll_configure(&camcc_pll2, regmap, &camcc_pll2_config);
- clk_fabia_pll_configure(&camcc_pll3, regmap, &camcc_pll3_config);
- clk_fabia_pll_configure(&camcc_pll4, regmap, &camcc_pll3_config);
- /* Keep some clocks always-on */
- qcom_branch_set_clk_en(regmap, 0xc1a0); /* CAMCC_GDSC_CLK */
- return qcom_cc_really_probe(&pdev->dev, &camcc_sm7150_desc, regmap);
- }
- static struct platform_driver camcc_sm7150_driver = {
- .probe = camcc_sm7150_probe,
- .driver = {
- .name = "camcc-sm7150",
- .of_match_table = camcc_sm7150_match_table,
- },
- };
- module_platform_driver(camcc_sm7150_driver);
- MODULE_DESCRIPTION("Qualcomm SM7150 Camera Clock Controller");
- MODULE_LICENSE("GPL");
|