camcc-sm8250.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/regmap.h>
  9. #include <linux/reset-controller.h>
  10. #include <dt-bindings/clock/qcom,camcc-sm8250.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap-divider.h"
  15. #include "common.h"
  16. #include "gdsc.h"
  17. #include "reset.h"
  18. enum {
  19. P_BI_TCXO,
  20. P_CAM_CC_PLL0_OUT_EVEN,
  21. P_CAM_CC_PLL0_OUT_MAIN,
  22. P_CAM_CC_PLL0_OUT_ODD,
  23. P_CAM_CC_PLL1_OUT_EVEN,
  24. P_CAM_CC_PLL2_OUT_EARLY,
  25. P_CAM_CC_PLL2_OUT_MAIN,
  26. P_CAM_CC_PLL3_OUT_EVEN,
  27. P_CAM_CC_PLL4_OUT_EVEN,
  28. P_SLEEP_CLK,
  29. };
  30. static const struct pll_vco lucid_vco[] = {
  31. { 249600000, 2000000000, 0 },
  32. };
  33. static const struct pll_vco zonda_vco[] = {
  34. { 595200000UL, 3600000000UL, 0 },
  35. };
  36. static const struct alpha_pll_config cam_cc_pll0_config = {
  37. .l = 0x3e,
  38. .alpha = 0x8000,
  39. .config_ctl_val = 0x20485699,
  40. .config_ctl_hi_val = 0x00002261,
  41. .config_ctl_hi1_val = 0x329A699c,
  42. .user_ctl_val = 0x00003100,
  43. .user_ctl_hi_val = 0x00000805,
  44. .user_ctl_hi1_val = 0x00000000,
  45. };
  46. static struct clk_alpha_pll cam_cc_pll0 = {
  47. .offset = 0x0,
  48. .vco_table = lucid_vco,
  49. .num_vco = ARRAY_SIZE(lucid_vco),
  50. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  51. .clkr = {
  52. .hw.init = &(struct clk_init_data){
  53. .name = "cam_cc_pll0",
  54. .parent_data = &(const struct clk_parent_data){
  55. .fw_name = "bi_tcxo",
  56. },
  57. .num_parents = 1,
  58. .ops = &clk_alpha_pll_lucid_ops,
  59. },
  60. },
  61. };
  62. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  63. { 0x1, 2 },
  64. { }
  65. };
  66. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  67. .offset = 0x0,
  68. .post_div_shift = 8,
  69. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  70. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  71. .width = 4,
  72. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  73. .clkr.hw.init = &(struct clk_init_data){
  74. .name = "cam_cc_pll0_out_even",
  75. .parent_hws = (const struct clk_hw*[]){
  76. &cam_cc_pll0.clkr.hw,
  77. },
  78. .num_parents = 1,
  79. .flags = CLK_SET_RATE_PARENT,
  80. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  81. },
  82. };
  83. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  84. { 0x3, 3 },
  85. { }
  86. };
  87. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  88. .offset = 0x0,
  89. .post_div_shift = 12,
  90. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  91. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  92. .width = 4,
  93. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  94. .clkr.hw.init = &(struct clk_init_data){
  95. .name = "cam_cc_pll0_out_odd",
  96. .parent_hws = (const struct clk_hw*[]){
  97. &cam_cc_pll0.clkr.hw,
  98. },
  99. .num_parents = 1,
  100. .flags = CLK_SET_RATE_PARENT,
  101. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  102. },
  103. };
  104. static const struct alpha_pll_config cam_cc_pll1_config = {
  105. .l = 0x1f,
  106. .alpha = 0x4000,
  107. .config_ctl_val = 0x20485699,
  108. .config_ctl_hi_val = 0x00002261,
  109. .config_ctl_hi1_val = 0x329A699c,
  110. .user_ctl_val = 0x00000100,
  111. .user_ctl_hi_val = 0x00000805,
  112. .user_ctl_hi1_val = 0x00000000,
  113. };
  114. static struct clk_alpha_pll cam_cc_pll1 = {
  115. .offset = 0x1000,
  116. .vco_table = lucid_vco,
  117. .num_vco = ARRAY_SIZE(lucid_vco),
  118. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  119. .clkr = {
  120. .hw.init = &(struct clk_init_data){
  121. .name = "cam_cc_pll1",
  122. .parent_data = &(const struct clk_parent_data){
  123. .fw_name = "bi_tcxo",
  124. },
  125. .num_parents = 1,
  126. .ops = &clk_alpha_pll_lucid_ops,
  127. },
  128. },
  129. };
  130. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  131. { 0x1, 2 },
  132. { }
  133. };
  134. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  135. .offset = 0x1000,
  136. .post_div_shift = 8,
  137. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  138. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  139. .width = 4,
  140. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  141. .clkr.hw.init = &(struct clk_init_data){
  142. .name = "cam_cc_pll1_out_even",
  143. .parent_hws = (const struct clk_hw*[]){
  144. &cam_cc_pll1.clkr.hw,
  145. },
  146. .num_parents = 1,
  147. .flags = CLK_SET_RATE_PARENT,
  148. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  149. },
  150. };
  151. static const struct alpha_pll_config cam_cc_pll2_config = {
  152. .l = 0x4b,
  153. .alpha = 0x0,
  154. .config_ctl_val = 0x08200920,
  155. .config_ctl_hi_val = 0x05002015,
  156. .config_ctl_hi1_val = 0x00000000,
  157. .user_ctl_val = 0x00000100,
  158. .user_ctl_hi_val = 0x00000000,
  159. .user_ctl_hi1_val = 0x00000000,
  160. };
  161. static struct clk_alpha_pll cam_cc_pll2 = {
  162. .offset = 0x2000,
  163. .vco_table = zonda_vco,
  164. .num_vco = ARRAY_SIZE(zonda_vco),
  165. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  166. .clkr = {
  167. .hw.init = &(struct clk_init_data){
  168. .name = "cam_cc_pll2",
  169. .parent_data = &(const struct clk_parent_data){
  170. .fw_name = "bi_tcxo",
  171. },
  172. .num_parents = 1,
  173. .ops = &clk_alpha_pll_zonda_ops,
  174. },
  175. },
  176. };
  177. static const struct clk_div_table post_div_table_cam_cc_pll2_out_main[] = {
  178. { 0x1, 2 },
  179. { }
  180. };
  181. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_main = {
  182. .offset = 0x2000,
  183. .post_div_shift = 8,
  184. .post_div_table = post_div_table_cam_cc_pll2_out_main,
  185. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_main),
  186. .width = 2,
  187. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  188. .clkr.hw.init = &(struct clk_init_data){
  189. .name = "cam_cc_pll2_out_main",
  190. .parent_hws = (const struct clk_hw*[]){
  191. &cam_cc_pll2.clkr.hw,
  192. },
  193. .num_parents = 1,
  194. .flags = CLK_SET_RATE_PARENT,
  195. .ops = &clk_alpha_pll_postdiv_zonda_ops,
  196. },
  197. };
  198. static const struct alpha_pll_config cam_cc_pll3_config = {
  199. .l = 0x24,
  200. .alpha = 0x7555,
  201. .config_ctl_val = 0x20485699,
  202. .config_ctl_hi_val = 0x00002261,
  203. .config_ctl_hi1_val = 0x329A699c,
  204. .user_ctl_val = 0x00000100,
  205. .user_ctl_hi_val = 0x00000805,
  206. .user_ctl_hi1_val = 0x00000000,
  207. };
  208. static struct clk_alpha_pll cam_cc_pll3 = {
  209. .offset = 0x3000,
  210. .vco_table = lucid_vco,
  211. .num_vco = ARRAY_SIZE(lucid_vco),
  212. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  213. .clkr = {
  214. .hw.init = &(struct clk_init_data){
  215. .name = "cam_cc_pll3",
  216. .parent_data = &(const struct clk_parent_data){
  217. .fw_name = "bi_tcxo",
  218. },
  219. .num_parents = 1,
  220. .ops = &clk_alpha_pll_lucid_ops,
  221. },
  222. },
  223. };
  224. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  225. { 0x1, 2 },
  226. { }
  227. };
  228. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  229. .offset = 0x3000,
  230. .post_div_shift = 8,
  231. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  232. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  233. .width = 4,
  234. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  235. .clkr.hw.init = &(struct clk_init_data){
  236. .name = "cam_cc_pll3_out_even",
  237. .parent_hws = (const struct clk_hw*[]){
  238. &cam_cc_pll3.clkr.hw,
  239. },
  240. .num_parents = 1,
  241. .flags = CLK_SET_RATE_PARENT,
  242. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  243. },
  244. };
  245. static const struct alpha_pll_config cam_cc_pll4_config = {
  246. .l = 0x24,
  247. .alpha = 0x7555,
  248. .config_ctl_val = 0x20485699,
  249. .config_ctl_hi_val = 0x00002261,
  250. .config_ctl_hi1_val = 0x329A699c,
  251. .user_ctl_val = 0x00000100,
  252. .user_ctl_hi_val = 0x00000805,
  253. .user_ctl_hi1_val = 0x00000000,
  254. };
  255. static struct clk_alpha_pll cam_cc_pll4 = {
  256. .offset = 0x4000,
  257. .vco_table = lucid_vco,
  258. .num_vco = ARRAY_SIZE(lucid_vco),
  259. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  260. .clkr = {
  261. .hw.init = &(struct clk_init_data){
  262. .name = "cam_cc_pll4",
  263. .parent_data = &(const struct clk_parent_data){
  264. .fw_name = "bi_tcxo",
  265. },
  266. .num_parents = 1,
  267. .ops = &clk_alpha_pll_lucid_ops,
  268. },
  269. },
  270. };
  271. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  272. { 0x1, 2 },
  273. { }
  274. };
  275. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  276. .offset = 0x4000,
  277. .post_div_shift = 8,
  278. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  279. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  280. .width = 4,
  281. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  282. .clkr.hw.init = &(struct clk_init_data){
  283. .name = "cam_cc_pll4_out_even",
  284. .parent_hws = (const struct clk_hw*[]){
  285. &cam_cc_pll4.clkr.hw,
  286. },
  287. .num_parents = 1,
  288. .flags = CLK_SET_RATE_PARENT,
  289. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  290. },
  291. };
  292. static const struct parent_map cam_cc_parent_map_0[] = {
  293. { P_BI_TCXO, 0 },
  294. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  295. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  296. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  297. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  298. };
  299. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  300. { .fw_name = "bi_tcxo" },
  301. { .hw = &cam_cc_pll0.clkr.hw },
  302. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  303. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  304. { .hw = &cam_cc_pll2_out_main.clkr.hw },
  305. };
  306. static const struct parent_map cam_cc_parent_map_1[] = {
  307. { P_BI_TCXO, 0 },
  308. { P_CAM_CC_PLL2_OUT_EARLY, 5 },
  309. };
  310. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  311. { .fw_name = "bi_tcxo" },
  312. { .hw = &cam_cc_pll2.clkr.hw },
  313. };
  314. static const struct parent_map cam_cc_parent_map_2[] = {
  315. { P_BI_TCXO, 0 },
  316. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  317. };
  318. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  319. { .fw_name = "bi_tcxo" },
  320. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  321. };
  322. static const struct parent_map cam_cc_parent_map_3[] = {
  323. { P_BI_TCXO, 0 },
  324. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  325. };
  326. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  327. { .fw_name = "bi_tcxo" },
  328. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  329. };
  330. static const struct parent_map cam_cc_parent_map_4[] = {
  331. { P_BI_TCXO, 0 },
  332. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  333. };
  334. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  335. { .fw_name = "bi_tcxo" },
  336. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  337. };
  338. static const struct parent_map cam_cc_parent_map_5[] = {
  339. { P_SLEEP_CLK, 0 },
  340. };
  341. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  342. { .fw_name = "sleep_clk" },
  343. };
  344. static const struct parent_map cam_cc_parent_map_6[] = {
  345. { P_BI_TCXO, 0 },
  346. };
  347. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  348. { .fw_name = "bi_tcxo" },
  349. };
  350. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  351. F(19200000, P_BI_TCXO, 1, 0, 0),
  352. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  353. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  354. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  355. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
  356. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  357. { }
  358. };
  359. static struct clk_rcg2 cam_cc_bps_clk_src = {
  360. .cmd_rcgr = 0x7010,
  361. .mnd_width = 0,
  362. .hid_width = 5,
  363. .parent_map = cam_cc_parent_map_0,
  364. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  365. .clkr.hw.init = &(struct clk_init_data){
  366. .name = "cam_cc_bps_clk_src",
  367. .parent_data = cam_cc_parent_data_0,
  368. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  369. .flags = CLK_SET_RATE_PARENT,
  370. .ops = &clk_rcg2_ops,
  371. },
  372. };
  373. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  374. F(19200000, P_BI_TCXO, 1, 0, 0),
  375. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  376. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  377. { }
  378. };
  379. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  380. .cmd_rcgr = 0xc0f8,
  381. .mnd_width = 0,
  382. .hid_width = 5,
  383. .parent_map = cam_cc_parent_map_0,
  384. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "cam_cc_camnoc_axi_clk_src",
  387. .parent_data = cam_cc_parent_data_0,
  388. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  389. .flags = CLK_SET_RATE_PARENT,
  390. .ops = &clk_rcg2_ops,
  391. },
  392. };
  393. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  394. F(19200000, P_BI_TCXO, 1, 0, 0),
  395. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  396. { }
  397. };
  398. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  399. .cmd_rcgr = 0xc0bc,
  400. .mnd_width = 8,
  401. .hid_width = 5,
  402. .parent_map = cam_cc_parent_map_0,
  403. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  404. .clkr.hw.init = &(struct clk_init_data){
  405. .name = "cam_cc_cci_0_clk_src",
  406. .parent_data = cam_cc_parent_data_0,
  407. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  408. .flags = CLK_SET_RATE_PARENT,
  409. .ops = &clk_rcg2_ops,
  410. },
  411. };
  412. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  413. .cmd_rcgr = 0xc0d8,
  414. .mnd_width = 8,
  415. .hid_width = 5,
  416. .parent_map = cam_cc_parent_map_0,
  417. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "cam_cc_cci_1_clk_src",
  420. .parent_data = cam_cc_parent_data_0,
  421. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  422. .flags = CLK_SET_RATE_PARENT,
  423. .ops = &clk_rcg2_ops,
  424. },
  425. };
  426. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  427. F(19200000, P_BI_TCXO, 1, 0, 0),
  428. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  429. { }
  430. };
  431. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  432. .cmd_rcgr = 0xa068,
  433. .mnd_width = 0,
  434. .hid_width = 5,
  435. .parent_map = cam_cc_parent_map_0,
  436. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  437. .clkr.hw.init = &(struct clk_init_data){
  438. .name = "cam_cc_cphy_rx_clk_src",
  439. .parent_data = cam_cc_parent_data_0,
  440. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  441. .flags = CLK_SET_RATE_PARENT,
  442. .ops = &clk_rcg2_ops,
  443. },
  444. };
  445. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  446. F(19200000, P_BI_TCXO, 1, 0, 0),
  447. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  448. { }
  449. };
  450. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  451. .cmd_rcgr = 0x6000,
  452. .mnd_width = 0,
  453. .hid_width = 5,
  454. .parent_map = cam_cc_parent_map_0,
  455. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  456. .clkr.hw.init = &(struct clk_init_data){
  457. .name = "cam_cc_csi0phytimer_clk_src",
  458. .parent_data = cam_cc_parent_data_0,
  459. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  460. .flags = CLK_SET_RATE_PARENT,
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  465. .cmd_rcgr = 0x6020,
  466. .mnd_width = 0,
  467. .hid_width = 5,
  468. .parent_map = cam_cc_parent_map_0,
  469. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  470. .clkr.hw.init = &(struct clk_init_data){
  471. .name = "cam_cc_csi1phytimer_clk_src",
  472. .parent_data = cam_cc_parent_data_0,
  473. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  474. .flags = CLK_SET_RATE_PARENT,
  475. .ops = &clk_rcg2_ops,
  476. },
  477. };
  478. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  479. .cmd_rcgr = 0x6040,
  480. .mnd_width = 0,
  481. .hid_width = 5,
  482. .parent_map = cam_cc_parent_map_0,
  483. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  484. .clkr.hw.init = &(struct clk_init_data){
  485. .name = "cam_cc_csi2phytimer_clk_src",
  486. .parent_data = cam_cc_parent_data_0,
  487. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  488. .flags = CLK_SET_RATE_PARENT,
  489. .ops = &clk_rcg2_ops,
  490. },
  491. };
  492. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  493. .cmd_rcgr = 0x6060,
  494. .mnd_width = 0,
  495. .hid_width = 5,
  496. .parent_map = cam_cc_parent_map_0,
  497. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "cam_cc_csi3phytimer_clk_src",
  500. .parent_data = cam_cc_parent_data_0,
  501. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  502. .flags = CLK_SET_RATE_PARENT,
  503. .ops = &clk_rcg2_ops,
  504. },
  505. };
  506. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  507. .cmd_rcgr = 0x6080,
  508. .mnd_width = 0,
  509. .hid_width = 5,
  510. .parent_map = cam_cc_parent_map_0,
  511. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  512. .clkr.hw.init = &(struct clk_init_data){
  513. .name = "cam_cc_csi4phytimer_clk_src",
  514. .parent_data = cam_cc_parent_data_0,
  515. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  516. .flags = CLK_SET_RATE_PARENT,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  521. .cmd_rcgr = 0x60a0,
  522. .mnd_width = 0,
  523. .hid_width = 5,
  524. .parent_map = cam_cc_parent_map_0,
  525. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "cam_cc_csi5phytimer_clk_src",
  528. .parent_data = cam_cc_parent_data_0,
  529. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  530. .flags = CLK_SET_RATE_PARENT,
  531. .ops = &clk_rcg2_ops,
  532. },
  533. };
  534. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  535. F(19200000, P_BI_TCXO, 1, 0, 0),
  536. F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
  537. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  538. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  539. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  540. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  541. { }
  542. };
  543. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  544. .cmd_rcgr = 0x703c,
  545. .mnd_width = 0,
  546. .hid_width = 5,
  547. .parent_map = cam_cc_parent_map_0,
  548. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "cam_cc_fast_ahb_clk_src",
  551. .parent_data = cam_cc_parent_data_0,
  552. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  553. .flags = CLK_SET_RATE_PARENT,
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = {
  558. F(19200000, P_BI_TCXO, 1, 0, 0),
  559. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  560. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
  561. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  562. { }
  563. };
  564. static struct clk_rcg2 cam_cc_fd_core_clk_src = {
  565. .cmd_rcgr = 0xc098,
  566. .mnd_width = 0,
  567. .hid_width = 5,
  568. .parent_map = cam_cc_parent_map_0,
  569. .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
  570. .clkr.hw.init = &(struct clk_init_data){
  571. .name = "cam_cc_fd_core_clk_src",
  572. .parent_data = cam_cc_parent_data_0,
  573. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  574. .flags = CLK_SET_RATE_PARENT,
  575. .ops = &clk_rcg2_ops,
  576. },
  577. };
  578. static struct clk_rcg2 cam_cc_icp_clk_src = {
  579. .cmd_rcgr = 0xc074,
  580. .mnd_width = 0,
  581. .hid_width = 5,
  582. .parent_map = cam_cc_parent_map_0,
  583. .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
  584. .clkr.hw.init = &(struct clk_init_data){
  585. .name = "cam_cc_icp_clk_src",
  586. .parent_data = cam_cc_parent_data_0,
  587. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  588. .flags = CLK_SET_RATE_PARENT,
  589. .ops = &clk_rcg2_ops,
  590. },
  591. };
  592. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  593. F(19200000, P_BI_TCXO, 1, 0, 0),
  594. F(350000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  595. F(475000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  596. F(576000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  597. F(680000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  598. { }
  599. };
  600. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  601. .cmd_rcgr = 0xa010,
  602. .mnd_width = 0,
  603. .hid_width = 5,
  604. .parent_map = cam_cc_parent_map_2,
  605. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "cam_cc_ife_0_clk_src",
  608. .parent_data = cam_cc_parent_data_2,
  609. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  610. .flags = CLK_SET_RATE_PARENT,
  611. .ops = &clk_rcg2_ops,
  612. },
  613. };
  614. static struct clk_regmap_div cam_cc_sbi_div_clk_src = {
  615. .reg = 0x9010,
  616. .shift = 0,
  617. .width = 3,
  618. .clkr.hw.init = &(struct clk_init_data) {
  619. .name = "cam_cc_sbi_div_clk_src",
  620. .parent_hws = (const struct clk_hw*[]){
  621. &cam_cc_ife_0_clk_src.clkr.hw,
  622. },
  623. .num_parents = 1,
  624. .flags = CLK_SET_RATE_PARENT,
  625. .ops = &clk_regmap_div_ro_ops,
  626. },
  627. };
  628. static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
  629. F(19200000, P_BI_TCXO, 1, 0, 0),
  630. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  631. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  632. { }
  633. };
  634. static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
  635. .cmd_rcgr = 0xa040,
  636. .mnd_width = 0,
  637. .hid_width = 5,
  638. .parent_map = cam_cc_parent_map_0,
  639. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  640. .clkr.hw.init = &(struct clk_init_data){
  641. .name = "cam_cc_ife_0_csid_clk_src",
  642. .parent_data = cam_cc_parent_data_0,
  643. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  644. .flags = CLK_SET_RATE_PARENT,
  645. .ops = &clk_rcg2_ops,
  646. },
  647. };
  648. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  649. F(19200000, P_BI_TCXO, 1, 0, 0),
  650. F(350000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  651. F(475000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  652. F(576000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  653. F(680000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  654. { }
  655. };
  656. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  657. .cmd_rcgr = 0xb010,
  658. .mnd_width = 0,
  659. .hid_width = 5,
  660. .parent_map = cam_cc_parent_map_3,
  661. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  662. .clkr.hw.init = &(struct clk_init_data){
  663. .name = "cam_cc_ife_1_clk_src",
  664. .parent_data = cam_cc_parent_data_3,
  665. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  666. .flags = CLK_SET_RATE_PARENT,
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
  671. .cmd_rcgr = 0xb040,
  672. .mnd_width = 0,
  673. .hid_width = 5,
  674. .parent_map = cam_cc_parent_map_0,
  675. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "cam_cc_ife_1_csid_clk_src",
  678. .parent_data = cam_cc_parent_data_0,
  679. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  680. .flags = CLK_SET_RATE_PARENT,
  681. .ops = &clk_rcg2_ops,
  682. },
  683. };
  684. static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
  685. F(19200000, P_BI_TCXO, 1, 0, 0),
  686. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  687. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
  688. { }
  689. };
  690. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  691. .cmd_rcgr = 0xc000,
  692. .mnd_width = 0,
  693. .hid_width = 5,
  694. .parent_map = cam_cc_parent_map_0,
  695. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "cam_cc_ife_lite_clk_src",
  698. .parent_data = cam_cc_parent_data_0,
  699. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  700. .flags = CLK_SET_RATE_PARENT,
  701. .ops = &clk_rcg2_ops,
  702. },
  703. };
  704. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  705. .cmd_rcgr = 0xc01c,
  706. .mnd_width = 0,
  707. .hid_width = 5,
  708. .parent_map = cam_cc_parent_map_0,
  709. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  710. .clkr.hw.init = &(struct clk_init_data){
  711. .name = "cam_cc_ife_lite_csid_clk_src",
  712. .parent_data = cam_cc_parent_data_0,
  713. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  714. .flags = CLK_SET_RATE_PARENT,
  715. .ops = &clk_rcg2_ops,
  716. },
  717. };
  718. static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
  719. F(19200000, P_BI_TCXO, 1, 0, 0),
  720. F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  721. F(475000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  722. F(525000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  723. F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  724. { }
  725. };
  726. static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
  727. .cmd_rcgr = 0x8010,
  728. .mnd_width = 0,
  729. .hid_width = 5,
  730. .parent_map = cam_cc_parent_map_4,
  731. .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
  732. .clkr.hw.init = &(struct clk_init_data){
  733. .name = "cam_cc_ipe_0_clk_src",
  734. .parent_data = cam_cc_parent_data_4,
  735. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  736. .flags = CLK_SET_RATE_PARENT,
  737. .ops = &clk_rcg2_ops,
  738. },
  739. };
  740. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  741. .cmd_rcgr = 0xc048,
  742. .mnd_width = 0,
  743. .hid_width = 5,
  744. .parent_map = cam_cc_parent_map_0,
  745. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  746. .clkr.hw.init = &(struct clk_init_data){
  747. .name = "cam_cc_jpeg_clk_src",
  748. .parent_data = cam_cc_parent_data_0,
  749. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  750. .flags = CLK_SET_RATE_PARENT,
  751. .ops = &clk_rcg2_ops,
  752. },
  753. };
  754. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  755. F(19200000, P_BI_TCXO, 1, 0, 0),
  756. F(24000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 6),
  757. F(68571429, P_CAM_CC_PLL2_OUT_EARLY, 1, 1, 21),
  758. { }
  759. };
  760. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  761. .cmd_rcgr = 0x5000,
  762. .mnd_width = 8,
  763. .hid_width = 5,
  764. .parent_map = cam_cc_parent_map_1,
  765. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "cam_cc_mclk0_clk_src",
  768. .parent_data = cam_cc_parent_data_1,
  769. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  770. .flags = CLK_SET_RATE_PARENT,
  771. .ops = &clk_rcg2_ops,
  772. },
  773. };
  774. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  775. .cmd_rcgr = 0x501c,
  776. .mnd_width = 8,
  777. .hid_width = 5,
  778. .parent_map = cam_cc_parent_map_1,
  779. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  780. .clkr.hw.init = &(struct clk_init_data){
  781. .name = "cam_cc_mclk1_clk_src",
  782. .parent_data = cam_cc_parent_data_1,
  783. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  784. .flags = CLK_SET_RATE_PARENT,
  785. .ops = &clk_rcg2_ops,
  786. },
  787. };
  788. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  789. .cmd_rcgr = 0x5038,
  790. .mnd_width = 8,
  791. .hid_width = 5,
  792. .parent_map = cam_cc_parent_map_1,
  793. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  794. .clkr.hw.init = &(struct clk_init_data){
  795. .name = "cam_cc_mclk2_clk_src",
  796. .parent_data = cam_cc_parent_data_1,
  797. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  798. .flags = CLK_SET_RATE_PARENT,
  799. .ops = &clk_rcg2_ops,
  800. },
  801. };
  802. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  803. .cmd_rcgr = 0x5054,
  804. .mnd_width = 8,
  805. .hid_width = 5,
  806. .parent_map = cam_cc_parent_map_1,
  807. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  808. .clkr.hw.init = &(struct clk_init_data){
  809. .name = "cam_cc_mclk3_clk_src",
  810. .parent_data = cam_cc_parent_data_1,
  811. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  812. .flags = CLK_SET_RATE_PARENT,
  813. .ops = &clk_rcg2_ops,
  814. },
  815. };
  816. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  817. .cmd_rcgr = 0x5070,
  818. .mnd_width = 8,
  819. .hid_width = 5,
  820. .parent_map = cam_cc_parent_map_1,
  821. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "cam_cc_mclk4_clk_src",
  824. .parent_data = cam_cc_parent_data_1,
  825. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  826. .flags = CLK_SET_RATE_PARENT,
  827. .ops = &clk_rcg2_ops,
  828. },
  829. };
  830. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  831. .cmd_rcgr = 0x508c,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = cam_cc_parent_map_1,
  835. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data){
  837. .name = "cam_cc_mclk5_clk_src",
  838. .parent_data = cam_cc_parent_data_1,
  839. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  840. .flags = CLK_SET_RATE_PARENT,
  841. .ops = &clk_rcg2_ops,
  842. },
  843. };
  844. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  845. .cmd_rcgr = 0x50a8,
  846. .mnd_width = 8,
  847. .hid_width = 5,
  848. .parent_map = cam_cc_parent_map_1,
  849. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "cam_cc_mclk6_clk_src",
  852. .parent_data = cam_cc_parent_data_1,
  853. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  854. .flags = CLK_SET_RATE_PARENT,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 cam_cc_sbi_csid_clk_src = {
  859. .cmd_rcgr = 0x901c,
  860. .mnd_width = 0,
  861. .hid_width = 5,
  862. .parent_map = cam_cc_parent_map_0,
  863. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "cam_cc_sbi_csid_clk_src",
  866. .parent_data = cam_cc_parent_data_0,
  867. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  868. .flags = CLK_SET_RATE_PARENT,
  869. .ops = &clk_rcg2_ops,
  870. },
  871. };
  872. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  873. F(32768, P_SLEEP_CLK, 1, 0, 0),
  874. { }
  875. };
  876. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  877. .cmd_rcgr = 0xc170,
  878. .mnd_width = 0,
  879. .hid_width = 5,
  880. .parent_map = cam_cc_parent_map_5,
  881. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  882. .clkr.hw.init = &(struct clk_init_data){
  883. .name = "cam_cc_sleep_clk_src",
  884. .parent_data = cam_cc_parent_data_5,
  885. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  886. .flags = CLK_SET_RATE_PARENT,
  887. .ops = &clk_rcg2_ops,
  888. },
  889. };
  890. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  891. F(19200000, P_BI_TCXO, 1, 0, 0),
  892. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  893. { }
  894. };
  895. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  896. .cmd_rcgr = 0x7058,
  897. .mnd_width = 8,
  898. .hid_width = 5,
  899. .parent_map = cam_cc_parent_map_0,
  900. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  901. .clkr.hw.init = &(struct clk_init_data){
  902. .name = "cam_cc_slow_ahb_clk_src",
  903. .parent_data = cam_cc_parent_data_0,
  904. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  905. .flags = CLK_SET_RATE_PARENT,
  906. .ops = &clk_rcg2_ops,
  907. },
  908. };
  909. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  910. F(19200000, P_BI_TCXO, 1, 0, 0),
  911. { }
  912. };
  913. static struct clk_rcg2 cam_cc_xo_clk_src = {
  914. .cmd_rcgr = 0xc154,
  915. .mnd_width = 0,
  916. .hid_width = 5,
  917. .parent_map = cam_cc_parent_map_6,
  918. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  919. .clkr.hw.init = &(struct clk_init_data){
  920. .name = "cam_cc_xo_clk_src",
  921. .parent_data = cam_cc_parent_data_6,
  922. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  923. .flags = CLK_SET_RATE_PARENT,
  924. .ops = &clk_rcg2_ops,
  925. },
  926. };
  927. static struct clk_branch cam_cc_bps_ahb_clk = {
  928. .halt_reg = 0x7070,
  929. .halt_check = BRANCH_HALT,
  930. .clkr = {
  931. .enable_reg = 0x7070,
  932. .enable_mask = BIT(0),
  933. .hw.init = &(struct clk_init_data){
  934. .name = "cam_cc_bps_ahb_clk",
  935. .parent_hws = (const struct clk_hw*[]){
  936. &cam_cc_slow_ahb_clk_src.clkr.hw
  937. },
  938. .num_parents = 1,
  939. .flags = CLK_SET_RATE_PARENT,
  940. .ops = &clk_branch2_ops,
  941. },
  942. },
  943. };
  944. static struct clk_branch cam_cc_bps_areg_clk = {
  945. .halt_reg = 0x7054,
  946. .halt_check = BRANCH_HALT,
  947. .clkr = {
  948. .enable_reg = 0x7054,
  949. .enable_mask = BIT(0),
  950. .hw.init = &(struct clk_init_data){
  951. .name = "cam_cc_bps_areg_clk",
  952. .parent_hws = (const struct clk_hw*[]){
  953. &cam_cc_fast_ahb_clk_src.clkr.hw
  954. },
  955. .num_parents = 1,
  956. .flags = CLK_SET_RATE_PARENT,
  957. .ops = &clk_branch2_ops,
  958. },
  959. },
  960. };
  961. static struct clk_branch cam_cc_bps_axi_clk = {
  962. .halt_reg = 0x7038,
  963. .halt_check = BRANCH_HALT,
  964. .clkr = {
  965. .enable_reg = 0x7038,
  966. .enable_mask = BIT(0),
  967. .hw.init = &(struct clk_init_data){
  968. .name = "cam_cc_bps_axi_clk",
  969. .parent_hws = (const struct clk_hw*[]){
  970. &cam_cc_camnoc_axi_clk_src.clkr.hw
  971. },
  972. .num_parents = 1,
  973. .flags = CLK_SET_RATE_PARENT,
  974. .ops = &clk_branch2_ops,
  975. },
  976. },
  977. };
  978. static struct clk_branch cam_cc_bps_clk = {
  979. .halt_reg = 0x7028,
  980. .halt_check = BRANCH_HALT,
  981. .clkr = {
  982. .enable_reg = 0x7028,
  983. .enable_mask = BIT(0),
  984. .hw.init = &(struct clk_init_data){
  985. .name = "cam_cc_bps_clk",
  986. .parent_hws = (const struct clk_hw*[]){
  987. &cam_cc_bps_clk_src.clkr.hw
  988. },
  989. .num_parents = 1,
  990. .flags = CLK_SET_RATE_PARENT,
  991. .ops = &clk_branch2_ops,
  992. },
  993. },
  994. };
  995. static struct clk_branch cam_cc_camnoc_axi_clk = {
  996. .halt_reg = 0xc114,
  997. .halt_check = BRANCH_HALT,
  998. .clkr = {
  999. .enable_reg = 0xc114,
  1000. .enable_mask = BIT(0),
  1001. .hw.init = &(struct clk_init_data){
  1002. .name = "cam_cc_camnoc_axi_clk",
  1003. .parent_hws = (const struct clk_hw*[]){
  1004. &cam_cc_camnoc_axi_clk_src.clkr.hw
  1005. },
  1006. .num_parents = 1,
  1007. .flags = CLK_SET_RATE_PARENT,
  1008. .ops = &clk_branch2_ops,
  1009. },
  1010. },
  1011. };
  1012. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1013. .halt_reg = 0xc11c,
  1014. .halt_check = BRANCH_HALT,
  1015. .clkr = {
  1016. .enable_reg = 0xc11c,
  1017. .enable_mask = BIT(0),
  1018. .hw.init = &(struct clk_init_data){
  1019. .name = "cam_cc_camnoc_dcd_xo_clk",
  1020. .parent_hws = (const struct clk_hw*[]){
  1021. &cam_cc_xo_clk_src.clkr.hw
  1022. },
  1023. .num_parents = 1,
  1024. .flags = CLK_SET_RATE_PARENT,
  1025. .ops = &clk_branch2_ops,
  1026. },
  1027. },
  1028. };
  1029. static struct clk_branch cam_cc_cci_0_clk = {
  1030. .halt_reg = 0xc0d4,
  1031. .halt_check = BRANCH_HALT,
  1032. .clkr = {
  1033. .enable_reg = 0xc0d4,
  1034. .enable_mask = BIT(0),
  1035. .hw.init = &(struct clk_init_data){
  1036. .name = "cam_cc_cci_0_clk",
  1037. .parent_hws = (const struct clk_hw*[]){
  1038. &cam_cc_cci_0_clk_src.clkr.hw
  1039. },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch2_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch cam_cc_cci_1_clk = {
  1047. .halt_reg = 0xc0f0,
  1048. .halt_check = BRANCH_HALT,
  1049. .clkr = {
  1050. .enable_reg = 0xc0f0,
  1051. .enable_mask = BIT(0),
  1052. .hw.init = &(struct clk_init_data){
  1053. .name = "cam_cc_cci_1_clk",
  1054. .parent_hws = (const struct clk_hw*[]){
  1055. &cam_cc_cci_1_clk_src.clkr.hw
  1056. },
  1057. .num_parents = 1,
  1058. .flags = CLK_SET_RATE_PARENT,
  1059. .ops = &clk_branch2_ops,
  1060. },
  1061. },
  1062. };
  1063. static struct clk_branch cam_cc_core_ahb_clk = {
  1064. .halt_reg = 0xc150,
  1065. .halt_check = BRANCH_HALT_DELAY,
  1066. .clkr = {
  1067. .enable_reg = 0xc150,
  1068. .enable_mask = BIT(0),
  1069. .hw.init = &(struct clk_init_data){
  1070. .name = "cam_cc_core_ahb_clk",
  1071. .parent_hws = (const struct clk_hw*[]){
  1072. &cam_cc_slow_ahb_clk_src.clkr.hw
  1073. },
  1074. .num_parents = 1,
  1075. .flags = CLK_SET_RATE_PARENT,
  1076. .ops = &clk_branch2_ops,
  1077. },
  1078. },
  1079. };
  1080. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1081. .halt_reg = 0xc0f4,
  1082. .halt_check = BRANCH_HALT,
  1083. .clkr = {
  1084. .enable_reg = 0xc0f4,
  1085. .enable_mask = BIT(0),
  1086. .hw.init = &(struct clk_init_data){
  1087. .name = "cam_cc_cpas_ahb_clk",
  1088. .parent_hws = (const struct clk_hw*[]){
  1089. &cam_cc_slow_ahb_clk_src.clkr.hw
  1090. },
  1091. .num_parents = 1,
  1092. .flags = CLK_SET_RATE_PARENT,
  1093. .ops = &clk_branch2_ops,
  1094. },
  1095. },
  1096. };
  1097. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1098. .halt_reg = 0x6018,
  1099. .halt_check = BRANCH_HALT,
  1100. .clkr = {
  1101. .enable_reg = 0x6018,
  1102. .enable_mask = BIT(0),
  1103. .hw.init = &(struct clk_init_data){
  1104. .name = "cam_cc_csi0phytimer_clk",
  1105. .parent_hws = (const struct clk_hw*[]){
  1106. &cam_cc_csi0phytimer_clk_src.clkr.hw
  1107. },
  1108. .num_parents = 1,
  1109. .flags = CLK_SET_RATE_PARENT,
  1110. .ops = &clk_branch2_ops,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1115. .halt_reg = 0x6038,
  1116. .halt_check = BRANCH_HALT,
  1117. .clkr = {
  1118. .enable_reg = 0x6038,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "cam_cc_csi1phytimer_clk",
  1122. .parent_hws = (const struct clk_hw*[]){
  1123. &cam_cc_csi1phytimer_clk_src.clkr.hw
  1124. },
  1125. .num_parents = 1,
  1126. .flags = CLK_SET_RATE_PARENT,
  1127. .ops = &clk_branch2_ops,
  1128. },
  1129. },
  1130. };
  1131. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1132. .halt_reg = 0x6058,
  1133. .halt_check = BRANCH_HALT,
  1134. .clkr = {
  1135. .enable_reg = 0x6058,
  1136. .enable_mask = BIT(0),
  1137. .hw.init = &(struct clk_init_data){
  1138. .name = "cam_cc_csi2phytimer_clk",
  1139. .parent_hws = (const struct clk_hw*[]){
  1140. &cam_cc_csi2phytimer_clk_src.clkr.hw
  1141. },
  1142. .num_parents = 1,
  1143. .flags = CLK_SET_RATE_PARENT,
  1144. .ops = &clk_branch2_ops,
  1145. },
  1146. },
  1147. };
  1148. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1149. .halt_reg = 0x6078,
  1150. .halt_check = BRANCH_HALT,
  1151. .clkr = {
  1152. .enable_reg = 0x6078,
  1153. .enable_mask = BIT(0),
  1154. .hw.init = &(struct clk_init_data){
  1155. .name = "cam_cc_csi3phytimer_clk",
  1156. .parent_hws = (const struct clk_hw*[]){
  1157. &cam_cc_csi3phytimer_clk_src.clkr.hw
  1158. },
  1159. .num_parents = 1,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. .ops = &clk_branch2_ops,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch cam_cc_csi4phytimer_clk = {
  1166. .halt_reg = 0x6098,
  1167. .halt_check = BRANCH_HALT,
  1168. .clkr = {
  1169. .enable_reg = 0x6098,
  1170. .enable_mask = BIT(0),
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "cam_cc_csi4phytimer_clk",
  1173. .parent_hws = (const struct clk_hw*[]){
  1174. &cam_cc_csi4phytimer_clk_src.clkr.hw
  1175. },
  1176. .num_parents = 1,
  1177. .flags = CLK_SET_RATE_PARENT,
  1178. .ops = &clk_branch2_ops,
  1179. },
  1180. },
  1181. };
  1182. static struct clk_branch cam_cc_csi5phytimer_clk = {
  1183. .halt_reg = 0x60b8,
  1184. .halt_check = BRANCH_HALT,
  1185. .clkr = {
  1186. .enable_reg = 0x60b8,
  1187. .enable_mask = BIT(0),
  1188. .hw.init = &(struct clk_init_data){
  1189. .name = "cam_cc_csi5phytimer_clk",
  1190. .parent_hws = (const struct clk_hw*[]){
  1191. &cam_cc_csi5phytimer_clk_src.clkr.hw
  1192. },
  1193. .num_parents = 1,
  1194. .flags = CLK_SET_RATE_PARENT,
  1195. .ops = &clk_branch2_ops,
  1196. },
  1197. },
  1198. };
  1199. static struct clk_branch cam_cc_csiphy0_clk = {
  1200. .halt_reg = 0x601c,
  1201. .halt_check = BRANCH_HALT,
  1202. .clkr = {
  1203. .enable_reg = 0x601c,
  1204. .enable_mask = BIT(0),
  1205. .hw.init = &(struct clk_init_data){
  1206. .name = "cam_cc_csiphy0_clk",
  1207. .parent_hws = (const struct clk_hw*[]){
  1208. &cam_cc_cphy_rx_clk_src.clkr.hw
  1209. },
  1210. .num_parents = 1,
  1211. .flags = CLK_SET_RATE_PARENT,
  1212. .ops = &clk_branch2_ops,
  1213. },
  1214. },
  1215. };
  1216. static struct clk_branch cam_cc_csiphy1_clk = {
  1217. .halt_reg = 0x603c,
  1218. .halt_check = BRANCH_HALT,
  1219. .clkr = {
  1220. .enable_reg = 0x603c,
  1221. .enable_mask = BIT(0),
  1222. .hw.init = &(struct clk_init_data){
  1223. .name = "cam_cc_csiphy1_clk",
  1224. .parent_hws = (const struct clk_hw*[]){
  1225. &cam_cc_cphy_rx_clk_src.clkr.hw
  1226. },
  1227. .num_parents = 1,
  1228. .flags = CLK_SET_RATE_PARENT,
  1229. .ops = &clk_branch2_ops,
  1230. },
  1231. },
  1232. };
  1233. static struct clk_branch cam_cc_csiphy2_clk = {
  1234. .halt_reg = 0x605c,
  1235. .halt_check = BRANCH_HALT,
  1236. .clkr = {
  1237. .enable_reg = 0x605c,
  1238. .enable_mask = BIT(0),
  1239. .hw.init = &(struct clk_init_data){
  1240. .name = "cam_cc_csiphy2_clk",
  1241. .parent_hws = (const struct clk_hw*[]){
  1242. &cam_cc_cphy_rx_clk_src.clkr.hw
  1243. },
  1244. .num_parents = 1,
  1245. .flags = CLK_SET_RATE_PARENT,
  1246. .ops = &clk_branch2_ops,
  1247. },
  1248. },
  1249. };
  1250. static struct clk_branch cam_cc_csiphy3_clk = {
  1251. .halt_reg = 0x607c,
  1252. .halt_check = BRANCH_HALT,
  1253. .clkr = {
  1254. .enable_reg = 0x607c,
  1255. .enable_mask = BIT(0),
  1256. .hw.init = &(struct clk_init_data){
  1257. .name = "cam_cc_csiphy3_clk",
  1258. .parent_hws = (const struct clk_hw*[]){
  1259. &cam_cc_cphy_rx_clk_src.clkr.hw
  1260. },
  1261. .num_parents = 1,
  1262. .flags = CLK_SET_RATE_PARENT,
  1263. .ops = &clk_branch2_ops,
  1264. },
  1265. },
  1266. };
  1267. static struct clk_branch cam_cc_csiphy4_clk = {
  1268. .halt_reg = 0x609c,
  1269. .halt_check = BRANCH_HALT,
  1270. .clkr = {
  1271. .enable_reg = 0x609c,
  1272. .enable_mask = BIT(0),
  1273. .hw.init = &(struct clk_init_data){
  1274. .name = "cam_cc_csiphy4_clk",
  1275. .parent_hws = (const struct clk_hw*[]){
  1276. &cam_cc_cphy_rx_clk_src.clkr.hw
  1277. },
  1278. .num_parents = 1,
  1279. .flags = CLK_SET_RATE_PARENT,
  1280. .ops = &clk_branch2_ops,
  1281. },
  1282. },
  1283. };
  1284. static struct clk_branch cam_cc_csiphy5_clk = {
  1285. .halt_reg = 0x60bc,
  1286. .halt_check = BRANCH_HALT,
  1287. .clkr = {
  1288. .enable_reg = 0x60bc,
  1289. .enable_mask = BIT(0),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "cam_cc_csiphy5_clk",
  1292. .parent_hws = (const struct clk_hw*[]){
  1293. &cam_cc_cphy_rx_clk_src.clkr.hw
  1294. },
  1295. .num_parents = 1,
  1296. .flags = CLK_SET_RATE_PARENT,
  1297. .ops = &clk_branch2_ops,
  1298. },
  1299. },
  1300. };
  1301. static struct clk_branch cam_cc_fd_core_clk = {
  1302. .halt_reg = 0xc0b0,
  1303. .halt_check = BRANCH_HALT,
  1304. .clkr = {
  1305. .enable_reg = 0xc0b0,
  1306. .enable_mask = BIT(0),
  1307. .hw.init = &(struct clk_init_data){
  1308. .name = "cam_cc_fd_core_clk",
  1309. .parent_hws = (const struct clk_hw*[]){
  1310. &cam_cc_fd_core_clk_src.clkr.hw
  1311. },
  1312. .num_parents = 1,
  1313. .flags = CLK_SET_RATE_PARENT,
  1314. .ops = &clk_branch2_ops,
  1315. },
  1316. },
  1317. };
  1318. static struct clk_branch cam_cc_fd_core_uar_clk = {
  1319. .halt_reg = 0xc0b8,
  1320. .halt_check = BRANCH_HALT,
  1321. .clkr = {
  1322. .enable_reg = 0xc0b8,
  1323. .enable_mask = BIT(0),
  1324. .hw.init = &(struct clk_init_data){
  1325. .name = "cam_cc_fd_core_uar_clk",
  1326. .parent_hws = (const struct clk_hw*[]){
  1327. &cam_cc_fd_core_clk_src.clkr.hw
  1328. },
  1329. .num_parents = 1,
  1330. .flags = CLK_SET_RATE_PARENT,
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch cam_cc_gdsc_clk = {
  1336. .halt_reg = 0xc16c,
  1337. .halt_check = BRANCH_HALT,
  1338. .clkr = {
  1339. .enable_reg = 0xc16c,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "cam_cc_gdsc_clk",
  1343. .parent_hws = (const struct clk_hw*[]){
  1344. &cam_cc_xo_clk_src.clkr.hw
  1345. },
  1346. .num_parents = 1,
  1347. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch cam_cc_icp_ahb_clk = {
  1353. .halt_reg = 0xc094,
  1354. .halt_check = BRANCH_HALT,
  1355. .clkr = {
  1356. .enable_reg = 0xc094,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "cam_cc_icp_ahb_clk",
  1360. .parent_hws = (const struct clk_hw*[]){
  1361. &cam_cc_slow_ahb_clk_src.clkr.hw
  1362. },
  1363. .num_parents = 1,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static struct clk_branch cam_cc_icp_clk = {
  1370. .halt_reg = 0xc08c,
  1371. .halt_check = BRANCH_HALT,
  1372. .clkr = {
  1373. .enable_reg = 0xc08c,
  1374. .enable_mask = BIT(0),
  1375. .hw.init = &(struct clk_init_data){
  1376. .name = "cam_cc_icp_clk",
  1377. .parent_hws = (const struct clk_hw*[]){
  1378. &cam_cc_icp_clk_src.clkr.hw
  1379. },
  1380. .num_parents = 1,
  1381. .flags = CLK_SET_RATE_PARENT,
  1382. .ops = &clk_branch2_ops,
  1383. },
  1384. },
  1385. };
  1386. static struct clk_branch cam_cc_ife_0_ahb_clk = {
  1387. .halt_reg = 0xa088,
  1388. .halt_check = BRANCH_HALT,
  1389. .clkr = {
  1390. .enable_reg = 0xa088,
  1391. .enable_mask = BIT(0),
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "cam_cc_ife_0_ahb_clk",
  1394. .parent_hws = (const struct clk_hw*[]){
  1395. &cam_cc_slow_ahb_clk_src.clkr.hw
  1396. },
  1397. .num_parents = 1,
  1398. .flags = CLK_SET_RATE_PARENT,
  1399. .ops = &clk_branch2_ops,
  1400. },
  1401. },
  1402. };
  1403. static struct clk_branch cam_cc_ife_0_areg_clk = {
  1404. .halt_reg = 0xa030,
  1405. .halt_check = BRANCH_HALT,
  1406. .clkr = {
  1407. .enable_reg = 0xa030,
  1408. .enable_mask = BIT(0),
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "cam_cc_ife_0_areg_clk",
  1411. .parent_hws = (const struct clk_hw*[]){
  1412. &cam_cc_fast_ahb_clk_src.clkr.hw
  1413. },
  1414. .num_parents = 1,
  1415. .flags = CLK_SET_RATE_PARENT,
  1416. .ops = &clk_branch2_ops,
  1417. },
  1418. },
  1419. };
  1420. static struct clk_branch cam_cc_ife_0_axi_clk = {
  1421. .halt_reg = 0xa084,
  1422. .halt_check = BRANCH_HALT,
  1423. .clkr = {
  1424. .enable_reg = 0xa084,
  1425. .enable_mask = BIT(0),
  1426. .hw.init = &(struct clk_init_data){
  1427. .name = "cam_cc_ife_0_axi_clk",
  1428. .parent_hws = (const struct clk_hw*[]){
  1429. &cam_cc_camnoc_axi_clk_src.clkr.hw
  1430. },
  1431. .num_parents = 1,
  1432. .flags = CLK_SET_RATE_PARENT,
  1433. .ops = &clk_branch2_ops,
  1434. },
  1435. },
  1436. };
  1437. static struct clk_branch cam_cc_ife_0_clk = {
  1438. .halt_reg = 0xa028,
  1439. .halt_check = BRANCH_HALT,
  1440. .clkr = {
  1441. .enable_reg = 0xa028,
  1442. .enable_mask = BIT(0),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "cam_cc_ife_0_clk",
  1445. .parent_hws = (const struct clk_hw*[]){
  1446. &cam_cc_ife_0_clk_src.clkr.hw
  1447. },
  1448. .num_parents = 1,
  1449. .flags = CLK_SET_RATE_PARENT,
  1450. .ops = &clk_branch2_ops,
  1451. },
  1452. },
  1453. };
  1454. static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
  1455. .halt_reg = 0xa080,
  1456. .halt_check = BRANCH_HALT,
  1457. .clkr = {
  1458. .enable_reg = 0xa080,
  1459. .enable_mask = BIT(0),
  1460. .hw.init = &(struct clk_init_data){
  1461. .name = "cam_cc_ife_0_cphy_rx_clk",
  1462. .parent_hws = (const struct clk_hw*[]){
  1463. &cam_cc_cphy_rx_clk_src.clkr.hw
  1464. },
  1465. .num_parents = 1,
  1466. .flags = CLK_SET_RATE_PARENT,
  1467. .ops = &clk_branch2_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch cam_cc_ife_0_csid_clk = {
  1472. .halt_reg = 0xa058,
  1473. .halt_check = BRANCH_HALT,
  1474. .clkr = {
  1475. .enable_reg = 0xa058,
  1476. .enable_mask = BIT(0),
  1477. .hw.init = &(struct clk_init_data){
  1478. .name = "cam_cc_ife_0_csid_clk",
  1479. .parent_hws = (const struct clk_hw*[]){
  1480. &cam_cc_ife_0_csid_clk_src.clkr.hw
  1481. },
  1482. .num_parents = 1,
  1483. .flags = CLK_SET_RATE_PARENT,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  1489. .halt_reg = 0xa03c,
  1490. .halt_check = BRANCH_HALT,
  1491. .clkr = {
  1492. .enable_reg = 0xa03c,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(struct clk_init_data){
  1495. .name = "cam_cc_ife_0_dsp_clk",
  1496. .parent_hws = (const struct clk_hw*[]){
  1497. &cam_cc_ife_0_clk_src.clkr.hw
  1498. },
  1499. .num_parents = 1,
  1500. .flags = CLK_SET_RATE_PARENT,
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch cam_cc_ife_1_ahb_clk = {
  1506. .halt_reg = 0xb068,
  1507. .halt_check = BRANCH_HALT,
  1508. .clkr = {
  1509. .enable_reg = 0xb068,
  1510. .enable_mask = BIT(0),
  1511. .hw.init = &(struct clk_init_data){
  1512. .name = "cam_cc_ife_1_ahb_clk",
  1513. .parent_hws = (const struct clk_hw*[]){
  1514. &cam_cc_slow_ahb_clk_src.clkr.hw
  1515. },
  1516. .num_parents = 1,
  1517. .flags = CLK_SET_RATE_PARENT,
  1518. .ops = &clk_branch2_ops,
  1519. },
  1520. },
  1521. };
  1522. static struct clk_branch cam_cc_ife_1_areg_clk = {
  1523. .halt_reg = 0xb030,
  1524. .halt_check = BRANCH_HALT,
  1525. .clkr = {
  1526. .enable_reg = 0xb030,
  1527. .enable_mask = BIT(0),
  1528. .hw.init = &(struct clk_init_data){
  1529. .name = "cam_cc_ife_1_areg_clk",
  1530. .parent_hws = (const struct clk_hw*[]){
  1531. &cam_cc_fast_ahb_clk_src.clkr.hw
  1532. },
  1533. .num_parents = 1,
  1534. .flags = CLK_SET_RATE_PARENT,
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch cam_cc_ife_1_axi_clk = {
  1540. .halt_reg = 0xb064,
  1541. .halt_check = BRANCH_HALT,
  1542. .clkr = {
  1543. .enable_reg = 0xb064,
  1544. .enable_mask = BIT(0),
  1545. .hw.init = &(struct clk_init_data){
  1546. .name = "cam_cc_ife_1_axi_clk",
  1547. .parent_hws = (const struct clk_hw*[]){
  1548. &cam_cc_camnoc_axi_clk_src.clkr.hw
  1549. },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch cam_cc_ife_1_clk = {
  1557. .halt_reg = 0xb028,
  1558. .halt_check = BRANCH_HALT,
  1559. .clkr = {
  1560. .enable_reg = 0xb028,
  1561. .enable_mask = BIT(0),
  1562. .hw.init = &(struct clk_init_data){
  1563. .name = "cam_cc_ife_1_clk",
  1564. .parent_hws = (const struct clk_hw*[]){
  1565. &cam_cc_ife_1_clk_src.clkr.hw
  1566. },
  1567. .num_parents = 1,
  1568. .flags = CLK_SET_RATE_PARENT,
  1569. .ops = &clk_branch2_ops,
  1570. },
  1571. },
  1572. };
  1573. static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
  1574. .halt_reg = 0xb060,
  1575. .halt_check = BRANCH_HALT,
  1576. .clkr = {
  1577. .enable_reg = 0xb060,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(struct clk_init_data){
  1580. .name = "cam_cc_ife_1_cphy_rx_clk",
  1581. .parent_hws = (const struct clk_hw*[]){
  1582. &cam_cc_cphy_rx_clk_src.clkr.hw
  1583. },
  1584. .num_parents = 1,
  1585. .flags = CLK_SET_RATE_PARENT,
  1586. .ops = &clk_branch2_ops,
  1587. },
  1588. },
  1589. };
  1590. static struct clk_branch cam_cc_ife_1_csid_clk = {
  1591. .halt_reg = 0xb058,
  1592. .halt_check = BRANCH_HALT,
  1593. .clkr = {
  1594. .enable_reg = 0xb058,
  1595. .enable_mask = BIT(0),
  1596. .hw.init = &(struct clk_init_data){
  1597. .name = "cam_cc_ife_1_csid_clk",
  1598. .parent_hws = (const struct clk_hw*[]){
  1599. &cam_cc_ife_1_csid_clk_src.clkr.hw
  1600. },
  1601. .num_parents = 1,
  1602. .flags = CLK_SET_RATE_PARENT,
  1603. .ops = &clk_branch2_ops,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  1608. .halt_reg = 0xb03c,
  1609. .halt_check = BRANCH_HALT,
  1610. .clkr = {
  1611. .enable_reg = 0xb03c,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "cam_cc_ife_1_dsp_clk",
  1615. .parent_hws = (const struct clk_hw*[]){
  1616. &cam_cc_ife_1_clk_src.clkr.hw
  1617. },
  1618. .num_parents = 1,
  1619. .flags = CLK_SET_RATE_PARENT,
  1620. .ops = &clk_branch2_ops,
  1621. },
  1622. },
  1623. };
  1624. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  1625. .halt_reg = 0xc040,
  1626. .halt_check = BRANCH_HALT,
  1627. .clkr = {
  1628. .enable_reg = 0xc040,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "cam_cc_ife_lite_ahb_clk",
  1632. .parent_hws = (const struct clk_hw*[]){
  1633. &cam_cc_slow_ahb_clk_src.clkr.hw
  1634. },
  1635. .num_parents = 1,
  1636. .flags = CLK_SET_RATE_PARENT,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch cam_cc_ife_lite_axi_clk = {
  1642. .halt_reg = 0xc044,
  1643. .halt_check = BRANCH_HALT,
  1644. .clkr = {
  1645. .enable_reg = 0xc044,
  1646. .enable_mask = BIT(0),
  1647. .hw.init = &(struct clk_init_data){
  1648. .name = "cam_cc_ife_lite_axi_clk",
  1649. .parent_hws = (const struct clk_hw*[]){
  1650. &cam_cc_camnoc_axi_clk_src.clkr.hw
  1651. },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch cam_cc_ife_lite_clk = {
  1659. .halt_reg = 0xc018,
  1660. .halt_check = BRANCH_HALT,
  1661. .clkr = {
  1662. .enable_reg = 0xc018,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(struct clk_init_data){
  1665. .name = "cam_cc_ife_lite_clk",
  1666. .parent_hws = (const struct clk_hw*[]){
  1667. &cam_cc_ife_lite_clk_src.clkr.hw
  1668. },
  1669. .num_parents = 1,
  1670. .flags = CLK_SET_RATE_PARENT,
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  1676. .halt_reg = 0xc03c,
  1677. .halt_check = BRANCH_HALT,
  1678. .clkr = {
  1679. .enable_reg = 0xc03c,
  1680. .enable_mask = BIT(0),
  1681. .hw.init = &(struct clk_init_data){
  1682. .name = "cam_cc_ife_lite_cphy_rx_clk",
  1683. .parent_hws = (const struct clk_hw*[]){
  1684. &cam_cc_cphy_rx_clk_src.clkr.hw
  1685. },
  1686. .num_parents = 1,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. .ops = &clk_branch2_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  1693. .halt_reg = 0xc034,
  1694. .halt_check = BRANCH_HALT,
  1695. .clkr = {
  1696. .enable_reg = 0xc034,
  1697. .enable_mask = BIT(0),
  1698. .hw.init = &(struct clk_init_data){
  1699. .name = "cam_cc_ife_lite_csid_clk",
  1700. .parent_hws = (const struct clk_hw*[]){
  1701. &cam_cc_ife_lite_csid_clk_src.clkr.hw
  1702. },
  1703. .num_parents = 1,
  1704. .flags = CLK_SET_RATE_PARENT,
  1705. .ops = &clk_branch2_ops,
  1706. },
  1707. },
  1708. };
  1709. static struct clk_branch cam_cc_ipe_0_ahb_clk = {
  1710. .halt_reg = 0x8040,
  1711. .halt_check = BRANCH_HALT,
  1712. .clkr = {
  1713. .enable_reg = 0x8040,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(struct clk_init_data){
  1716. .name = "cam_cc_ipe_0_ahb_clk",
  1717. .parent_hws = (const struct clk_hw*[]){
  1718. &cam_cc_slow_ahb_clk_src.clkr.hw
  1719. },
  1720. .num_parents = 1,
  1721. .flags = CLK_SET_RATE_PARENT,
  1722. .ops = &clk_branch2_ops,
  1723. },
  1724. },
  1725. };
  1726. static struct clk_branch cam_cc_ipe_0_areg_clk = {
  1727. .halt_reg = 0x803c,
  1728. .halt_check = BRANCH_HALT,
  1729. .clkr = {
  1730. .enable_reg = 0x803c,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data){
  1733. .name = "cam_cc_ipe_0_areg_clk",
  1734. .parent_hws = (const struct clk_hw*[]){
  1735. &cam_cc_fast_ahb_clk_src.clkr.hw
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch cam_cc_ipe_0_axi_clk = {
  1744. .halt_reg = 0x8038,
  1745. .halt_check = BRANCH_HALT,
  1746. .clkr = {
  1747. .enable_reg = 0x8038,
  1748. .enable_mask = BIT(0),
  1749. .hw.init = &(struct clk_init_data){
  1750. .name = "cam_cc_ipe_0_axi_clk",
  1751. .parent_hws = (const struct clk_hw*[]){
  1752. &cam_cc_camnoc_axi_clk_src.clkr.hw
  1753. },
  1754. .num_parents = 1,
  1755. .flags = CLK_SET_RATE_PARENT,
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch cam_cc_ipe_0_clk = {
  1761. .halt_reg = 0x8028,
  1762. .halt_check = BRANCH_HALT,
  1763. .clkr = {
  1764. .enable_reg = 0x8028,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "cam_cc_ipe_0_clk",
  1768. .parent_hws = (const struct clk_hw*[]){
  1769. &cam_cc_ipe_0_clk_src.clkr.hw
  1770. },
  1771. .num_parents = 1,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch cam_cc_jpeg_clk = {
  1778. .halt_reg = 0xc060,
  1779. .halt_check = BRANCH_HALT,
  1780. .clkr = {
  1781. .enable_reg = 0xc060,
  1782. .enable_mask = BIT(0),
  1783. .hw.init = &(struct clk_init_data){
  1784. .name = "cam_cc_jpeg_clk",
  1785. .parent_hws = (const struct clk_hw*[]){
  1786. &cam_cc_jpeg_clk_src.clkr.hw
  1787. },
  1788. .num_parents = 1,
  1789. .flags = CLK_SET_RATE_PARENT,
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch cam_cc_mclk0_clk = {
  1795. .halt_reg = 0x5018,
  1796. .halt_check = BRANCH_HALT,
  1797. .clkr = {
  1798. .enable_reg = 0x5018,
  1799. .enable_mask = BIT(0),
  1800. .hw.init = &(struct clk_init_data){
  1801. .name = "cam_cc_mclk0_clk",
  1802. .parent_hws = (const struct clk_hw*[]){
  1803. &cam_cc_mclk0_clk_src.clkr.hw
  1804. },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch cam_cc_mclk1_clk = {
  1812. .halt_reg = 0x5034,
  1813. .halt_check = BRANCH_HALT,
  1814. .clkr = {
  1815. .enable_reg = 0x5034,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "cam_cc_mclk1_clk",
  1819. .parent_hws = (const struct clk_hw*[]){
  1820. &cam_cc_mclk1_clk_src.clkr.hw
  1821. },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch cam_cc_mclk2_clk = {
  1829. .halt_reg = 0x5050,
  1830. .halt_check = BRANCH_HALT,
  1831. .clkr = {
  1832. .enable_reg = 0x5050,
  1833. .enable_mask = BIT(0),
  1834. .hw.init = &(struct clk_init_data){
  1835. .name = "cam_cc_mclk2_clk",
  1836. .parent_hws = (const struct clk_hw*[]){
  1837. &cam_cc_mclk2_clk_src.clkr.hw
  1838. },
  1839. .num_parents = 1,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. .ops = &clk_branch2_ops,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_branch cam_cc_mclk3_clk = {
  1846. .halt_reg = 0x506c,
  1847. .halt_check = BRANCH_HALT,
  1848. .clkr = {
  1849. .enable_reg = 0x506c,
  1850. .enable_mask = BIT(0),
  1851. .hw.init = &(struct clk_init_data){
  1852. .name = "cam_cc_mclk3_clk",
  1853. .parent_hws = (const struct clk_hw*[]){
  1854. &cam_cc_mclk3_clk_src.clkr.hw
  1855. },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch cam_cc_mclk4_clk = {
  1863. .halt_reg = 0x5088,
  1864. .halt_check = BRANCH_HALT,
  1865. .clkr = {
  1866. .enable_reg = 0x5088,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "cam_cc_mclk4_clk",
  1870. .parent_hws = (const struct clk_hw*[]){
  1871. &cam_cc_mclk4_clk_src.clkr.hw
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch cam_cc_mclk5_clk = {
  1880. .halt_reg = 0x50a4,
  1881. .halt_check = BRANCH_HALT,
  1882. .clkr = {
  1883. .enable_reg = 0x50a4,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "cam_cc_mclk5_clk",
  1887. .parent_hws = (const struct clk_hw*[]){
  1888. &cam_cc_mclk5_clk_src.clkr.hw
  1889. },
  1890. .num_parents = 1,
  1891. .flags = CLK_SET_RATE_PARENT,
  1892. .ops = &clk_branch2_ops,
  1893. },
  1894. },
  1895. };
  1896. static struct clk_branch cam_cc_mclk6_clk = {
  1897. .halt_reg = 0x50c0,
  1898. .halt_check = BRANCH_HALT,
  1899. .clkr = {
  1900. .enable_reg = 0x50c0,
  1901. .enable_mask = BIT(0),
  1902. .hw.init = &(struct clk_init_data){
  1903. .name = "cam_cc_mclk6_clk",
  1904. .parent_hws = (const struct clk_hw*[]){
  1905. &cam_cc_mclk6_clk_src.clkr.hw
  1906. },
  1907. .num_parents = 1,
  1908. .flags = CLK_SET_RATE_PARENT,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch cam_cc_sbi_ahb_clk = {
  1914. .halt_reg = 0x9040,
  1915. .halt_check = BRANCH_HALT,
  1916. .clkr = {
  1917. .enable_reg = 0x9040,
  1918. .enable_mask = BIT(0),
  1919. .hw.init = &(struct clk_init_data){
  1920. .name = "cam_cc_sbi_ahb_clk",
  1921. .parent_hws = (const struct clk_hw*[]){
  1922. &cam_cc_slow_ahb_clk_src.clkr.hw
  1923. },
  1924. .num_parents = 1,
  1925. .flags = CLK_SET_RATE_PARENT,
  1926. .ops = &clk_branch2_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch cam_cc_sbi_axi_clk = {
  1931. .halt_reg = 0x903c,
  1932. .halt_check = BRANCH_HALT,
  1933. .clkr = {
  1934. .enable_reg = 0x903c,
  1935. .enable_mask = BIT(0),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "cam_cc_sbi_axi_clk",
  1938. .parent_hws = (const struct clk_hw*[]){
  1939. &cam_cc_camnoc_axi_clk_src.clkr.hw
  1940. },
  1941. .num_parents = 1,
  1942. .flags = CLK_SET_RATE_PARENT,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch cam_cc_sbi_clk = {
  1948. .halt_reg = 0x9014,
  1949. .halt_check = BRANCH_HALT,
  1950. .clkr = {
  1951. .enable_reg = 0x9014,
  1952. .enable_mask = BIT(0),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "cam_cc_sbi_clk",
  1955. .parent_hws = (const struct clk_hw*[]){
  1956. &cam_cc_sbi_div_clk_src.clkr.hw
  1957. },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch cam_cc_sbi_cphy_rx_clk = {
  1965. .halt_reg = 0x9038,
  1966. .halt_check = BRANCH_HALT,
  1967. .clkr = {
  1968. .enable_reg = 0x9038,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(struct clk_init_data){
  1971. .name = "cam_cc_sbi_cphy_rx_clk",
  1972. .parent_hws = (const struct clk_hw*[]){
  1973. &cam_cc_cphy_rx_clk_src.clkr.hw
  1974. },
  1975. .num_parents = 1,
  1976. .flags = CLK_SET_RATE_PARENT,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch cam_cc_sbi_csid_clk = {
  1982. .halt_reg = 0x9034,
  1983. .halt_check = BRANCH_HALT,
  1984. .clkr = {
  1985. .enable_reg = 0x9034,
  1986. .enable_mask = BIT(0),
  1987. .hw.init = &(struct clk_init_data){
  1988. .name = "cam_cc_sbi_csid_clk",
  1989. .parent_hws = (const struct clk_hw*[]){
  1990. &cam_cc_sbi_csid_clk_src.clkr.hw
  1991. },
  1992. .num_parents = 1,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch cam_cc_sbi_ife_0_clk = {
  1999. .halt_reg = 0x9044,
  2000. .halt_check = BRANCH_HALT,
  2001. .clkr = {
  2002. .enable_reg = 0x9044,
  2003. .enable_mask = BIT(0),
  2004. .hw.init = &(struct clk_init_data){
  2005. .name = "cam_cc_sbi_ife_0_clk",
  2006. .parent_hws = (const struct clk_hw*[]){
  2007. &cam_cc_ife_0_clk_src.clkr.hw
  2008. },
  2009. .num_parents = 1,
  2010. .flags = CLK_SET_RATE_PARENT,
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch cam_cc_sbi_ife_1_clk = {
  2016. .halt_reg = 0x9048,
  2017. .halt_check = BRANCH_HALT,
  2018. .clkr = {
  2019. .enable_reg = 0x9048,
  2020. .enable_mask = BIT(0),
  2021. .hw.init = &(struct clk_init_data){
  2022. .name = "cam_cc_sbi_ife_1_clk",
  2023. .parent_hws = (const struct clk_hw*[]){
  2024. &cam_cc_ife_1_clk_src.clkr.hw
  2025. },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch cam_cc_sleep_clk = {
  2033. .halt_reg = 0xc188,
  2034. .halt_check = BRANCH_HALT,
  2035. .clkr = {
  2036. .enable_reg = 0xc188,
  2037. .enable_mask = BIT(0),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "cam_cc_sleep_clk",
  2040. .parent_hws = (const struct clk_hw*[]){
  2041. &cam_cc_sleep_clk_src.clkr.hw
  2042. },
  2043. .num_parents = 1,
  2044. .flags = CLK_SET_RATE_PARENT,
  2045. .ops = &clk_branch2_ops,
  2046. },
  2047. },
  2048. };
  2049. static struct gdsc titan_top_gdsc;
  2050. static struct gdsc bps_gdsc = {
  2051. .gdscr = 0x7004,
  2052. .pd = {
  2053. .name = "bps_gdsc",
  2054. },
  2055. .flags = HW_CTRL | POLL_CFG_GDSCR,
  2056. .pwrsts = PWRSTS_OFF_ON,
  2057. };
  2058. static struct gdsc ipe_0_gdsc = {
  2059. .gdscr = 0x8004,
  2060. .pd = {
  2061. .name = "ipe_0_gdsc",
  2062. },
  2063. .flags = HW_CTRL | POLL_CFG_GDSCR,
  2064. .pwrsts = PWRSTS_OFF_ON,
  2065. };
  2066. static struct gdsc sbi_gdsc = {
  2067. .gdscr = 0x9004,
  2068. .pd = {
  2069. .name = "sbi_gdsc",
  2070. },
  2071. .flags = HW_CTRL | POLL_CFG_GDSCR,
  2072. .pwrsts = PWRSTS_OFF_ON,
  2073. };
  2074. static struct gdsc ife_0_gdsc = {
  2075. .gdscr = 0xa004,
  2076. .pd = {
  2077. .name = "ife_0_gdsc",
  2078. },
  2079. .flags = POLL_CFG_GDSCR,
  2080. .parent = &titan_top_gdsc.pd,
  2081. .pwrsts = PWRSTS_OFF_ON,
  2082. };
  2083. static struct gdsc ife_1_gdsc = {
  2084. .gdscr = 0xb004,
  2085. .pd = {
  2086. .name = "ife_1_gdsc",
  2087. },
  2088. .flags = POLL_CFG_GDSCR,
  2089. .parent = &titan_top_gdsc.pd,
  2090. .pwrsts = PWRSTS_OFF_ON,
  2091. };
  2092. static struct gdsc titan_top_gdsc = {
  2093. .gdscr = 0xc144,
  2094. .pd = {
  2095. .name = "titan_top_gdsc",
  2096. },
  2097. .flags = POLL_CFG_GDSCR,
  2098. .pwrsts = PWRSTS_OFF_ON,
  2099. };
  2100. static struct clk_regmap *cam_cc_sm8250_clocks[] = {
  2101. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2102. [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
  2103. [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
  2104. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2105. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2106. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  2107. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  2108. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2109. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2110. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2111. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2112. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2113. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2114. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2115. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2116. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2117. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2118. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2119. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2120. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2121. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2122. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2123. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2124. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  2125. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  2126. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  2127. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  2128. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2129. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2130. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2131. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2132. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  2133. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  2134. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2135. [CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr,
  2136. [CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr,
  2137. [CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr,
  2138. [CAM_CC_GDSC_CLK] = &cam_cc_gdsc_clk.clkr,
  2139. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2140. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2141. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2142. [CAM_CC_IFE_0_AHB_CLK] = &cam_cc_ife_0_ahb_clk.clkr,
  2143. [CAM_CC_IFE_0_AREG_CLK] = &cam_cc_ife_0_areg_clk.clkr,
  2144. [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
  2145. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2146. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2147. [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
  2148. [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
  2149. [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
  2150. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  2151. [CAM_CC_IFE_1_AHB_CLK] = &cam_cc_ife_1_ahb_clk.clkr,
  2152. [CAM_CC_IFE_1_AREG_CLK] = &cam_cc_ife_1_areg_clk.clkr,
  2153. [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
  2154. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2155. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2156. [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
  2157. [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
  2158. [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
  2159. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  2160. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  2161. [CAM_CC_IFE_LITE_AXI_CLK] = &cam_cc_ife_lite_axi_clk.clkr,
  2162. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  2163. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  2164. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  2165. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  2166. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  2167. [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
  2168. [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
  2169. [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
  2170. [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
  2171. [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
  2172. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2173. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2174. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2175. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2176. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2177. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2178. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2179. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2180. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2181. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2182. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  2183. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  2184. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  2185. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  2186. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  2187. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  2188. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  2189. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  2190. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  2191. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  2192. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  2193. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  2194. [CAM_CC_PLL2_OUT_MAIN] = &cam_cc_pll2_out_main.clkr,
  2195. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  2196. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  2197. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  2198. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  2199. [CAM_CC_SBI_AHB_CLK] = &cam_cc_sbi_ahb_clk.clkr,
  2200. [CAM_CC_SBI_AXI_CLK] = &cam_cc_sbi_axi_clk.clkr,
  2201. [CAM_CC_SBI_CLK] = &cam_cc_sbi_clk.clkr,
  2202. [CAM_CC_SBI_CPHY_RX_CLK] = &cam_cc_sbi_cphy_rx_clk.clkr,
  2203. [CAM_CC_SBI_CSID_CLK] = &cam_cc_sbi_csid_clk.clkr,
  2204. [CAM_CC_SBI_CSID_CLK_SRC] = &cam_cc_sbi_csid_clk_src.clkr,
  2205. [CAM_CC_SBI_DIV_CLK_SRC] = &cam_cc_sbi_div_clk_src.clkr,
  2206. [CAM_CC_SBI_IFE_0_CLK] = &cam_cc_sbi_ife_0_clk.clkr,
  2207. [CAM_CC_SBI_IFE_1_CLK] = &cam_cc_sbi_ife_1_clk.clkr,
  2208. [CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
  2209. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  2210. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  2211. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  2212. };
  2213. static struct gdsc *cam_cc_sm8250_gdscs[] = {
  2214. [BPS_GDSC] = &bps_gdsc,
  2215. [IPE_0_GDSC] = &ipe_0_gdsc,
  2216. [SBI_GDSC] = &sbi_gdsc,
  2217. [IFE_0_GDSC] = &ife_0_gdsc,
  2218. [IFE_1_GDSC] = &ife_1_gdsc,
  2219. [TITAN_TOP_GDSC] = &titan_top_gdsc,
  2220. };
  2221. static const struct qcom_reset_map cam_cc_sm8250_resets[] = {
  2222. [CAM_CC_BPS_BCR] = { 0x7000 },
  2223. [CAM_CC_ICP_BCR] = { 0xc070 },
  2224. [CAM_CC_IFE_0_BCR] = { 0xa000 },
  2225. [CAM_CC_IFE_1_BCR] = { 0xb000 },
  2226. [CAM_CC_IPE_0_BCR] = { 0x8000 },
  2227. [CAM_CC_SBI_BCR] = { 0x9000 },
  2228. };
  2229. static const struct regmap_config cam_cc_sm8250_regmap_config = {
  2230. .reg_bits = 32,
  2231. .reg_stride = 4,
  2232. .val_bits = 32,
  2233. .max_register = 0xe004,
  2234. .fast_io = true,
  2235. };
  2236. static const struct qcom_cc_desc cam_cc_sm8250_desc = {
  2237. .config = &cam_cc_sm8250_regmap_config,
  2238. .clks = cam_cc_sm8250_clocks,
  2239. .num_clks = ARRAY_SIZE(cam_cc_sm8250_clocks),
  2240. .resets = cam_cc_sm8250_resets,
  2241. .num_resets = ARRAY_SIZE(cam_cc_sm8250_resets),
  2242. .gdscs = cam_cc_sm8250_gdscs,
  2243. .num_gdscs = ARRAY_SIZE(cam_cc_sm8250_gdscs),
  2244. };
  2245. static const struct of_device_id cam_cc_sm8250_match_table[] = {
  2246. { .compatible = "qcom,sm8250-camcc" },
  2247. { }
  2248. };
  2249. MODULE_DEVICE_TABLE(of, cam_cc_sm8250_match_table);
  2250. static int cam_cc_sm8250_probe(struct platform_device *pdev)
  2251. {
  2252. struct regmap *regmap;
  2253. regmap = qcom_cc_map(pdev, &cam_cc_sm8250_desc);
  2254. if (IS_ERR(regmap))
  2255. return PTR_ERR(regmap);
  2256. clk_lucid_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  2257. clk_lucid_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  2258. clk_zonda_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  2259. clk_lucid_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  2260. clk_lucid_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  2261. return qcom_cc_really_probe(&pdev->dev, &cam_cc_sm8250_desc, regmap);
  2262. }
  2263. static struct platform_driver cam_cc_sm8250_driver = {
  2264. .probe = cam_cc_sm8250_probe,
  2265. .driver = {
  2266. .name = "cam_cc-sm8250",
  2267. .of_match_table = cam_cc_sm8250_match_table,
  2268. },
  2269. };
  2270. module_platform_driver(cam_cc_sm8250_driver);
  2271. MODULE_DESCRIPTION("QTI CAMCC SM8250 Driver");
  2272. MODULE_LICENSE("GPL v2");