camcc-sm8550.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/pm_runtime.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,sm8550-camcc.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "common.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. DT_IFACE,
  21. DT_BI_TCXO,
  22. DT_BI_TCXO_AO,
  23. DT_SLEEP_CLK,
  24. };
  25. enum {
  26. P_BI_TCXO,
  27. P_BI_TCXO_AO,
  28. P_CAM_CC_PLL0_OUT_EVEN,
  29. P_CAM_CC_PLL0_OUT_MAIN,
  30. P_CAM_CC_PLL0_OUT_ODD,
  31. P_CAM_CC_PLL1_OUT_EVEN,
  32. P_CAM_CC_PLL2_OUT_EVEN,
  33. P_CAM_CC_PLL2_OUT_MAIN,
  34. P_CAM_CC_PLL3_OUT_EVEN,
  35. P_CAM_CC_PLL4_OUT_EVEN,
  36. P_CAM_CC_PLL5_OUT_EVEN,
  37. P_CAM_CC_PLL6_OUT_EVEN,
  38. P_CAM_CC_PLL7_OUT_EVEN,
  39. P_CAM_CC_PLL8_OUT_EVEN,
  40. P_CAM_CC_PLL9_OUT_EVEN,
  41. P_CAM_CC_PLL9_OUT_ODD,
  42. P_CAM_CC_PLL10_OUT_EVEN,
  43. P_CAM_CC_PLL11_OUT_EVEN,
  44. P_CAM_CC_PLL12_OUT_EVEN,
  45. P_SLEEP_CLK,
  46. };
  47. static const struct pll_vco lucid_ole_vco[] = {
  48. { 249600000, 2300000000, 0 },
  49. };
  50. static const struct pll_vco rivian_ole_vco[] = {
  51. { 777000000, 1285000000, 0 },
  52. };
  53. static const struct alpha_pll_config cam_cc_pll0_config = {
  54. .l = 0x3e,
  55. .alpha = 0x8000,
  56. .config_ctl_val = 0x20485699,
  57. .config_ctl_hi_val = 0x00182261,
  58. .config_ctl_hi1_val = 0x82aa299c,
  59. .test_ctl_val = 0x00000000,
  60. .test_ctl_hi_val = 0x00000003,
  61. .test_ctl_hi1_val = 0x00009000,
  62. .test_ctl_hi2_val = 0x00000034,
  63. .user_ctl_val = 0x00008400,
  64. .user_ctl_hi_val = 0x00000005,
  65. };
  66. static struct clk_alpha_pll cam_cc_pll0 = {
  67. .offset = 0x0,
  68. .vco_table = lucid_ole_vco,
  69. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  70. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  71. .clkr = {
  72. .hw.init = &(const struct clk_init_data) {
  73. .name = "cam_cc_pll0",
  74. .parent_data = &(const struct clk_parent_data) {
  75. .index = DT_BI_TCXO,
  76. },
  77. .num_parents = 1,
  78. .ops = &clk_alpha_pll_lucid_evo_ops,
  79. },
  80. },
  81. };
  82. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  83. { 0x1, 2 },
  84. { }
  85. };
  86. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  87. .offset = 0x0,
  88. .post_div_shift = 10,
  89. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  90. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  91. .width = 4,
  92. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  93. .clkr.hw.init = &(const struct clk_init_data) {
  94. .name = "cam_cc_pll0_out_even",
  95. .parent_hws = (const struct clk_hw*[]) {
  96. &cam_cc_pll0.clkr.hw,
  97. },
  98. .num_parents = 1,
  99. .flags = CLK_SET_RATE_PARENT,
  100. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  101. },
  102. };
  103. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  104. { 0x2, 3 },
  105. { }
  106. };
  107. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  108. .offset = 0x0,
  109. .post_div_shift = 14,
  110. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  111. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  112. .width = 4,
  113. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  114. .clkr.hw.init = &(const struct clk_init_data) {
  115. .name = "cam_cc_pll0_out_odd",
  116. .parent_hws = (const struct clk_hw*[]) {
  117. &cam_cc_pll0.clkr.hw,
  118. },
  119. .num_parents = 1,
  120. .flags = CLK_SET_RATE_PARENT,
  121. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  122. },
  123. };
  124. static const struct alpha_pll_config cam_cc_pll1_config = {
  125. .l = 0x2f,
  126. .alpha = 0x6555,
  127. .config_ctl_val = 0x20485699,
  128. .config_ctl_hi_val = 0x00182261,
  129. .config_ctl_hi1_val = 0x82aa299c,
  130. .test_ctl_val = 0x00000000,
  131. .test_ctl_hi_val = 0x00000003,
  132. .test_ctl_hi1_val = 0x00009000,
  133. .test_ctl_hi2_val = 0x00000034,
  134. .user_ctl_val = 0x00000400,
  135. .user_ctl_hi_val = 0x00000005,
  136. };
  137. static struct clk_alpha_pll cam_cc_pll1 = {
  138. .offset = 0x1000,
  139. .vco_table = lucid_ole_vco,
  140. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  141. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  142. .clkr = {
  143. .hw.init = &(const struct clk_init_data) {
  144. .name = "cam_cc_pll1",
  145. .parent_data = &(const struct clk_parent_data) {
  146. .index = DT_BI_TCXO,
  147. },
  148. .num_parents = 1,
  149. .ops = &clk_alpha_pll_lucid_evo_ops,
  150. },
  151. },
  152. };
  153. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  154. { 0x1, 2 },
  155. { }
  156. };
  157. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  158. .offset = 0x1000,
  159. .post_div_shift = 10,
  160. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  161. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  162. .width = 4,
  163. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  164. .clkr.hw.init = &(const struct clk_init_data) {
  165. .name = "cam_cc_pll1_out_even",
  166. .parent_hws = (const struct clk_hw*[]) {
  167. &cam_cc_pll1.clkr.hw,
  168. },
  169. .num_parents = 1,
  170. .flags = CLK_SET_RATE_PARENT,
  171. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  172. },
  173. };
  174. static const struct alpha_pll_config cam_cc_pll2_config = {
  175. .l = 0x32,
  176. .alpha = 0x0,
  177. .config_ctl_val = 0x10000030,
  178. .config_ctl_hi_val = 0x80890263,
  179. .config_ctl_hi1_val = 0x00000217,
  180. .user_ctl_val = 0x00000000,
  181. .user_ctl_hi_val = 0x00100000,
  182. };
  183. static struct clk_alpha_pll cam_cc_pll2 = {
  184. .offset = 0x2000,
  185. .vco_table = rivian_ole_vco,
  186. .num_vco = ARRAY_SIZE(rivian_ole_vco),
  187. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  188. .clkr = {
  189. .hw.init = &(const struct clk_init_data) {
  190. .name = "cam_cc_pll2",
  191. .parent_data = &(const struct clk_parent_data) {
  192. .index = DT_BI_TCXO,
  193. },
  194. .num_parents = 1,
  195. .ops = &clk_alpha_pll_rivian_evo_ops,
  196. },
  197. },
  198. };
  199. static const struct alpha_pll_config cam_cc_pll3_config = {
  200. .l = 0x30,
  201. .alpha = 0x8aaa,
  202. .config_ctl_val = 0x20485699,
  203. .config_ctl_hi_val = 0x00182261,
  204. .config_ctl_hi1_val = 0x82aa299c,
  205. .test_ctl_val = 0x00000000,
  206. .test_ctl_hi_val = 0x00000003,
  207. .test_ctl_hi1_val = 0x00009000,
  208. .test_ctl_hi2_val = 0x00000034,
  209. .user_ctl_val = 0x00000400,
  210. .user_ctl_hi_val = 0x00000005,
  211. };
  212. static struct clk_alpha_pll cam_cc_pll3 = {
  213. .offset = 0x3000,
  214. .vco_table = lucid_ole_vco,
  215. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  216. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  217. .clkr = {
  218. .hw.init = &(const struct clk_init_data) {
  219. .name = "cam_cc_pll3",
  220. .parent_data = &(const struct clk_parent_data) {
  221. .index = DT_BI_TCXO,
  222. },
  223. .num_parents = 1,
  224. .ops = &clk_alpha_pll_lucid_evo_ops,
  225. },
  226. },
  227. };
  228. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  229. { 0x1, 2 },
  230. { }
  231. };
  232. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  233. .offset = 0x3000,
  234. .post_div_shift = 10,
  235. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  236. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  237. .width = 4,
  238. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  239. .clkr.hw.init = &(const struct clk_init_data) {
  240. .name = "cam_cc_pll3_out_even",
  241. .parent_hws = (const struct clk_hw*[]) {
  242. &cam_cc_pll3.clkr.hw,
  243. },
  244. .num_parents = 1,
  245. .flags = CLK_SET_RATE_PARENT,
  246. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  247. },
  248. };
  249. static const struct alpha_pll_config cam_cc_pll4_config = {
  250. .l = 0x30,
  251. .alpha = 0x8aaa,
  252. .config_ctl_val = 0x20485699,
  253. .config_ctl_hi_val = 0x00182261,
  254. .config_ctl_hi1_val = 0x82aa299c,
  255. .test_ctl_val = 0x00000000,
  256. .test_ctl_hi_val = 0x00000003,
  257. .test_ctl_hi1_val = 0x00009000,
  258. .test_ctl_hi2_val = 0x00000034,
  259. .user_ctl_val = 0x00000400,
  260. .user_ctl_hi_val = 0x00000005,
  261. };
  262. static struct clk_alpha_pll cam_cc_pll4 = {
  263. .offset = 0x4000,
  264. .vco_table = lucid_ole_vco,
  265. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  266. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  267. .clkr = {
  268. .hw.init = &(const struct clk_init_data) {
  269. .name = "cam_cc_pll4",
  270. .parent_data = &(const struct clk_parent_data) {
  271. .index = DT_BI_TCXO,
  272. },
  273. .num_parents = 1,
  274. .ops = &clk_alpha_pll_lucid_evo_ops,
  275. },
  276. },
  277. };
  278. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  279. { 0x1, 2 },
  280. { }
  281. };
  282. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  283. .offset = 0x4000,
  284. .post_div_shift = 10,
  285. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  286. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  287. .width = 4,
  288. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  289. .clkr.hw.init = &(const struct clk_init_data) {
  290. .name = "cam_cc_pll4_out_even",
  291. .parent_hws = (const struct clk_hw*[]) {
  292. &cam_cc_pll4.clkr.hw,
  293. },
  294. .num_parents = 1,
  295. .flags = CLK_SET_RATE_PARENT,
  296. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  297. },
  298. };
  299. static const struct alpha_pll_config cam_cc_pll5_config = {
  300. .l = 0x30,
  301. .alpha = 0x8aaa,
  302. .config_ctl_val = 0x20485699,
  303. .config_ctl_hi_val = 0x00182261,
  304. .config_ctl_hi1_val = 0x82aa299c,
  305. .test_ctl_val = 0x00000000,
  306. .test_ctl_hi_val = 0x00000003,
  307. .test_ctl_hi1_val = 0x00009000,
  308. .test_ctl_hi2_val = 0x00000034,
  309. .user_ctl_val = 0x00000400,
  310. .user_ctl_hi_val = 0x00000005,
  311. };
  312. static struct clk_alpha_pll cam_cc_pll5 = {
  313. .offset = 0x5000,
  314. .vco_table = lucid_ole_vco,
  315. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  316. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  317. .clkr = {
  318. .hw.init = &(const struct clk_init_data) {
  319. .name = "cam_cc_pll5",
  320. .parent_data = &(const struct clk_parent_data) {
  321. .index = DT_BI_TCXO,
  322. },
  323. .num_parents = 1,
  324. .ops = &clk_alpha_pll_lucid_evo_ops,
  325. },
  326. },
  327. };
  328. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  329. { 0x1, 2 },
  330. { }
  331. };
  332. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  333. .offset = 0x5000,
  334. .post_div_shift = 10,
  335. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  336. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  337. .width = 4,
  338. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  339. .clkr.hw.init = &(const struct clk_init_data) {
  340. .name = "cam_cc_pll5_out_even",
  341. .parent_hws = (const struct clk_hw*[]) {
  342. &cam_cc_pll5.clkr.hw,
  343. },
  344. .num_parents = 1,
  345. .flags = CLK_SET_RATE_PARENT,
  346. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  347. },
  348. };
  349. static const struct alpha_pll_config cam_cc_pll6_config = {
  350. .l = 0x30,
  351. .alpha = 0x8aaa,
  352. .config_ctl_val = 0x20485699,
  353. .config_ctl_hi_val = 0x00182261,
  354. .config_ctl_hi1_val = 0x82aa299c,
  355. .test_ctl_val = 0x00000000,
  356. .test_ctl_hi_val = 0x00000003,
  357. .test_ctl_hi1_val = 0x00009000,
  358. .test_ctl_hi2_val = 0x00000034,
  359. .user_ctl_val = 0x00000400,
  360. .user_ctl_hi_val = 0x00000005,
  361. };
  362. static struct clk_alpha_pll cam_cc_pll6 = {
  363. .offset = 0x6000,
  364. .vco_table = lucid_ole_vco,
  365. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  366. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  367. .clkr = {
  368. .hw.init = &(const struct clk_init_data) {
  369. .name = "cam_cc_pll6",
  370. .parent_data = &(const struct clk_parent_data) {
  371. .index = DT_BI_TCXO,
  372. },
  373. .num_parents = 1,
  374. .ops = &clk_alpha_pll_lucid_evo_ops,
  375. },
  376. },
  377. };
  378. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  379. { 0x1, 2 },
  380. { }
  381. };
  382. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  383. .offset = 0x6000,
  384. .post_div_shift = 10,
  385. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  386. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  387. .width = 4,
  388. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  389. .clkr.hw.init = &(const struct clk_init_data) {
  390. .name = "cam_cc_pll6_out_even",
  391. .parent_hws = (const struct clk_hw*[]) {
  392. &cam_cc_pll6.clkr.hw,
  393. },
  394. .num_parents = 1,
  395. .flags = CLK_SET_RATE_PARENT,
  396. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  397. },
  398. };
  399. static const struct alpha_pll_config cam_cc_pll7_config = {
  400. .l = 0x30,
  401. .alpha = 0x8aaa,
  402. .config_ctl_val = 0x20485699,
  403. .config_ctl_hi_val = 0x00182261,
  404. .config_ctl_hi1_val = 0x82aa299c,
  405. .test_ctl_val = 0x00000000,
  406. .test_ctl_hi_val = 0x00000003,
  407. .test_ctl_hi1_val = 0x00009000,
  408. .test_ctl_hi2_val = 0x00000034,
  409. .user_ctl_val = 0x00000400,
  410. .user_ctl_hi_val = 0x00000005,
  411. };
  412. static struct clk_alpha_pll cam_cc_pll7 = {
  413. .offset = 0x7000,
  414. .vco_table = lucid_ole_vco,
  415. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  416. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  417. .clkr = {
  418. .hw.init = &(const struct clk_init_data) {
  419. .name = "cam_cc_pll7",
  420. .parent_data = &(const struct clk_parent_data) {
  421. .index = DT_BI_TCXO,
  422. },
  423. .num_parents = 1,
  424. .ops = &clk_alpha_pll_lucid_evo_ops,
  425. },
  426. },
  427. };
  428. static const struct clk_div_table post_div_table_cam_cc_pll7_out_even[] = {
  429. { 0x1, 2 },
  430. { }
  431. };
  432. static struct clk_alpha_pll_postdiv cam_cc_pll7_out_even = {
  433. .offset = 0x7000,
  434. .post_div_shift = 10,
  435. .post_div_table = post_div_table_cam_cc_pll7_out_even,
  436. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll7_out_even),
  437. .width = 4,
  438. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  439. .clkr.hw.init = &(const struct clk_init_data) {
  440. .name = "cam_cc_pll7_out_even",
  441. .parent_hws = (const struct clk_hw*[]) {
  442. &cam_cc_pll7.clkr.hw,
  443. },
  444. .num_parents = 1,
  445. .flags = CLK_SET_RATE_PARENT,
  446. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  447. },
  448. };
  449. static const struct alpha_pll_config cam_cc_pll8_config = {
  450. .l = 0x14,
  451. .alpha = 0xd555,
  452. .config_ctl_val = 0x20485699,
  453. .config_ctl_hi_val = 0x00182261,
  454. .config_ctl_hi1_val = 0x82aa299c,
  455. .test_ctl_val = 0x00000000,
  456. .test_ctl_hi_val = 0x00000003,
  457. .test_ctl_hi1_val = 0x00009000,
  458. .test_ctl_hi2_val = 0x00000034,
  459. .user_ctl_val = 0x00000400,
  460. .user_ctl_hi_val = 0x00000005,
  461. };
  462. static struct clk_alpha_pll cam_cc_pll8 = {
  463. .offset = 0x8000,
  464. .vco_table = lucid_ole_vco,
  465. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  466. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  467. .clkr = {
  468. .hw.init = &(const struct clk_init_data) {
  469. .name = "cam_cc_pll8",
  470. .parent_data = &(const struct clk_parent_data) {
  471. .index = DT_BI_TCXO,
  472. },
  473. .num_parents = 1,
  474. .ops = &clk_alpha_pll_lucid_evo_ops,
  475. },
  476. },
  477. };
  478. static const struct clk_div_table post_div_table_cam_cc_pll8_out_even[] = {
  479. { 0x1, 2 },
  480. { }
  481. };
  482. static struct clk_alpha_pll_postdiv cam_cc_pll8_out_even = {
  483. .offset = 0x8000,
  484. .post_div_shift = 10,
  485. .post_div_table = post_div_table_cam_cc_pll8_out_even,
  486. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll8_out_even),
  487. .width = 4,
  488. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  489. .clkr.hw.init = &(const struct clk_init_data) {
  490. .name = "cam_cc_pll8_out_even",
  491. .parent_hws = (const struct clk_hw*[]) {
  492. &cam_cc_pll8.clkr.hw,
  493. },
  494. .num_parents = 1,
  495. .flags = CLK_SET_RATE_PARENT,
  496. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  497. },
  498. };
  499. static const struct alpha_pll_config cam_cc_pll9_config = {
  500. .l = 0x32,
  501. .alpha = 0x0,
  502. .config_ctl_val = 0x20485699,
  503. .config_ctl_hi_val = 0x00182261,
  504. .config_ctl_hi1_val = 0x82aa299c,
  505. .test_ctl_val = 0x00000000,
  506. .test_ctl_hi_val = 0x00000003,
  507. .test_ctl_hi1_val = 0x00009000,
  508. .test_ctl_hi2_val = 0x00000034,
  509. .user_ctl_val = 0x00000400,
  510. .user_ctl_hi_val = 0x00000005,
  511. };
  512. static struct clk_alpha_pll cam_cc_pll9 = {
  513. .offset = 0x9000,
  514. .vco_table = lucid_ole_vco,
  515. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  516. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  517. .clkr = {
  518. .hw.init = &(const struct clk_init_data) {
  519. .name = "cam_cc_pll9",
  520. .parent_data = &(const struct clk_parent_data) {
  521. .index = DT_BI_TCXO,
  522. },
  523. .num_parents = 1,
  524. .ops = &clk_alpha_pll_lucid_evo_ops,
  525. },
  526. },
  527. };
  528. static const struct clk_div_table post_div_table_cam_cc_pll9_out_even[] = {
  529. { 0x1, 2 },
  530. { }
  531. };
  532. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_even = {
  533. .offset = 0x9000,
  534. .post_div_shift = 10,
  535. .post_div_table = post_div_table_cam_cc_pll9_out_even,
  536. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_even),
  537. .width = 4,
  538. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  539. .clkr.hw.init = &(const struct clk_init_data) {
  540. .name = "cam_cc_pll9_out_even",
  541. .parent_hws = (const struct clk_hw*[]) {
  542. &cam_cc_pll9.clkr.hw,
  543. },
  544. .num_parents = 1,
  545. .flags = CLK_SET_RATE_PARENT,
  546. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  547. },
  548. };
  549. static const struct alpha_pll_config cam_cc_pll10_config = {
  550. .l = 0x30,
  551. .alpha = 0x8aaa,
  552. .config_ctl_val = 0x20485699,
  553. .config_ctl_hi_val = 0x00182261,
  554. .config_ctl_hi1_val = 0x82aa299c,
  555. .test_ctl_val = 0x00000000,
  556. .test_ctl_hi_val = 0x00000003,
  557. .test_ctl_hi1_val = 0x00009000,
  558. .test_ctl_hi2_val = 0x00000034,
  559. .user_ctl_val = 0x00000400,
  560. .user_ctl_hi_val = 0x00000005,
  561. };
  562. static struct clk_alpha_pll cam_cc_pll10 = {
  563. .offset = 0xa000,
  564. .vco_table = lucid_ole_vco,
  565. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  566. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  567. .clkr = {
  568. .hw.init = &(const struct clk_init_data) {
  569. .name = "cam_cc_pll10",
  570. .parent_data = &(const struct clk_parent_data) {
  571. .index = DT_BI_TCXO,
  572. },
  573. .num_parents = 1,
  574. .ops = &clk_alpha_pll_lucid_evo_ops,
  575. },
  576. },
  577. };
  578. static const struct clk_div_table post_div_table_cam_cc_pll10_out_even[] = {
  579. { 0x1, 2 },
  580. { }
  581. };
  582. static struct clk_alpha_pll_postdiv cam_cc_pll10_out_even = {
  583. .offset = 0xa000,
  584. .post_div_shift = 10,
  585. .post_div_table = post_div_table_cam_cc_pll10_out_even,
  586. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll10_out_even),
  587. .width = 4,
  588. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  589. .clkr.hw.init = &(const struct clk_init_data) {
  590. .name = "cam_cc_pll10_out_even",
  591. .parent_hws = (const struct clk_hw*[]) {
  592. &cam_cc_pll10.clkr.hw,
  593. },
  594. .num_parents = 1,
  595. .flags = CLK_SET_RATE_PARENT,
  596. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  597. },
  598. };
  599. static const struct alpha_pll_config cam_cc_pll11_config = {
  600. .l = 0x30,
  601. .alpha = 0x8aaa,
  602. .config_ctl_val = 0x20485699,
  603. .config_ctl_hi_val = 0x00182261,
  604. .config_ctl_hi1_val = 0x82aa299c,
  605. .test_ctl_val = 0x00000000,
  606. .test_ctl_hi_val = 0x00000003,
  607. .test_ctl_hi1_val = 0x00009000,
  608. .test_ctl_hi2_val = 0x00000034,
  609. .user_ctl_val = 0x00000400,
  610. .user_ctl_hi_val = 0x00000005,
  611. };
  612. static struct clk_alpha_pll cam_cc_pll11 = {
  613. .offset = 0xb000,
  614. .vco_table = lucid_ole_vco,
  615. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  616. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  617. .clkr = {
  618. .hw.init = &(const struct clk_init_data) {
  619. .name = "cam_cc_pll11",
  620. .parent_data = &(const struct clk_parent_data) {
  621. .index = DT_BI_TCXO,
  622. },
  623. .num_parents = 1,
  624. .ops = &clk_alpha_pll_lucid_evo_ops,
  625. },
  626. },
  627. };
  628. static const struct clk_div_table post_div_table_cam_cc_pll11_out_even[] = {
  629. { 0x1, 2 },
  630. { }
  631. };
  632. static struct clk_alpha_pll_postdiv cam_cc_pll11_out_even = {
  633. .offset = 0xb000,
  634. .post_div_shift = 10,
  635. .post_div_table = post_div_table_cam_cc_pll11_out_even,
  636. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll11_out_even),
  637. .width = 4,
  638. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  639. .clkr.hw.init = &(const struct clk_init_data) {
  640. .name = "cam_cc_pll11_out_even",
  641. .parent_hws = (const struct clk_hw*[]) {
  642. &cam_cc_pll11.clkr.hw,
  643. },
  644. .num_parents = 1,
  645. .flags = CLK_SET_RATE_PARENT,
  646. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  647. },
  648. };
  649. static const struct alpha_pll_config cam_cc_pll12_config = {
  650. .l = 0x30,
  651. .alpha = 0x8aaa,
  652. .config_ctl_val = 0x20485699,
  653. .config_ctl_hi_val = 0x00182261,
  654. .config_ctl_hi1_val = 0x82aa299c,
  655. .test_ctl_val = 0x00000000,
  656. .test_ctl_hi_val = 0x00000003,
  657. .test_ctl_hi1_val = 0x00009000,
  658. .test_ctl_hi2_val = 0x00000034,
  659. .user_ctl_val = 0x00000400,
  660. .user_ctl_hi_val = 0x00000005,
  661. };
  662. static struct clk_alpha_pll cam_cc_pll12 = {
  663. .offset = 0xc000,
  664. .vco_table = lucid_ole_vco,
  665. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  666. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  667. .clkr = {
  668. .hw.init = &(const struct clk_init_data) {
  669. .name = "cam_cc_pll12",
  670. .parent_data = &(const struct clk_parent_data) {
  671. .index = DT_BI_TCXO,
  672. },
  673. .num_parents = 1,
  674. .ops = &clk_alpha_pll_lucid_evo_ops,
  675. },
  676. },
  677. };
  678. static const struct clk_div_table post_div_table_cam_cc_pll12_out_even[] = {
  679. { 0x1, 2 },
  680. { }
  681. };
  682. static struct clk_alpha_pll_postdiv cam_cc_pll12_out_even = {
  683. .offset = 0xc000,
  684. .post_div_shift = 10,
  685. .post_div_table = post_div_table_cam_cc_pll12_out_even,
  686. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll12_out_even),
  687. .width = 4,
  688. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  689. .clkr.hw.init = &(const struct clk_init_data) {
  690. .name = "cam_cc_pll12_out_even",
  691. .parent_hws = (const struct clk_hw*[]) {
  692. &cam_cc_pll12.clkr.hw,
  693. },
  694. .num_parents = 1,
  695. .flags = CLK_SET_RATE_PARENT,
  696. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  697. },
  698. };
  699. static const struct parent_map cam_cc_parent_map_0[] = {
  700. { P_BI_TCXO, 0 },
  701. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  702. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  703. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  704. { P_CAM_CC_PLL9_OUT_ODD, 4 },
  705. { P_CAM_CC_PLL9_OUT_EVEN, 5 },
  706. };
  707. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  708. { .index = DT_BI_TCXO },
  709. { .hw = &cam_cc_pll0.clkr.hw },
  710. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  711. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  712. { .hw = &cam_cc_pll9.clkr.hw },
  713. { .hw = &cam_cc_pll9_out_even.clkr.hw },
  714. };
  715. static const struct parent_map cam_cc_parent_map_1[] = {
  716. { P_BI_TCXO, 0 },
  717. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  718. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  719. };
  720. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  721. { .index = DT_BI_TCXO },
  722. { .hw = &cam_cc_pll2.clkr.hw },
  723. { .hw = &cam_cc_pll2.clkr.hw },
  724. };
  725. static const struct parent_map cam_cc_parent_map_2[] = {
  726. { P_BI_TCXO, 0 },
  727. { P_CAM_CC_PLL8_OUT_EVEN, 6 },
  728. };
  729. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  730. { .index = DT_BI_TCXO },
  731. { .hw = &cam_cc_pll8_out_even.clkr.hw },
  732. };
  733. static const struct parent_map cam_cc_parent_map_3[] = {
  734. { P_BI_TCXO, 0 },
  735. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  736. };
  737. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  738. { .index = DT_BI_TCXO },
  739. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  740. };
  741. static const struct parent_map cam_cc_parent_map_4[] = {
  742. { P_BI_TCXO, 0 },
  743. { P_CAM_CC_PLL10_OUT_EVEN, 6 },
  744. };
  745. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  746. { .index = DT_BI_TCXO },
  747. { .hw = &cam_cc_pll10_out_even.clkr.hw },
  748. };
  749. static const struct parent_map cam_cc_parent_map_5[] = {
  750. { P_BI_TCXO, 0 },
  751. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  752. };
  753. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  754. { .index = DT_BI_TCXO },
  755. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  756. };
  757. static const struct parent_map cam_cc_parent_map_6[] = {
  758. { P_BI_TCXO, 0 },
  759. { P_CAM_CC_PLL11_OUT_EVEN, 6 },
  760. };
  761. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  762. { .index = DT_BI_TCXO },
  763. { .hw = &cam_cc_pll11_out_even.clkr.hw },
  764. };
  765. static const struct parent_map cam_cc_parent_map_7[] = {
  766. { P_BI_TCXO, 0 },
  767. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  768. };
  769. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  770. { .index = DT_BI_TCXO },
  771. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  772. };
  773. static const struct parent_map cam_cc_parent_map_8[] = {
  774. { P_BI_TCXO, 0 },
  775. { P_CAM_CC_PLL12_OUT_EVEN, 6 },
  776. };
  777. static const struct clk_parent_data cam_cc_parent_data_8[] = {
  778. { .index = DT_BI_TCXO },
  779. { .hw = &cam_cc_pll12_out_even.clkr.hw },
  780. };
  781. static const struct parent_map cam_cc_parent_map_9[] = {
  782. { P_BI_TCXO, 0 },
  783. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  784. };
  785. static const struct clk_parent_data cam_cc_parent_data_9[] = {
  786. { .index = DT_BI_TCXO },
  787. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  788. };
  789. static const struct parent_map cam_cc_parent_map_10[] = {
  790. { P_BI_TCXO, 0 },
  791. { P_CAM_CC_PLL6_OUT_EVEN, 6 },
  792. };
  793. static const struct clk_parent_data cam_cc_parent_data_10[] = {
  794. { .index = DT_BI_TCXO },
  795. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  796. };
  797. static const struct parent_map cam_cc_parent_map_11[] = {
  798. { P_BI_TCXO, 0 },
  799. { P_CAM_CC_PLL7_OUT_EVEN, 6 },
  800. };
  801. static const struct clk_parent_data cam_cc_parent_data_11[] = {
  802. { .index = DT_BI_TCXO },
  803. { .hw = &cam_cc_pll7_out_even.clkr.hw },
  804. };
  805. static const struct parent_map cam_cc_parent_map_12[] = {
  806. { P_SLEEP_CLK, 0 },
  807. };
  808. static const struct clk_parent_data cam_cc_parent_data_12[] = {
  809. { .index = DT_SLEEP_CLK },
  810. };
  811. static const struct parent_map cam_cc_parent_map_13_ao[] = {
  812. { P_BI_TCXO_AO, 0 },
  813. };
  814. static const struct clk_parent_data cam_cc_parent_data_13_ao[] = {
  815. { .index = DT_BI_TCXO_AO },
  816. };
  817. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  818. F(19200000, P_BI_TCXO, 1, 0, 0),
  819. F(200000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  820. F(400000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  821. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  822. F(785000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  823. { }
  824. };
  825. static struct clk_rcg2 cam_cc_bps_clk_src = {
  826. .cmd_rcgr = 0x10278,
  827. .mnd_width = 0,
  828. .hid_width = 5,
  829. .parent_map = cam_cc_parent_map_2,
  830. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  831. .clkr.hw.init = &(const struct clk_init_data) {
  832. .name = "cam_cc_bps_clk_src",
  833. .parent_data = cam_cc_parent_data_2,
  834. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  835. .flags = CLK_SET_RATE_PARENT,
  836. .ops = &clk_rcg2_shared_ops,
  837. },
  838. };
  839. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  840. F(19200000, P_BI_TCXO, 1, 0, 0),
  841. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  842. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  846. .cmd_rcgr = 0x13de0,
  847. .mnd_width = 0,
  848. .hid_width = 5,
  849. .parent_map = cam_cc_parent_map_0,
  850. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  851. .clkr.hw.init = &(const struct clk_init_data) {
  852. .name = "cam_cc_camnoc_axi_clk_src",
  853. .parent_data = cam_cc_parent_data_0,
  854. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  855. .flags = CLK_SET_RATE_PARENT,
  856. .ops = &clk_rcg2_shared_ops,
  857. },
  858. };
  859. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  860. F(19200000, P_BI_TCXO, 1, 0, 0),
  861. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  862. { }
  863. };
  864. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  865. .cmd_rcgr = 0x13900,
  866. .mnd_width = 8,
  867. .hid_width = 5,
  868. .parent_map = cam_cc_parent_map_0,
  869. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  870. .clkr.hw.init = &(const struct clk_init_data) {
  871. .name = "cam_cc_cci_0_clk_src",
  872. .parent_data = cam_cc_parent_data_0,
  873. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  874. .flags = CLK_SET_RATE_PARENT,
  875. .ops = &clk_rcg2_shared_ops,
  876. },
  877. };
  878. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  879. .cmd_rcgr = 0x13a30,
  880. .mnd_width = 8,
  881. .hid_width = 5,
  882. .parent_map = cam_cc_parent_map_0,
  883. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  884. .clkr.hw.init = &(const struct clk_init_data) {
  885. .name = "cam_cc_cci_1_clk_src",
  886. .parent_data = cam_cc_parent_data_0,
  887. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  888. .flags = CLK_SET_RATE_PARENT,
  889. .ops = &clk_rcg2_shared_ops,
  890. },
  891. };
  892. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  893. .cmd_rcgr = 0x13b60,
  894. .mnd_width = 8,
  895. .hid_width = 5,
  896. .parent_map = cam_cc_parent_map_0,
  897. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  898. .clkr.hw.init = &(const struct clk_init_data) {
  899. .name = "cam_cc_cci_2_clk_src",
  900. .parent_data = cam_cc_parent_data_0,
  901. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  902. .flags = CLK_SET_RATE_PARENT,
  903. .ops = &clk_rcg2_shared_ops,
  904. },
  905. };
  906. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  907. F(19200000, P_BI_TCXO, 1, 0, 0),
  908. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  909. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  910. { }
  911. };
  912. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  913. .cmd_rcgr = 0x11290,
  914. .mnd_width = 0,
  915. .hid_width = 5,
  916. .parent_map = cam_cc_parent_map_0,
  917. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  918. .clkr.hw.init = &(const struct clk_init_data) {
  919. .name = "cam_cc_cphy_rx_clk_src",
  920. .parent_data = cam_cc_parent_data_0,
  921. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  922. .flags = CLK_SET_RATE_PARENT,
  923. .ops = &clk_rcg2_shared_ops,
  924. },
  925. };
  926. static const struct freq_tbl ftbl_cam_cc_cre_clk_src[] = {
  927. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  928. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  929. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  930. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  931. { }
  932. };
  933. static struct clk_rcg2 cam_cc_cre_clk_src = {
  934. .cmd_rcgr = 0x1353c,
  935. .mnd_width = 0,
  936. .hid_width = 5,
  937. .parent_map = cam_cc_parent_map_0,
  938. .freq_tbl = ftbl_cam_cc_cre_clk_src,
  939. .clkr.hw.init = &(const struct clk_init_data) {
  940. .name = "cam_cc_cre_clk_src",
  941. .parent_data = cam_cc_parent_data_0,
  942. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  943. .flags = CLK_SET_RATE_PARENT,
  944. .ops = &clk_rcg2_shared_ops,
  945. },
  946. };
  947. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  948. F(19200000, P_BI_TCXO, 1, 0, 0),
  949. F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
  950. { }
  951. };
  952. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  953. .cmd_rcgr = 0x15980,
  954. .mnd_width = 0,
  955. .hid_width = 5,
  956. .parent_map = cam_cc_parent_map_0,
  957. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  958. .clkr.hw.init = &(const struct clk_init_data) {
  959. .name = "cam_cc_csi0phytimer_clk_src",
  960. .parent_data = cam_cc_parent_data_0,
  961. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  962. .flags = CLK_SET_RATE_PARENT,
  963. .ops = &clk_rcg2_shared_ops,
  964. },
  965. };
  966. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  967. .cmd_rcgr = 0x15ab8,
  968. .mnd_width = 0,
  969. .hid_width = 5,
  970. .parent_map = cam_cc_parent_map_0,
  971. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  972. .clkr.hw.init = &(const struct clk_init_data) {
  973. .name = "cam_cc_csi1phytimer_clk_src",
  974. .parent_data = cam_cc_parent_data_0,
  975. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  976. .flags = CLK_SET_RATE_PARENT,
  977. .ops = &clk_rcg2_shared_ops,
  978. },
  979. };
  980. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  981. .cmd_rcgr = 0x15bec,
  982. .mnd_width = 0,
  983. .hid_width = 5,
  984. .parent_map = cam_cc_parent_map_0,
  985. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  986. .clkr.hw.init = &(const struct clk_init_data) {
  987. .name = "cam_cc_csi2phytimer_clk_src",
  988. .parent_data = cam_cc_parent_data_0,
  989. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  990. .flags = CLK_SET_RATE_PARENT,
  991. .ops = &clk_rcg2_shared_ops,
  992. },
  993. };
  994. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  995. .cmd_rcgr = 0x15d20,
  996. .mnd_width = 0,
  997. .hid_width = 5,
  998. .parent_map = cam_cc_parent_map_0,
  999. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1000. .clkr.hw.init = &(const struct clk_init_data) {
  1001. .name = "cam_cc_csi3phytimer_clk_src",
  1002. .parent_data = cam_cc_parent_data_0,
  1003. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1004. .flags = CLK_SET_RATE_PARENT,
  1005. .ops = &clk_rcg2_shared_ops,
  1006. },
  1007. };
  1008. static const struct freq_tbl ftbl_cam_cc_csi4phytimer_clk_src[] = {
  1009. F(19200000, P_BI_TCXO, 1, 0, 0),
  1010. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1011. { }
  1012. };
  1013. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  1014. .cmd_rcgr = 0x15e54,
  1015. .mnd_width = 0,
  1016. .hid_width = 5,
  1017. .parent_map = cam_cc_parent_map_0,
  1018. .freq_tbl = ftbl_cam_cc_csi4phytimer_clk_src,
  1019. .clkr.hw.init = &(const struct clk_init_data) {
  1020. .name = "cam_cc_csi4phytimer_clk_src",
  1021. .parent_data = cam_cc_parent_data_0,
  1022. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1023. .flags = CLK_SET_RATE_PARENT,
  1024. .ops = &clk_rcg2_shared_ops,
  1025. },
  1026. };
  1027. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  1028. .cmd_rcgr = 0x15f88,
  1029. .mnd_width = 0,
  1030. .hid_width = 5,
  1031. .parent_map = cam_cc_parent_map_0,
  1032. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1033. .clkr.hw.init = &(const struct clk_init_data) {
  1034. .name = "cam_cc_csi5phytimer_clk_src",
  1035. .parent_data = cam_cc_parent_data_0,
  1036. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1037. .flags = CLK_SET_RATE_PARENT,
  1038. .ops = &clk_rcg2_shared_ops,
  1039. },
  1040. };
  1041. static struct clk_rcg2 cam_cc_csi6phytimer_clk_src = {
  1042. .cmd_rcgr = 0x160bc,
  1043. .mnd_width = 0,
  1044. .hid_width = 5,
  1045. .parent_map = cam_cc_parent_map_0,
  1046. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1047. .clkr.hw.init = &(const struct clk_init_data) {
  1048. .name = "cam_cc_csi6phytimer_clk_src",
  1049. .parent_data = cam_cc_parent_data_0,
  1050. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1051. .flags = CLK_SET_RATE_PARENT,
  1052. .ops = &clk_rcg2_shared_ops,
  1053. },
  1054. };
  1055. static struct clk_rcg2 cam_cc_csi7phytimer_clk_src = {
  1056. .cmd_rcgr = 0x161f0,
  1057. .mnd_width = 0,
  1058. .hid_width = 5,
  1059. .parent_map = cam_cc_parent_map_0,
  1060. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1061. .clkr.hw.init = &(const struct clk_init_data) {
  1062. .name = "cam_cc_csi7phytimer_clk_src",
  1063. .parent_data = cam_cc_parent_data_0,
  1064. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1065. .flags = CLK_SET_RATE_PARENT,
  1066. .ops = &clk_rcg2_shared_ops,
  1067. },
  1068. };
  1069. static const struct freq_tbl ftbl_cam_cc_csid_clk_src[] = {
  1070. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1071. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  1072. { }
  1073. };
  1074. static struct clk_rcg2 cam_cc_csid_clk_src = {
  1075. .cmd_rcgr = 0x13ca8,
  1076. .mnd_width = 0,
  1077. .hid_width = 5,
  1078. .parent_map = cam_cc_parent_map_0,
  1079. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1080. .clkr.hw.init = &(const struct clk_init_data) {
  1081. .name = "cam_cc_csid_clk_src",
  1082. .parent_data = cam_cc_parent_data_0,
  1083. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1084. .flags = CLK_SET_RATE_PARENT,
  1085. .ops = &clk_rcg2_shared_ops,
  1086. },
  1087. };
  1088. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  1089. F(19200000, P_BI_TCXO, 1, 0, 0),
  1090. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  1091. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1092. { }
  1093. };
  1094. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  1095. .cmd_rcgr = 0x10018,
  1096. .mnd_width = 0,
  1097. .hid_width = 5,
  1098. .parent_map = cam_cc_parent_map_0,
  1099. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  1100. .clkr.hw.init = &(const struct clk_init_data) {
  1101. .name = "cam_cc_fast_ahb_clk_src",
  1102. .parent_data = cam_cc_parent_data_0,
  1103. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1104. .flags = CLK_SET_RATE_PARENT,
  1105. .ops = &clk_rcg2_shared_ops,
  1106. },
  1107. };
  1108. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  1109. F(19200000, P_BI_TCXO, 1, 0, 0),
  1110. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1111. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1112. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  1113. { }
  1114. };
  1115. static struct clk_rcg2 cam_cc_icp_clk_src = {
  1116. .cmd_rcgr = 0x137c4,
  1117. .mnd_width = 0,
  1118. .hid_width = 5,
  1119. .parent_map = cam_cc_parent_map_0,
  1120. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  1121. .clkr.hw.init = &(const struct clk_init_data) {
  1122. .name = "cam_cc_icp_clk_src",
  1123. .parent_data = cam_cc_parent_data_0,
  1124. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1125. .flags = CLK_SET_RATE_PARENT,
  1126. .ops = &clk_rcg2_shared_ops,
  1127. },
  1128. };
  1129. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  1130. F(19200000, P_BI_TCXO, 1, 0, 0),
  1131. F(466000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1132. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1133. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1134. F(785000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1135. { }
  1136. };
  1137. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  1138. .cmd_rcgr = 0x11018,
  1139. .mnd_width = 0,
  1140. .hid_width = 5,
  1141. .parent_map = cam_cc_parent_map_3,
  1142. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  1143. .clkr.hw.init = &(const struct clk_init_data) {
  1144. .name = "cam_cc_ife_0_clk_src",
  1145. .parent_data = cam_cc_parent_data_3,
  1146. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  1147. .flags = CLK_SET_RATE_PARENT,
  1148. .ops = &clk_rcg2_shared_ops,
  1149. },
  1150. };
  1151. static const struct freq_tbl ftbl_cam_cc_ife_0_dsp_clk_src[] = {
  1152. F(466000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1153. F(594000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1154. F(675000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1155. F(785000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1156. { }
  1157. };
  1158. static struct clk_rcg2 cam_cc_ife_0_dsp_clk_src = {
  1159. .cmd_rcgr = 0x11154,
  1160. .mnd_width = 0,
  1161. .hid_width = 5,
  1162. .parent_map = cam_cc_parent_map_4,
  1163. .freq_tbl = ftbl_cam_cc_ife_0_dsp_clk_src,
  1164. .clkr.hw.init = &(const struct clk_init_data) {
  1165. .name = "cam_cc_ife_0_dsp_clk_src",
  1166. .parent_data = cam_cc_parent_data_4,
  1167. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  1168. .flags = CLK_SET_RATE_PARENT,
  1169. .ops = &clk_rcg2_shared_ops,
  1170. },
  1171. };
  1172. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  1173. F(19200000, P_BI_TCXO, 1, 0, 0),
  1174. F(466000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1175. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1176. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1177. F(785000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1178. { }
  1179. };
  1180. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  1181. .cmd_rcgr = 0x12018,
  1182. .mnd_width = 0,
  1183. .hid_width = 5,
  1184. .parent_map = cam_cc_parent_map_5,
  1185. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  1186. .clkr.hw.init = &(const struct clk_init_data) {
  1187. .name = "cam_cc_ife_1_clk_src",
  1188. .parent_data = cam_cc_parent_data_5,
  1189. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  1190. .flags = CLK_SET_RATE_PARENT,
  1191. .ops = &clk_rcg2_shared_ops,
  1192. },
  1193. };
  1194. static const struct freq_tbl ftbl_cam_cc_ife_1_dsp_clk_src[] = {
  1195. F(466000000, P_CAM_CC_PLL11_OUT_EVEN, 1, 0, 0),
  1196. F(594000000, P_CAM_CC_PLL11_OUT_EVEN, 1, 0, 0),
  1197. F(675000000, P_CAM_CC_PLL11_OUT_EVEN, 1, 0, 0),
  1198. F(785000000, P_CAM_CC_PLL11_OUT_EVEN, 1, 0, 0),
  1199. { }
  1200. };
  1201. static struct clk_rcg2 cam_cc_ife_1_dsp_clk_src = {
  1202. .cmd_rcgr = 0x12154,
  1203. .mnd_width = 0,
  1204. .hid_width = 5,
  1205. .parent_map = cam_cc_parent_map_6,
  1206. .freq_tbl = ftbl_cam_cc_ife_1_dsp_clk_src,
  1207. .clkr.hw.init = &(const struct clk_init_data) {
  1208. .name = "cam_cc_ife_1_dsp_clk_src",
  1209. .parent_data = cam_cc_parent_data_6,
  1210. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  1211. .flags = CLK_SET_RATE_PARENT,
  1212. .ops = &clk_rcg2_shared_ops,
  1213. },
  1214. };
  1215. static const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
  1216. F(466000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1217. F(594000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1218. F(675000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1219. F(785000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1220. { }
  1221. };
  1222. static struct clk_rcg2 cam_cc_ife_2_clk_src = {
  1223. .cmd_rcgr = 0x122a8,
  1224. .mnd_width = 0,
  1225. .hid_width = 5,
  1226. .parent_map = cam_cc_parent_map_7,
  1227. .freq_tbl = ftbl_cam_cc_ife_2_clk_src,
  1228. .clkr.hw.init = &(const struct clk_init_data) {
  1229. .name = "cam_cc_ife_2_clk_src",
  1230. .parent_data = cam_cc_parent_data_7,
  1231. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  1232. .flags = CLK_SET_RATE_PARENT,
  1233. .ops = &clk_rcg2_shared_ops,
  1234. },
  1235. };
  1236. static const struct freq_tbl ftbl_cam_cc_ife_2_dsp_clk_src[] = {
  1237. F(466000000, P_CAM_CC_PLL12_OUT_EVEN, 1, 0, 0),
  1238. F(594000000, P_CAM_CC_PLL12_OUT_EVEN, 1, 0, 0),
  1239. F(675000000, P_CAM_CC_PLL12_OUT_EVEN, 1, 0, 0),
  1240. F(785000000, P_CAM_CC_PLL12_OUT_EVEN, 1, 0, 0),
  1241. { }
  1242. };
  1243. static struct clk_rcg2 cam_cc_ife_2_dsp_clk_src = {
  1244. .cmd_rcgr = 0x123e4,
  1245. .mnd_width = 0,
  1246. .hid_width = 5,
  1247. .parent_map = cam_cc_parent_map_8,
  1248. .freq_tbl = ftbl_cam_cc_ife_2_dsp_clk_src,
  1249. .clkr.hw.init = &(const struct clk_init_data) {
  1250. .name = "cam_cc_ife_2_dsp_clk_src",
  1251. .parent_data = cam_cc_parent_data_8,
  1252. .num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
  1253. .flags = CLK_SET_RATE_PARENT,
  1254. .ops = &clk_rcg2_shared_ops,
  1255. },
  1256. };
  1257. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  1258. .cmd_rcgr = 0x13000,
  1259. .mnd_width = 0,
  1260. .hid_width = 5,
  1261. .parent_map = cam_cc_parent_map_0,
  1262. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1263. .clkr.hw.init = &(const struct clk_init_data) {
  1264. .name = "cam_cc_ife_lite_clk_src",
  1265. .parent_data = cam_cc_parent_data_0,
  1266. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1267. .flags = CLK_SET_RATE_PARENT,
  1268. .ops = &clk_rcg2_shared_ops,
  1269. },
  1270. };
  1271. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  1272. .cmd_rcgr = 0x1313c,
  1273. .mnd_width = 0,
  1274. .hid_width = 5,
  1275. .parent_map = cam_cc_parent_map_0,
  1276. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1277. .clkr.hw.init = &(const struct clk_init_data) {
  1278. .name = "cam_cc_ife_lite_csid_clk_src",
  1279. .parent_data = cam_cc_parent_data_0,
  1280. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1281. .flags = CLK_SET_RATE_PARENT,
  1282. .ops = &clk_rcg2_shared_ops,
  1283. },
  1284. };
  1285. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  1286. F(455000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1287. F(575000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1288. F(675000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1289. F(825000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1290. { }
  1291. };
  1292. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  1293. .cmd_rcgr = 0x103cc,
  1294. .mnd_width = 0,
  1295. .hid_width = 5,
  1296. .parent_map = cam_cc_parent_map_9,
  1297. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  1298. .clkr.hw.init = &(const struct clk_init_data) {
  1299. .name = "cam_cc_ipe_nps_clk_src",
  1300. .parent_data = cam_cc_parent_data_9,
  1301. .num_parents = ARRAY_SIZE(cam_cc_parent_data_9),
  1302. .flags = CLK_SET_RATE_PARENT,
  1303. .ops = &clk_rcg2_shared_ops,
  1304. },
  1305. };
  1306. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  1307. F(19200000, P_BI_TCXO, 1, 0, 0),
  1308. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1309. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1310. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1311. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1312. { }
  1313. };
  1314. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  1315. .cmd_rcgr = 0x13674,
  1316. .mnd_width = 0,
  1317. .hid_width = 5,
  1318. .parent_map = cam_cc_parent_map_0,
  1319. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  1320. .clkr.hw.init = &(const struct clk_init_data) {
  1321. .name = "cam_cc_jpeg_clk_src",
  1322. .parent_data = cam_cc_parent_data_0,
  1323. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1324. .flags = CLK_SET_RATE_PARENT,
  1325. .ops = &clk_rcg2_shared_ops,
  1326. },
  1327. };
  1328. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1329. F(19200000, P_BI_TCXO, 1, 0, 0),
  1330. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  1331. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  1332. { }
  1333. };
  1334. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1335. .cmd_rcgr = 0x15000,
  1336. .mnd_width = 8,
  1337. .hid_width = 5,
  1338. .parent_map = cam_cc_parent_map_1,
  1339. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1340. .clkr.hw.init = &(const struct clk_init_data) {
  1341. .name = "cam_cc_mclk0_clk_src",
  1342. .parent_data = cam_cc_parent_data_1,
  1343. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1344. .flags = CLK_SET_RATE_PARENT,
  1345. .ops = &clk_rcg2_shared_ops,
  1346. },
  1347. };
  1348. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1349. .cmd_rcgr = 0x15130,
  1350. .mnd_width = 8,
  1351. .hid_width = 5,
  1352. .parent_map = cam_cc_parent_map_1,
  1353. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1354. .clkr.hw.init = &(const struct clk_init_data) {
  1355. .name = "cam_cc_mclk1_clk_src",
  1356. .parent_data = cam_cc_parent_data_1,
  1357. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_rcg2_shared_ops,
  1360. },
  1361. };
  1362. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1363. .cmd_rcgr = 0x15260,
  1364. .mnd_width = 8,
  1365. .hid_width = 5,
  1366. .parent_map = cam_cc_parent_map_1,
  1367. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1368. .clkr.hw.init = &(const struct clk_init_data) {
  1369. .name = "cam_cc_mclk2_clk_src",
  1370. .parent_data = cam_cc_parent_data_1,
  1371. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1372. .flags = CLK_SET_RATE_PARENT,
  1373. .ops = &clk_rcg2_shared_ops,
  1374. },
  1375. };
  1376. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1377. .cmd_rcgr = 0x15390,
  1378. .mnd_width = 8,
  1379. .hid_width = 5,
  1380. .parent_map = cam_cc_parent_map_1,
  1381. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1382. .clkr.hw.init = &(const struct clk_init_data) {
  1383. .name = "cam_cc_mclk3_clk_src",
  1384. .parent_data = cam_cc_parent_data_1,
  1385. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1386. .flags = CLK_SET_RATE_PARENT,
  1387. .ops = &clk_rcg2_shared_ops,
  1388. },
  1389. };
  1390. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1391. .cmd_rcgr = 0x154c0,
  1392. .mnd_width = 8,
  1393. .hid_width = 5,
  1394. .parent_map = cam_cc_parent_map_1,
  1395. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1396. .clkr.hw.init = &(const struct clk_init_data) {
  1397. .name = "cam_cc_mclk4_clk_src",
  1398. .parent_data = cam_cc_parent_data_1,
  1399. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1400. .flags = CLK_SET_RATE_PARENT,
  1401. .ops = &clk_rcg2_shared_ops,
  1402. },
  1403. };
  1404. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1405. .cmd_rcgr = 0x155f0,
  1406. .mnd_width = 8,
  1407. .hid_width = 5,
  1408. .parent_map = cam_cc_parent_map_1,
  1409. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1410. .clkr.hw.init = &(const struct clk_init_data) {
  1411. .name = "cam_cc_mclk5_clk_src",
  1412. .parent_data = cam_cc_parent_data_1,
  1413. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_rcg2_shared_ops,
  1416. },
  1417. };
  1418. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  1419. .cmd_rcgr = 0x15720,
  1420. .mnd_width = 8,
  1421. .hid_width = 5,
  1422. .parent_map = cam_cc_parent_map_1,
  1423. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1424. .clkr.hw.init = &(const struct clk_init_data) {
  1425. .name = "cam_cc_mclk6_clk_src",
  1426. .parent_data = cam_cc_parent_data_1,
  1427. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1428. .flags = CLK_SET_RATE_PARENT,
  1429. .ops = &clk_rcg2_shared_ops,
  1430. },
  1431. };
  1432. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1433. .cmd_rcgr = 0x15850,
  1434. .mnd_width = 8,
  1435. .hid_width = 5,
  1436. .parent_map = cam_cc_parent_map_1,
  1437. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1438. .clkr.hw.init = &(const struct clk_init_data) {
  1439. .name = "cam_cc_mclk7_clk_src",
  1440. .parent_data = cam_cc_parent_data_1,
  1441. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1442. .flags = CLK_SET_RATE_PARENT,
  1443. .ops = &clk_rcg2_shared_ops,
  1444. },
  1445. };
  1446. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1447. F(19200000, P_BI_TCXO, 1, 0, 0),
  1448. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1449. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1450. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1451. { }
  1452. };
  1453. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1454. .cmd_rcgr = 0x13f24,
  1455. .mnd_width = 0,
  1456. .hid_width = 5,
  1457. .parent_map = cam_cc_parent_map_0,
  1458. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1459. .clkr.hw.init = &(const struct clk_init_data) {
  1460. .name = "cam_cc_qdss_debug_clk_src",
  1461. .parent_data = cam_cc_parent_data_0,
  1462. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1463. .flags = CLK_SET_RATE_PARENT,
  1464. .ops = &clk_rcg2_shared_ops,
  1465. },
  1466. };
  1467. static const struct freq_tbl ftbl_cam_cc_sfe_0_clk_src[] = {
  1468. F(466000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1469. F(594000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1470. F(675000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1471. F(785000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1472. { }
  1473. };
  1474. static struct clk_rcg2 cam_cc_sfe_0_clk_src = {
  1475. .cmd_rcgr = 0x13294,
  1476. .mnd_width = 0,
  1477. .hid_width = 5,
  1478. .parent_map = cam_cc_parent_map_10,
  1479. .freq_tbl = ftbl_cam_cc_sfe_0_clk_src,
  1480. .clkr.hw.init = &(const struct clk_init_data) {
  1481. .name = "cam_cc_sfe_0_clk_src",
  1482. .parent_data = cam_cc_parent_data_10,
  1483. .num_parents = ARRAY_SIZE(cam_cc_parent_data_10),
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_rcg2_shared_ops,
  1486. },
  1487. };
  1488. static const struct freq_tbl ftbl_cam_cc_sfe_1_clk_src[] = {
  1489. F(466000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1490. F(594000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1491. F(675000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1492. F(785000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1493. { }
  1494. };
  1495. static struct clk_rcg2 cam_cc_sfe_1_clk_src = {
  1496. .cmd_rcgr = 0x133f4,
  1497. .mnd_width = 0,
  1498. .hid_width = 5,
  1499. .parent_map = cam_cc_parent_map_11,
  1500. .freq_tbl = ftbl_cam_cc_sfe_1_clk_src,
  1501. .clkr.hw.init = &(const struct clk_init_data) {
  1502. .name = "cam_cc_sfe_1_clk_src",
  1503. .parent_data = cam_cc_parent_data_11,
  1504. .num_parents = ARRAY_SIZE(cam_cc_parent_data_11),
  1505. .flags = CLK_SET_RATE_PARENT,
  1506. .ops = &clk_rcg2_shared_ops,
  1507. },
  1508. };
  1509. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1510. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1511. { }
  1512. };
  1513. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1514. .cmd_rcgr = 0x141a0,
  1515. .mnd_width = 0,
  1516. .hid_width = 5,
  1517. .parent_map = cam_cc_parent_map_12,
  1518. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1519. .clkr.hw.init = &(const struct clk_init_data) {
  1520. .name = "cam_cc_sleep_clk_src",
  1521. .parent_data = cam_cc_parent_data_12,
  1522. .num_parents = ARRAY_SIZE(cam_cc_parent_data_12),
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_rcg2_shared_ops,
  1525. },
  1526. };
  1527. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1528. F(19200000, P_BI_TCXO, 1, 0, 0),
  1529. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1530. { }
  1531. };
  1532. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1533. .cmd_rcgr = 0x10148,
  1534. .mnd_width = 8,
  1535. .hid_width = 5,
  1536. .parent_map = cam_cc_parent_map_0,
  1537. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1538. .clkr.hw.init = &(const struct clk_init_data) {
  1539. .name = "cam_cc_slow_ahb_clk_src",
  1540. .parent_data = cam_cc_parent_data_0,
  1541. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_rcg2_shared_ops,
  1544. },
  1545. };
  1546. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1547. F(19200000, P_BI_TCXO_AO, 1, 0, 0),
  1548. { }
  1549. };
  1550. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1551. .cmd_rcgr = 0x14070,
  1552. .mnd_width = 0,
  1553. .hid_width = 5,
  1554. .parent_map = cam_cc_parent_map_13_ao,
  1555. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1556. .clkr.hw.init = &(const struct clk_init_data) {
  1557. .name = "cam_cc_xo_clk_src",
  1558. .parent_data = cam_cc_parent_data_13_ao,
  1559. .num_parents = ARRAY_SIZE(cam_cc_parent_data_13_ao),
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. .ops = &clk_rcg2_shared_ops,
  1562. },
  1563. };
  1564. static struct clk_branch cam_cc_bps_ahb_clk = {
  1565. .halt_reg = 0x10274,
  1566. .halt_check = BRANCH_HALT,
  1567. .clkr = {
  1568. .enable_reg = 0x10274,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(const struct clk_init_data) {
  1571. .name = "cam_cc_bps_ahb_clk",
  1572. .parent_hws = (const struct clk_hw*[]) {
  1573. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1574. },
  1575. .num_parents = 1,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. .ops = &clk_branch2_ops,
  1578. },
  1579. },
  1580. };
  1581. static struct clk_branch cam_cc_bps_clk = {
  1582. .halt_reg = 0x103a4,
  1583. .halt_check = BRANCH_HALT,
  1584. .clkr = {
  1585. .enable_reg = 0x103a4,
  1586. .enable_mask = BIT(0),
  1587. .hw.init = &(const struct clk_init_data) {
  1588. .name = "cam_cc_bps_clk",
  1589. .parent_hws = (const struct clk_hw*[]) {
  1590. &cam_cc_bps_clk_src.clkr.hw,
  1591. },
  1592. .num_parents = 1,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1599. .halt_reg = 0x10144,
  1600. .halt_check = BRANCH_HALT,
  1601. .clkr = {
  1602. .enable_reg = 0x10144,
  1603. .enable_mask = BIT(0),
  1604. .hw.init = &(const struct clk_init_data) {
  1605. .name = "cam_cc_bps_fast_ahb_clk",
  1606. .parent_hws = (const struct clk_hw*[]) {
  1607. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1608. },
  1609. .num_parents = 1,
  1610. .flags = CLK_SET_RATE_PARENT,
  1611. .ops = &clk_branch2_ops,
  1612. },
  1613. },
  1614. };
  1615. static struct clk_branch cam_cc_camnoc_axi_clk = {
  1616. .halt_reg = 0x13f0c,
  1617. .halt_check = BRANCH_HALT,
  1618. .clkr = {
  1619. .enable_reg = 0x13f0c,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(const struct clk_init_data) {
  1622. .name = "cam_cc_camnoc_axi_clk",
  1623. .parent_hws = (const struct clk_hw*[]) {
  1624. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1625. },
  1626. .num_parents = 1,
  1627. .flags = CLK_SET_RATE_PARENT,
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1633. .halt_reg = 0x13f18,
  1634. .halt_check = BRANCH_HALT,
  1635. .clkr = {
  1636. .enable_reg = 0x13f18,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(const struct clk_init_data) {
  1639. .name = "cam_cc_camnoc_dcd_xo_clk",
  1640. .parent_hws = (const struct clk_hw*[]) {
  1641. &cam_cc_xo_clk_src.clkr.hw,
  1642. },
  1643. .num_parents = 1,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1650. .halt_reg = 0x13f1c,
  1651. .halt_check = BRANCH_HALT,
  1652. .clkr = {
  1653. .enable_reg = 0x13f1c,
  1654. .enable_mask = BIT(0),
  1655. .hw.init = &(const struct clk_init_data) {
  1656. .name = "cam_cc_camnoc_xo_clk",
  1657. .parent_hws = (const struct clk_hw*[]) {
  1658. &cam_cc_xo_clk_src.clkr.hw,
  1659. },
  1660. .num_parents = 1,
  1661. .flags = CLK_SET_RATE_PARENT,
  1662. .ops = &clk_branch2_ops,
  1663. },
  1664. },
  1665. };
  1666. static struct clk_branch cam_cc_cci_0_clk = {
  1667. .halt_reg = 0x13a2c,
  1668. .halt_check = BRANCH_HALT,
  1669. .clkr = {
  1670. .enable_reg = 0x13a2c,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(const struct clk_init_data) {
  1673. .name = "cam_cc_cci_0_clk",
  1674. .parent_hws = (const struct clk_hw*[]) {
  1675. &cam_cc_cci_0_clk_src.clkr.hw,
  1676. },
  1677. .num_parents = 1,
  1678. .flags = CLK_SET_RATE_PARENT,
  1679. .ops = &clk_branch2_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch cam_cc_cci_1_clk = {
  1684. .halt_reg = 0x13b5c,
  1685. .halt_check = BRANCH_HALT,
  1686. .clkr = {
  1687. .enable_reg = 0x13b5c,
  1688. .enable_mask = BIT(0),
  1689. .hw.init = &(const struct clk_init_data) {
  1690. .name = "cam_cc_cci_1_clk",
  1691. .parent_hws = (const struct clk_hw*[]) {
  1692. &cam_cc_cci_1_clk_src.clkr.hw,
  1693. },
  1694. .num_parents = 1,
  1695. .flags = CLK_SET_RATE_PARENT,
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch cam_cc_cci_2_clk = {
  1701. .halt_reg = 0x13c8c,
  1702. .halt_check = BRANCH_HALT,
  1703. .clkr = {
  1704. .enable_reg = 0x13c8c,
  1705. .enable_mask = BIT(0),
  1706. .hw.init = &(const struct clk_init_data) {
  1707. .name = "cam_cc_cci_2_clk",
  1708. .parent_hws = (const struct clk_hw*[]) {
  1709. &cam_cc_cci_2_clk_src.clkr.hw,
  1710. },
  1711. .num_parents = 1,
  1712. .flags = CLK_SET_RATE_PARENT,
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch cam_cc_core_ahb_clk = {
  1718. .halt_reg = 0x1406c,
  1719. .halt_check = BRANCH_HALT_DELAY,
  1720. .clkr = {
  1721. .enable_reg = 0x1406c,
  1722. .enable_mask = BIT(0),
  1723. .hw.init = &(const struct clk_init_data) {
  1724. .name = "cam_cc_core_ahb_clk",
  1725. .parent_hws = (const struct clk_hw*[]) {
  1726. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1727. },
  1728. .num_parents = 1,
  1729. .flags = CLK_SET_RATE_PARENT,
  1730. .ops = &clk_branch2_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1735. .halt_reg = 0x13c90,
  1736. .halt_check = BRANCH_HALT,
  1737. .clkr = {
  1738. .enable_reg = 0x13c90,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(const struct clk_init_data) {
  1741. .name = "cam_cc_cpas_ahb_clk",
  1742. .parent_hws = (const struct clk_hw*[]) {
  1743. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1744. },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch cam_cc_cpas_bps_clk = {
  1752. .halt_reg = 0x103b0,
  1753. .halt_check = BRANCH_HALT,
  1754. .clkr = {
  1755. .enable_reg = 0x103b0,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(const struct clk_init_data) {
  1758. .name = "cam_cc_cpas_bps_clk",
  1759. .parent_hws = (const struct clk_hw*[]) {
  1760. &cam_cc_bps_clk_src.clkr.hw,
  1761. },
  1762. .num_parents = 1,
  1763. .flags = CLK_SET_RATE_PARENT,
  1764. .ops = &clk_branch2_ops,
  1765. },
  1766. },
  1767. };
  1768. static struct clk_branch cam_cc_cpas_cre_clk = {
  1769. .halt_reg = 0x1366c,
  1770. .halt_check = BRANCH_HALT,
  1771. .clkr = {
  1772. .enable_reg = 0x1366c,
  1773. .enable_mask = BIT(0),
  1774. .hw.init = &(const struct clk_init_data) {
  1775. .name = "cam_cc_cpas_cre_clk",
  1776. .parent_hws = (const struct clk_hw*[]) {
  1777. &cam_cc_cre_clk_src.clkr.hw,
  1778. },
  1779. .num_parents = 1,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. .ops = &clk_branch2_ops,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1786. .halt_reg = 0x13c9c,
  1787. .halt_check = BRANCH_HALT,
  1788. .clkr = {
  1789. .enable_reg = 0x13c9c,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(const struct clk_init_data) {
  1792. .name = "cam_cc_cpas_fast_ahb_clk",
  1793. .parent_hws = (const struct clk_hw*[]) {
  1794. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1795. },
  1796. .num_parents = 1,
  1797. .flags = CLK_SET_RATE_PARENT,
  1798. .ops = &clk_branch2_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1803. .halt_reg = 0x11150,
  1804. .halt_check = BRANCH_HALT,
  1805. .clkr = {
  1806. .enable_reg = 0x11150,
  1807. .enable_mask = BIT(0),
  1808. .hw.init = &(const struct clk_init_data) {
  1809. .name = "cam_cc_cpas_ife_0_clk",
  1810. .parent_hws = (const struct clk_hw*[]) {
  1811. &cam_cc_ife_0_clk_src.clkr.hw,
  1812. },
  1813. .num_parents = 1,
  1814. .flags = CLK_SET_RATE_PARENT,
  1815. .ops = &clk_branch2_ops,
  1816. },
  1817. },
  1818. };
  1819. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1820. .halt_reg = 0x12150,
  1821. .halt_check = BRANCH_HALT,
  1822. .clkr = {
  1823. .enable_reg = 0x12150,
  1824. .enable_mask = BIT(0),
  1825. .hw.init = &(const struct clk_init_data) {
  1826. .name = "cam_cc_cpas_ife_1_clk",
  1827. .parent_hws = (const struct clk_hw*[]) {
  1828. &cam_cc_ife_1_clk_src.clkr.hw,
  1829. },
  1830. .num_parents = 1,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch cam_cc_cpas_ife_2_clk = {
  1837. .halt_reg = 0x123e0,
  1838. .halt_check = BRANCH_HALT,
  1839. .clkr = {
  1840. .enable_reg = 0x123e0,
  1841. .enable_mask = BIT(0),
  1842. .hw.init = &(const struct clk_init_data) {
  1843. .name = "cam_cc_cpas_ife_2_clk",
  1844. .parent_hws = (const struct clk_hw*[]) {
  1845. &cam_cc_ife_2_clk_src.clkr.hw,
  1846. },
  1847. .num_parents = 1,
  1848. .flags = CLK_SET_RATE_PARENT,
  1849. .ops = &clk_branch2_ops,
  1850. },
  1851. },
  1852. };
  1853. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1854. .halt_reg = 0x13138,
  1855. .halt_check = BRANCH_HALT,
  1856. .clkr = {
  1857. .enable_reg = 0x13138,
  1858. .enable_mask = BIT(0),
  1859. .hw.init = &(const struct clk_init_data) {
  1860. .name = "cam_cc_cpas_ife_lite_clk",
  1861. .parent_hws = (const struct clk_hw*[]) {
  1862. &cam_cc_ife_lite_clk_src.clkr.hw,
  1863. },
  1864. .num_parents = 1,
  1865. .flags = CLK_SET_RATE_PARENT,
  1866. .ops = &clk_branch2_ops,
  1867. },
  1868. },
  1869. };
  1870. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  1871. .halt_reg = 0x10504,
  1872. .halt_check = BRANCH_HALT,
  1873. .clkr = {
  1874. .enable_reg = 0x10504,
  1875. .enable_mask = BIT(0),
  1876. .hw.init = &(const struct clk_init_data) {
  1877. .name = "cam_cc_cpas_ipe_nps_clk",
  1878. .parent_hws = (const struct clk_hw*[]) {
  1879. &cam_cc_ipe_nps_clk_src.clkr.hw,
  1880. },
  1881. .num_parents = 1,
  1882. .flags = CLK_SET_RATE_PARENT,
  1883. .ops = &clk_branch2_ops,
  1884. },
  1885. },
  1886. };
  1887. static struct clk_branch cam_cc_cpas_sbi_clk = {
  1888. .halt_reg = 0x1054c,
  1889. .halt_check = BRANCH_HALT,
  1890. .clkr = {
  1891. .enable_reg = 0x1054c,
  1892. .enable_mask = BIT(0),
  1893. .hw.init = &(const struct clk_init_data) {
  1894. .name = "cam_cc_cpas_sbi_clk",
  1895. .parent_hws = (const struct clk_hw*[]) {
  1896. &cam_cc_ife_0_clk_src.clkr.hw,
  1897. },
  1898. .num_parents = 1,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch cam_cc_cpas_sfe_0_clk = {
  1905. .halt_reg = 0x133cc,
  1906. .halt_check = BRANCH_HALT,
  1907. .clkr = {
  1908. .enable_reg = 0x133cc,
  1909. .enable_mask = BIT(0),
  1910. .hw.init = &(const struct clk_init_data) {
  1911. .name = "cam_cc_cpas_sfe_0_clk",
  1912. .parent_hws = (const struct clk_hw*[]) {
  1913. &cam_cc_sfe_0_clk_src.clkr.hw,
  1914. },
  1915. .num_parents = 1,
  1916. .flags = CLK_SET_RATE_PARENT,
  1917. .ops = &clk_branch2_ops,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_branch cam_cc_cpas_sfe_1_clk = {
  1922. .halt_reg = 0x1352c,
  1923. .halt_check = BRANCH_HALT,
  1924. .clkr = {
  1925. .enable_reg = 0x1352c,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(const struct clk_init_data) {
  1928. .name = "cam_cc_cpas_sfe_1_clk",
  1929. .parent_hws = (const struct clk_hw*[]) {
  1930. &cam_cc_sfe_1_clk_src.clkr.hw,
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch cam_cc_cre_ahb_clk = {
  1939. .halt_reg = 0x13670,
  1940. .halt_check = BRANCH_HALT,
  1941. .clkr = {
  1942. .enable_reg = 0x13670,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(const struct clk_init_data) {
  1945. .name = "cam_cc_cre_ahb_clk",
  1946. .parent_hws = (const struct clk_hw*[]) {
  1947. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1948. },
  1949. .num_parents = 1,
  1950. .flags = CLK_SET_RATE_PARENT,
  1951. .ops = &clk_branch2_ops,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch cam_cc_cre_clk = {
  1956. .halt_reg = 0x13668,
  1957. .halt_check = BRANCH_HALT,
  1958. .clkr = {
  1959. .enable_reg = 0x13668,
  1960. .enable_mask = BIT(0),
  1961. .hw.init = &(const struct clk_init_data) {
  1962. .name = "cam_cc_cre_clk",
  1963. .parent_hws = (const struct clk_hw*[]) {
  1964. &cam_cc_cre_clk_src.clkr.hw,
  1965. },
  1966. .num_parents = 1,
  1967. .flags = CLK_SET_RATE_PARENT,
  1968. .ops = &clk_branch2_ops,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1973. .halt_reg = 0x15aac,
  1974. .halt_check = BRANCH_HALT,
  1975. .clkr = {
  1976. .enable_reg = 0x15aac,
  1977. .enable_mask = BIT(0),
  1978. .hw.init = &(const struct clk_init_data) {
  1979. .name = "cam_cc_csi0phytimer_clk",
  1980. .parent_hws = (const struct clk_hw*[]) {
  1981. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1982. },
  1983. .num_parents = 1,
  1984. .flags = CLK_SET_RATE_PARENT,
  1985. .ops = &clk_branch2_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1990. .halt_reg = 0x15be4,
  1991. .halt_check = BRANCH_HALT,
  1992. .clkr = {
  1993. .enable_reg = 0x15be4,
  1994. .enable_mask = BIT(0),
  1995. .hw.init = &(const struct clk_init_data) {
  1996. .name = "cam_cc_csi1phytimer_clk",
  1997. .parent_hws = (const struct clk_hw*[]) {
  1998. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1999. },
  2000. .num_parents = 1,
  2001. .flags = CLK_SET_RATE_PARENT,
  2002. .ops = &clk_branch2_ops,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch cam_cc_csi2phytimer_clk = {
  2007. .halt_reg = 0x15d18,
  2008. .halt_check = BRANCH_HALT,
  2009. .clkr = {
  2010. .enable_reg = 0x15d18,
  2011. .enable_mask = BIT(0),
  2012. .hw.init = &(const struct clk_init_data) {
  2013. .name = "cam_cc_csi2phytimer_clk",
  2014. .parent_hws = (const struct clk_hw*[]) {
  2015. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  2016. },
  2017. .num_parents = 1,
  2018. .flags = CLK_SET_RATE_PARENT,
  2019. .ops = &clk_branch2_ops,
  2020. },
  2021. },
  2022. };
  2023. static struct clk_branch cam_cc_csi3phytimer_clk = {
  2024. .halt_reg = 0x15e4c,
  2025. .halt_check = BRANCH_HALT,
  2026. .clkr = {
  2027. .enable_reg = 0x15e4c,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(const struct clk_init_data) {
  2030. .name = "cam_cc_csi3phytimer_clk",
  2031. .parent_hws = (const struct clk_hw*[]) {
  2032. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  2033. },
  2034. .num_parents = 1,
  2035. .flags = CLK_SET_RATE_PARENT,
  2036. .ops = &clk_branch2_ops,
  2037. },
  2038. },
  2039. };
  2040. static struct clk_branch cam_cc_csi4phytimer_clk = {
  2041. .halt_reg = 0x15f80,
  2042. .halt_check = BRANCH_HALT,
  2043. .clkr = {
  2044. .enable_reg = 0x15f80,
  2045. .enable_mask = BIT(0),
  2046. .hw.init = &(const struct clk_init_data) {
  2047. .name = "cam_cc_csi4phytimer_clk",
  2048. .parent_hws = (const struct clk_hw*[]) {
  2049. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  2050. },
  2051. .num_parents = 1,
  2052. .flags = CLK_SET_RATE_PARENT,
  2053. .ops = &clk_branch2_ops,
  2054. },
  2055. },
  2056. };
  2057. static struct clk_branch cam_cc_csi5phytimer_clk = {
  2058. .halt_reg = 0x160b4,
  2059. .halt_check = BRANCH_HALT,
  2060. .clkr = {
  2061. .enable_reg = 0x160b4,
  2062. .enable_mask = BIT(0),
  2063. .hw.init = &(const struct clk_init_data) {
  2064. .name = "cam_cc_csi5phytimer_clk",
  2065. .parent_hws = (const struct clk_hw*[]) {
  2066. &cam_cc_csi5phytimer_clk_src.clkr.hw,
  2067. },
  2068. .num_parents = 1,
  2069. .flags = CLK_SET_RATE_PARENT,
  2070. .ops = &clk_branch2_ops,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_branch cam_cc_csi6phytimer_clk = {
  2075. .halt_reg = 0x161e8,
  2076. .halt_check = BRANCH_HALT,
  2077. .clkr = {
  2078. .enable_reg = 0x161e8,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(const struct clk_init_data) {
  2081. .name = "cam_cc_csi6phytimer_clk",
  2082. .parent_hws = (const struct clk_hw*[]) {
  2083. &cam_cc_csi6phytimer_clk_src.clkr.hw,
  2084. },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch cam_cc_csi7phytimer_clk = {
  2092. .halt_reg = 0x1631c,
  2093. .halt_check = BRANCH_HALT,
  2094. .clkr = {
  2095. .enable_reg = 0x1631c,
  2096. .enable_mask = BIT(0),
  2097. .hw.init = &(const struct clk_init_data) {
  2098. .name = "cam_cc_csi7phytimer_clk",
  2099. .parent_hws = (const struct clk_hw*[]) {
  2100. &cam_cc_csi7phytimer_clk_src.clkr.hw,
  2101. },
  2102. .num_parents = 1,
  2103. .flags = CLK_SET_RATE_PARENT,
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch cam_cc_csid_clk = {
  2109. .halt_reg = 0x13dd4,
  2110. .halt_check = BRANCH_HALT,
  2111. .clkr = {
  2112. .enable_reg = 0x13dd4,
  2113. .enable_mask = BIT(0),
  2114. .hw.init = &(const struct clk_init_data) {
  2115. .name = "cam_cc_csid_clk",
  2116. .parent_hws = (const struct clk_hw*[]) {
  2117. &cam_cc_csid_clk_src.clkr.hw,
  2118. },
  2119. .num_parents = 1,
  2120. .flags = CLK_SET_RATE_PARENT,
  2121. .ops = &clk_branch2_ops,
  2122. },
  2123. },
  2124. };
  2125. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  2126. .halt_reg = 0x15ab4,
  2127. .halt_check = BRANCH_HALT,
  2128. .clkr = {
  2129. .enable_reg = 0x15ab4,
  2130. .enable_mask = BIT(0),
  2131. .hw.init = &(const struct clk_init_data) {
  2132. .name = "cam_cc_csid_csiphy_rx_clk",
  2133. .parent_hws = (const struct clk_hw*[]) {
  2134. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2135. },
  2136. .num_parents = 1,
  2137. .flags = CLK_SET_RATE_PARENT,
  2138. .ops = &clk_branch2_ops,
  2139. },
  2140. },
  2141. };
  2142. static struct clk_branch cam_cc_csiphy0_clk = {
  2143. .halt_reg = 0x15ab0,
  2144. .halt_check = BRANCH_HALT,
  2145. .clkr = {
  2146. .enable_reg = 0x15ab0,
  2147. .enable_mask = BIT(0),
  2148. .hw.init = &(const struct clk_init_data) {
  2149. .name = "cam_cc_csiphy0_clk",
  2150. .parent_hws = (const struct clk_hw*[]) {
  2151. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2152. },
  2153. .num_parents = 1,
  2154. .flags = CLK_SET_RATE_PARENT,
  2155. .ops = &clk_branch2_ops,
  2156. },
  2157. },
  2158. };
  2159. static struct clk_branch cam_cc_csiphy1_clk = {
  2160. .halt_reg = 0x15be8,
  2161. .halt_check = BRANCH_HALT,
  2162. .clkr = {
  2163. .enable_reg = 0x15be8,
  2164. .enable_mask = BIT(0),
  2165. .hw.init = &(const struct clk_init_data) {
  2166. .name = "cam_cc_csiphy1_clk",
  2167. .parent_hws = (const struct clk_hw*[]) {
  2168. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2169. },
  2170. .num_parents = 1,
  2171. .flags = CLK_SET_RATE_PARENT,
  2172. .ops = &clk_branch2_ops,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch cam_cc_csiphy2_clk = {
  2177. .halt_reg = 0x15d1c,
  2178. .halt_check = BRANCH_HALT,
  2179. .clkr = {
  2180. .enable_reg = 0x15d1c,
  2181. .enable_mask = BIT(0),
  2182. .hw.init = &(const struct clk_init_data) {
  2183. .name = "cam_cc_csiphy2_clk",
  2184. .parent_hws = (const struct clk_hw*[]) {
  2185. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2186. },
  2187. .num_parents = 1,
  2188. .flags = CLK_SET_RATE_PARENT,
  2189. .ops = &clk_branch2_ops,
  2190. },
  2191. },
  2192. };
  2193. static struct clk_branch cam_cc_csiphy3_clk = {
  2194. .halt_reg = 0x15e50,
  2195. .halt_check = BRANCH_HALT,
  2196. .clkr = {
  2197. .enable_reg = 0x15e50,
  2198. .enable_mask = BIT(0),
  2199. .hw.init = &(const struct clk_init_data) {
  2200. .name = "cam_cc_csiphy3_clk",
  2201. .parent_hws = (const struct clk_hw*[]) {
  2202. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2203. },
  2204. .num_parents = 1,
  2205. .flags = CLK_SET_RATE_PARENT,
  2206. .ops = &clk_branch2_ops,
  2207. },
  2208. },
  2209. };
  2210. static struct clk_branch cam_cc_csiphy4_clk = {
  2211. .halt_reg = 0x15f84,
  2212. .halt_check = BRANCH_HALT,
  2213. .clkr = {
  2214. .enable_reg = 0x15f84,
  2215. .enable_mask = BIT(0),
  2216. .hw.init = &(const struct clk_init_data) {
  2217. .name = "cam_cc_csiphy4_clk",
  2218. .parent_hws = (const struct clk_hw*[]) {
  2219. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2220. },
  2221. .num_parents = 1,
  2222. .flags = CLK_SET_RATE_PARENT,
  2223. .ops = &clk_branch2_ops,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch cam_cc_csiphy5_clk = {
  2228. .halt_reg = 0x160b8,
  2229. .halt_check = BRANCH_HALT,
  2230. .clkr = {
  2231. .enable_reg = 0x160b8,
  2232. .enable_mask = BIT(0),
  2233. .hw.init = &(const struct clk_init_data) {
  2234. .name = "cam_cc_csiphy5_clk",
  2235. .parent_hws = (const struct clk_hw*[]) {
  2236. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2237. },
  2238. .num_parents = 1,
  2239. .flags = CLK_SET_RATE_PARENT,
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch cam_cc_csiphy6_clk = {
  2245. .halt_reg = 0x161ec,
  2246. .halt_check = BRANCH_HALT,
  2247. .clkr = {
  2248. .enable_reg = 0x161ec,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(const struct clk_init_data) {
  2251. .name = "cam_cc_csiphy6_clk",
  2252. .parent_hws = (const struct clk_hw*[]) {
  2253. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2254. },
  2255. .num_parents = 1,
  2256. .flags = CLK_SET_RATE_PARENT,
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch cam_cc_csiphy7_clk = {
  2262. .halt_reg = 0x16320,
  2263. .halt_check = BRANCH_HALT,
  2264. .clkr = {
  2265. .enable_reg = 0x16320,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(const struct clk_init_data) {
  2268. .name = "cam_cc_csiphy7_clk",
  2269. .parent_hws = (const struct clk_hw*[]) {
  2270. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2271. },
  2272. .num_parents = 1,
  2273. .flags = CLK_SET_RATE_PARENT,
  2274. .ops = &clk_branch2_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch cam_cc_drv_ahb_clk = {
  2279. .halt_reg = 0x142d8,
  2280. .halt_check = BRANCH_HALT,
  2281. .clkr = {
  2282. .enable_reg = 0x142d8,
  2283. .enable_mask = BIT(0),
  2284. .hw.init = &(const struct clk_init_data) {
  2285. .name = "cam_cc_drv_ahb_clk",
  2286. .parent_hws = (const struct clk_hw*[]) {
  2287. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2288. },
  2289. .num_parents = 1,
  2290. .flags = CLK_SET_RATE_PARENT,
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch cam_cc_drv_xo_clk = {
  2296. .halt_reg = 0x142d4,
  2297. .halt_check = BRANCH_HALT,
  2298. .clkr = {
  2299. .enable_reg = 0x142d4,
  2300. .enable_mask = BIT(0),
  2301. .hw.init = &(const struct clk_init_data) {
  2302. .name = "cam_cc_drv_xo_clk",
  2303. .parent_hws = (const struct clk_hw*[]) {
  2304. &cam_cc_xo_clk_src.clkr.hw,
  2305. },
  2306. .num_parents = 1,
  2307. .flags = CLK_SET_RATE_PARENT,
  2308. .ops = &clk_branch2_ops,
  2309. },
  2310. },
  2311. };
  2312. static struct clk_branch cam_cc_icp_ahb_clk = {
  2313. .halt_reg = 0x138fc,
  2314. .halt_check = BRANCH_HALT,
  2315. .clkr = {
  2316. .enable_reg = 0x138fc,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(const struct clk_init_data) {
  2319. .name = "cam_cc_icp_ahb_clk",
  2320. .parent_hws = (const struct clk_hw*[]) {
  2321. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2322. },
  2323. .num_parents = 1,
  2324. .flags = CLK_SET_RATE_PARENT,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch cam_cc_icp_clk = {
  2330. .halt_reg = 0x138f0,
  2331. .halt_check = BRANCH_HALT,
  2332. .clkr = {
  2333. .enable_reg = 0x138f0,
  2334. .enable_mask = BIT(0),
  2335. .hw.init = &(const struct clk_init_data) {
  2336. .name = "cam_cc_icp_clk",
  2337. .parent_hws = (const struct clk_hw*[]) {
  2338. &cam_cc_icp_clk_src.clkr.hw,
  2339. },
  2340. .num_parents = 1,
  2341. .flags = CLK_SET_RATE_PARENT,
  2342. .ops = &clk_branch2_ops,
  2343. },
  2344. },
  2345. };
  2346. static struct clk_branch cam_cc_ife_0_clk = {
  2347. .halt_reg = 0x11144,
  2348. .halt_check = BRANCH_HALT,
  2349. .clkr = {
  2350. .enable_reg = 0x11144,
  2351. .enable_mask = BIT(0),
  2352. .hw.init = &(const struct clk_init_data) {
  2353. .name = "cam_cc_ife_0_clk",
  2354. .parent_hws = (const struct clk_hw*[]) {
  2355. &cam_cc_ife_0_clk_src.clkr.hw,
  2356. },
  2357. .num_parents = 1,
  2358. .flags = CLK_SET_RATE_PARENT,
  2359. .ops = &clk_branch2_ops,
  2360. },
  2361. },
  2362. };
  2363. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  2364. .halt_reg = 0x11280,
  2365. .halt_check = BRANCH_HALT,
  2366. .clkr = {
  2367. .enable_reg = 0x11280,
  2368. .enable_mask = BIT(0),
  2369. .hw.init = &(const struct clk_init_data) {
  2370. .name = "cam_cc_ife_0_dsp_clk",
  2371. .parent_hws = (const struct clk_hw*[]) {
  2372. &cam_cc_ife_0_dsp_clk_src.clkr.hw,
  2373. },
  2374. .num_parents = 1,
  2375. .flags = CLK_SET_RATE_PARENT,
  2376. .ops = &clk_branch2_ops,
  2377. },
  2378. },
  2379. };
  2380. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  2381. .halt_reg = 0x1128c,
  2382. .halt_check = BRANCH_HALT,
  2383. .clkr = {
  2384. .enable_reg = 0x1128c,
  2385. .enable_mask = BIT(0),
  2386. .hw.init = &(const struct clk_init_data) {
  2387. .name = "cam_cc_ife_0_fast_ahb_clk",
  2388. .parent_hws = (const struct clk_hw*[]) {
  2389. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2390. },
  2391. .num_parents = 1,
  2392. .flags = CLK_SET_RATE_PARENT,
  2393. .ops = &clk_branch2_ops,
  2394. },
  2395. },
  2396. };
  2397. static struct clk_branch cam_cc_ife_1_clk = {
  2398. .halt_reg = 0x12144,
  2399. .halt_check = BRANCH_HALT,
  2400. .clkr = {
  2401. .enable_reg = 0x12144,
  2402. .enable_mask = BIT(0),
  2403. .hw.init = &(const struct clk_init_data) {
  2404. .name = "cam_cc_ife_1_clk",
  2405. .parent_hws = (const struct clk_hw*[]) {
  2406. &cam_cc_ife_1_clk_src.clkr.hw,
  2407. },
  2408. .num_parents = 1,
  2409. .flags = CLK_SET_RATE_PARENT,
  2410. .ops = &clk_branch2_ops,
  2411. },
  2412. },
  2413. };
  2414. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  2415. .halt_reg = 0x12280,
  2416. .halt_check = BRANCH_HALT,
  2417. .clkr = {
  2418. .enable_reg = 0x12280,
  2419. .enable_mask = BIT(0),
  2420. .hw.init = &(const struct clk_init_data) {
  2421. .name = "cam_cc_ife_1_dsp_clk",
  2422. .parent_hws = (const struct clk_hw*[]) {
  2423. &cam_cc_ife_1_dsp_clk_src.clkr.hw,
  2424. },
  2425. .num_parents = 1,
  2426. .flags = CLK_SET_RATE_PARENT,
  2427. .ops = &clk_branch2_ops,
  2428. },
  2429. },
  2430. };
  2431. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  2432. .halt_reg = 0x1228c,
  2433. .halt_check = BRANCH_HALT,
  2434. .clkr = {
  2435. .enable_reg = 0x1228c,
  2436. .enable_mask = BIT(0),
  2437. .hw.init = &(const struct clk_init_data) {
  2438. .name = "cam_cc_ife_1_fast_ahb_clk",
  2439. .parent_hws = (const struct clk_hw*[]) {
  2440. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2441. },
  2442. .num_parents = 1,
  2443. .flags = CLK_SET_RATE_PARENT,
  2444. .ops = &clk_branch2_ops,
  2445. },
  2446. },
  2447. };
  2448. static struct clk_branch cam_cc_ife_2_clk = {
  2449. .halt_reg = 0x123d4,
  2450. .halt_check = BRANCH_HALT,
  2451. .clkr = {
  2452. .enable_reg = 0x123d4,
  2453. .enable_mask = BIT(0),
  2454. .hw.init = &(const struct clk_init_data) {
  2455. .name = "cam_cc_ife_2_clk",
  2456. .parent_hws = (const struct clk_hw*[]) {
  2457. &cam_cc_ife_2_clk_src.clkr.hw,
  2458. },
  2459. .num_parents = 1,
  2460. .flags = CLK_SET_RATE_PARENT,
  2461. .ops = &clk_branch2_ops,
  2462. },
  2463. },
  2464. };
  2465. static struct clk_branch cam_cc_ife_2_dsp_clk = {
  2466. .halt_reg = 0x12510,
  2467. .halt_check = BRANCH_HALT,
  2468. .clkr = {
  2469. .enable_reg = 0x12510,
  2470. .enable_mask = BIT(0),
  2471. .hw.init = &(const struct clk_init_data) {
  2472. .name = "cam_cc_ife_2_dsp_clk",
  2473. .parent_hws = (const struct clk_hw*[]) {
  2474. &cam_cc_ife_2_dsp_clk_src.clkr.hw,
  2475. },
  2476. .num_parents = 1,
  2477. .flags = CLK_SET_RATE_PARENT,
  2478. .ops = &clk_branch2_ops,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_branch cam_cc_ife_2_fast_ahb_clk = {
  2483. .halt_reg = 0x1251c,
  2484. .halt_check = BRANCH_HALT,
  2485. .clkr = {
  2486. .enable_reg = 0x1251c,
  2487. .enable_mask = BIT(0),
  2488. .hw.init = &(const struct clk_init_data) {
  2489. .name = "cam_cc_ife_2_fast_ahb_clk",
  2490. .parent_hws = (const struct clk_hw*[]) {
  2491. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2492. },
  2493. .num_parents = 1,
  2494. .flags = CLK_SET_RATE_PARENT,
  2495. .ops = &clk_branch2_ops,
  2496. },
  2497. },
  2498. };
  2499. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  2500. .halt_reg = 0x13278,
  2501. .halt_check = BRANCH_HALT,
  2502. .clkr = {
  2503. .enable_reg = 0x13278,
  2504. .enable_mask = BIT(0),
  2505. .hw.init = &(const struct clk_init_data) {
  2506. .name = "cam_cc_ife_lite_ahb_clk",
  2507. .parent_hws = (const struct clk_hw*[]) {
  2508. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2509. },
  2510. .num_parents = 1,
  2511. .flags = CLK_SET_RATE_PARENT,
  2512. .ops = &clk_branch2_ops,
  2513. },
  2514. },
  2515. };
  2516. static struct clk_branch cam_cc_ife_lite_clk = {
  2517. .halt_reg = 0x1312c,
  2518. .halt_check = BRANCH_HALT,
  2519. .clkr = {
  2520. .enable_reg = 0x1312c,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(const struct clk_init_data) {
  2523. .name = "cam_cc_ife_lite_clk",
  2524. .parent_hws = (const struct clk_hw*[]) {
  2525. &cam_cc_ife_lite_clk_src.clkr.hw,
  2526. },
  2527. .num_parents = 1,
  2528. .flags = CLK_SET_RATE_PARENT,
  2529. .ops = &clk_branch2_ops,
  2530. },
  2531. },
  2532. };
  2533. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  2534. .halt_reg = 0x13274,
  2535. .halt_check = BRANCH_HALT,
  2536. .clkr = {
  2537. .enable_reg = 0x13274,
  2538. .enable_mask = BIT(0),
  2539. .hw.init = &(const struct clk_init_data) {
  2540. .name = "cam_cc_ife_lite_cphy_rx_clk",
  2541. .parent_hws = (const struct clk_hw*[]) {
  2542. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2543. },
  2544. .num_parents = 1,
  2545. .flags = CLK_SET_RATE_PARENT,
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  2551. .halt_reg = 0x13268,
  2552. .halt_check = BRANCH_HALT,
  2553. .clkr = {
  2554. .enable_reg = 0x13268,
  2555. .enable_mask = BIT(0),
  2556. .hw.init = &(const struct clk_init_data) {
  2557. .name = "cam_cc_ife_lite_csid_clk",
  2558. .parent_hws = (const struct clk_hw*[]) {
  2559. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  2560. },
  2561. .num_parents = 1,
  2562. .flags = CLK_SET_RATE_PARENT,
  2563. .ops = &clk_branch2_ops,
  2564. },
  2565. },
  2566. };
  2567. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  2568. .halt_reg = 0x1051c,
  2569. .halt_check = BRANCH_HALT,
  2570. .clkr = {
  2571. .enable_reg = 0x1051c,
  2572. .enable_mask = BIT(0),
  2573. .hw.init = &(const struct clk_init_data) {
  2574. .name = "cam_cc_ipe_nps_ahb_clk",
  2575. .parent_hws = (const struct clk_hw*[]) {
  2576. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2577. },
  2578. .num_parents = 1,
  2579. .flags = CLK_SET_RATE_PARENT,
  2580. .ops = &clk_branch2_ops,
  2581. },
  2582. },
  2583. };
  2584. static struct clk_branch cam_cc_ipe_nps_clk = {
  2585. .halt_reg = 0x104f8,
  2586. .halt_check = BRANCH_HALT,
  2587. .clkr = {
  2588. .enable_reg = 0x104f8,
  2589. .enable_mask = BIT(0),
  2590. .hw.init = &(const struct clk_init_data) {
  2591. .name = "cam_cc_ipe_nps_clk",
  2592. .parent_hws = (const struct clk_hw*[]) {
  2593. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2594. },
  2595. .num_parents = 1,
  2596. .flags = CLK_SET_RATE_PARENT,
  2597. .ops = &clk_branch2_ops,
  2598. },
  2599. },
  2600. };
  2601. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  2602. .halt_reg = 0x10520,
  2603. .halt_check = BRANCH_HALT,
  2604. .clkr = {
  2605. .enable_reg = 0x10520,
  2606. .enable_mask = BIT(0),
  2607. .hw.init = &(const struct clk_init_data) {
  2608. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  2609. .parent_hws = (const struct clk_hw*[]) {
  2610. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2611. },
  2612. .num_parents = 1,
  2613. .flags = CLK_SET_RATE_PARENT,
  2614. .ops = &clk_branch2_ops,
  2615. },
  2616. },
  2617. };
  2618. static struct clk_branch cam_cc_ipe_pps_clk = {
  2619. .halt_reg = 0x10508,
  2620. .halt_check = BRANCH_HALT,
  2621. .clkr = {
  2622. .enable_reg = 0x10508,
  2623. .enable_mask = BIT(0),
  2624. .hw.init = &(const struct clk_init_data) {
  2625. .name = "cam_cc_ipe_pps_clk",
  2626. .parent_hws = (const struct clk_hw*[]) {
  2627. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2628. },
  2629. .num_parents = 1,
  2630. .flags = CLK_SET_RATE_PARENT,
  2631. .ops = &clk_branch2_ops,
  2632. },
  2633. },
  2634. };
  2635. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  2636. .halt_reg = 0x10524,
  2637. .halt_check = BRANCH_HALT,
  2638. .clkr = {
  2639. .enable_reg = 0x10524,
  2640. .enable_mask = BIT(0),
  2641. .hw.init = &(const struct clk_init_data) {
  2642. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  2643. .parent_hws = (const struct clk_hw*[]) {
  2644. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2645. },
  2646. .num_parents = 1,
  2647. .flags = CLK_SET_RATE_PARENT,
  2648. .ops = &clk_branch2_ops,
  2649. },
  2650. },
  2651. };
  2652. static struct clk_branch cam_cc_jpeg_1_clk = {
  2653. .halt_reg = 0x137ac,
  2654. .halt_check = BRANCH_HALT,
  2655. .clkr = {
  2656. .enable_reg = 0x137ac,
  2657. .enable_mask = BIT(0),
  2658. .hw.init = &(const struct clk_init_data) {
  2659. .name = "cam_cc_jpeg_1_clk",
  2660. .parent_hws = (const struct clk_hw*[]) {
  2661. &cam_cc_jpeg_clk_src.clkr.hw,
  2662. },
  2663. .num_parents = 1,
  2664. .flags = CLK_SET_RATE_PARENT,
  2665. .ops = &clk_branch2_ops,
  2666. },
  2667. },
  2668. };
  2669. static struct clk_branch cam_cc_jpeg_clk = {
  2670. .halt_reg = 0x137a0,
  2671. .halt_check = BRANCH_HALT,
  2672. .clkr = {
  2673. .enable_reg = 0x137a0,
  2674. .enable_mask = BIT(0),
  2675. .hw.init = &(const struct clk_init_data) {
  2676. .name = "cam_cc_jpeg_clk",
  2677. .parent_hws = (const struct clk_hw*[]) {
  2678. &cam_cc_jpeg_clk_src.clkr.hw,
  2679. },
  2680. .num_parents = 1,
  2681. .flags = CLK_SET_RATE_PARENT,
  2682. .ops = &clk_branch2_ops,
  2683. },
  2684. },
  2685. };
  2686. static struct clk_branch cam_cc_mclk0_clk = {
  2687. .halt_reg = 0x1512c,
  2688. .halt_check = BRANCH_HALT,
  2689. .clkr = {
  2690. .enable_reg = 0x1512c,
  2691. .enable_mask = BIT(0),
  2692. .hw.init = &(const struct clk_init_data) {
  2693. .name = "cam_cc_mclk0_clk",
  2694. .parent_hws = (const struct clk_hw*[]) {
  2695. &cam_cc_mclk0_clk_src.clkr.hw,
  2696. },
  2697. .num_parents = 1,
  2698. .flags = CLK_SET_RATE_PARENT,
  2699. .ops = &clk_branch2_ops,
  2700. },
  2701. },
  2702. };
  2703. static struct clk_branch cam_cc_mclk1_clk = {
  2704. .halt_reg = 0x1525c,
  2705. .halt_check = BRANCH_HALT,
  2706. .clkr = {
  2707. .enable_reg = 0x1525c,
  2708. .enable_mask = BIT(0),
  2709. .hw.init = &(const struct clk_init_data) {
  2710. .name = "cam_cc_mclk1_clk",
  2711. .parent_hws = (const struct clk_hw*[]) {
  2712. &cam_cc_mclk1_clk_src.clkr.hw,
  2713. },
  2714. .num_parents = 1,
  2715. .flags = CLK_SET_RATE_PARENT,
  2716. .ops = &clk_branch2_ops,
  2717. },
  2718. },
  2719. };
  2720. static struct clk_branch cam_cc_mclk2_clk = {
  2721. .halt_reg = 0x1538c,
  2722. .halt_check = BRANCH_HALT,
  2723. .clkr = {
  2724. .enable_reg = 0x1538c,
  2725. .enable_mask = BIT(0),
  2726. .hw.init = &(const struct clk_init_data) {
  2727. .name = "cam_cc_mclk2_clk",
  2728. .parent_hws = (const struct clk_hw*[]) {
  2729. &cam_cc_mclk2_clk_src.clkr.hw,
  2730. },
  2731. .num_parents = 1,
  2732. .flags = CLK_SET_RATE_PARENT,
  2733. .ops = &clk_branch2_ops,
  2734. },
  2735. },
  2736. };
  2737. static struct clk_branch cam_cc_mclk3_clk = {
  2738. .halt_reg = 0x154bc,
  2739. .halt_check = BRANCH_HALT,
  2740. .clkr = {
  2741. .enable_reg = 0x154bc,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(const struct clk_init_data) {
  2744. .name = "cam_cc_mclk3_clk",
  2745. .parent_hws = (const struct clk_hw*[]) {
  2746. &cam_cc_mclk3_clk_src.clkr.hw,
  2747. },
  2748. .num_parents = 1,
  2749. .flags = CLK_SET_RATE_PARENT,
  2750. .ops = &clk_branch2_ops,
  2751. },
  2752. },
  2753. };
  2754. static struct clk_branch cam_cc_mclk4_clk = {
  2755. .halt_reg = 0x155ec,
  2756. .halt_check = BRANCH_HALT,
  2757. .clkr = {
  2758. .enable_reg = 0x155ec,
  2759. .enable_mask = BIT(0),
  2760. .hw.init = &(const struct clk_init_data) {
  2761. .name = "cam_cc_mclk4_clk",
  2762. .parent_hws = (const struct clk_hw*[]) {
  2763. &cam_cc_mclk4_clk_src.clkr.hw,
  2764. },
  2765. .num_parents = 1,
  2766. .flags = CLK_SET_RATE_PARENT,
  2767. .ops = &clk_branch2_ops,
  2768. },
  2769. },
  2770. };
  2771. static struct clk_branch cam_cc_mclk5_clk = {
  2772. .halt_reg = 0x1571c,
  2773. .halt_check = BRANCH_HALT,
  2774. .clkr = {
  2775. .enable_reg = 0x1571c,
  2776. .enable_mask = BIT(0),
  2777. .hw.init = &(const struct clk_init_data) {
  2778. .name = "cam_cc_mclk5_clk",
  2779. .parent_hws = (const struct clk_hw*[]) {
  2780. &cam_cc_mclk5_clk_src.clkr.hw,
  2781. },
  2782. .num_parents = 1,
  2783. .flags = CLK_SET_RATE_PARENT,
  2784. .ops = &clk_branch2_ops,
  2785. },
  2786. },
  2787. };
  2788. static struct clk_branch cam_cc_mclk6_clk = {
  2789. .halt_reg = 0x1584c,
  2790. .halt_check = BRANCH_HALT,
  2791. .clkr = {
  2792. .enable_reg = 0x1584c,
  2793. .enable_mask = BIT(0),
  2794. .hw.init = &(const struct clk_init_data) {
  2795. .name = "cam_cc_mclk6_clk",
  2796. .parent_hws = (const struct clk_hw*[]) {
  2797. &cam_cc_mclk6_clk_src.clkr.hw,
  2798. },
  2799. .num_parents = 1,
  2800. .flags = CLK_SET_RATE_PARENT,
  2801. .ops = &clk_branch2_ops,
  2802. },
  2803. },
  2804. };
  2805. static struct clk_branch cam_cc_mclk7_clk = {
  2806. .halt_reg = 0x1597c,
  2807. .halt_check = BRANCH_HALT,
  2808. .clkr = {
  2809. .enable_reg = 0x1597c,
  2810. .enable_mask = BIT(0),
  2811. .hw.init = &(const struct clk_init_data) {
  2812. .name = "cam_cc_mclk7_clk",
  2813. .parent_hws = (const struct clk_hw*[]) {
  2814. &cam_cc_mclk7_clk_src.clkr.hw,
  2815. },
  2816. .num_parents = 1,
  2817. .flags = CLK_SET_RATE_PARENT,
  2818. .ops = &clk_branch2_ops,
  2819. },
  2820. },
  2821. };
  2822. static struct clk_branch cam_cc_qdss_debug_clk = {
  2823. .halt_reg = 0x14050,
  2824. .halt_check = BRANCH_HALT,
  2825. .clkr = {
  2826. .enable_reg = 0x14050,
  2827. .enable_mask = BIT(0),
  2828. .hw.init = &(const struct clk_init_data) {
  2829. .name = "cam_cc_qdss_debug_clk",
  2830. .parent_hws = (const struct clk_hw*[]) {
  2831. &cam_cc_qdss_debug_clk_src.clkr.hw,
  2832. },
  2833. .num_parents = 1,
  2834. .flags = CLK_SET_RATE_PARENT,
  2835. .ops = &clk_branch2_ops,
  2836. },
  2837. },
  2838. };
  2839. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  2840. .halt_reg = 0x14054,
  2841. .halt_check = BRANCH_HALT,
  2842. .clkr = {
  2843. .enable_reg = 0x14054,
  2844. .enable_mask = BIT(0),
  2845. .hw.init = &(const struct clk_init_data) {
  2846. .name = "cam_cc_qdss_debug_xo_clk",
  2847. .parent_hws = (const struct clk_hw*[]) {
  2848. &cam_cc_xo_clk_src.clkr.hw,
  2849. },
  2850. .num_parents = 1,
  2851. .flags = CLK_SET_RATE_PARENT,
  2852. .ops = &clk_branch2_ops,
  2853. },
  2854. },
  2855. };
  2856. static struct clk_branch cam_cc_sbi_clk = {
  2857. .halt_reg = 0x10540,
  2858. .halt_check = BRANCH_HALT,
  2859. .clkr = {
  2860. .enable_reg = 0x10540,
  2861. .enable_mask = BIT(0),
  2862. .hw.init = &(const struct clk_init_data) {
  2863. .name = "cam_cc_sbi_clk",
  2864. .parent_hws = (const struct clk_hw*[]) {
  2865. &cam_cc_ife_0_clk_src.clkr.hw,
  2866. },
  2867. .num_parents = 1,
  2868. .flags = CLK_SET_RATE_PARENT,
  2869. .ops = &clk_branch2_ops,
  2870. },
  2871. },
  2872. };
  2873. static struct clk_branch cam_cc_sbi_fast_ahb_clk = {
  2874. .halt_reg = 0x10550,
  2875. .halt_check = BRANCH_HALT,
  2876. .clkr = {
  2877. .enable_reg = 0x10550,
  2878. .enable_mask = BIT(0),
  2879. .hw.init = &(const struct clk_init_data) {
  2880. .name = "cam_cc_sbi_fast_ahb_clk",
  2881. .parent_hws = (const struct clk_hw*[]) {
  2882. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2883. },
  2884. .num_parents = 1,
  2885. .flags = CLK_SET_RATE_PARENT,
  2886. .ops = &clk_branch2_ops,
  2887. },
  2888. },
  2889. };
  2890. static struct clk_branch cam_cc_sfe_0_clk = {
  2891. .halt_reg = 0x133c0,
  2892. .halt_check = BRANCH_HALT,
  2893. .clkr = {
  2894. .enable_reg = 0x133c0,
  2895. .enable_mask = BIT(0),
  2896. .hw.init = &(const struct clk_init_data) {
  2897. .name = "cam_cc_sfe_0_clk",
  2898. .parent_hws = (const struct clk_hw*[]) {
  2899. &cam_cc_sfe_0_clk_src.clkr.hw,
  2900. },
  2901. .num_parents = 1,
  2902. .flags = CLK_SET_RATE_PARENT,
  2903. .ops = &clk_branch2_ops,
  2904. },
  2905. },
  2906. };
  2907. static struct clk_branch cam_cc_sfe_0_fast_ahb_clk = {
  2908. .halt_reg = 0x133d8,
  2909. .halt_check = BRANCH_HALT,
  2910. .clkr = {
  2911. .enable_reg = 0x133d8,
  2912. .enable_mask = BIT(0),
  2913. .hw.init = &(const struct clk_init_data) {
  2914. .name = "cam_cc_sfe_0_fast_ahb_clk",
  2915. .parent_hws = (const struct clk_hw*[]) {
  2916. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2917. },
  2918. .num_parents = 1,
  2919. .flags = CLK_SET_RATE_PARENT,
  2920. .ops = &clk_branch2_ops,
  2921. },
  2922. },
  2923. };
  2924. static struct clk_branch cam_cc_sfe_1_clk = {
  2925. .halt_reg = 0x13520,
  2926. .halt_check = BRANCH_HALT,
  2927. .clkr = {
  2928. .enable_reg = 0x13520,
  2929. .enable_mask = BIT(0),
  2930. .hw.init = &(const struct clk_init_data) {
  2931. .name = "cam_cc_sfe_1_clk",
  2932. .parent_hws = (const struct clk_hw*[]) {
  2933. &cam_cc_sfe_1_clk_src.clkr.hw,
  2934. },
  2935. .num_parents = 1,
  2936. .flags = CLK_SET_RATE_PARENT,
  2937. .ops = &clk_branch2_ops,
  2938. },
  2939. },
  2940. };
  2941. static struct clk_branch cam_cc_sfe_1_fast_ahb_clk = {
  2942. .halt_reg = 0x13538,
  2943. .halt_check = BRANCH_HALT,
  2944. .clkr = {
  2945. .enable_reg = 0x13538,
  2946. .enable_mask = BIT(0),
  2947. .hw.init = &(const struct clk_init_data) {
  2948. .name = "cam_cc_sfe_1_fast_ahb_clk",
  2949. .parent_hws = (const struct clk_hw*[]) {
  2950. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2951. },
  2952. .num_parents = 1,
  2953. .flags = CLK_SET_RATE_PARENT,
  2954. .ops = &clk_branch2_ops,
  2955. },
  2956. },
  2957. };
  2958. static struct gdsc cam_cc_bps_gdsc = {
  2959. .gdscr = 0x10004,
  2960. .en_rest_wait_val = 0x2,
  2961. .en_few_wait_val = 0x2,
  2962. .clk_dis_wait_val = 0xf,
  2963. .pd = {
  2964. .name = "cam_cc_bps_gdsc",
  2965. },
  2966. .pwrsts = PWRSTS_OFF_ON,
  2967. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2968. };
  2969. static struct gdsc cam_cc_ife_0_gdsc = {
  2970. .gdscr = 0x11004,
  2971. .en_rest_wait_val = 0x2,
  2972. .en_few_wait_val = 0x2,
  2973. .clk_dis_wait_val = 0xf,
  2974. .pd = {
  2975. .name = "cam_cc_ife_0_gdsc",
  2976. },
  2977. .pwrsts = PWRSTS_OFF_ON,
  2978. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2979. };
  2980. static struct gdsc cam_cc_ife_1_gdsc = {
  2981. .gdscr = 0x12004,
  2982. .en_rest_wait_val = 0x2,
  2983. .en_few_wait_val = 0x2,
  2984. .clk_dis_wait_val = 0xf,
  2985. .pd = {
  2986. .name = "cam_cc_ife_1_gdsc",
  2987. },
  2988. .pwrsts = PWRSTS_OFF_ON,
  2989. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2990. };
  2991. static struct gdsc cam_cc_ife_2_gdsc = {
  2992. .gdscr = 0x12294,
  2993. .en_rest_wait_val = 0x2,
  2994. .en_few_wait_val = 0x2,
  2995. .clk_dis_wait_val = 0xf,
  2996. .pd = {
  2997. .name = "cam_cc_ife_2_gdsc",
  2998. },
  2999. .pwrsts = PWRSTS_OFF_ON,
  3000. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3001. };
  3002. static struct gdsc cam_cc_ipe_0_gdsc = {
  3003. .gdscr = 0x103b8,
  3004. .en_rest_wait_val = 0x2,
  3005. .en_few_wait_val = 0x2,
  3006. .clk_dis_wait_val = 0xf,
  3007. .pd = {
  3008. .name = "cam_cc_ipe_0_gdsc",
  3009. },
  3010. .pwrsts = PWRSTS_OFF_ON,
  3011. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3012. };
  3013. static struct gdsc cam_cc_sbi_gdsc = {
  3014. .gdscr = 0x1052c,
  3015. .en_rest_wait_val = 0x2,
  3016. .en_few_wait_val = 0x2,
  3017. .clk_dis_wait_val = 0xf,
  3018. .pd = {
  3019. .name = "cam_cc_sbi_gdsc",
  3020. },
  3021. .pwrsts = PWRSTS_OFF_ON,
  3022. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3023. };
  3024. static struct gdsc cam_cc_sfe_0_gdsc = {
  3025. .gdscr = 0x13280,
  3026. .en_rest_wait_val = 0x2,
  3027. .en_few_wait_val = 0x2,
  3028. .clk_dis_wait_val = 0xf,
  3029. .pd = {
  3030. .name = "cam_cc_sfe_0_gdsc",
  3031. },
  3032. .pwrsts = PWRSTS_OFF_ON,
  3033. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3034. };
  3035. static struct gdsc cam_cc_sfe_1_gdsc = {
  3036. .gdscr = 0x133e0,
  3037. .en_rest_wait_val = 0x2,
  3038. .en_few_wait_val = 0x2,
  3039. .clk_dis_wait_val = 0xf,
  3040. .pd = {
  3041. .name = "cam_cc_sfe_1_gdsc",
  3042. },
  3043. .pwrsts = PWRSTS_OFF_ON,
  3044. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3045. };
  3046. static struct gdsc cam_cc_titan_top_gdsc = {
  3047. .gdscr = 0x14058,
  3048. .en_rest_wait_val = 0x2,
  3049. .en_few_wait_val = 0x2,
  3050. .clk_dis_wait_val = 0xf,
  3051. .pd = {
  3052. .name = "cam_cc_titan_top_gdsc",
  3053. },
  3054. .pwrsts = PWRSTS_OFF_ON,
  3055. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3056. };
  3057. static struct clk_regmap *cam_cc_sm8550_clocks[] = {
  3058. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  3059. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  3060. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  3061. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  3062. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  3063. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  3064. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  3065. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  3066. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  3067. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  3068. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  3069. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  3070. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  3071. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  3072. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  3073. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  3074. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  3075. [CAM_CC_CPAS_CRE_CLK] = &cam_cc_cpas_cre_clk.clkr,
  3076. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  3077. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  3078. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  3079. [CAM_CC_CPAS_IFE_2_CLK] = &cam_cc_cpas_ife_2_clk.clkr,
  3080. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  3081. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  3082. [CAM_CC_CPAS_SBI_CLK] = &cam_cc_cpas_sbi_clk.clkr,
  3083. [CAM_CC_CPAS_SFE_0_CLK] = &cam_cc_cpas_sfe_0_clk.clkr,
  3084. [CAM_CC_CPAS_SFE_1_CLK] = &cam_cc_cpas_sfe_1_clk.clkr,
  3085. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  3086. [CAM_CC_CRE_AHB_CLK] = &cam_cc_cre_ahb_clk.clkr,
  3087. [CAM_CC_CRE_CLK] = &cam_cc_cre_clk.clkr,
  3088. [CAM_CC_CRE_CLK_SRC] = &cam_cc_cre_clk_src.clkr,
  3089. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  3090. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  3091. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  3092. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  3093. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  3094. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  3095. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  3096. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  3097. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  3098. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  3099. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  3100. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  3101. [CAM_CC_CSI6PHYTIMER_CLK] = &cam_cc_csi6phytimer_clk.clkr,
  3102. [CAM_CC_CSI6PHYTIMER_CLK_SRC] = &cam_cc_csi6phytimer_clk_src.clkr,
  3103. [CAM_CC_CSI7PHYTIMER_CLK] = &cam_cc_csi7phytimer_clk.clkr,
  3104. [CAM_CC_CSI7PHYTIMER_CLK_SRC] = &cam_cc_csi7phytimer_clk_src.clkr,
  3105. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  3106. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  3107. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  3108. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  3109. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  3110. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  3111. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  3112. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  3113. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  3114. [CAM_CC_CSIPHY6_CLK] = &cam_cc_csiphy6_clk.clkr,
  3115. [CAM_CC_CSIPHY7_CLK] = &cam_cc_csiphy7_clk.clkr,
  3116. [CAM_CC_DRV_AHB_CLK] = &cam_cc_drv_ahb_clk.clkr,
  3117. [CAM_CC_DRV_XO_CLK] = &cam_cc_drv_xo_clk.clkr,
  3118. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  3119. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  3120. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  3121. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  3122. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  3123. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  3124. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  3125. [CAM_CC_IFE_0_DSP_CLK_SRC] = &cam_cc_ife_0_dsp_clk_src.clkr,
  3126. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  3127. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  3128. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  3129. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  3130. [CAM_CC_IFE_1_DSP_CLK_SRC] = &cam_cc_ife_1_dsp_clk_src.clkr,
  3131. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  3132. [CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
  3133. [CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
  3134. [CAM_CC_IFE_2_DSP_CLK] = &cam_cc_ife_2_dsp_clk.clkr,
  3135. [CAM_CC_IFE_2_DSP_CLK_SRC] = &cam_cc_ife_2_dsp_clk_src.clkr,
  3136. [CAM_CC_IFE_2_FAST_AHB_CLK] = &cam_cc_ife_2_fast_ahb_clk.clkr,
  3137. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  3138. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  3139. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  3140. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  3141. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  3142. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  3143. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  3144. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  3145. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  3146. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  3147. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  3148. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  3149. [CAM_CC_JPEG_1_CLK] = &cam_cc_jpeg_1_clk.clkr,
  3150. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  3151. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  3152. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  3153. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  3154. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  3155. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  3156. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  3157. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  3158. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  3159. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  3160. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  3161. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  3162. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  3163. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  3164. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  3165. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  3166. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  3167. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  3168. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  3169. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  3170. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  3171. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  3172. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  3173. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  3174. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  3175. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  3176. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  3177. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  3178. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  3179. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  3180. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  3181. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  3182. [CAM_CC_PLL7] = &cam_cc_pll7.clkr,
  3183. [CAM_CC_PLL7_OUT_EVEN] = &cam_cc_pll7_out_even.clkr,
  3184. [CAM_CC_PLL8] = &cam_cc_pll8.clkr,
  3185. [CAM_CC_PLL8_OUT_EVEN] = &cam_cc_pll8_out_even.clkr,
  3186. [CAM_CC_PLL9] = &cam_cc_pll9.clkr,
  3187. [CAM_CC_PLL9_OUT_EVEN] = &cam_cc_pll9_out_even.clkr,
  3188. [CAM_CC_PLL10] = &cam_cc_pll10.clkr,
  3189. [CAM_CC_PLL10_OUT_EVEN] = &cam_cc_pll10_out_even.clkr,
  3190. [CAM_CC_PLL11] = &cam_cc_pll11.clkr,
  3191. [CAM_CC_PLL11_OUT_EVEN] = &cam_cc_pll11_out_even.clkr,
  3192. [CAM_CC_PLL12] = &cam_cc_pll12.clkr,
  3193. [CAM_CC_PLL12_OUT_EVEN] = &cam_cc_pll12_out_even.clkr,
  3194. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  3195. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  3196. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  3197. [CAM_CC_SBI_CLK] = &cam_cc_sbi_clk.clkr,
  3198. [CAM_CC_SBI_FAST_AHB_CLK] = &cam_cc_sbi_fast_ahb_clk.clkr,
  3199. [CAM_CC_SFE_0_CLK] = &cam_cc_sfe_0_clk.clkr,
  3200. [CAM_CC_SFE_0_CLK_SRC] = &cam_cc_sfe_0_clk_src.clkr,
  3201. [CAM_CC_SFE_0_FAST_AHB_CLK] = &cam_cc_sfe_0_fast_ahb_clk.clkr,
  3202. [CAM_CC_SFE_1_CLK] = &cam_cc_sfe_1_clk.clkr,
  3203. [CAM_CC_SFE_1_CLK_SRC] = &cam_cc_sfe_1_clk_src.clkr,
  3204. [CAM_CC_SFE_1_FAST_AHB_CLK] = &cam_cc_sfe_1_fast_ahb_clk.clkr,
  3205. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  3206. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  3207. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  3208. };
  3209. static struct gdsc *cam_cc_sm8550_gdscs[] = {
  3210. [CAM_CC_BPS_GDSC] = &cam_cc_bps_gdsc,
  3211. [CAM_CC_IFE_0_GDSC] = &cam_cc_ife_0_gdsc,
  3212. [CAM_CC_IFE_1_GDSC] = &cam_cc_ife_1_gdsc,
  3213. [CAM_CC_IFE_2_GDSC] = &cam_cc_ife_2_gdsc,
  3214. [CAM_CC_IPE_0_GDSC] = &cam_cc_ipe_0_gdsc,
  3215. [CAM_CC_SBI_GDSC] = &cam_cc_sbi_gdsc,
  3216. [CAM_CC_SFE_0_GDSC] = &cam_cc_sfe_0_gdsc,
  3217. [CAM_CC_SFE_1_GDSC] = &cam_cc_sfe_1_gdsc,
  3218. [CAM_CC_TITAN_TOP_GDSC] = &cam_cc_titan_top_gdsc,
  3219. };
  3220. static const struct qcom_reset_map cam_cc_sm8550_resets[] = {
  3221. [CAM_CC_BPS_BCR] = { 0x10000 },
  3222. [CAM_CC_DRV_BCR] = { 0x142d0 },
  3223. [CAM_CC_ICP_BCR] = { 0x137c0 },
  3224. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  3225. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  3226. [CAM_CC_IFE_2_BCR] = { 0x12290 },
  3227. [CAM_CC_IPE_0_BCR] = { 0x103b4 },
  3228. [CAM_CC_QDSS_DEBUG_BCR] = { 0x13f20 },
  3229. [CAM_CC_SBI_BCR] = { 0x10528 },
  3230. [CAM_CC_SFE_0_BCR] = { 0x1327c },
  3231. [CAM_CC_SFE_1_BCR] = { 0x133dc },
  3232. };
  3233. static const struct regmap_config cam_cc_sm8550_regmap_config = {
  3234. .reg_bits = 32,
  3235. .reg_stride = 4,
  3236. .val_bits = 32,
  3237. .max_register = 0x16320,
  3238. .fast_io = true,
  3239. };
  3240. static struct qcom_cc_desc cam_cc_sm8550_desc = {
  3241. .config = &cam_cc_sm8550_regmap_config,
  3242. .clks = cam_cc_sm8550_clocks,
  3243. .num_clks = ARRAY_SIZE(cam_cc_sm8550_clocks),
  3244. .resets = cam_cc_sm8550_resets,
  3245. .num_resets = ARRAY_SIZE(cam_cc_sm8550_resets),
  3246. .gdscs = cam_cc_sm8550_gdscs,
  3247. .num_gdscs = ARRAY_SIZE(cam_cc_sm8550_gdscs),
  3248. };
  3249. static const struct of_device_id cam_cc_sm8550_match_table[] = {
  3250. { .compatible = "qcom,sm8550-camcc" },
  3251. { }
  3252. };
  3253. MODULE_DEVICE_TABLE(of, cam_cc_sm8550_match_table);
  3254. static int cam_cc_sm8550_probe(struct platform_device *pdev)
  3255. {
  3256. struct regmap *regmap;
  3257. int ret;
  3258. ret = devm_pm_runtime_enable(&pdev->dev);
  3259. if (ret)
  3260. return ret;
  3261. ret = pm_runtime_resume_and_get(&pdev->dev);
  3262. if (ret)
  3263. return ret;
  3264. regmap = qcom_cc_map(pdev, &cam_cc_sm8550_desc);
  3265. if (IS_ERR(regmap)) {
  3266. pm_runtime_put(&pdev->dev);
  3267. return PTR_ERR(regmap);
  3268. }
  3269. clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  3270. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  3271. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  3272. clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  3273. clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  3274. clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  3275. clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  3276. clk_lucid_ole_pll_configure(&cam_cc_pll7, regmap, &cam_cc_pll7_config);
  3277. clk_lucid_ole_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config);
  3278. clk_lucid_ole_pll_configure(&cam_cc_pll9, regmap, &cam_cc_pll9_config);
  3279. clk_lucid_ole_pll_configure(&cam_cc_pll10, regmap, &cam_cc_pll10_config);
  3280. clk_lucid_ole_pll_configure(&cam_cc_pll11, regmap, &cam_cc_pll11_config);
  3281. clk_lucid_ole_pll_configure(&cam_cc_pll12, regmap, &cam_cc_pll12_config);
  3282. /* Keep some clocks always-on */
  3283. qcom_branch_set_clk_en(regmap, 0x1419c); /* CAM_CC_GDSC_CLK */
  3284. qcom_branch_set_clk_en(regmap, 0x142cc); /* CAM_CC_SLEEP_CLK */
  3285. ret = qcom_cc_really_probe(&pdev->dev, &cam_cc_sm8550_desc, regmap);
  3286. pm_runtime_put(&pdev->dev);
  3287. return ret;
  3288. }
  3289. static struct platform_driver cam_cc_sm8550_driver = {
  3290. .probe = cam_cc_sm8550_probe,
  3291. .driver = {
  3292. .name = "cam_cc-sm8550",
  3293. .of_match_table = cam_cc_sm8550_match_table,
  3294. },
  3295. };
  3296. module_platform_driver(cam_cc_sm8550_driver);
  3297. MODULE_DESCRIPTION("QTI CAMCC SM8550 Driver");
  3298. MODULE_LICENSE("GPL");