camcc-sm8650.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/pm_runtime.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,sm8650-camcc.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "common.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. DT_IFACE,
  21. DT_BI_TCXO,
  22. DT_BI_TCXO_AO,
  23. DT_SLEEP_CLK,
  24. };
  25. enum {
  26. P_BI_TCXO,
  27. P_BI_TCXO_AO,
  28. P_CAM_CC_PLL0_OUT_EVEN,
  29. P_CAM_CC_PLL0_OUT_MAIN,
  30. P_CAM_CC_PLL0_OUT_ODD,
  31. P_CAM_CC_PLL1_OUT_EVEN,
  32. P_CAM_CC_PLL2_OUT_EVEN,
  33. P_CAM_CC_PLL2_OUT_MAIN,
  34. P_CAM_CC_PLL3_OUT_EVEN,
  35. P_CAM_CC_PLL4_OUT_EVEN,
  36. P_CAM_CC_PLL5_OUT_EVEN,
  37. P_CAM_CC_PLL6_OUT_EVEN,
  38. P_CAM_CC_PLL7_OUT_EVEN,
  39. P_CAM_CC_PLL8_OUT_EVEN,
  40. P_CAM_CC_PLL9_OUT_EVEN,
  41. P_CAM_CC_PLL9_OUT_ODD,
  42. P_CAM_CC_PLL10_OUT_EVEN,
  43. P_SLEEP_CLK,
  44. };
  45. static const struct pll_vco lucid_ole_vco[] = {
  46. { 249600000, 2300000000, 0 },
  47. };
  48. static const struct pll_vco rivian_ole_vco[] = {
  49. { 777000000, 1285000000, 0 },
  50. };
  51. static const struct alpha_pll_config cam_cc_pll0_config = {
  52. .l = 0x3e,
  53. .alpha = 0x8000,
  54. .config_ctl_val = 0x20485699,
  55. .config_ctl_hi_val = 0x00182261,
  56. .config_ctl_hi1_val = 0x82aa299c,
  57. .test_ctl_val = 0x00000000,
  58. .test_ctl_hi_val = 0x00000003,
  59. .test_ctl_hi1_val = 0x00009000,
  60. .test_ctl_hi2_val = 0x00000034,
  61. .user_ctl_val = 0x00008400,
  62. .user_ctl_hi_val = 0x00000005,
  63. };
  64. static struct clk_alpha_pll cam_cc_pll0 = {
  65. .offset = 0x0,
  66. .vco_table = lucid_ole_vco,
  67. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  68. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  69. .clkr = {
  70. .hw.init = &(const struct clk_init_data) {
  71. .name = "cam_cc_pll0",
  72. .parent_data = &(const struct clk_parent_data) {
  73. .index = DT_BI_TCXO,
  74. },
  75. .num_parents = 1,
  76. .ops = &clk_alpha_pll_lucid_evo_ops,
  77. },
  78. },
  79. };
  80. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  81. { 0x1, 2 },
  82. { }
  83. };
  84. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  85. .offset = 0x0,
  86. .post_div_shift = 10,
  87. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  88. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  89. .width = 4,
  90. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  91. .clkr.hw.init = &(const struct clk_init_data) {
  92. .name = "cam_cc_pll0_out_even",
  93. .parent_hws = (const struct clk_hw*[]) {
  94. &cam_cc_pll0.clkr.hw,
  95. },
  96. .num_parents = 1,
  97. .flags = CLK_SET_RATE_PARENT,
  98. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  99. },
  100. };
  101. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  102. { 0x2, 3 },
  103. { }
  104. };
  105. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  106. .offset = 0x0,
  107. .post_div_shift = 14,
  108. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  109. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  110. .width = 4,
  111. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  112. .clkr.hw.init = &(const struct clk_init_data) {
  113. .name = "cam_cc_pll0_out_odd",
  114. .parent_hws = (const struct clk_hw*[]) {
  115. &cam_cc_pll0.clkr.hw,
  116. },
  117. .num_parents = 1,
  118. .flags = CLK_SET_RATE_PARENT,
  119. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  120. },
  121. };
  122. static const struct alpha_pll_config cam_cc_pll1_config = {
  123. .l = 0x31,
  124. .alpha = 0x7aaa,
  125. .config_ctl_val = 0x20485699,
  126. .config_ctl_hi_val = 0x00182261,
  127. .config_ctl_hi1_val = 0x82aa299c,
  128. .test_ctl_val = 0x00000000,
  129. .test_ctl_hi_val = 0x00000003,
  130. .test_ctl_hi1_val = 0x00009000,
  131. .test_ctl_hi2_val = 0x00000034,
  132. .user_ctl_val = 0x00000400,
  133. .user_ctl_hi_val = 0x00000005,
  134. };
  135. static struct clk_alpha_pll cam_cc_pll1 = {
  136. .offset = 0x1000,
  137. .vco_table = lucid_ole_vco,
  138. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  139. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  140. .clkr = {
  141. .hw.init = &(const struct clk_init_data) {
  142. .name = "cam_cc_pll1",
  143. .parent_data = &(const struct clk_parent_data) {
  144. .index = DT_BI_TCXO,
  145. },
  146. .num_parents = 1,
  147. .ops = &clk_alpha_pll_lucid_evo_ops,
  148. },
  149. },
  150. };
  151. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  152. { 0x1, 2 },
  153. { }
  154. };
  155. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  156. .offset = 0x1000,
  157. .post_div_shift = 10,
  158. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  159. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  160. .width = 4,
  161. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  162. .clkr.hw.init = &(const struct clk_init_data) {
  163. .name = "cam_cc_pll1_out_even",
  164. .parent_hws = (const struct clk_hw*[]) {
  165. &cam_cc_pll1.clkr.hw,
  166. },
  167. .num_parents = 1,
  168. .flags = CLK_SET_RATE_PARENT,
  169. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  170. },
  171. };
  172. static const struct alpha_pll_config cam_cc_pll2_config = {
  173. .l = 0x32,
  174. .alpha = 0x0,
  175. .config_ctl_val = 0x10000030,
  176. .config_ctl_hi_val = 0x80890263,
  177. .config_ctl_hi1_val = 0x00000217,
  178. .user_ctl_val = 0x00000001,
  179. .user_ctl_hi_val = 0x00000000,
  180. };
  181. static struct clk_alpha_pll cam_cc_pll2 = {
  182. .offset = 0x2000,
  183. .vco_table = rivian_ole_vco,
  184. .num_vco = ARRAY_SIZE(rivian_ole_vco),
  185. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  186. .clkr = {
  187. .hw.init = &(const struct clk_init_data) {
  188. .name = "cam_cc_pll2",
  189. .parent_data = &(const struct clk_parent_data) {
  190. .index = DT_BI_TCXO,
  191. },
  192. .num_parents = 1,
  193. .ops = &clk_alpha_pll_rivian_evo_ops,
  194. },
  195. },
  196. };
  197. static const struct alpha_pll_config cam_cc_pll3_config = {
  198. .l = 0x30,
  199. .alpha = 0x8aaa,
  200. .config_ctl_val = 0x20485699,
  201. .config_ctl_hi_val = 0x00182261,
  202. .config_ctl_hi1_val = 0x82aa299c,
  203. .test_ctl_val = 0x00000000,
  204. .test_ctl_hi_val = 0x00000003,
  205. .test_ctl_hi1_val = 0x00009000,
  206. .test_ctl_hi2_val = 0x00000034,
  207. .user_ctl_val = 0x00000400,
  208. .user_ctl_hi_val = 0x00000005,
  209. };
  210. static struct clk_alpha_pll cam_cc_pll3 = {
  211. .offset = 0x3000,
  212. .vco_table = lucid_ole_vco,
  213. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  214. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  215. .clkr = {
  216. .hw.init = &(const struct clk_init_data) {
  217. .name = "cam_cc_pll3",
  218. .parent_data = &(const struct clk_parent_data) {
  219. .index = DT_BI_TCXO,
  220. },
  221. .num_parents = 1,
  222. .ops = &clk_alpha_pll_lucid_evo_ops,
  223. },
  224. },
  225. };
  226. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  227. { 0x1, 2 },
  228. { }
  229. };
  230. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  231. .offset = 0x3000,
  232. .post_div_shift = 10,
  233. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  234. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  235. .width = 4,
  236. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  237. .clkr.hw.init = &(const struct clk_init_data) {
  238. .name = "cam_cc_pll3_out_even",
  239. .parent_hws = (const struct clk_hw*[]) {
  240. &cam_cc_pll3.clkr.hw,
  241. },
  242. .num_parents = 1,
  243. .flags = CLK_SET_RATE_PARENT,
  244. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  245. },
  246. };
  247. static const struct alpha_pll_config cam_cc_pll4_config = {
  248. .l = 0x30,
  249. .alpha = 0x8aaa,
  250. .config_ctl_val = 0x20485699,
  251. .config_ctl_hi_val = 0x00182261,
  252. .config_ctl_hi1_val = 0x82aa299c,
  253. .test_ctl_val = 0x00000000,
  254. .test_ctl_hi_val = 0x00000003,
  255. .test_ctl_hi1_val = 0x00009000,
  256. .test_ctl_hi2_val = 0x00000034,
  257. .user_ctl_val = 0x00000400,
  258. .user_ctl_hi_val = 0x00000005,
  259. };
  260. static struct clk_alpha_pll cam_cc_pll4 = {
  261. .offset = 0x4000,
  262. .vco_table = lucid_ole_vco,
  263. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  264. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  265. .clkr = {
  266. .hw.init = &(const struct clk_init_data) {
  267. .name = "cam_cc_pll4",
  268. .parent_data = &(const struct clk_parent_data) {
  269. .index = DT_BI_TCXO,
  270. },
  271. .num_parents = 1,
  272. .ops = &clk_alpha_pll_lucid_evo_ops,
  273. },
  274. },
  275. };
  276. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  277. { 0x1, 2 },
  278. { }
  279. };
  280. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  281. .offset = 0x4000,
  282. .post_div_shift = 10,
  283. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  284. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  285. .width = 4,
  286. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  287. .clkr.hw.init = &(const struct clk_init_data) {
  288. .name = "cam_cc_pll4_out_even",
  289. .parent_hws = (const struct clk_hw*[]) {
  290. &cam_cc_pll4.clkr.hw,
  291. },
  292. .num_parents = 1,
  293. .flags = CLK_SET_RATE_PARENT,
  294. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  295. },
  296. };
  297. static const struct alpha_pll_config cam_cc_pll5_config = {
  298. .l = 0x30,
  299. .alpha = 0x8aaa,
  300. .config_ctl_val = 0x20485699,
  301. .config_ctl_hi_val = 0x00182261,
  302. .config_ctl_hi1_val = 0x82aa299c,
  303. .test_ctl_val = 0x00000000,
  304. .test_ctl_hi_val = 0x00000003,
  305. .test_ctl_hi1_val = 0x00009000,
  306. .test_ctl_hi2_val = 0x00000034,
  307. .user_ctl_val = 0x00000400,
  308. .user_ctl_hi_val = 0x00000005,
  309. };
  310. static struct clk_alpha_pll cam_cc_pll5 = {
  311. .offset = 0x5000,
  312. .vco_table = lucid_ole_vco,
  313. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  314. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  315. .clkr = {
  316. .hw.init = &(const struct clk_init_data) {
  317. .name = "cam_cc_pll5",
  318. .parent_data = &(const struct clk_parent_data) {
  319. .index = DT_BI_TCXO,
  320. },
  321. .num_parents = 1,
  322. .ops = &clk_alpha_pll_lucid_evo_ops,
  323. },
  324. },
  325. };
  326. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  327. { 0x1, 2 },
  328. { }
  329. };
  330. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  331. .offset = 0x5000,
  332. .post_div_shift = 10,
  333. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  334. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  335. .width = 4,
  336. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  337. .clkr.hw.init = &(const struct clk_init_data) {
  338. .name = "cam_cc_pll5_out_even",
  339. .parent_hws = (const struct clk_hw*[]) {
  340. &cam_cc_pll5.clkr.hw,
  341. },
  342. .num_parents = 1,
  343. .flags = CLK_SET_RATE_PARENT,
  344. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  345. },
  346. };
  347. static const struct alpha_pll_config cam_cc_pll6_config = {
  348. .l = 0x30,
  349. .alpha = 0x8aaa,
  350. .config_ctl_val = 0x20485699,
  351. .config_ctl_hi_val = 0x00182261,
  352. .config_ctl_hi1_val = 0x82aa299c,
  353. .test_ctl_val = 0x00000000,
  354. .test_ctl_hi_val = 0x00000003,
  355. .test_ctl_hi1_val = 0x00009000,
  356. .test_ctl_hi2_val = 0x00000034,
  357. .user_ctl_val = 0x00000400,
  358. .user_ctl_hi_val = 0x00000005,
  359. };
  360. static struct clk_alpha_pll cam_cc_pll6 = {
  361. .offset = 0x6000,
  362. .vco_table = lucid_ole_vco,
  363. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  364. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  365. .clkr = {
  366. .hw.init = &(const struct clk_init_data) {
  367. .name = "cam_cc_pll6",
  368. .parent_data = &(const struct clk_parent_data) {
  369. .index = DT_BI_TCXO,
  370. },
  371. .num_parents = 1,
  372. .ops = &clk_alpha_pll_lucid_evo_ops,
  373. },
  374. },
  375. };
  376. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  377. { 0x1, 2 },
  378. { }
  379. };
  380. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  381. .offset = 0x6000,
  382. .post_div_shift = 10,
  383. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  384. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  385. .width = 4,
  386. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  387. .clkr.hw.init = &(const struct clk_init_data) {
  388. .name = "cam_cc_pll6_out_even",
  389. .parent_hws = (const struct clk_hw*[]) {
  390. &cam_cc_pll6.clkr.hw,
  391. },
  392. .num_parents = 1,
  393. .flags = CLK_SET_RATE_PARENT,
  394. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  395. },
  396. };
  397. static const struct alpha_pll_config cam_cc_pll7_config = {
  398. .l = 0x30,
  399. .alpha = 0x8aaa,
  400. .config_ctl_val = 0x20485699,
  401. .config_ctl_hi_val = 0x00182261,
  402. .config_ctl_hi1_val = 0x82aa299c,
  403. .test_ctl_val = 0x00000000,
  404. .test_ctl_hi_val = 0x00000003,
  405. .test_ctl_hi1_val = 0x00009000,
  406. .test_ctl_hi2_val = 0x00000034,
  407. .user_ctl_val = 0x00000400,
  408. .user_ctl_hi_val = 0x00000005,
  409. };
  410. static struct clk_alpha_pll cam_cc_pll7 = {
  411. .offset = 0x7000,
  412. .vco_table = lucid_ole_vco,
  413. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  414. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  415. .clkr = {
  416. .hw.init = &(const struct clk_init_data) {
  417. .name = "cam_cc_pll7",
  418. .parent_data = &(const struct clk_parent_data) {
  419. .index = DT_BI_TCXO,
  420. },
  421. .num_parents = 1,
  422. .ops = &clk_alpha_pll_lucid_evo_ops,
  423. },
  424. },
  425. };
  426. static const struct clk_div_table post_div_table_cam_cc_pll7_out_even[] = {
  427. { 0x1, 2 },
  428. { }
  429. };
  430. static struct clk_alpha_pll_postdiv cam_cc_pll7_out_even = {
  431. .offset = 0x7000,
  432. .post_div_shift = 10,
  433. .post_div_table = post_div_table_cam_cc_pll7_out_even,
  434. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll7_out_even),
  435. .width = 4,
  436. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  437. .clkr.hw.init = &(const struct clk_init_data) {
  438. .name = "cam_cc_pll7_out_even",
  439. .parent_hws = (const struct clk_hw*[]) {
  440. &cam_cc_pll7.clkr.hw,
  441. },
  442. .num_parents = 1,
  443. .flags = CLK_SET_RATE_PARENT,
  444. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  445. },
  446. };
  447. static const struct alpha_pll_config cam_cc_pll8_config = {
  448. .l = 0x14,
  449. .alpha = 0xd555,
  450. .config_ctl_val = 0x20485699,
  451. .config_ctl_hi_val = 0x00182261,
  452. .config_ctl_hi1_val = 0x82aa299c,
  453. .test_ctl_val = 0x00000000,
  454. .test_ctl_hi_val = 0x00000003,
  455. .test_ctl_hi1_val = 0x00009000,
  456. .test_ctl_hi2_val = 0x00000034,
  457. .user_ctl_val = 0x00000400,
  458. .user_ctl_hi_val = 0x00000005,
  459. };
  460. static struct clk_alpha_pll cam_cc_pll8 = {
  461. .offset = 0x8000,
  462. .vco_table = lucid_ole_vco,
  463. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  464. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  465. .clkr = {
  466. .hw.init = &(const struct clk_init_data) {
  467. .name = "cam_cc_pll8",
  468. .parent_data = &(const struct clk_parent_data) {
  469. .index = DT_BI_TCXO,
  470. },
  471. .num_parents = 1,
  472. .ops = &clk_alpha_pll_lucid_evo_ops,
  473. },
  474. },
  475. };
  476. static const struct clk_div_table post_div_table_cam_cc_pll8_out_even[] = {
  477. { 0x1, 2 },
  478. { }
  479. };
  480. static struct clk_alpha_pll_postdiv cam_cc_pll8_out_even = {
  481. .offset = 0x8000,
  482. .post_div_shift = 10,
  483. .post_div_table = post_div_table_cam_cc_pll8_out_even,
  484. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll8_out_even),
  485. .width = 4,
  486. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  487. .clkr.hw.init = &(const struct clk_init_data) {
  488. .name = "cam_cc_pll8_out_even",
  489. .parent_hws = (const struct clk_hw*[]) {
  490. &cam_cc_pll8.clkr.hw,
  491. },
  492. .num_parents = 1,
  493. .flags = CLK_SET_RATE_PARENT,
  494. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  495. },
  496. };
  497. static const struct alpha_pll_config cam_cc_pll9_config = {
  498. .l = 0x32,
  499. .alpha = 0x0,
  500. .config_ctl_val = 0x20485699,
  501. .config_ctl_hi_val = 0x00182261,
  502. .config_ctl_hi1_val = 0x82aa299c,
  503. .test_ctl_val = 0x00000000,
  504. .test_ctl_hi_val = 0x00000003,
  505. .test_ctl_hi1_val = 0x00009000,
  506. .test_ctl_hi2_val = 0x00000034,
  507. .user_ctl_val = 0x00008400,
  508. .user_ctl_hi_val = 0x00000005,
  509. };
  510. static struct clk_alpha_pll cam_cc_pll9 = {
  511. .offset = 0x9000,
  512. .vco_table = lucid_ole_vco,
  513. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  514. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  515. .clkr = {
  516. .hw.init = &(const struct clk_init_data) {
  517. .name = "cam_cc_pll9",
  518. .parent_data = &(const struct clk_parent_data) {
  519. .index = DT_BI_TCXO,
  520. },
  521. .num_parents = 1,
  522. .ops = &clk_alpha_pll_lucid_evo_ops,
  523. },
  524. },
  525. };
  526. static const struct clk_div_table post_div_table_cam_cc_pll9_out_even[] = {
  527. { 0x1, 2 },
  528. { }
  529. };
  530. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_even = {
  531. .offset = 0x9000,
  532. .post_div_shift = 10,
  533. .post_div_table = post_div_table_cam_cc_pll9_out_even,
  534. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_even),
  535. .width = 4,
  536. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  537. .clkr.hw.init = &(const struct clk_init_data) {
  538. .name = "cam_cc_pll9_out_even",
  539. .parent_hws = (const struct clk_hw*[]) {
  540. &cam_cc_pll9.clkr.hw,
  541. },
  542. .num_parents = 1,
  543. .flags = CLK_SET_RATE_PARENT,
  544. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  545. },
  546. };
  547. static const struct clk_div_table post_div_table_cam_cc_pll9_out_odd[] = {
  548. { 0x2, 3 },
  549. { }
  550. };
  551. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_odd = {
  552. .offset = 0x9000,
  553. .post_div_shift = 14,
  554. .post_div_table = post_div_table_cam_cc_pll9_out_odd,
  555. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_odd),
  556. .width = 4,
  557. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  558. .clkr.hw.init = &(const struct clk_init_data) {
  559. .name = "cam_cc_pll9_out_odd",
  560. .parent_hws = (const struct clk_hw*[]) {
  561. &cam_cc_pll9.clkr.hw,
  562. },
  563. .num_parents = 1,
  564. .flags = CLK_SET_RATE_PARENT,
  565. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  566. },
  567. };
  568. static const struct alpha_pll_config cam_cc_pll10_config = {
  569. .l = 0x30,
  570. .alpha = 0x8aaa,
  571. .config_ctl_val = 0x20485699,
  572. .config_ctl_hi_val = 0x00182261,
  573. .config_ctl_hi1_val = 0x82aa299c,
  574. .test_ctl_val = 0x00000000,
  575. .test_ctl_hi_val = 0x00000003,
  576. .test_ctl_hi1_val = 0x00009000,
  577. .test_ctl_hi2_val = 0x00000034,
  578. .user_ctl_val = 0x00000400,
  579. .user_ctl_hi_val = 0x00000005,
  580. };
  581. static struct clk_alpha_pll cam_cc_pll10 = {
  582. .offset = 0xa000,
  583. .vco_table = lucid_ole_vco,
  584. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  585. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  586. .clkr = {
  587. .hw.init = &(const struct clk_init_data) {
  588. .name = "cam_cc_pll10",
  589. .parent_data = &(const struct clk_parent_data) {
  590. .index = DT_BI_TCXO,
  591. },
  592. .num_parents = 1,
  593. .ops = &clk_alpha_pll_lucid_evo_ops,
  594. },
  595. },
  596. };
  597. static const struct clk_div_table post_div_table_cam_cc_pll10_out_even[] = {
  598. { 0x1, 2 },
  599. { }
  600. };
  601. static struct clk_alpha_pll_postdiv cam_cc_pll10_out_even = {
  602. .offset = 0xa000,
  603. .post_div_shift = 10,
  604. .post_div_table = post_div_table_cam_cc_pll10_out_even,
  605. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll10_out_even),
  606. .width = 4,
  607. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  608. .clkr.hw.init = &(const struct clk_init_data) {
  609. .name = "cam_cc_pll10_out_even",
  610. .parent_hws = (const struct clk_hw*[]) {
  611. &cam_cc_pll10.clkr.hw,
  612. },
  613. .num_parents = 1,
  614. .flags = CLK_SET_RATE_PARENT,
  615. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  616. },
  617. };
  618. static const struct parent_map cam_cc_parent_map_0[] = {
  619. { P_BI_TCXO, 0 },
  620. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  621. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  622. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  623. { P_CAM_CC_PLL9_OUT_ODD, 4 },
  624. { P_CAM_CC_PLL9_OUT_EVEN, 5 },
  625. };
  626. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  627. { .index = DT_BI_TCXO },
  628. { .hw = &cam_cc_pll0.clkr.hw },
  629. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  630. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  631. { .hw = &cam_cc_pll9_out_odd.clkr.hw },
  632. { .hw = &cam_cc_pll9_out_even.clkr.hw },
  633. };
  634. static const struct parent_map cam_cc_parent_map_1[] = {
  635. { P_BI_TCXO, 0 },
  636. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  637. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  638. };
  639. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  640. { .index = DT_BI_TCXO },
  641. { .hw = &cam_cc_pll2.clkr.hw },
  642. { .hw = &cam_cc_pll2.clkr.hw },
  643. };
  644. static const struct parent_map cam_cc_parent_map_2[] = {
  645. { P_BI_TCXO, 0 },
  646. { P_CAM_CC_PLL8_OUT_EVEN, 6 },
  647. };
  648. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  649. { .index = DT_BI_TCXO },
  650. { .hw = &cam_cc_pll8_out_even.clkr.hw },
  651. };
  652. static const struct parent_map cam_cc_parent_map_3[] = {
  653. { P_BI_TCXO, 0 },
  654. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  655. };
  656. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  657. { .index = DT_BI_TCXO },
  658. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  659. };
  660. static const struct parent_map cam_cc_parent_map_4[] = {
  661. { P_BI_TCXO, 0 },
  662. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  663. };
  664. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  665. { .index = DT_BI_TCXO },
  666. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  667. };
  668. static const struct parent_map cam_cc_parent_map_5[] = {
  669. { P_BI_TCXO, 0 },
  670. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  671. };
  672. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  673. { .index = DT_BI_TCXO },
  674. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  675. };
  676. static const struct parent_map cam_cc_parent_map_6[] = {
  677. { P_BI_TCXO, 0 },
  678. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  679. };
  680. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  681. { .index = DT_BI_TCXO },
  682. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  683. };
  684. static const struct parent_map cam_cc_parent_map_7[] = {
  685. { P_BI_TCXO, 0 },
  686. { P_CAM_CC_PLL6_OUT_EVEN, 6 },
  687. };
  688. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  689. { .index = DT_BI_TCXO },
  690. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  691. };
  692. static const struct parent_map cam_cc_parent_map_8[] = {
  693. { P_BI_TCXO, 0 },
  694. { P_CAM_CC_PLL7_OUT_EVEN, 6 },
  695. };
  696. static const struct clk_parent_data cam_cc_parent_data_8[] = {
  697. { .index = DT_BI_TCXO },
  698. { .hw = &cam_cc_pll7_out_even.clkr.hw },
  699. };
  700. static const struct parent_map cam_cc_parent_map_9[] = {
  701. { P_BI_TCXO, 0 },
  702. { P_CAM_CC_PLL10_OUT_EVEN, 6 },
  703. };
  704. static const struct clk_parent_data cam_cc_parent_data_9[] = {
  705. { .index = DT_BI_TCXO },
  706. { .hw = &cam_cc_pll10_out_even.clkr.hw },
  707. };
  708. static const struct parent_map cam_cc_parent_map_10[] = {
  709. { P_SLEEP_CLK, 0 },
  710. };
  711. static const struct clk_parent_data cam_cc_parent_data_10[] = {
  712. { .index = DT_SLEEP_CLK },
  713. };
  714. static const struct parent_map cam_cc_parent_map_11_ao[] = {
  715. { P_BI_TCXO_AO, 0 },
  716. };
  717. static const struct clk_parent_data cam_cc_parent_data_11_ao[] = {
  718. { .index = DT_BI_TCXO_AO },
  719. };
  720. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  721. F(19200000, P_BI_TCXO, 1, 0, 0),
  722. F(200000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  723. F(400000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  724. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  725. F(785000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  726. { }
  727. };
  728. static struct clk_rcg2 cam_cc_bps_clk_src = {
  729. .cmd_rcgr = 0x10050,
  730. .mnd_width = 0,
  731. .hid_width = 5,
  732. .parent_map = cam_cc_parent_map_2,
  733. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  734. .clkr.hw.init = &(const struct clk_init_data) {
  735. .name = "cam_cc_bps_clk_src",
  736. .parent_data = cam_cc_parent_data_2,
  737. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  738. .flags = CLK_SET_RATE_PARENT,
  739. .ops = &clk_rcg2_shared_ops,
  740. },
  741. };
  742. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
  743. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  744. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  745. { }
  746. };
  747. static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
  748. .cmd_rcgr = 0x1325c,
  749. .mnd_width = 0,
  750. .hid_width = 5,
  751. .parent_map = cam_cc_parent_map_0,
  752. .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
  753. .clkr.hw.init = &(const struct clk_init_data) {
  754. .name = "cam_cc_camnoc_axi_rt_clk_src",
  755. .parent_data = cam_cc_parent_data_0,
  756. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  757. .flags = CLK_SET_RATE_PARENT,
  758. .ops = &clk_rcg2_shared_ops,
  759. },
  760. };
  761. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  762. F(19200000, P_BI_TCXO, 1, 0, 0),
  763. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  764. { }
  765. };
  766. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  767. .cmd_rcgr = 0x131cc,
  768. .mnd_width = 8,
  769. .hid_width = 5,
  770. .parent_map = cam_cc_parent_map_0,
  771. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  772. .clkr.hw.init = &(const struct clk_init_data) {
  773. .name = "cam_cc_cci_0_clk_src",
  774. .parent_data = cam_cc_parent_data_0,
  775. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  776. .flags = CLK_SET_RATE_PARENT,
  777. .ops = &clk_rcg2_shared_ops,
  778. },
  779. };
  780. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  781. .cmd_rcgr = 0x131e8,
  782. .mnd_width = 8,
  783. .hid_width = 5,
  784. .parent_map = cam_cc_parent_map_0,
  785. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  786. .clkr.hw.init = &(const struct clk_init_data) {
  787. .name = "cam_cc_cci_1_clk_src",
  788. .parent_data = cam_cc_parent_data_0,
  789. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  790. .flags = CLK_SET_RATE_PARENT,
  791. .ops = &clk_rcg2_shared_ops,
  792. },
  793. };
  794. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  795. .cmd_rcgr = 0x13204,
  796. .mnd_width = 8,
  797. .hid_width = 5,
  798. .parent_map = cam_cc_parent_map_0,
  799. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  800. .clkr.hw.init = &(const struct clk_init_data) {
  801. .name = "cam_cc_cci_2_clk_src",
  802. .parent_data = cam_cc_parent_data_0,
  803. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  804. .flags = CLK_SET_RATE_PARENT,
  805. .ops = &clk_rcg2_shared_ops,
  806. },
  807. };
  808. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  809. F(19200000, P_BI_TCXO, 1, 0, 0),
  810. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  811. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  812. { }
  813. };
  814. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  815. .cmd_rcgr = 0x1104c,
  816. .mnd_width = 0,
  817. .hid_width = 5,
  818. .parent_map = cam_cc_parent_map_0,
  819. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  820. .clkr.hw.init = &(const struct clk_init_data) {
  821. .name = "cam_cc_cphy_rx_clk_src",
  822. .parent_data = cam_cc_parent_data_0,
  823. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  824. .flags = CLK_SET_RATE_PARENT,
  825. .ops = &clk_rcg2_shared_ops,
  826. },
  827. };
  828. static const struct freq_tbl ftbl_cam_cc_cre_clk_src[] = {
  829. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  830. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  831. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  832. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  833. { }
  834. };
  835. static struct clk_rcg2 cam_cc_cre_clk_src = {
  836. .cmd_rcgr = 0x13144,
  837. .mnd_width = 0,
  838. .hid_width = 5,
  839. .parent_map = cam_cc_parent_map_0,
  840. .freq_tbl = ftbl_cam_cc_cre_clk_src,
  841. .clkr.hw.init = &(const struct clk_init_data) {
  842. .name = "cam_cc_cre_clk_src",
  843. .parent_data = cam_cc_parent_data_0,
  844. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  845. .flags = CLK_SET_RATE_PARENT,
  846. .ops = &clk_rcg2_shared_ops,
  847. },
  848. };
  849. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  850. F(19200000, P_BI_TCXO, 1, 0, 0),
  851. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  852. { }
  853. };
  854. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  855. .cmd_rcgr = 0x150e0,
  856. .mnd_width = 0,
  857. .hid_width = 5,
  858. .parent_map = cam_cc_parent_map_0,
  859. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  860. .clkr.hw.init = &(const struct clk_init_data) {
  861. .name = "cam_cc_csi0phytimer_clk_src",
  862. .parent_data = cam_cc_parent_data_0,
  863. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  864. .flags = CLK_SET_RATE_PARENT,
  865. .ops = &clk_rcg2_shared_ops,
  866. },
  867. };
  868. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  869. .cmd_rcgr = 0x15104,
  870. .mnd_width = 0,
  871. .hid_width = 5,
  872. .parent_map = cam_cc_parent_map_0,
  873. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  874. .clkr.hw.init = &(const struct clk_init_data) {
  875. .name = "cam_cc_csi1phytimer_clk_src",
  876. .parent_data = cam_cc_parent_data_0,
  877. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  878. .flags = CLK_SET_RATE_PARENT,
  879. .ops = &clk_rcg2_shared_ops,
  880. },
  881. };
  882. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  883. .cmd_rcgr = 0x15124,
  884. .mnd_width = 0,
  885. .hid_width = 5,
  886. .parent_map = cam_cc_parent_map_0,
  887. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  888. .clkr.hw.init = &(const struct clk_init_data) {
  889. .name = "cam_cc_csi2phytimer_clk_src",
  890. .parent_data = cam_cc_parent_data_0,
  891. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  892. .flags = CLK_SET_RATE_PARENT,
  893. .ops = &clk_rcg2_shared_ops,
  894. },
  895. };
  896. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  897. .cmd_rcgr = 0x15144,
  898. .mnd_width = 0,
  899. .hid_width = 5,
  900. .parent_map = cam_cc_parent_map_0,
  901. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  902. .clkr.hw.init = &(const struct clk_init_data) {
  903. .name = "cam_cc_csi3phytimer_clk_src",
  904. .parent_data = cam_cc_parent_data_0,
  905. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  906. .flags = CLK_SET_RATE_PARENT,
  907. .ops = &clk_rcg2_shared_ops,
  908. },
  909. };
  910. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  911. .cmd_rcgr = 0x15164,
  912. .mnd_width = 0,
  913. .hid_width = 5,
  914. .parent_map = cam_cc_parent_map_0,
  915. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  916. .clkr.hw.init = &(const struct clk_init_data) {
  917. .name = "cam_cc_csi4phytimer_clk_src",
  918. .parent_data = cam_cc_parent_data_0,
  919. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  920. .flags = CLK_SET_RATE_PARENT,
  921. .ops = &clk_rcg2_shared_ops,
  922. },
  923. };
  924. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  925. .cmd_rcgr = 0x15184,
  926. .mnd_width = 0,
  927. .hid_width = 5,
  928. .parent_map = cam_cc_parent_map_0,
  929. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  930. .clkr.hw.init = &(const struct clk_init_data) {
  931. .name = "cam_cc_csi5phytimer_clk_src",
  932. .parent_data = cam_cc_parent_data_0,
  933. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  934. .flags = CLK_SET_RATE_PARENT,
  935. .ops = &clk_rcg2_shared_ops,
  936. },
  937. };
  938. static struct clk_rcg2 cam_cc_csi6phytimer_clk_src = {
  939. .cmd_rcgr = 0x151a4,
  940. .mnd_width = 0,
  941. .hid_width = 5,
  942. .parent_map = cam_cc_parent_map_0,
  943. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  944. .clkr.hw.init = &(const struct clk_init_data) {
  945. .name = "cam_cc_csi6phytimer_clk_src",
  946. .parent_data = cam_cc_parent_data_0,
  947. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  948. .flags = CLK_SET_RATE_PARENT,
  949. .ops = &clk_rcg2_shared_ops,
  950. },
  951. };
  952. static struct clk_rcg2 cam_cc_csi7phytimer_clk_src = {
  953. .cmd_rcgr = 0x151c4,
  954. .mnd_width = 0,
  955. .hid_width = 5,
  956. .parent_map = cam_cc_parent_map_0,
  957. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  958. .clkr.hw.init = &(const struct clk_init_data) {
  959. .name = "cam_cc_csi7phytimer_clk_src",
  960. .parent_data = cam_cc_parent_data_0,
  961. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  962. .flags = CLK_SET_RATE_PARENT,
  963. .ops = &clk_rcg2_shared_ops,
  964. },
  965. };
  966. static const struct freq_tbl ftbl_cam_cc_csid_clk_src[] = {
  967. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  968. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  969. { }
  970. };
  971. static struct clk_rcg2 cam_cc_csid_clk_src = {
  972. .cmd_rcgr = 0x13238,
  973. .mnd_width = 0,
  974. .hid_width = 5,
  975. .parent_map = cam_cc_parent_map_0,
  976. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  977. .clkr.hw.init = &(const struct clk_init_data) {
  978. .name = "cam_cc_csid_clk_src",
  979. .parent_data = cam_cc_parent_data_0,
  980. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  981. .flags = CLK_SET_RATE_PARENT,
  982. .ops = &clk_rcg2_shared_ops,
  983. },
  984. };
  985. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  986. F(19200000, P_BI_TCXO, 1, 0, 0),
  987. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  988. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  989. { }
  990. };
  991. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  992. .cmd_rcgr = 0x10018,
  993. .mnd_width = 0,
  994. .hid_width = 5,
  995. .parent_map = cam_cc_parent_map_0,
  996. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  997. .clkr.hw.init = &(const struct clk_init_data) {
  998. .name = "cam_cc_fast_ahb_clk_src",
  999. .parent_data = cam_cc_parent_data_0,
  1000. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1001. .flags = CLK_SET_RATE_PARENT,
  1002. .ops = &clk_rcg2_shared_ops,
  1003. },
  1004. };
  1005. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  1006. F(19200000, P_BI_TCXO, 1, 0, 0),
  1007. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1008. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1009. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  1010. { }
  1011. };
  1012. static struct clk_rcg2 cam_cc_icp_clk_src = {
  1013. .cmd_rcgr = 0x131a4,
  1014. .mnd_width = 0,
  1015. .hid_width = 5,
  1016. .parent_map = cam_cc_parent_map_0,
  1017. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  1018. .clkr.hw.init = &(const struct clk_init_data) {
  1019. .name = "cam_cc_icp_clk_src",
  1020. .parent_data = cam_cc_parent_data_0,
  1021. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1022. .flags = CLK_SET_RATE_PARENT,
  1023. .ops = &clk_rcg2_shared_ops,
  1024. },
  1025. };
  1026. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  1027. F(19200000, P_BI_TCXO, 1, 0, 0),
  1028. F(466000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1029. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1030. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1031. F(785000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1032. { }
  1033. };
  1034. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  1035. .cmd_rcgr = 0x11018,
  1036. .mnd_width = 0,
  1037. .hid_width = 5,
  1038. .parent_map = cam_cc_parent_map_3,
  1039. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  1040. .clkr.hw.init = &(const struct clk_init_data) {
  1041. .name = "cam_cc_ife_0_clk_src",
  1042. .parent_data = cam_cc_parent_data_3,
  1043. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  1044. .flags = CLK_SET_RATE_PARENT,
  1045. .ops = &clk_rcg2_shared_ops,
  1046. },
  1047. };
  1048. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  1049. F(19200000, P_BI_TCXO, 1, 0, 0),
  1050. F(466000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1051. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1052. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1053. F(785000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1054. { }
  1055. };
  1056. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  1057. .cmd_rcgr = 0x12018,
  1058. .mnd_width = 0,
  1059. .hid_width = 5,
  1060. .parent_map = cam_cc_parent_map_4,
  1061. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  1062. .clkr.hw.init = &(const struct clk_init_data) {
  1063. .name = "cam_cc_ife_1_clk_src",
  1064. .parent_data = cam_cc_parent_data_4,
  1065. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  1066. .flags = CLK_SET_RATE_PARENT,
  1067. .ops = &clk_rcg2_shared_ops,
  1068. },
  1069. };
  1070. static const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
  1071. F(19200000, P_BI_TCXO, 1, 0, 0),
  1072. F(466000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1073. F(594000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1074. F(675000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1075. F(785000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1076. { }
  1077. };
  1078. static struct clk_rcg2 cam_cc_ife_2_clk_src = {
  1079. .cmd_rcgr = 0x12068,
  1080. .mnd_width = 0,
  1081. .hid_width = 5,
  1082. .parent_map = cam_cc_parent_map_5,
  1083. .freq_tbl = ftbl_cam_cc_ife_2_clk_src,
  1084. .clkr.hw.init = &(const struct clk_init_data) {
  1085. .name = "cam_cc_ife_2_clk_src",
  1086. .parent_data = cam_cc_parent_data_5,
  1087. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  1088. .flags = CLK_SET_RATE_PARENT,
  1089. .ops = &clk_rcg2_shared_ops,
  1090. },
  1091. };
  1092. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  1093. .cmd_rcgr = 0x13000,
  1094. .mnd_width = 0,
  1095. .hid_width = 5,
  1096. .parent_map = cam_cc_parent_map_0,
  1097. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1098. .clkr.hw.init = &(const struct clk_init_data) {
  1099. .name = "cam_cc_ife_lite_clk_src",
  1100. .parent_data = cam_cc_parent_data_0,
  1101. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1102. .flags = CLK_SET_RATE_PARENT,
  1103. .ops = &clk_rcg2_shared_ops,
  1104. },
  1105. };
  1106. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  1107. .cmd_rcgr = 0x13028,
  1108. .mnd_width = 0,
  1109. .hid_width = 5,
  1110. .parent_map = cam_cc_parent_map_0,
  1111. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1112. .clkr.hw.init = &(const struct clk_init_data) {
  1113. .name = "cam_cc_ife_lite_csid_clk_src",
  1114. .parent_data = cam_cc_parent_data_0,
  1115. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1116. .flags = CLK_SET_RATE_PARENT,
  1117. .ops = &clk_rcg2_shared_ops,
  1118. },
  1119. };
  1120. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  1121. F(475000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1122. F(575000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1123. F(675000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1124. F(825000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1125. { }
  1126. };
  1127. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  1128. .cmd_rcgr = 0x10094,
  1129. .mnd_width = 0,
  1130. .hid_width = 5,
  1131. .parent_map = cam_cc_parent_map_6,
  1132. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  1133. .clkr.hw.init = &(const struct clk_init_data) {
  1134. .name = "cam_cc_ipe_nps_clk_src",
  1135. .parent_data = cam_cc_parent_data_6,
  1136. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. .ops = &clk_rcg2_shared_ops,
  1139. },
  1140. };
  1141. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  1142. F(19200000, P_BI_TCXO, 1, 0, 0),
  1143. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1144. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1145. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1146. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1147. { }
  1148. };
  1149. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  1150. .cmd_rcgr = 0x13168,
  1151. .mnd_width = 0,
  1152. .hid_width = 5,
  1153. .parent_map = cam_cc_parent_map_0,
  1154. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  1155. .clkr.hw.init = &(const struct clk_init_data) {
  1156. .name = "cam_cc_jpeg_clk_src",
  1157. .parent_data = cam_cc_parent_data_0,
  1158. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1159. .flags = CLK_SET_RATE_PARENT,
  1160. .ops = &clk_rcg2_shared_ops,
  1161. },
  1162. };
  1163. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1164. F(19200000, P_BI_TCXO, 1, 0, 0),
  1165. F(24000000, P_CAM_CC_PLL2_OUT_EVEN, 10, 1, 4),
  1166. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  1167. { }
  1168. };
  1169. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1170. .cmd_rcgr = 0x15000,
  1171. .mnd_width = 8,
  1172. .hid_width = 5,
  1173. .parent_map = cam_cc_parent_map_1,
  1174. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1175. .clkr.hw.init = &(const struct clk_init_data) {
  1176. .name = "cam_cc_mclk0_clk_src",
  1177. .parent_data = cam_cc_parent_data_1,
  1178. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1179. .flags = CLK_SET_RATE_PARENT,
  1180. .ops = &clk_rcg2_shared_ops,
  1181. },
  1182. };
  1183. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1184. .cmd_rcgr = 0x1501c,
  1185. .mnd_width = 8,
  1186. .hid_width = 5,
  1187. .parent_map = cam_cc_parent_map_1,
  1188. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1189. .clkr.hw.init = &(const struct clk_init_data) {
  1190. .name = "cam_cc_mclk1_clk_src",
  1191. .parent_data = cam_cc_parent_data_1,
  1192. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1193. .flags = CLK_SET_RATE_PARENT,
  1194. .ops = &clk_rcg2_shared_ops,
  1195. },
  1196. };
  1197. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1198. .cmd_rcgr = 0x15038,
  1199. .mnd_width = 8,
  1200. .hid_width = 5,
  1201. .parent_map = cam_cc_parent_map_1,
  1202. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1203. .clkr.hw.init = &(const struct clk_init_data) {
  1204. .name = "cam_cc_mclk2_clk_src",
  1205. .parent_data = cam_cc_parent_data_1,
  1206. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1207. .flags = CLK_SET_RATE_PARENT,
  1208. .ops = &clk_rcg2_shared_ops,
  1209. },
  1210. };
  1211. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1212. .cmd_rcgr = 0x15054,
  1213. .mnd_width = 8,
  1214. .hid_width = 5,
  1215. .parent_map = cam_cc_parent_map_1,
  1216. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1217. .clkr.hw.init = &(const struct clk_init_data) {
  1218. .name = "cam_cc_mclk3_clk_src",
  1219. .parent_data = cam_cc_parent_data_1,
  1220. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. .ops = &clk_rcg2_shared_ops,
  1223. },
  1224. };
  1225. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1226. .cmd_rcgr = 0x15070,
  1227. .mnd_width = 8,
  1228. .hid_width = 5,
  1229. .parent_map = cam_cc_parent_map_1,
  1230. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1231. .clkr.hw.init = &(const struct clk_init_data) {
  1232. .name = "cam_cc_mclk4_clk_src",
  1233. .parent_data = cam_cc_parent_data_1,
  1234. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_rcg2_shared_ops,
  1237. },
  1238. };
  1239. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1240. .cmd_rcgr = 0x1508c,
  1241. .mnd_width = 8,
  1242. .hid_width = 5,
  1243. .parent_map = cam_cc_parent_map_1,
  1244. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1245. .clkr.hw.init = &(const struct clk_init_data) {
  1246. .name = "cam_cc_mclk5_clk_src",
  1247. .parent_data = cam_cc_parent_data_1,
  1248. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1249. .flags = CLK_SET_RATE_PARENT,
  1250. .ops = &clk_rcg2_shared_ops,
  1251. },
  1252. };
  1253. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  1254. .cmd_rcgr = 0x150a8,
  1255. .mnd_width = 8,
  1256. .hid_width = 5,
  1257. .parent_map = cam_cc_parent_map_1,
  1258. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1259. .clkr.hw.init = &(const struct clk_init_data) {
  1260. .name = "cam_cc_mclk6_clk_src",
  1261. .parent_data = cam_cc_parent_data_1,
  1262. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1263. .flags = CLK_SET_RATE_PARENT,
  1264. .ops = &clk_rcg2_shared_ops,
  1265. },
  1266. };
  1267. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1268. .cmd_rcgr = 0x150c4,
  1269. .mnd_width = 8,
  1270. .hid_width = 5,
  1271. .parent_map = cam_cc_parent_map_1,
  1272. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1273. .clkr.hw.init = &(const struct clk_init_data) {
  1274. .name = "cam_cc_mclk7_clk_src",
  1275. .parent_data = cam_cc_parent_data_1,
  1276. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1277. .flags = CLK_SET_RATE_PARENT,
  1278. .ops = &clk_rcg2_shared_ops,
  1279. },
  1280. };
  1281. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1282. F(19200000, P_BI_TCXO, 1, 0, 0),
  1283. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1284. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1285. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1286. { }
  1287. };
  1288. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1289. .cmd_rcgr = 0x1329c,
  1290. .mnd_width = 0,
  1291. .hid_width = 5,
  1292. .parent_map = cam_cc_parent_map_0,
  1293. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1294. .clkr.hw.init = &(const struct clk_init_data) {
  1295. .name = "cam_cc_qdss_debug_clk_src",
  1296. .parent_data = cam_cc_parent_data_0,
  1297. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_rcg2_shared_ops,
  1300. },
  1301. };
  1302. static const struct freq_tbl ftbl_cam_cc_sfe_0_clk_src[] = {
  1303. F(466000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1304. F(594000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1305. F(675000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1306. F(785000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1307. { }
  1308. };
  1309. static struct clk_rcg2 cam_cc_sfe_0_clk_src = {
  1310. .cmd_rcgr = 0x1306c,
  1311. .mnd_width = 0,
  1312. .hid_width = 5,
  1313. .parent_map = cam_cc_parent_map_7,
  1314. .freq_tbl = ftbl_cam_cc_sfe_0_clk_src,
  1315. .clkr.hw.init = &(const struct clk_init_data) {
  1316. .name = "cam_cc_sfe_0_clk_src",
  1317. .parent_data = cam_cc_parent_data_7,
  1318. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  1319. .flags = CLK_SET_RATE_PARENT,
  1320. .ops = &clk_rcg2_shared_ops,
  1321. },
  1322. };
  1323. static const struct freq_tbl ftbl_cam_cc_sfe_1_clk_src[] = {
  1324. F(466000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1325. F(594000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1326. F(675000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1327. F(785000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1328. { }
  1329. };
  1330. static struct clk_rcg2 cam_cc_sfe_1_clk_src = {
  1331. .cmd_rcgr = 0x130bc,
  1332. .mnd_width = 0,
  1333. .hid_width = 5,
  1334. .parent_map = cam_cc_parent_map_8,
  1335. .freq_tbl = ftbl_cam_cc_sfe_1_clk_src,
  1336. .clkr.hw.init = &(const struct clk_init_data) {
  1337. .name = "cam_cc_sfe_1_clk_src",
  1338. .parent_data = cam_cc_parent_data_8,
  1339. .num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
  1340. .flags = CLK_SET_RATE_PARENT,
  1341. .ops = &clk_rcg2_shared_ops,
  1342. },
  1343. };
  1344. static const struct freq_tbl ftbl_cam_cc_sfe_2_clk_src[] = {
  1345. F(466000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1346. F(594000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1347. F(675000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1348. F(785000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1349. { }
  1350. };
  1351. static struct clk_rcg2 cam_cc_sfe_2_clk_src = {
  1352. .cmd_rcgr = 0x1310c,
  1353. .mnd_width = 0,
  1354. .hid_width = 5,
  1355. .parent_map = cam_cc_parent_map_9,
  1356. .freq_tbl = ftbl_cam_cc_sfe_2_clk_src,
  1357. .clkr.hw.init = &(const struct clk_init_data) {
  1358. .name = "cam_cc_sfe_2_clk_src",
  1359. .parent_data = cam_cc_parent_data_9,
  1360. .num_parents = ARRAY_SIZE(cam_cc_parent_data_9),
  1361. .flags = CLK_SET_RATE_PARENT,
  1362. .ops = &clk_rcg2_shared_ops,
  1363. },
  1364. };
  1365. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1366. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1367. { }
  1368. };
  1369. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1370. .cmd_rcgr = 0x132f0,
  1371. .mnd_width = 0,
  1372. .hid_width = 5,
  1373. .parent_map = cam_cc_parent_map_10,
  1374. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1375. .clkr.hw.init = &(const struct clk_init_data) {
  1376. .name = "cam_cc_sleep_clk_src",
  1377. .parent_data = cam_cc_parent_data_10,
  1378. .num_parents = ARRAY_SIZE(cam_cc_parent_data_10),
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_rcg2_shared_ops,
  1381. },
  1382. };
  1383. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1384. F(19200000, P_BI_TCXO, 1, 0, 0),
  1385. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1386. { }
  1387. };
  1388. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1389. .cmd_rcgr = 0x10034,
  1390. .mnd_width = 0,
  1391. .hid_width = 5,
  1392. .parent_map = cam_cc_parent_map_0,
  1393. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1394. .clkr.hw.init = &(const struct clk_init_data) {
  1395. .name = "cam_cc_slow_ahb_clk_src",
  1396. .parent_data = cam_cc_parent_data_0,
  1397. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1398. .flags = CLK_SET_RATE_PARENT,
  1399. .ops = &clk_rcg2_shared_ops,
  1400. },
  1401. };
  1402. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1403. F(19200000, P_BI_TCXO_AO, 1, 0, 0),
  1404. { }
  1405. };
  1406. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1407. .cmd_rcgr = 0x132d4,
  1408. .mnd_width = 0,
  1409. .hid_width = 5,
  1410. .parent_map = cam_cc_parent_map_11_ao,
  1411. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1412. .clkr.hw.init = &(const struct clk_init_data) {
  1413. .name = "cam_cc_xo_clk_src",
  1414. .parent_data = cam_cc_parent_data_11_ao,
  1415. .num_parents = ARRAY_SIZE(cam_cc_parent_data_11_ao),
  1416. .flags = CLK_SET_RATE_PARENT,
  1417. .ops = &clk_rcg2_shared_ops,
  1418. },
  1419. };
  1420. static struct clk_branch cam_cc_bps_ahb_clk = {
  1421. .halt_reg = 0x1004c,
  1422. .halt_check = BRANCH_HALT,
  1423. .clkr = {
  1424. .enable_reg = 0x1004c,
  1425. .enable_mask = BIT(0),
  1426. .hw.init = &(const struct clk_init_data) {
  1427. .name = "cam_cc_bps_ahb_clk",
  1428. .parent_hws = (const struct clk_hw*[]) {
  1429. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1430. },
  1431. .num_parents = 1,
  1432. .flags = CLK_SET_RATE_PARENT,
  1433. .ops = &clk_branch2_ops,
  1434. },
  1435. },
  1436. };
  1437. static struct clk_branch cam_cc_bps_clk = {
  1438. .halt_reg = 0x10068,
  1439. .halt_check = BRANCH_HALT,
  1440. .clkr = {
  1441. .enable_reg = 0x10068,
  1442. .enable_mask = BIT(0),
  1443. .hw.init = &(const struct clk_init_data) {
  1444. .name = "cam_cc_bps_clk",
  1445. .parent_hws = (const struct clk_hw*[]) {
  1446. &cam_cc_bps_clk_src.clkr.hw,
  1447. },
  1448. .num_parents = 1,
  1449. .flags = CLK_SET_RATE_PARENT,
  1450. .ops = &clk_branch2_ops,
  1451. },
  1452. },
  1453. };
  1454. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1455. .halt_reg = 0x10030,
  1456. .halt_check = BRANCH_HALT,
  1457. .clkr = {
  1458. .enable_reg = 0x10030,
  1459. .enable_mask = BIT(0),
  1460. .hw.init = &(const struct clk_init_data) {
  1461. .name = "cam_cc_bps_fast_ahb_clk",
  1462. .parent_hws = (const struct clk_hw*[]) {
  1463. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1464. },
  1465. .num_parents = 1,
  1466. .flags = CLK_SET_RATE_PARENT,
  1467. .ops = &clk_branch2_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch cam_cc_bps_shift_clk = {
  1472. .halt_reg = 0x10078,
  1473. .halt_check = BRANCH_HALT_VOTED,
  1474. .clkr = {
  1475. .enable_reg = 0x10078,
  1476. .enable_mask = BIT(0),
  1477. .hw.init = &(const struct clk_init_data) {
  1478. .name = "cam_cc_bps_shift_clk",
  1479. .parent_hws = (const struct clk_hw*[]) {
  1480. &cam_cc_xo_clk_src.clkr.hw,
  1481. },
  1482. .num_parents = 1,
  1483. .flags = CLK_SET_RATE_PARENT,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
  1489. .halt_reg = 0x13284,
  1490. .halt_check = BRANCH_HALT,
  1491. .clkr = {
  1492. .enable_reg = 0x13284,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(const struct clk_init_data) {
  1495. .name = "cam_cc_camnoc_axi_nrt_clk",
  1496. .parent_hws = (const struct clk_hw*[]) {
  1497. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1498. },
  1499. .num_parents = 1,
  1500. .flags = CLK_SET_RATE_PARENT,
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
  1506. .halt_reg = 0x13274,
  1507. .halt_check = BRANCH_HALT,
  1508. .clkr = {
  1509. .enable_reg = 0x13274,
  1510. .enable_mask = BIT(0),
  1511. .hw.init = &(const struct clk_init_data) {
  1512. .name = "cam_cc_camnoc_axi_rt_clk",
  1513. .parent_hws = (const struct clk_hw*[]) {
  1514. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1515. },
  1516. .num_parents = 1,
  1517. .flags = CLK_SET_RATE_PARENT,
  1518. .ops = &clk_branch2_ops,
  1519. },
  1520. },
  1521. };
  1522. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1523. .halt_reg = 0x13290,
  1524. .halt_check = BRANCH_HALT,
  1525. .clkr = {
  1526. .enable_reg = 0x13290,
  1527. .enable_mask = BIT(0),
  1528. .hw.init = &(const struct clk_init_data) {
  1529. .name = "cam_cc_camnoc_dcd_xo_clk",
  1530. .parent_hws = (const struct clk_hw*[]) {
  1531. &cam_cc_xo_clk_src.clkr.hw,
  1532. },
  1533. .num_parents = 1,
  1534. .flags = CLK_SET_RATE_PARENT,
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1540. .halt_reg = 0x13294,
  1541. .halt_check = BRANCH_HALT,
  1542. .clkr = {
  1543. .enable_reg = 0x13294,
  1544. .enable_mask = BIT(0),
  1545. .hw.init = &(const struct clk_init_data) {
  1546. .name = "cam_cc_camnoc_xo_clk",
  1547. .parent_hws = (const struct clk_hw*[]) {
  1548. &cam_cc_xo_clk_src.clkr.hw,
  1549. },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch cam_cc_cci_0_clk = {
  1557. .halt_reg = 0x131e4,
  1558. .halt_check = BRANCH_HALT,
  1559. .clkr = {
  1560. .enable_reg = 0x131e4,
  1561. .enable_mask = BIT(0),
  1562. .hw.init = &(const struct clk_init_data) {
  1563. .name = "cam_cc_cci_0_clk",
  1564. .parent_hws = (const struct clk_hw*[]) {
  1565. &cam_cc_cci_0_clk_src.clkr.hw,
  1566. },
  1567. .num_parents = 1,
  1568. .flags = CLK_SET_RATE_PARENT,
  1569. .ops = &clk_branch2_ops,
  1570. },
  1571. },
  1572. };
  1573. static struct clk_branch cam_cc_cci_1_clk = {
  1574. .halt_reg = 0x13200,
  1575. .halt_check = BRANCH_HALT,
  1576. .clkr = {
  1577. .enable_reg = 0x13200,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(const struct clk_init_data) {
  1580. .name = "cam_cc_cci_1_clk",
  1581. .parent_hws = (const struct clk_hw*[]) {
  1582. &cam_cc_cci_1_clk_src.clkr.hw,
  1583. },
  1584. .num_parents = 1,
  1585. .flags = CLK_SET_RATE_PARENT,
  1586. .ops = &clk_branch2_ops,
  1587. },
  1588. },
  1589. };
  1590. static struct clk_branch cam_cc_cci_2_clk = {
  1591. .halt_reg = 0x1321c,
  1592. .halt_check = BRANCH_HALT,
  1593. .clkr = {
  1594. .enable_reg = 0x1321c,
  1595. .enable_mask = BIT(0),
  1596. .hw.init = &(const struct clk_init_data) {
  1597. .name = "cam_cc_cci_2_clk",
  1598. .parent_hws = (const struct clk_hw*[]) {
  1599. &cam_cc_cci_2_clk_src.clkr.hw,
  1600. },
  1601. .num_parents = 1,
  1602. .flags = CLK_SET_RATE_PARENT,
  1603. .ops = &clk_branch2_ops,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch cam_cc_core_ahb_clk = {
  1608. .halt_reg = 0x132d0,
  1609. .halt_check = BRANCH_HALT_DELAY,
  1610. .clkr = {
  1611. .enable_reg = 0x132d0,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(const struct clk_init_data) {
  1614. .name = "cam_cc_core_ahb_clk",
  1615. .parent_hws = (const struct clk_hw*[]) {
  1616. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1617. },
  1618. .num_parents = 1,
  1619. .flags = CLK_SET_RATE_PARENT,
  1620. .ops = &clk_branch2_ops,
  1621. },
  1622. },
  1623. };
  1624. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1625. .halt_reg = 0x13220,
  1626. .halt_check = BRANCH_HALT,
  1627. .clkr = {
  1628. .enable_reg = 0x13220,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(const struct clk_init_data) {
  1631. .name = "cam_cc_cpas_ahb_clk",
  1632. .parent_hws = (const struct clk_hw*[]) {
  1633. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1634. },
  1635. .num_parents = 1,
  1636. .flags = CLK_SET_RATE_PARENT,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch cam_cc_cpas_bps_clk = {
  1642. .halt_reg = 0x10074,
  1643. .halt_check = BRANCH_HALT,
  1644. .clkr = {
  1645. .enable_reg = 0x10074,
  1646. .enable_mask = BIT(0),
  1647. .hw.init = &(const struct clk_init_data) {
  1648. .name = "cam_cc_cpas_bps_clk",
  1649. .parent_hws = (const struct clk_hw*[]) {
  1650. &cam_cc_bps_clk_src.clkr.hw,
  1651. },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch cam_cc_cpas_cre_clk = {
  1659. .halt_reg = 0x13160,
  1660. .halt_check = BRANCH_HALT,
  1661. .clkr = {
  1662. .enable_reg = 0x13160,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(const struct clk_init_data) {
  1665. .name = "cam_cc_cpas_cre_clk",
  1666. .parent_hws = (const struct clk_hw*[]) {
  1667. &cam_cc_cre_clk_src.clkr.hw,
  1668. },
  1669. .num_parents = 1,
  1670. .flags = CLK_SET_RATE_PARENT,
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1676. .halt_reg = 0x1322c,
  1677. .halt_check = BRANCH_HALT,
  1678. .clkr = {
  1679. .enable_reg = 0x1322c,
  1680. .enable_mask = BIT(0),
  1681. .hw.init = &(const struct clk_init_data) {
  1682. .name = "cam_cc_cpas_fast_ahb_clk",
  1683. .parent_hws = (const struct clk_hw*[]) {
  1684. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1685. },
  1686. .num_parents = 1,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. .ops = &clk_branch2_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1693. .halt_reg = 0x1103c,
  1694. .halt_check = BRANCH_HALT,
  1695. .clkr = {
  1696. .enable_reg = 0x1103c,
  1697. .enable_mask = BIT(0),
  1698. .hw.init = &(const struct clk_init_data) {
  1699. .name = "cam_cc_cpas_ife_0_clk",
  1700. .parent_hws = (const struct clk_hw*[]) {
  1701. &cam_cc_ife_0_clk_src.clkr.hw,
  1702. },
  1703. .num_parents = 1,
  1704. .flags = CLK_SET_RATE_PARENT,
  1705. .ops = &clk_branch2_ops,
  1706. },
  1707. },
  1708. };
  1709. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1710. .halt_reg = 0x1203c,
  1711. .halt_check = BRANCH_HALT,
  1712. .clkr = {
  1713. .enable_reg = 0x1203c,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(const struct clk_init_data) {
  1716. .name = "cam_cc_cpas_ife_1_clk",
  1717. .parent_hws = (const struct clk_hw*[]) {
  1718. &cam_cc_ife_1_clk_src.clkr.hw,
  1719. },
  1720. .num_parents = 1,
  1721. .flags = CLK_SET_RATE_PARENT,
  1722. .ops = &clk_branch2_ops,
  1723. },
  1724. },
  1725. };
  1726. static struct clk_branch cam_cc_cpas_ife_2_clk = {
  1727. .halt_reg = 0x1208c,
  1728. .halt_check = BRANCH_HALT,
  1729. .clkr = {
  1730. .enable_reg = 0x1208c,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(const struct clk_init_data) {
  1733. .name = "cam_cc_cpas_ife_2_clk",
  1734. .parent_hws = (const struct clk_hw*[]) {
  1735. &cam_cc_ife_2_clk_src.clkr.hw,
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1744. .halt_reg = 0x13024,
  1745. .halt_check = BRANCH_HALT,
  1746. .clkr = {
  1747. .enable_reg = 0x13024,
  1748. .enable_mask = BIT(0),
  1749. .hw.init = &(const struct clk_init_data) {
  1750. .name = "cam_cc_cpas_ife_lite_clk",
  1751. .parent_hws = (const struct clk_hw*[]) {
  1752. &cam_cc_ife_lite_clk_src.clkr.hw,
  1753. },
  1754. .num_parents = 1,
  1755. .flags = CLK_SET_RATE_PARENT,
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  1761. .halt_reg = 0x100b8,
  1762. .halt_check = BRANCH_HALT,
  1763. .clkr = {
  1764. .enable_reg = 0x100b8,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(const struct clk_init_data) {
  1767. .name = "cam_cc_cpas_ipe_nps_clk",
  1768. .parent_hws = (const struct clk_hw*[]) {
  1769. &cam_cc_ipe_nps_clk_src.clkr.hw,
  1770. },
  1771. .num_parents = 1,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch cam_cc_cpas_sbi_clk = {
  1778. .halt_reg = 0x10104,
  1779. .halt_check = BRANCH_HALT,
  1780. .clkr = {
  1781. .enable_reg = 0x10104,
  1782. .enable_mask = BIT(0),
  1783. .hw.init = &(const struct clk_init_data) {
  1784. .name = "cam_cc_cpas_sbi_clk",
  1785. .parent_hws = (const struct clk_hw*[]) {
  1786. &cam_cc_ife_0_clk_src.clkr.hw,
  1787. },
  1788. .num_parents = 1,
  1789. .flags = CLK_SET_RATE_PARENT,
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch cam_cc_cpas_sfe_0_clk = {
  1795. .halt_reg = 0x13090,
  1796. .halt_check = BRANCH_HALT,
  1797. .clkr = {
  1798. .enable_reg = 0x13090,
  1799. .enable_mask = BIT(0),
  1800. .hw.init = &(const struct clk_init_data) {
  1801. .name = "cam_cc_cpas_sfe_0_clk",
  1802. .parent_hws = (const struct clk_hw*[]) {
  1803. &cam_cc_sfe_0_clk_src.clkr.hw,
  1804. },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch cam_cc_cpas_sfe_1_clk = {
  1812. .halt_reg = 0x130e0,
  1813. .halt_check = BRANCH_HALT,
  1814. .clkr = {
  1815. .enable_reg = 0x130e0,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(const struct clk_init_data) {
  1818. .name = "cam_cc_cpas_sfe_1_clk",
  1819. .parent_hws = (const struct clk_hw*[]) {
  1820. &cam_cc_sfe_1_clk_src.clkr.hw,
  1821. },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch cam_cc_cpas_sfe_2_clk = {
  1829. .halt_reg = 0x13130,
  1830. .halt_check = BRANCH_HALT,
  1831. .clkr = {
  1832. .enable_reg = 0x13130,
  1833. .enable_mask = BIT(0),
  1834. .hw.init = &(const struct clk_init_data) {
  1835. .name = "cam_cc_cpas_sfe_2_clk",
  1836. .parent_hws = (const struct clk_hw*[]) {
  1837. &cam_cc_sfe_2_clk_src.clkr.hw,
  1838. },
  1839. .num_parents = 1,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. .ops = &clk_branch2_ops,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_branch cam_cc_cre_ahb_clk = {
  1846. .halt_reg = 0x13164,
  1847. .halt_check = BRANCH_HALT,
  1848. .clkr = {
  1849. .enable_reg = 0x13164,
  1850. .enable_mask = BIT(0),
  1851. .hw.init = &(const struct clk_init_data) {
  1852. .name = "cam_cc_cre_ahb_clk",
  1853. .parent_hws = (const struct clk_hw*[]) {
  1854. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1855. },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch cam_cc_cre_clk = {
  1863. .halt_reg = 0x1315c,
  1864. .halt_check = BRANCH_HALT,
  1865. .clkr = {
  1866. .enable_reg = 0x1315c,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(const struct clk_init_data) {
  1869. .name = "cam_cc_cre_clk",
  1870. .parent_hws = (const struct clk_hw*[]) {
  1871. &cam_cc_cre_clk_src.clkr.hw,
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1880. .halt_reg = 0x150f8,
  1881. .halt_check = BRANCH_HALT,
  1882. .clkr = {
  1883. .enable_reg = 0x150f8,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(const struct clk_init_data) {
  1886. .name = "cam_cc_csi0phytimer_clk",
  1887. .parent_hws = (const struct clk_hw*[]) {
  1888. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1889. },
  1890. .num_parents = 1,
  1891. .flags = CLK_SET_RATE_PARENT,
  1892. .ops = &clk_branch2_ops,
  1893. },
  1894. },
  1895. };
  1896. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1897. .halt_reg = 0x1511c,
  1898. .halt_check = BRANCH_HALT,
  1899. .clkr = {
  1900. .enable_reg = 0x1511c,
  1901. .enable_mask = BIT(0),
  1902. .hw.init = &(const struct clk_init_data) {
  1903. .name = "cam_cc_csi1phytimer_clk",
  1904. .parent_hws = (const struct clk_hw*[]) {
  1905. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1906. },
  1907. .num_parents = 1,
  1908. .flags = CLK_SET_RATE_PARENT,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1914. .halt_reg = 0x1513c,
  1915. .halt_check = BRANCH_HALT,
  1916. .clkr = {
  1917. .enable_reg = 0x1513c,
  1918. .enable_mask = BIT(0),
  1919. .hw.init = &(const struct clk_init_data) {
  1920. .name = "cam_cc_csi2phytimer_clk",
  1921. .parent_hws = (const struct clk_hw*[]) {
  1922. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1923. },
  1924. .num_parents = 1,
  1925. .flags = CLK_SET_RATE_PARENT,
  1926. .ops = &clk_branch2_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1931. .halt_reg = 0x1515c,
  1932. .halt_check = BRANCH_HALT,
  1933. .clkr = {
  1934. .enable_reg = 0x1515c,
  1935. .enable_mask = BIT(0),
  1936. .hw.init = &(const struct clk_init_data) {
  1937. .name = "cam_cc_csi3phytimer_clk",
  1938. .parent_hws = (const struct clk_hw*[]) {
  1939. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1940. },
  1941. .num_parents = 1,
  1942. .flags = CLK_SET_RATE_PARENT,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch cam_cc_csi4phytimer_clk = {
  1948. .halt_reg = 0x1517c,
  1949. .halt_check = BRANCH_HALT,
  1950. .clkr = {
  1951. .enable_reg = 0x1517c,
  1952. .enable_mask = BIT(0),
  1953. .hw.init = &(const struct clk_init_data) {
  1954. .name = "cam_cc_csi4phytimer_clk",
  1955. .parent_hws = (const struct clk_hw*[]) {
  1956. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  1957. },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch cam_cc_csi5phytimer_clk = {
  1965. .halt_reg = 0x1519c,
  1966. .halt_check = BRANCH_HALT,
  1967. .clkr = {
  1968. .enable_reg = 0x1519c,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(const struct clk_init_data) {
  1971. .name = "cam_cc_csi5phytimer_clk",
  1972. .parent_hws = (const struct clk_hw*[]) {
  1973. &cam_cc_csi5phytimer_clk_src.clkr.hw,
  1974. },
  1975. .num_parents = 1,
  1976. .flags = CLK_SET_RATE_PARENT,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch cam_cc_csi6phytimer_clk = {
  1982. .halt_reg = 0x151bc,
  1983. .halt_check = BRANCH_HALT,
  1984. .clkr = {
  1985. .enable_reg = 0x151bc,
  1986. .enable_mask = BIT(0),
  1987. .hw.init = &(const struct clk_init_data) {
  1988. .name = "cam_cc_csi6phytimer_clk",
  1989. .parent_hws = (const struct clk_hw*[]) {
  1990. &cam_cc_csi6phytimer_clk_src.clkr.hw,
  1991. },
  1992. .num_parents = 1,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch cam_cc_csi7phytimer_clk = {
  1999. .halt_reg = 0x151dc,
  2000. .halt_check = BRANCH_HALT,
  2001. .clkr = {
  2002. .enable_reg = 0x151dc,
  2003. .enable_mask = BIT(0),
  2004. .hw.init = &(const struct clk_init_data) {
  2005. .name = "cam_cc_csi7phytimer_clk",
  2006. .parent_hws = (const struct clk_hw*[]) {
  2007. &cam_cc_csi7phytimer_clk_src.clkr.hw,
  2008. },
  2009. .num_parents = 1,
  2010. .flags = CLK_SET_RATE_PARENT,
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch cam_cc_csid_clk = {
  2016. .halt_reg = 0x13250,
  2017. .halt_check = BRANCH_HALT,
  2018. .clkr = {
  2019. .enable_reg = 0x13250,
  2020. .enable_mask = BIT(0),
  2021. .hw.init = &(const struct clk_init_data) {
  2022. .name = "cam_cc_csid_clk",
  2023. .parent_hws = (const struct clk_hw*[]) {
  2024. &cam_cc_csid_clk_src.clkr.hw,
  2025. },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  2033. .halt_reg = 0x15100,
  2034. .halt_check = BRANCH_HALT,
  2035. .clkr = {
  2036. .enable_reg = 0x15100,
  2037. .enable_mask = BIT(0),
  2038. .hw.init = &(const struct clk_init_data) {
  2039. .name = "cam_cc_csid_csiphy_rx_clk",
  2040. .parent_hws = (const struct clk_hw*[]) {
  2041. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2042. },
  2043. .num_parents = 1,
  2044. .flags = CLK_SET_RATE_PARENT,
  2045. .ops = &clk_branch2_ops,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_branch cam_cc_csiphy0_clk = {
  2050. .halt_reg = 0x150fc,
  2051. .halt_check = BRANCH_HALT,
  2052. .clkr = {
  2053. .enable_reg = 0x150fc,
  2054. .enable_mask = BIT(0),
  2055. .hw.init = &(const struct clk_init_data) {
  2056. .name = "cam_cc_csiphy0_clk",
  2057. .parent_hws = (const struct clk_hw*[]) {
  2058. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch cam_cc_csiphy1_clk = {
  2067. .halt_reg = 0x15120,
  2068. .halt_check = BRANCH_HALT,
  2069. .clkr = {
  2070. .enable_reg = 0x15120,
  2071. .enable_mask = BIT(0),
  2072. .hw.init = &(const struct clk_init_data) {
  2073. .name = "cam_cc_csiphy1_clk",
  2074. .parent_hws = (const struct clk_hw*[]) {
  2075. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2076. },
  2077. .num_parents = 1,
  2078. .flags = CLK_SET_RATE_PARENT,
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. static struct clk_branch cam_cc_csiphy2_clk = {
  2084. .halt_reg = 0x15140,
  2085. .halt_check = BRANCH_HALT,
  2086. .clkr = {
  2087. .enable_reg = 0x15140,
  2088. .enable_mask = BIT(0),
  2089. .hw.init = &(const struct clk_init_data) {
  2090. .name = "cam_cc_csiphy2_clk",
  2091. .parent_hws = (const struct clk_hw*[]) {
  2092. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2093. },
  2094. .num_parents = 1,
  2095. .flags = CLK_SET_RATE_PARENT,
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch cam_cc_csiphy3_clk = {
  2101. .halt_reg = 0x15160,
  2102. .halt_check = BRANCH_HALT,
  2103. .clkr = {
  2104. .enable_reg = 0x15160,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(const struct clk_init_data) {
  2107. .name = "cam_cc_csiphy3_clk",
  2108. .parent_hws = (const struct clk_hw*[]) {
  2109. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2110. },
  2111. .num_parents = 1,
  2112. .flags = CLK_SET_RATE_PARENT,
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch cam_cc_csiphy4_clk = {
  2118. .halt_reg = 0x15180,
  2119. .halt_check = BRANCH_HALT,
  2120. .clkr = {
  2121. .enable_reg = 0x15180,
  2122. .enable_mask = BIT(0),
  2123. .hw.init = &(const struct clk_init_data) {
  2124. .name = "cam_cc_csiphy4_clk",
  2125. .parent_hws = (const struct clk_hw*[]) {
  2126. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch cam_cc_csiphy5_clk = {
  2135. .halt_reg = 0x151a0,
  2136. .halt_check = BRANCH_HALT,
  2137. .clkr = {
  2138. .enable_reg = 0x151a0,
  2139. .enable_mask = BIT(0),
  2140. .hw.init = &(const struct clk_init_data) {
  2141. .name = "cam_cc_csiphy5_clk",
  2142. .parent_hws = (const struct clk_hw*[]) {
  2143. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2144. },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch cam_cc_csiphy6_clk = {
  2152. .halt_reg = 0x151c0,
  2153. .halt_check = BRANCH_HALT,
  2154. .clkr = {
  2155. .enable_reg = 0x151c0,
  2156. .enable_mask = BIT(0),
  2157. .hw.init = &(const struct clk_init_data) {
  2158. .name = "cam_cc_csiphy6_clk",
  2159. .parent_hws = (const struct clk_hw*[]) {
  2160. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2161. },
  2162. .num_parents = 1,
  2163. .flags = CLK_SET_RATE_PARENT,
  2164. .ops = &clk_branch2_ops,
  2165. },
  2166. },
  2167. };
  2168. static struct clk_branch cam_cc_csiphy7_clk = {
  2169. .halt_reg = 0x151e0,
  2170. .halt_check = BRANCH_HALT,
  2171. .clkr = {
  2172. .enable_reg = 0x151e0,
  2173. .enable_mask = BIT(0),
  2174. .hw.init = &(const struct clk_init_data) {
  2175. .name = "cam_cc_csiphy7_clk",
  2176. .parent_hws = (const struct clk_hw*[]) {
  2177. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2178. },
  2179. .num_parents = 1,
  2180. .flags = CLK_SET_RATE_PARENT,
  2181. .ops = &clk_branch2_ops,
  2182. },
  2183. },
  2184. };
  2185. static struct clk_branch cam_cc_icp_ahb_clk = {
  2186. .halt_reg = 0x131c8,
  2187. .halt_check = BRANCH_HALT,
  2188. .clkr = {
  2189. .enable_reg = 0x131c8,
  2190. .enable_mask = BIT(0),
  2191. .hw.init = &(const struct clk_init_data) {
  2192. .name = "cam_cc_icp_ahb_clk",
  2193. .parent_hws = (const struct clk_hw*[]) {
  2194. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2195. },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch cam_cc_icp_clk = {
  2203. .halt_reg = 0x131bc,
  2204. .halt_check = BRANCH_HALT,
  2205. .clkr = {
  2206. .enable_reg = 0x131bc,
  2207. .enable_mask = BIT(0),
  2208. .hw.init = &(const struct clk_init_data) {
  2209. .name = "cam_cc_icp_clk",
  2210. .parent_hws = (const struct clk_hw*[]) {
  2211. &cam_cc_icp_clk_src.clkr.hw,
  2212. },
  2213. .num_parents = 1,
  2214. .flags = CLK_SET_RATE_PARENT,
  2215. .ops = &clk_branch2_ops,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch cam_cc_ife_0_clk = {
  2220. .halt_reg = 0x11030,
  2221. .halt_check = BRANCH_HALT,
  2222. .clkr = {
  2223. .enable_reg = 0x11030,
  2224. .enable_mask = BIT(0),
  2225. .hw.init = &(const struct clk_init_data) {
  2226. .name = "cam_cc_ife_0_clk",
  2227. .parent_hws = (const struct clk_hw*[]) {
  2228. &cam_cc_ife_0_clk_src.clkr.hw,
  2229. },
  2230. .num_parents = 1,
  2231. .flags = CLK_SET_RATE_PARENT,
  2232. .ops = &clk_branch2_ops,
  2233. },
  2234. },
  2235. };
  2236. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  2237. .halt_reg = 0x11048,
  2238. .halt_check = BRANCH_HALT,
  2239. .clkr = {
  2240. .enable_reg = 0x11048,
  2241. .enable_mask = BIT(0),
  2242. .hw.init = &(const struct clk_init_data) {
  2243. .name = "cam_cc_ife_0_fast_ahb_clk",
  2244. .parent_hws = (const struct clk_hw*[]) {
  2245. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2246. },
  2247. .num_parents = 1,
  2248. .flags = CLK_SET_RATE_PARENT,
  2249. .ops = &clk_branch2_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch cam_cc_ife_0_shift_clk = {
  2254. .halt_reg = 0x11064,
  2255. .halt_check = BRANCH_HALT_VOTED,
  2256. .clkr = {
  2257. .enable_reg = 0x11064,
  2258. .enable_mask = BIT(0),
  2259. .hw.init = &(const struct clk_init_data) {
  2260. .name = "cam_cc_ife_0_shift_clk",
  2261. .parent_hws = (const struct clk_hw*[]) {
  2262. &cam_cc_xo_clk_src.clkr.hw,
  2263. },
  2264. .num_parents = 1,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. .ops = &clk_branch2_ops,
  2267. },
  2268. },
  2269. };
  2270. static struct clk_branch cam_cc_ife_1_clk = {
  2271. .halt_reg = 0x12030,
  2272. .halt_check = BRANCH_HALT,
  2273. .clkr = {
  2274. .enable_reg = 0x12030,
  2275. .enable_mask = BIT(0),
  2276. .hw.init = &(const struct clk_init_data) {
  2277. .name = "cam_cc_ife_1_clk",
  2278. .parent_hws = (const struct clk_hw*[]) {
  2279. &cam_cc_ife_1_clk_src.clkr.hw,
  2280. },
  2281. .num_parents = 1,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  2288. .halt_reg = 0x12048,
  2289. .halt_check = BRANCH_HALT,
  2290. .clkr = {
  2291. .enable_reg = 0x12048,
  2292. .enable_mask = BIT(0),
  2293. .hw.init = &(const struct clk_init_data) {
  2294. .name = "cam_cc_ife_1_fast_ahb_clk",
  2295. .parent_hws = (const struct clk_hw*[]) {
  2296. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2297. },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch cam_cc_ife_1_shift_clk = {
  2305. .halt_reg = 0x1204c,
  2306. .halt_check = BRANCH_HALT_VOTED,
  2307. .clkr = {
  2308. .enable_reg = 0x1204c,
  2309. .enable_mask = BIT(0),
  2310. .hw.init = &(const struct clk_init_data) {
  2311. .name = "cam_cc_ife_1_shift_clk",
  2312. .parent_hws = (const struct clk_hw*[]) {
  2313. &cam_cc_xo_clk_src.clkr.hw,
  2314. },
  2315. .num_parents = 1,
  2316. .flags = CLK_SET_RATE_PARENT,
  2317. .ops = &clk_branch2_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch cam_cc_ife_2_clk = {
  2322. .halt_reg = 0x12080,
  2323. .halt_check = BRANCH_HALT,
  2324. .clkr = {
  2325. .enable_reg = 0x12080,
  2326. .enable_mask = BIT(0),
  2327. .hw.init = &(const struct clk_init_data) {
  2328. .name = "cam_cc_ife_2_clk",
  2329. .parent_hws = (const struct clk_hw*[]) {
  2330. &cam_cc_ife_2_clk_src.clkr.hw,
  2331. },
  2332. .num_parents = 1,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. .ops = &clk_branch2_ops,
  2335. },
  2336. },
  2337. };
  2338. static struct clk_branch cam_cc_ife_2_fast_ahb_clk = {
  2339. .halt_reg = 0x12098,
  2340. .halt_check = BRANCH_HALT,
  2341. .clkr = {
  2342. .enable_reg = 0x12098,
  2343. .enable_mask = BIT(0),
  2344. .hw.init = &(const struct clk_init_data) {
  2345. .name = "cam_cc_ife_2_fast_ahb_clk",
  2346. .parent_hws = (const struct clk_hw*[]) {
  2347. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2348. },
  2349. .num_parents = 1,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch cam_cc_ife_2_shift_clk = {
  2356. .halt_reg = 0x1209c,
  2357. .halt_check = BRANCH_HALT_VOTED,
  2358. .clkr = {
  2359. .enable_reg = 0x1209c,
  2360. .enable_mask = BIT(0),
  2361. .hw.init = &(const struct clk_init_data) {
  2362. .name = "cam_cc_ife_2_shift_clk",
  2363. .parent_hws = (const struct clk_hw*[]) {
  2364. &cam_cc_xo_clk_src.clkr.hw,
  2365. },
  2366. .num_parents = 1,
  2367. .flags = CLK_SET_RATE_PARENT,
  2368. .ops = &clk_branch2_ops,
  2369. },
  2370. },
  2371. };
  2372. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  2373. .halt_reg = 0x13050,
  2374. .halt_check = BRANCH_HALT,
  2375. .clkr = {
  2376. .enable_reg = 0x13050,
  2377. .enable_mask = BIT(0),
  2378. .hw.init = &(const struct clk_init_data) {
  2379. .name = "cam_cc_ife_lite_ahb_clk",
  2380. .parent_hws = (const struct clk_hw*[]) {
  2381. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2382. },
  2383. .num_parents = 1,
  2384. .flags = CLK_SET_RATE_PARENT,
  2385. .ops = &clk_branch2_ops,
  2386. },
  2387. },
  2388. };
  2389. static struct clk_branch cam_cc_ife_lite_clk = {
  2390. .halt_reg = 0x13018,
  2391. .halt_check = BRANCH_HALT,
  2392. .clkr = {
  2393. .enable_reg = 0x13018,
  2394. .enable_mask = BIT(0),
  2395. .hw.init = &(const struct clk_init_data) {
  2396. .name = "cam_cc_ife_lite_clk",
  2397. .parent_hws = (const struct clk_hw*[]) {
  2398. &cam_cc_ife_lite_clk_src.clkr.hw,
  2399. },
  2400. .num_parents = 1,
  2401. .flags = CLK_SET_RATE_PARENT,
  2402. .ops = &clk_branch2_ops,
  2403. },
  2404. },
  2405. };
  2406. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  2407. .halt_reg = 0x1304c,
  2408. .halt_check = BRANCH_HALT,
  2409. .clkr = {
  2410. .enable_reg = 0x1304c,
  2411. .enable_mask = BIT(0),
  2412. .hw.init = &(const struct clk_init_data) {
  2413. .name = "cam_cc_ife_lite_cphy_rx_clk",
  2414. .parent_hws = (const struct clk_hw*[]) {
  2415. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2416. },
  2417. .num_parents = 1,
  2418. .flags = CLK_SET_RATE_PARENT,
  2419. .ops = &clk_branch2_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  2424. .halt_reg = 0x13040,
  2425. .halt_check = BRANCH_HALT,
  2426. .clkr = {
  2427. .enable_reg = 0x13040,
  2428. .enable_mask = BIT(0),
  2429. .hw.init = &(const struct clk_init_data) {
  2430. .name = "cam_cc_ife_lite_csid_clk",
  2431. .parent_hws = (const struct clk_hw*[]) {
  2432. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  2433. },
  2434. .num_parents = 1,
  2435. .flags = CLK_SET_RATE_PARENT,
  2436. .ops = &clk_branch2_ops,
  2437. },
  2438. },
  2439. };
  2440. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  2441. .halt_reg = 0x100d0,
  2442. .halt_check = BRANCH_HALT,
  2443. .clkr = {
  2444. .enable_reg = 0x100d0,
  2445. .enable_mask = BIT(0),
  2446. .hw.init = &(const struct clk_init_data) {
  2447. .name = "cam_cc_ipe_nps_ahb_clk",
  2448. .parent_hws = (const struct clk_hw*[]) {
  2449. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2450. },
  2451. .num_parents = 1,
  2452. .flags = CLK_SET_RATE_PARENT,
  2453. .ops = &clk_branch2_ops,
  2454. },
  2455. },
  2456. };
  2457. static struct clk_branch cam_cc_ipe_nps_clk = {
  2458. .halt_reg = 0x100ac,
  2459. .halt_check = BRANCH_HALT,
  2460. .clkr = {
  2461. .enable_reg = 0x100ac,
  2462. .enable_mask = BIT(0),
  2463. .hw.init = &(const struct clk_init_data) {
  2464. .name = "cam_cc_ipe_nps_clk",
  2465. .parent_hws = (const struct clk_hw*[]) {
  2466. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2467. },
  2468. .num_parents = 1,
  2469. .flags = CLK_SET_RATE_PARENT,
  2470. .ops = &clk_branch2_ops,
  2471. },
  2472. },
  2473. };
  2474. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  2475. .halt_reg = 0x100d4,
  2476. .halt_check = BRANCH_HALT,
  2477. .clkr = {
  2478. .enable_reg = 0x100d4,
  2479. .enable_mask = BIT(0),
  2480. .hw.init = &(const struct clk_init_data) {
  2481. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  2482. .parent_hws = (const struct clk_hw*[]) {
  2483. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2484. },
  2485. .num_parents = 1,
  2486. .flags = CLK_SET_RATE_PARENT,
  2487. .ops = &clk_branch2_ops,
  2488. },
  2489. },
  2490. };
  2491. static struct clk_branch cam_cc_ipe_pps_clk = {
  2492. .halt_reg = 0x100bc,
  2493. .halt_check = BRANCH_HALT,
  2494. .clkr = {
  2495. .enable_reg = 0x100bc,
  2496. .enable_mask = BIT(0),
  2497. .hw.init = &(const struct clk_init_data) {
  2498. .name = "cam_cc_ipe_pps_clk",
  2499. .parent_hws = (const struct clk_hw*[]) {
  2500. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2501. },
  2502. .num_parents = 1,
  2503. .flags = CLK_SET_RATE_PARENT,
  2504. .ops = &clk_branch2_ops,
  2505. },
  2506. },
  2507. };
  2508. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  2509. .halt_reg = 0x100d8,
  2510. .halt_check = BRANCH_HALT,
  2511. .clkr = {
  2512. .enable_reg = 0x100d8,
  2513. .enable_mask = BIT(0),
  2514. .hw.init = &(const struct clk_init_data) {
  2515. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  2516. .parent_hws = (const struct clk_hw*[]) {
  2517. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2518. },
  2519. .num_parents = 1,
  2520. .flags = CLK_SET_RATE_PARENT,
  2521. .ops = &clk_branch2_ops,
  2522. },
  2523. },
  2524. };
  2525. static struct clk_branch cam_cc_ipe_shift_clk = {
  2526. .halt_reg = 0x100dc,
  2527. .halt_check = BRANCH_HALT_VOTED,
  2528. .clkr = {
  2529. .enable_reg = 0x100dc,
  2530. .enable_mask = BIT(0),
  2531. .hw.init = &(const struct clk_init_data) {
  2532. .name = "cam_cc_ipe_shift_clk",
  2533. .parent_hws = (const struct clk_hw*[]) {
  2534. &cam_cc_xo_clk_src.clkr.hw,
  2535. },
  2536. .num_parents = 1,
  2537. .flags = CLK_SET_RATE_PARENT,
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_branch cam_cc_jpeg_1_clk = {
  2543. .halt_reg = 0x1318c,
  2544. .halt_check = BRANCH_HALT,
  2545. .clkr = {
  2546. .enable_reg = 0x1318c,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(const struct clk_init_data) {
  2549. .name = "cam_cc_jpeg_1_clk",
  2550. .parent_hws = (const struct clk_hw*[]) {
  2551. &cam_cc_jpeg_clk_src.clkr.hw,
  2552. },
  2553. .num_parents = 1,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. .ops = &clk_branch2_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_branch cam_cc_jpeg_clk = {
  2560. .halt_reg = 0x13180,
  2561. .halt_check = BRANCH_HALT,
  2562. .clkr = {
  2563. .enable_reg = 0x13180,
  2564. .enable_mask = BIT(0),
  2565. .hw.init = &(const struct clk_init_data) {
  2566. .name = "cam_cc_jpeg_clk",
  2567. .parent_hws = (const struct clk_hw*[]) {
  2568. &cam_cc_jpeg_clk_src.clkr.hw,
  2569. },
  2570. .num_parents = 1,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch cam_cc_mclk0_clk = {
  2577. .halt_reg = 0x15018,
  2578. .halt_check = BRANCH_HALT,
  2579. .clkr = {
  2580. .enable_reg = 0x15018,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(const struct clk_init_data) {
  2583. .name = "cam_cc_mclk0_clk",
  2584. .parent_hws = (const struct clk_hw*[]) {
  2585. &cam_cc_mclk0_clk_src.clkr.hw,
  2586. },
  2587. .num_parents = 1,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. .ops = &clk_branch2_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch cam_cc_mclk1_clk = {
  2594. .halt_reg = 0x15034,
  2595. .halt_check = BRANCH_HALT,
  2596. .clkr = {
  2597. .enable_reg = 0x15034,
  2598. .enable_mask = BIT(0),
  2599. .hw.init = &(const struct clk_init_data) {
  2600. .name = "cam_cc_mclk1_clk",
  2601. .parent_hws = (const struct clk_hw*[]) {
  2602. &cam_cc_mclk1_clk_src.clkr.hw,
  2603. },
  2604. .num_parents = 1,
  2605. .flags = CLK_SET_RATE_PARENT,
  2606. .ops = &clk_branch2_ops,
  2607. },
  2608. },
  2609. };
  2610. static struct clk_branch cam_cc_mclk2_clk = {
  2611. .halt_reg = 0x15050,
  2612. .halt_check = BRANCH_HALT,
  2613. .clkr = {
  2614. .enable_reg = 0x15050,
  2615. .enable_mask = BIT(0),
  2616. .hw.init = &(const struct clk_init_data) {
  2617. .name = "cam_cc_mclk2_clk",
  2618. .parent_hws = (const struct clk_hw*[]) {
  2619. &cam_cc_mclk2_clk_src.clkr.hw,
  2620. },
  2621. .num_parents = 1,
  2622. .flags = CLK_SET_RATE_PARENT,
  2623. .ops = &clk_branch2_ops,
  2624. },
  2625. },
  2626. };
  2627. static struct clk_branch cam_cc_mclk3_clk = {
  2628. .halt_reg = 0x1506c,
  2629. .halt_check = BRANCH_HALT,
  2630. .clkr = {
  2631. .enable_reg = 0x1506c,
  2632. .enable_mask = BIT(0),
  2633. .hw.init = &(const struct clk_init_data) {
  2634. .name = "cam_cc_mclk3_clk",
  2635. .parent_hws = (const struct clk_hw*[]) {
  2636. &cam_cc_mclk3_clk_src.clkr.hw,
  2637. },
  2638. .num_parents = 1,
  2639. .flags = CLK_SET_RATE_PARENT,
  2640. .ops = &clk_branch2_ops,
  2641. },
  2642. },
  2643. };
  2644. static struct clk_branch cam_cc_mclk4_clk = {
  2645. .halt_reg = 0x15088,
  2646. .halt_check = BRANCH_HALT,
  2647. .clkr = {
  2648. .enable_reg = 0x15088,
  2649. .enable_mask = BIT(0),
  2650. .hw.init = &(const struct clk_init_data) {
  2651. .name = "cam_cc_mclk4_clk",
  2652. .parent_hws = (const struct clk_hw*[]) {
  2653. &cam_cc_mclk4_clk_src.clkr.hw,
  2654. },
  2655. .num_parents = 1,
  2656. .flags = CLK_SET_RATE_PARENT,
  2657. .ops = &clk_branch2_ops,
  2658. },
  2659. },
  2660. };
  2661. static struct clk_branch cam_cc_mclk5_clk = {
  2662. .halt_reg = 0x150a4,
  2663. .halt_check = BRANCH_HALT,
  2664. .clkr = {
  2665. .enable_reg = 0x150a4,
  2666. .enable_mask = BIT(0),
  2667. .hw.init = &(const struct clk_init_data) {
  2668. .name = "cam_cc_mclk5_clk",
  2669. .parent_hws = (const struct clk_hw*[]) {
  2670. &cam_cc_mclk5_clk_src.clkr.hw,
  2671. },
  2672. .num_parents = 1,
  2673. .flags = CLK_SET_RATE_PARENT,
  2674. .ops = &clk_branch2_ops,
  2675. },
  2676. },
  2677. };
  2678. static struct clk_branch cam_cc_mclk6_clk = {
  2679. .halt_reg = 0x150c0,
  2680. .halt_check = BRANCH_HALT,
  2681. .clkr = {
  2682. .enable_reg = 0x150c0,
  2683. .enable_mask = BIT(0),
  2684. .hw.init = &(const struct clk_init_data) {
  2685. .name = "cam_cc_mclk6_clk",
  2686. .parent_hws = (const struct clk_hw*[]) {
  2687. &cam_cc_mclk6_clk_src.clkr.hw,
  2688. },
  2689. .num_parents = 1,
  2690. .flags = CLK_SET_RATE_PARENT,
  2691. .ops = &clk_branch2_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch cam_cc_mclk7_clk = {
  2696. .halt_reg = 0x150dc,
  2697. .halt_check = BRANCH_HALT,
  2698. .clkr = {
  2699. .enable_reg = 0x150dc,
  2700. .enable_mask = BIT(0),
  2701. .hw.init = &(const struct clk_init_data) {
  2702. .name = "cam_cc_mclk7_clk",
  2703. .parent_hws = (const struct clk_hw*[]) {
  2704. &cam_cc_mclk7_clk_src.clkr.hw,
  2705. },
  2706. .num_parents = 1,
  2707. .flags = CLK_SET_RATE_PARENT,
  2708. .ops = &clk_branch2_ops,
  2709. },
  2710. },
  2711. };
  2712. static struct clk_branch cam_cc_qdss_debug_clk = {
  2713. .halt_reg = 0x132b4,
  2714. .halt_check = BRANCH_HALT,
  2715. .clkr = {
  2716. .enable_reg = 0x132b4,
  2717. .enable_mask = BIT(0),
  2718. .hw.init = &(const struct clk_init_data) {
  2719. .name = "cam_cc_qdss_debug_clk",
  2720. .parent_hws = (const struct clk_hw*[]) {
  2721. &cam_cc_qdss_debug_clk_src.clkr.hw,
  2722. },
  2723. .num_parents = 1,
  2724. .flags = CLK_SET_RATE_PARENT,
  2725. .ops = &clk_branch2_ops,
  2726. },
  2727. },
  2728. };
  2729. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  2730. .halt_reg = 0x132b8,
  2731. .halt_check = BRANCH_HALT,
  2732. .clkr = {
  2733. .enable_reg = 0x132b8,
  2734. .enable_mask = BIT(0),
  2735. .hw.init = &(const struct clk_init_data) {
  2736. .name = "cam_cc_qdss_debug_xo_clk",
  2737. .parent_hws = (const struct clk_hw*[]) {
  2738. &cam_cc_xo_clk_src.clkr.hw,
  2739. },
  2740. .num_parents = 1,
  2741. .flags = CLK_SET_RATE_PARENT,
  2742. .ops = &clk_branch2_ops,
  2743. },
  2744. },
  2745. };
  2746. static struct clk_branch cam_cc_sbi_clk = {
  2747. .halt_reg = 0x100f8,
  2748. .halt_check = BRANCH_HALT,
  2749. .clkr = {
  2750. .enable_reg = 0x100f8,
  2751. .enable_mask = BIT(0),
  2752. .hw.init = &(const struct clk_init_data) {
  2753. .name = "cam_cc_sbi_clk",
  2754. .parent_hws = (const struct clk_hw*[]) {
  2755. &cam_cc_ife_0_clk_src.clkr.hw,
  2756. },
  2757. .num_parents = 1,
  2758. .flags = CLK_SET_RATE_PARENT,
  2759. .ops = &clk_branch2_ops,
  2760. },
  2761. },
  2762. };
  2763. static struct clk_branch cam_cc_sbi_fast_ahb_clk = {
  2764. .halt_reg = 0x10108,
  2765. .halt_check = BRANCH_HALT,
  2766. .clkr = {
  2767. .enable_reg = 0x10108,
  2768. .enable_mask = BIT(0),
  2769. .hw.init = &(const struct clk_init_data) {
  2770. .name = "cam_cc_sbi_fast_ahb_clk",
  2771. .parent_hws = (const struct clk_hw*[]) {
  2772. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2773. },
  2774. .num_parents = 1,
  2775. .flags = CLK_SET_RATE_PARENT,
  2776. .ops = &clk_branch2_ops,
  2777. },
  2778. },
  2779. };
  2780. static struct clk_branch cam_cc_sbi_shift_clk = {
  2781. .halt_reg = 0x1010c,
  2782. .halt_check = BRANCH_HALT_VOTED,
  2783. .clkr = {
  2784. .enable_reg = 0x1010c,
  2785. .enable_mask = BIT(0),
  2786. .hw.init = &(const struct clk_init_data) {
  2787. .name = "cam_cc_sbi_shift_clk",
  2788. .parent_hws = (const struct clk_hw*[]) {
  2789. &cam_cc_xo_clk_src.clkr.hw,
  2790. },
  2791. .num_parents = 1,
  2792. .flags = CLK_SET_RATE_PARENT,
  2793. .ops = &clk_branch2_ops,
  2794. },
  2795. },
  2796. };
  2797. static struct clk_branch cam_cc_sfe_0_clk = {
  2798. .halt_reg = 0x13084,
  2799. .halt_check = BRANCH_HALT,
  2800. .clkr = {
  2801. .enable_reg = 0x13084,
  2802. .enable_mask = BIT(0),
  2803. .hw.init = &(const struct clk_init_data) {
  2804. .name = "cam_cc_sfe_0_clk",
  2805. .parent_hws = (const struct clk_hw*[]) {
  2806. &cam_cc_sfe_0_clk_src.clkr.hw,
  2807. },
  2808. .num_parents = 1,
  2809. .flags = CLK_SET_RATE_PARENT,
  2810. .ops = &clk_branch2_ops,
  2811. },
  2812. },
  2813. };
  2814. static struct clk_branch cam_cc_sfe_0_fast_ahb_clk = {
  2815. .halt_reg = 0x1309c,
  2816. .halt_check = BRANCH_HALT,
  2817. .clkr = {
  2818. .enable_reg = 0x1309c,
  2819. .enable_mask = BIT(0),
  2820. .hw.init = &(const struct clk_init_data) {
  2821. .name = "cam_cc_sfe_0_fast_ahb_clk",
  2822. .parent_hws = (const struct clk_hw*[]) {
  2823. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2824. },
  2825. .num_parents = 1,
  2826. .flags = CLK_SET_RATE_PARENT,
  2827. .ops = &clk_branch2_ops,
  2828. },
  2829. },
  2830. };
  2831. static struct clk_branch cam_cc_sfe_0_shift_clk = {
  2832. .halt_reg = 0x130a0,
  2833. .halt_check = BRANCH_HALT_VOTED,
  2834. .clkr = {
  2835. .enable_reg = 0x130a0,
  2836. .enable_mask = BIT(0),
  2837. .hw.init = &(const struct clk_init_data) {
  2838. .name = "cam_cc_sfe_0_shift_clk",
  2839. .parent_hws = (const struct clk_hw*[]) {
  2840. &cam_cc_xo_clk_src.clkr.hw,
  2841. },
  2842. .num_parents = 1,
  2843. .flags = CLK_SET_RATE_PARENT,
  2844. .ops = &clk_branch2_ops,
  2845. },
  2846. },
  2847. };
  2848. static struct clk_branch cam_cc_sfe_1_clk = {
  2849. .halt_reg = 0x130d4,
  2850. .halt_check = BRANCH_HALT,
  2851. .clkr = {
  2852. .enable_reg = 0x130d4,
  2853. .enable_mask = BIT(0),
  2854. .hw.init = &(const struct clk_init_data) {
  2855. .name = "cam_cc_sfe_1_clk",
  2856. .parent_hws = (const struct clk_hw*[]) {
  2857. &cam_cc_sfe_1_clk_src.clkr.hw,
  2858. },
  2859. .num_parents = 1,
  2860. .flags = CLK_SET_RATE_PARENT,
  2861. .ops = &clk_branch2_ops,
  2862. },
  2863. },
  2864. };
  2865. static struct clk_branch cam_cc_sfe_1_fast_ahb_clk = {
  2866. .halt_reg = 0x130ec,
  2867. .halt_check = BRANCH_HALT,
  2868. .clkr = {
  2869. .enable_reg = 0x130ec,
  2870. .enable_mask = BIT(0),
  2871. .hw.init = &(const struct clk_init_data) {
  2872. .name = "cam_cc_sfe_1_fast_ahb_clk",
  2873. .parent_hws = (const struct clk_hw*[]) {
  2874. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2875. },
  2876. .num_parents = 1,
  2877. .flags = CLK_SET_RATE_PARENT,
  2878. .ops = &clk_branch2_ops,
  2879. },
  2880. },
  2881. };
  2882. static struct clk_branch cam_cc_sfe_1_shift_clk = {
  2883. .halt_reg = 0x130f0,
  2884. .halt_check = BRANCH_HALT_VOTED,
  2885. .clkr = {
  2886. .enable_reg = 0x130f0,
  2887. .enable_mask = BIT(0),
  2888. .hw.init = &(const struct clk_init_data) {
  2889. .name = "cam_cc_sfe_1_shift_clk",
  2890. .parent_hws = (const struct clk_hw*[]) {
  2891. &cam_cc_xo_clk_src.clkr.hw,
  2892. },
  2893. .num_parents = 1,
  2894. .flags = CLK_SET_RATE_PARENT,
  2895. .ops = &clk_branch2_ops,
  2896. },
  2897. },
  2898. };
  2899. static struct clk_branch cam_cc_sfe_2_clk = {
  2900. .halt_reg = 0x13124,
  2901. .halt_check = BRANCH_HALT,
  2902. .clkr = {
  2903. .enable_reg = 0x13124,
  2904. .enable_mask = BIT(0),
  2905. .hw.init = &(const struct clk_init_data) {
  2906. .name = "cam_cc_sfe_2_clk",
  2907. .parent_hws = (const struct clk_hw*[]) {
  2908. &cam_cc_sfe_2_clk_src.clkr.hw,
  2909. },
  2910. .num_parents = 1,
  2911. .flags = CLK_SET_RATE_PARENT,
  2912. .ops = &clk_branch2_ops,
  2913. },
  2914. },
  2915. };
  2916. static struct clk_branch cam_cc_sfe_2_fast_ahb_clk = {
  2917. .halt_reg = 0x1313c,
  2918. .halt_check = BRANCH_HALT,
  2919. .clkr = {
  2920. .enable_reg = 0x1313c,
  2921. .enable_mask = BIT(0),
  2922. .hw.init = &(const struct clk_init_data) {
  2923. .name = "cam_cc_sfe_2_fast_ahb_clk",
  2924. .parent_hws = (const struct clk_hw*[]) {
  2925. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2926. },
  2927. .num_parents = 1,
  2928. .flags = CLK_SET_RATE_PARENT,
  2929. .ops = &clk_branch2_ops,
  2930. },
  2931. },
  2932. };
  2933. static struct clk_branch cam_cc_sfe_2_shift_clk = {
  2934. .halt_reg = 0x13140,
  2935. .halt_check = BRANCH_HALT_VOTED,
  2936. .clkr = {
  2937. .enable_reg = 0x13140,
  2938. .enable_mask = BIT(0),
  2939. .hw.init = &(const struct clk_init_data) {
  2940. .name = "cam_cc_sfe_2_shift_clk",
  2941. .parent_hws = (const struct clk_hw*[]) {
  2942. &cam_cc_xo_clk_src.clkr.hw,
  2943. },
  2944. .num_parents = 1,
  2945. .flags = CLK_SET_RATE_PARENT,
  2946. .ops = &clk_branch2_ops,
  2947. },
  2948. },
  2949. };
  2950. static struct clk_branch cam_cc_titan_top_shift_clk = {
  2951. .halt_reg = 0x1330c,
  2952. .halt_check = BRANCH_HALT_VOTED,
  2953. .clkr = {
  2954. .enable_reg = 0x1330c,
  2955. .enable_mask = BIT(0),
  2956. .hw.init = &(const struct clk_init_data) {
  2957. .name = "cam_cc_titan_top_shift_clk",
  2958. .parent_hws = (const struct clk_hw*[]) {
  2959. &cam_cc_xo_clk_src.clkr.hw,
  2960. },
  2961. .num_parents = 1,
  2962. .flags = CLK_SET_RATE_PARENT,
  2963. .ops = &clk_branch2_ops,
  2964. },
  2965. },
  2966. };
  2967. static struct gdsc cam_cc_titan_top_gdsc = {
  2968. .gdscr = 0x132bc,
  2969. .en_rest_wait_val = 0x2,
  2970. .en_few_wait_val = 0x2,
  2971. .clk_dis_wait_val = 0xf,
  2972. .pd = {
  2973. .name = "cam_cc_titan_top_gdsc",
  2974. },
  2975. .pwrsts = PWRSTS_OFF_ON,
  2976. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2977. };
  2978. static struct gdsc cam_cc_bps_gdsc = {
  2979. .gdscr = 0x10004,
  2980. .en_rest_wait_val = 0x2,
  2981. .en_few_wait_val = 0x2,
  2982. .clk_dis_wait_val = 0xf,
  2983. .pd = {
  2984. .name = "cam_cc_bps_gdsc",
  2985. },
  2986. .pwrsts = PWRSTS_OFF_ON,
  2987. .parent = &cam_cc_titan_top_gdsc.pd,
  2988. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2989. };
  2990. static struct gdsc cam_cc_ife_0_gdsc = {
  2991. .gdscr = 0x11004,
  2992. .en_rest_wait_val = 0x2,
  2993. .en_few_wait_val = 0x2,
  2994. .clk_dis_wait_val = 0xf,
  2995. .pd = {
  2996. .name = "cam_cc_ife_0_gdsc",
  2997. },
  2998. .pwrsts = PWRSTS_OFF_ON,
  2999. .parent = &cam_cc_titan_top_gdsc.pd,
  3000. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3001. };
  3002. static struct gdsc cam_cc_ife_1_gdsc = {
  3003. .gdscr = 0x12004,
  3004. .en_rest_wait_val = 0x2,
  3005. .en_few_wait_val = 0x2,
  3006. .clk_dis_wait_val = 0xf,
  3007. .pd = {
  3008. .name = "cam_cc_ife_1_gdsc",
  3009. },
  3010. .pwrsts = PWRSTS_OFF_ON,
  3011. .parent = &cam_cc_titan_top_gdsc.pd,
  3012. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3013. };
  3014. static struct gdsc cam_cc_ife_2_gdsc = {
  3015. .gdscr = 0x12054,
  3016. .en_rest_wait_val = 0x2,
  3017. .en_few_wait_val = 0x2,
  3018. .clk_dis_wait_val = 0xf,
  3019. .pd = {
  3020. .name = "cam_cc_ife_2_gdsc",
  3021. },
  3022. .pwrsts = PWRSTS_OFF_ON,
  3023. .parent = &cam_cc_titan_top_gdsc.pd,
  3024. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3025. };
  3026. static struct gdsc cam_cc_ipe_0_gdsc = {
  3027. .gdscr = 0x10080,
  3028. .en_rest_wait_val = 0x2,
  3029. .en_few_wait_val = 0x2,
  3030. .clk_dis_wait_val = 0xf,
  3031. .pd = {
  3032. .name = "cam_cc_ipe_0_gdsc",
  3033. },
  3034. .pwrsts = PWRSTS_OFF_ON,
  3035. .parent = &cam_cc_titan_top_gdsc.pd,
  3036. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3037. };
  3038. static struct gdsc cam_cc_sbi_gdsc = {
  3039. .gdscr = 0x100e4,
  3040. .en_rest_wait_val = 0x2,
  3041. .en_few_wait_val = 0x2,
  3042. .clk_dis_wait_val = 0xf,
  3043. .pd = {
  3044. .name = "cam_cc_sbi_gdsc",
  3045. },
  3046. .pwrsts = PWRSTS_OFF_ON,
  3047. .parent = &cam_cc_titan_top_gdsc.pd,
  3048. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3049. };
  3050. static struct gdsc cam_cc_sfe_0_gdsc = {
  3051. .gdscr = 0x13058,
  3052. .en_rest_wait_val = 0x2,
  3053. .en_few_wait_val = 0x2,
  3054. .clk_dis_wait_val = 0xf,
  3055. .pd = {
  3056. .name = "cam_cc_sfe_0_gdsc",
  3057. },
  3058. .pwrsts = PWRSTS_OFF_ON,
  3059. .parent = &cam_cc_titan_top_gdsc.pd,
  3060. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3061. };
  3062. static struct gdsc cam_cc_sfe_1_gdsc = {
  3063. .gdscr = 0x130a8,
  3064. .en_rest_wait_val = 0x2,
  3065. .en_few_wait_val = 0x2,
  3066. .clk_dis_wait_val = 0xf,
  3067. .pd = {
  3068. .name = "cam_cc_sfe_1_gdsc",
  3069. },
  3070. .pwrsts = PWRSTS_OFF_ON,
  3071. .parent = &cam_cc_titan_top_gdsc.pd,
  3072. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3073. };
  3074. static struct gdsc cam_cc_sfe_2_gdsc = {
  3075. .gdscr = 0x130f8,
  3076. .en_rest_wait_val = 0x2,
  3077. .en_few_wait_val = 0x2,
  3078. .clk_dis_wait_val = 0xf,
  3079. .pd = {
  3080. .name = "cam_cc_sfe_2_gdsc",
  3081. },
  3082. .pwrsts = PWRSTS_OFF_ON,
  3083. .parent = &cam_cc_titan_top_gdsc.pd,
  3084. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3085. };
  3086. static struct clk_regmap *cam_cc_sm8650_clocks[] = {
  3087. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  3088. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  3089. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  3090. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  3091. [CAM_CC_BPS_SHIFT_CLK] = &cam_cc_bps_shift_clk.clkr,
  3092. [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
  3093. [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
  3094. [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
  3095. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  3096. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  3097. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  3098. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  3099. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  3100. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  3101. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  3102. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  3103. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  3104. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  3105. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  3106. [CAM_CC_CPAS_CRE_CLK] = &cam_cc_cpas_cre_clk.clkr,
  3107. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  3108. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  3109. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  3110. [CAM_CC_CPAS_IFE_2_CLK] = &cam_cc_cpas_ife_2_clk.clkr,
  3111. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  3112. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  3113. [CAM_CC_CPAS_SBI_CLK] = &cam_cc_cpas_sbi_clk.clkr,
  3114. [CAM_CC_CPAS_SFE_0_CLK] = &cam_cc_cpas_sfe_0_clk.clkr,
  3115. [CAM_CC_CPAS_SFE_1_CLK] = &cam_cc_cpas_sfe_1_clk.clkr,
  3116. [CAM_CC_CPAS_SFE_2_CLK] = &cam_cc_cpas_sfe_2_clk.clkr,
  3117. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  3118. [CAM_CC_CRE_AHB_CLK] = &cam_cc_cre_ahb_clk.clkr,
  3119. [CAM_CC_CRE_CLK] = &cam_cc_cre_clk.clkr,
  3120. [CAM_CC_CRE_CLK_SRC] = &cam_cc_cre_clk_src.clkr,
  3121. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  3122. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  3123. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  3124. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  3125. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  3126. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  3127. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  3128. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  3129. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  3130. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  3131. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  3132. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  3133. [CAM_CC_CSI6PHYTIMER_CLK] = &cam_cc_csi6phytimer_clk.clkr,
  3134. [CAM_CC_CSI6PHYTIMER_CLK_SRC] = &cam_cc_csi6phytimer_clk_src.clkr,
  3135. [CAM_CC_CSI7PHYTIMER_CLK] = &cam_cc_csi7phytimer_clk.clkr,
  3136. [CAM_CC_CSI7PHYTIMER_CLK_SRC] = &cam_cc_csi7phytimer_clk_src.clkr,
  3137. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  3138. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  3139. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  3140. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  3141. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  3142. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  3143. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  3144. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  3145. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  3146. [CAM_CC_CSIPHY6_CLK] = &cam_cc_csiphy6_clk.clkr,
  3147. [CAM_CC_CSIPHY7_CLK] = &cam_cc_csiphy7_clk.clkr,
  3148. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  3149. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  3150. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  3151. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  3152. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  3153. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  3154. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  3155. [CAM_CC_IFE_0_SHIFT_CLK] = &cam_cc_ife_0_shift_clk.clkr,
  3156. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  3157. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  3158. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  3159. [CAM_CC_IFE_1_SHIFT_CLK] = &cam_cc_ife_1_shift_clk.clkr,
  3160. [CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
  3161. [CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
  3162. [CAM_CC_IFE_2_FAST_AHB_CLK] = &cam_cc_ife_2_fast_ahb_clk.clkr,
  3163. [CAM_CC_IFE_2_SHIFT_CLK] = &cam_cc_ife_2_shift_clk.clkr,
  3164. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  3165. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  3166. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  3167. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  3168. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  3169. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  3170. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  3171. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  3172. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  3173. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  3174. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  3175. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  3176. [CAM_CC_IPE_SHIFT_CLK] = &cam_cc_ipe_shift_clk.clkr,
  3177. [CAM_CC_JPEG_1_CLK] = &cam_cc_jpeg_1_clk.clkr,
  3178. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  3179. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  3180. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  3181. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  3182. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  3183. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  3184. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  3185. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  3186. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  3187. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  3188. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  3189. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  3190. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  3191. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  3192. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  3193. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  3194. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  3195. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  3196. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  3197. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  3198. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  3199. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  3200. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  3201. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  3202. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  3203. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  3204. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  3205. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  3206. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  3207. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  3208. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  3209. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  3210. [CAM_CC_PLL7] = &cam_cc_pll7.clkr,
  3211. [CAM_CC_PLL7_OUT_EVEN] = &cam_cc_pll7_out_even.clkr,
  3212. [CAM_CC_PLL8] = &cam_cc_pll8.clkr,
  3213. [CAM_CC_PLL8_OUT_EVEN] = &cam_cc_pll8_out_even.clkr,
  3214. [CAM_CC_PLL9] = &cam_cc_pll9.clkr,
  3215. [CAM_CC_PLL9_OUT_EVEN] = &cam_cc_pll9_out_even.clkr,
  3216. [CAM_CC_PLL9_OUT_ODD] = &cam_cc_pll9_out_odd.clkr,
  3217. [CAM_CC_PLL10] = &cam_cc_pll10.clkr,
  3218. [CAM_CC_PLL10_OUT_EVEN] = &cam_cc_pll10_out_even.clkr,
  3219. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  3220. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  3221. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  3222. [CAM_CC_SBI_CLK] = &cam_cc_sbi_clk.clkr,
  3223. [CAM_CC_SBI_FAST_AHB_CLK] = &cam_cc_sbi_fast_ahb_clk.clkr,
  3224. [CAM_CC_SBI_SHIFT_CLK] = &cam_cc_sbi_shift_clk.clkr,
  3225. [CAM_CC_SFE_0_CLK] = &cam_cc_sfe_0_clk.clkr,
  3226. [CAM_CC_SFE_0_CLK_SRC] = &cam_cc_sfe_0_clk_src.clkr,
  3227. [CAM_CC_SFE_0_FAST_AHB_CLK] = &cam_cc_sfe_0_fast_ahb_clk.clkr,
  3228. [CAM_CC_SFE_0_SHIFT_CLK] = &cam_cc_sfe_0_shift_clk.clkr,
  3229. [CAM_CC_SFE_1_CLK] = &cam_cc_sfe_1_clk.clkr,
  3230. [CAM_CC_SFE_1_CLK_SRC] = &cam_cc_sfe_1_clk_src.clkr,
  3231. [CAM_CC_SFE_1_FAST_AHB_CLK] = &cam_cc_sfe_1_fast_ahb_clk.clkr,
  3232. [CAM_CC_SFE_1_SHIFT_CLK] = &cam_cc_sfe_1_shift_clk.clkr,
  3233. [CAM_CC_SFE_2_CLK] = &cam_cc_sfe_2_clk.clkr,
  3234. [CAM_CC_SFE_2_CLK_SRC] = &cam_cc_sfe_2_clk_src.clkr,
  3235. [CAM_CC_SFE_2_FAST_AHB_CLK] = &cam_cc_sfe_2_fast_ahb_clk.clkr,
  3236. [CAM_CC_SFE_2_SHIFT_CLK] = &cam_cc_sfe_2_shift_clk.clkr,
  3237. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  3238. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  3239. [CAM_CC_TITAN_TOP_SHIFT_CLK] = &cam_cc_titan_top_shift_clk.clkr,
  3240. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  3241. };
  3242. static struct gdsc *cam_cc_sm8650_gdscs[] = {
  3243. [CAM_CC_TITAN_TOP_GDSC] = &cam_cc_titan_top_gdsc,
  3244. [CAM_CC_BPS_GDSC] = &cam_cc_bps_gdsc,
  3245. [CAM_CC_IFE_0_GDSC] = &cam_cc_ife_0_gdsc,
  3246. [CAM_CC_IFE_1_GDSC] = &cam_cc_ife_1_gdsc,
  3247. [CAM_CC_IFE_2_GDSC] = &cam_cc_ife_2_gdsc,
  3248. [CAM_CC_IPE_0_GDSC] = &cam_cc_ipe_0_gdsc,
  3249. [CAM_CC_SBI_GDSC] = &cam_cc_sbi_gdsc,
  3250. [CAM_CC_SFE_0_GDSC] = &cam_cc_sfe_0_gdsc,
  3251. [CAM_CC_SFE_1_GDSC] = &cam_cc_sfe_1_gdsc,
  3252. [CAM_CC_SFE_2_GDSC] = &cam_cc_sfe_2_gdsc,
  3253. };
  3254. static const struct qcom_reset_map cam_cc_sm8650_resets[] = {
  3255. [CAM_CC_BPS_BCR] = { 0x10000 },
  3256. [CAM_CC_DRV_BCR] = { 0x13310 },
  3257. [CAM_CC_ICP_BCR] = { 0x131a0 },
  3258. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  3259. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  3260. [CAM_CC_IFE_2_BCR] = { 0x12050 },
  3261. [CAM_CC_IPE_0_BCR] = { 0x1007c },
  3262. [CAM_CC_QDSS_DEBUG_BCR] = { 0x13298 },
  3263. [CAM_CC_SBI_BCR] = { 0x100e0 },
  3264. [CAM_CC_SFE_0_BCR] = { 0x13054 },
  3265. [CAM_CC_SFE_1_BCR] = { 0x130a4 },
  3266. [CAM_CC_SFE_2_BCR] = { 0x130f4 },
  3267. };
  3268. static const struct regmap_config cam_cc_sm8650_regmap_config = {
  3269. .reg_bits = 32,
  3270. .reg_stride = 4,
  3271. .val_bits = 32,
  3272. .max_register = 0x1603c,
  3273. .fast_io = true,
  3274. };
  3275. static struct qcom_cc_desc cam_cc_sm8650_desc = {
  3276. .config = &cam_cc_sm8650_regmap_config,
  3277. .clks = cam_cc_sm8650_clocks,
  3278. .num_clks = ARRAY_SIZE(cam_cc_sm8650_clocks),
  3279. .resets = cam_cc_sm8650_resets,
  3280. .num_resets = ARRAY_SIZE(cam_cc_sm8650_resets),
  3281. .gdscs = cam_cc_sm8650_gdscs,
  3282. .num_gdscs = ARRAY_SIZE(cam_cc_sm8650_gdscs),
  3283. };
  3284. static const struct of_device_id cam_cc_sm8650_match_table[] = {
  3285. { .compatible = "qcom,sm8650-camcc" },
  3286. { }
  3287. };
  3288. MODULE_DEVICE_TABLE(of, cam_cc_sm8650_match_table);
  3289. static int cam_cc_sm8650_probe(struct platform_device *pdev)
  3290. {
  3291. struct regmap *regmap;
  3292. int ret;
  3293. ret = devm_pm_runtime_enable(&pdev->dev);
  3294. if (ret)
  3295. return ret;
  3296. ret = pm_runtime_resume_and_get(&pdev->dev);
  3297. if (ret)
  3298. return ret;
  3299. regmap = qcom_cc_map(pdev, &cam_cc_sm8650_desc);
  3300. if (IS_ERR(regmap)) {
  3301. pm_runtime_put(&pdev->dev);
  3302. return PTR_ERR(regmap);
  3303. }
  3304. clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  3305. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  3306. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  3307. clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  3308. clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  3309. clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  3310. clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  3311. clk_lucid_ole_pll_configure(&cam_cc_pll7, regmap, &cam_cc_pll7_config);
  3312. clk_lucid_ole_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config);
  3313. clk_lucid_ole_pll_configure(&cam_cc_pll9, regmap, &cam_cc_pll9_config);
  3314. clk_lucid_ole_pll_configure(&cam_cc_pll10, regmap, &cam_cc_pll10_config);
  3315. /* Keep clocks always enabled */
  3316. qcom_branch_set_clk_en(regmap, 0x13318); /* CAM_CC_DRV_AHB_CLK */
  3317. qcom_branch_set_clk_en(regmap, 0x13314); /* CAM_CC_DRV_XO_CLK */
  3318. qcom_branch_set_clk_en(regmap, 0x132ec); /* CAM_CC_GDSC_CLK */
  3319. qcom_branch_set_clk_en(regmap, 0x13308); /* CAM_CC_SLEEP_CLK */
  3320. ret = qcom_cc_really_probe(&pdev->dev, &cam_cc_sm8650_desc, regmap);
  3321. pm_runtime_put(&pdev->dev);
  3322. return ret;
  3323. }
  3324. static struct platform_driver cam_cc_sm8650_driver = {
  3325. .probe = cam_cc_sm8650_probe,
  3326. .driver = {
  3327. .name = "camcc-sm8650",
  3328. .of_match_table = cam_cc_sm8650_match_table,
  3329. },
  3330. };
  3331. module_platform_driver(cam_cc_sm8650_driver);
  3332. MODULE_DESCRIPTION("QTI CAMCC SM8650 Driver");
  3333. MODULE_LICENSE("GPL");