camcc-x1e80100.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/pm_runtime.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,x1e80100-camcc.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "common.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. DT_IFACE,
  21. DT_BI_TCXO,
  22. DT_BI_TCXO_AO,
  23. DT_SLEEP_CLK,
  24. };
  25. enum {
  26. P_BI_TCXO,
  27. P_BI_TCXO_AO,
  28. P_CAM_CC_PLL0_OUT_EVEN,
  29. P_CAM_CC_PLL0_OUT_MAIN,
  30. P_CAM_CC_PLL0_OUT_ODD,
  31. P_CAM_CC_PLL1_OUT_EVEN,
  32. P_CAM_CC_PLL2_OUT_EVEN,
  33. P_CAM_CC_PLL2_OUT_MAIN,
  34. P_CAM_CC_PLL3_OUT_EVEN,
  35. P_CAM_CC_PLL4_OUT_EVEN,
  36. P_CAM_CC_PLL6_OUT_EVEN,
  37. P_CAM_CC_PLL8_OUT_EVEN,
  38. P_SLEEP_CLK,
  39. };
  40. static const struct pll_vco lucid_ole_vco[] = {
  41. { 249600000, 2300000000, 0 },
  42. };
  43. static const struct pll_vco rivian_ole_vco[] = {
  44. { 777000000, 1285000000, 0 },
  45. };
  46. static const struct alpha_pll_config cam_cc_pll0_config = {
  47. .l = 0x3e,
  48. .alpha = 0x8000,
  49. .config_ctl_val = 0x20485699,
  50. .config_ctl_hi_val = 0x00182261,
  51. .config_ctl_hi1_val = 0x82aa299c,
  52. .test_ctl_val = 0x00000000,
  53. .test_ctl_hi_val = 0x00000003,
  54. .test_ctl_hi1_val = 0x00009000,
  55. .test_ctl_hi2_val = 0x00000034,
  56. .user_ctl_val = 0x00008400,
  57. .user_ctl_hi_val = 0x00000005,
  58. };
  59. static struct clk_alpha_pll cam_cc_pll0 = {
  60. .offset = 0x0,
  61. .vco_table = lucid_ole_vco,
  62. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  63. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  64. .clkr = {
  65. .hw.init = &(const struct clk_init_data) {
  66. .name = "cam_cc_pll0",
  67. .parent_data = &(const struct clk_parent_data) {
  68. .index = DT_BI_TCXO,
  69. },
  70. .num_parents = 1,
  71. .ops = &clk_alpha_pll_lucid_evo_ops,
  72. },
  73. },
  74. };
  75. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  76. { 0x1, 2 },
  77. { }
  78. };
  79. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  80. .offset = 0x0,
  81. .post_div_shift = 10,
  82. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  83. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  84. .width = 4,
  85. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  86. .clkr.hw.init = &(const struct clk_init_data) {
  87. .name = "cam_cc_pll0_out_even",
  88. .parent_hws = (const struct clk_hw*[]) {
  89. &cam_cc_pll0.clkr.hw,
  90. },
  91. .num_parents = 1,
  92. .flags = CLK_SET_RATE_PARENT,
  93. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  94. },
  95. };
  96. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  97. { 0x2, 3 },
  98. { }
  99. };
  100. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  101. .offset = 0x0,
  102. .post_div_shift = 14,
  103. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  104. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  105. .width = 4,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  107. .clkr.hw.init = &(const struct clk_init_data) {
  108. .name = "cam_cc_pll0_out_odd",
  109. .parent_hws = (const struct clk_hw*[]) {
  110. &cam_cc_pll0.clkr.hw,
  111. },
  112. .num_parents = 1,
  113. .flags = CLK_SET_RATE_PARENT,
  114. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  115. },
  116. };
  117. static const struct alpha_pll_config cam_cc_pll1_config = {
  118. .l = 0x1f,
  119. .alpha = 0xaaaa,
  120. .config_ctl_val = 0x20485699,
  121. .config_ctl_hi_val = 0x00182261,
  122. .config_ctl_hi1_val = 0x82aa299c,
  123. .test_ctl_val = 0x00000000,
  124. .test_ctl_hi_val = 0x00000003,
  125. .test_ctl_hi1_val = 0x00009000,
  126. .test_ctl_hi2_val = 0x00000034,
  127. .user_ctl_val = 0x00000400,
  128. .user_ctl_hi_val = 0x00000005,
  129. };
  130. static struct clk_alpha_pll cam_cc_pll1 = {
  131. .offset = 0x1000,
  132. .vco_table = lucid_ole_vco,
  133. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  134. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  135. .clkr = {
  136. .hw.init = &(const struct clk_init_data) {
  137. .name = "cam_cc_pll1",
  138. .parent_data = &(const struct clk_parent_data) {
  139. .index = DT_BI_TCXO,
  140. },
  141. .num_parents = 1,
  142. .ops = &clk_alpha_pll_lucid_evo_ops,
  143. },
  144. },
  145. };
  146. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  147. { 0x1, 2 },
  148. { }
  149. };
  150. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  151. .offset = 0x1000,
  152. .post_div_shift = 10,
  153. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  154. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  155. .width = 4,
  156. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  157. .clkr.hw.init = &(const struct clk_init_data) {
  158. .name = "cam_cc_pll1_out_even",
  159. .parent_hws = (const struct clk_hw*[]) {
  160. &cam_cc_pll1.clkr.hw,
  161. },
  162. .num_parents = 1,
  163. .flags = CLK_SET_RATE_PARENT,
  164. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  165. },
  166. };
  167. static const struct alpha_pll_config cam_cc_pll2_config = {
  168. .l = 0x32,
  169. .alpha = 0x0,
  170. .config_ctl_val = 0x10000030,
  171. .config_ctl_hi_val = 0x80890263,
  172. .config_ctl_hi1_val = 0x00000217,
  173. .user_ctl_val = 0x00000001,
  174. .user_ctl_hi_val = 0x00000000,
  175. };
  176. static struct clk_alpha_pll cam_cc_pll2 = {
  177. .offset = 0x2000,
  178. .vco_table = rivian_ole_vco,
  179. .num_vco = ARRAY_SIZE(rivian_ole_vco),
  180. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  181. .clkr = {
  182. .hw.init = &(const struct clk_init_data) {
  183. .name = "cam_cc_pll2",
  184. .parent_data = &(const struct clk_parent_data) {
  185. .index = DT_BI_TCXO,
  186. },
  187. .num_parents = 1,
  188. .ops = &clk_alpha_pll_rivian_evo_ops,
  189. },
  190. },
  191. };
  192. static const struct alpha_pll_config cam_cc_pll3_config = {
  193. .l = 0x24,
  194. .alpha = 0x0,
  195. .config_ctl_val = 0x20485699,
  196. .config_ctl_hi_val = 0x00182261,
  197. .config_ctl_hi1_val = 0x82aa299c,
  198. .test_ctl_val = 0x00000000,
  199. .test_ctl_hi_val = 0x00000003,
  200. .test_ctl_hi1_val = 0x00009000,
  201. .test_ctl_hi2_val = 0x00000034,
  202. .user_ctl_val = 0x00000400,
  203. .user_ctl_hi_val = 0x00000005,
  204. };
  205. static struct clk_alpha_pll cam_cc_pll3 = {
  206. .offset = 0x3000,
  207. .vco_table = lucid_ole_vco,
  208. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  209. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  210. .clkr = {
  211. .hw.init = &(const struct clk_init_data) {
  212. .name = "cam_cc_pll3",
  213. .parent_data = &(const struct clk_parent_data) {
  214. .index = DT_BI_TCXO,
  215. },
  216. .num_parents = 1,
  217. .ops = &clk_alpha_pll_lucid_evo_ops,
  218. },
  219. },
  220. };
  221. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  222. { 0x1, 2 },
  223. { }
  224. };
  225. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  226. .offset = 0x3000,
  227. .post_div_shift = 10,
  228. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  229. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  230. .width = 4,
  231. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  232. .clkr.hw.init = &(const struct clk_init_data) {
  233. .name = "cam_cc_pll3_out_even",
  234. .parent_hws = (const struct clk_hw*[]) {
  235. &cam_cc_pll3.clkr.hw,
  236. },
  237. .num_parents = 1,
  238. .flags = CLK_SET_RATE_PARENT,
  239. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  240. },
  241. };
  242. static const struct alpha_pll_config cam_cc_pll4_config = {
  243. .l = 0x24,
  244. .alpha = 0x0,
  245. .config_ctl_val = 0x20485699,
  246. .config_ctl_hi_val = 0x00182261,
  247. .config_ctl_hi1_val = 0x82aa299c,
  248. .test_ctl_val = 0x00000000,
  249. .test_ctl_hi_val = 0x00000003,
  250. .test_ctl_hi1_val = 0x00009000,
  251. .test_ctl_hi2_val = 0x00000034,
  252. .user_ctl_val = 0x00000400,
  253. .user_ctl_hi_val = 0x00000005,
  254. };
  255. static struct clk_alpha_pll cam_cc_pll4 = {
  256. .offset = 0x4000,
  257. .vco_table = lucid_ole_vco,
  258. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  259. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  260. .clkr = {
  261. .hw.init = &(const struct clk_init_data) {
  262. .name = "cam_cc_pll4",
  263. .parent_data = &(const struct clk_parent_data) {
  264. .index = DT_BI_TCXO,
  265. },
  266. .num_parents = 1,
  267. .ops = &clk_alpha_pll_lucid_evo_ops,
  268. },
  269. },
  270. };
  271. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  272. { 0x1, 2 },
  273. { }
  274. };
  275. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  276. .offset = 0x4000,
  277. .post_div_shift = 10,
  278. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  279. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  280. .width = 4,
  281. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  282. .clkr.hw.init = &(const struct clk_init_data) {
  283. .name = "cam_cc_pll4_out_even",
  284. .parent_hws = (const struct clk_hw*[]) {
  285. &cam_cc_pll4.clkr.hw,
  286. },
  287. .num_parents = 1,
  288. .flags = CLK_SET_RATE_PARENT,
  289. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  290. },
  291. };
  292. static const struct alpha_pll_config cam_cc_pll6_config = {
  293. .l = 0x24,
  294. .alpha = 0x0,
  295. .config_ctl_val = 0x20485699,
  296. .config_ctl_hi_val = 0x00182261,
  297. .config_ctl_hi1_val = 0x82aa299c,
  298. .test_ctl_val = 0x00000000,
  299. .test_ctl_hi_val = 0x00000003,
  300. .test_ctl_hi1_val = 0x00009000,
  301. .test_ctl_hi2_val = 0x00000034,
  302. .user_ctl_val = 0x00000400,
  303. .user_ctl_hi_val = 0x00000005,
  304. };
  305. static struct clk_alpha_pll cam_cc_pll6 = {
  306. .offset = 0x6000,
  307. .vco_table = lucid_ole_vco,
  308. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  309. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  310. .clkr = {
  311. .hw.init = &(const struct clk_init_data) {
  312. .name = "cam_cc_pll6",
  313. .parent_data = &(const struct clk_parent_data) {
  314. .index = DT_BI_TCXO,
  315. },
  316. .num_parents = 1,
  317. .ops = &clk_alpha_pll_lucid_evo_ops,
  318. },
  319. },
  320. };
  321. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  322. { 0x1, 2 },
  323. { }
  324. };
  325. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  326. .offset = 0x6000,
  327. .post_div_shift = 10,
  328. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  329. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  330. .width = 4,
  331. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  332. .clkr.hw.init = &(const struct clk_init_data) {
  333. .name = "cam_cc_pll6_out_even",
  334. .parent_hws = (const struct clk_hw*[]) {
  335. &cam_cc_pll6.clkr.hw,
  336. },
  337. .num_parents = 1,
  338. .flags = CLK_SET_RATE_PARENT,
  339. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  340. },
  341. };
  342. static const struct alpha_pll_config cam_cc_pll8_config = {
  343. .l = 0x32,
  344. .alpha = 0x0,
  345. .config_ctl_val = 0x20485699,
  346. .config_ctl_hi_val = 0x00182261,
  347. .config_ctl_hi1_val = 0x82aa299c,
  348. .test_ctl_val = 0x00000000,
  349. .test_ctl_hi_val = 0x00000003,
  350. .test_ctl_hi1_val = 0x00009000,
  351. .test_ctl_hi2_val = 0x00000034,
  352. .user_ctl_val = 0x00000400,
  353. .user_ctl_hi_val = 0x00000005,
  354. };
  355. static struct clk_alpha_pll cam_cc_pll8 = {
  356. .offset = 0x8000,
  357. .vco_table = lucid_ole_vco,
  358. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  359. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  360. .clkr = {
  361. .hw.init = &(const struct clk_init_data) {
  362. .name = "cam_cc_pll8",
  363. .parent_data = &(const struct clk_parent_data) {
  364. .index = DT_BI_TCXO,
  365. },
  366. .num_parents = 1,
  367. .ops = &clk_alpha_pll_lucid_evo_ops,
  368. },
  369. },
  370. };
  371. static const struct clk_div_table post_div_table_cam_cc_pll8_out_even[] = {
  372. { 0x1, 2 },
  373. { }
  374. };
  375. static struct clk_alpha_pll_postdiv cam_cc_pll8_out_even = {
  376. .offset = 0x8000,
  377. .post_div_shift = 10,
  378. .post_div_table = post_div_table_cam_cc_pll8_out_even,
  379. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll8_out_even),
  380. .width = 4,
  381. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  382. .clkr.hw.init = &(const struct clk_init_data) {
  383. .name = "cam_cc_pll8_out_even",
  384. .parent_hws = (const struct clk_hw*[]) {
  385. &cam_cc_pll8.clkr.hw,
  386. },
  387. .num_parents = 1,
  388. .flags = CLK_SET_RATE_PARENT,
  389. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  390. },
  391. };
  392. static const struct parent_map cam_cc_parent_map_0[] = {
  393. { P_BI_TCXO, 0 },
  394. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  395. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  396. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  397. { P_CAM_CC_PLL8_OUT_EVEN, 5 },
  398. };
  399. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  400. { .index = DT_BI_TCXO },
  401. { .hw = &cam_cc_pll0.clkr.hw },
  402. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  403. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  404. { .hw = &cam_cc_pll8_out_even.clkr.hw },
  405. };
  406. static const struct parent_map cam_cc_parent_map_1[] = {
  407. { P_BI_TCXO, 0 },
  408. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  409. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  410. };
  411. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  412. { .index = DT_BI_TCXO },
  413. { .hw = &cam_cc_pll2.clkr.hw },
  414. { .hw = &cam_cc_pll2.clkr.hw },
  415. };
  416. static const struct parent_map cam_cc_parent_map_2[] = {
  417. { P_BI_TCXO, 0 },
  418. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  419. };
  420. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  421. { .index = DT_BI_TCXO },
  422. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  423. };
  424. static const struct parent_map cam_cc_parent_map_3[] = {
  425. { P_BI_TCXO, 0 },
  426. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  427. };
  428. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  429. { .index = DT_BI_TCXO },
  430. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  431. };
  432. static const struct parent_map cam_cc_parent_map_4[] = {
  433. { P_BI_TCXO, 0 },
  434. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  435. };
  436. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  437. { .index = DT_BI_TCXO },
  438. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  439. };
  440. static const struct parent_map cam_cc_parent_map_5[] = {
  441. { P_BI_TCXO, 0 },
  442. { P_CAM_CC_PLL6_OUT_EVEN, 6 },
  443. };
  444. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  445. { .index = DT_BI_TCXO },
  446. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  447. };
  448. static const struct parent_map cam_cc_parent_map_6[] = {
  449. { P_SLEEP_CLK, 0 },
  450. };
  451. static const struct clk_parent_data cam_cc_parent_data_6_ao[] = {
  452. { .index = DT_SLEEP_CLK },
  453. };
  454. static const struct parent_map cam_cc_parent_map_7[] = {
  455. { P_BI_TCXO, 0 },
  456. };
  457. static const struct clk_parent_data cam_cc_parent_data_7_ao[] = {
  458. { .index = DT_BI_TCXO_AO },
  459. };
  460. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  461. F(19200000, P_BI_TCXO, 1, 0, 0),
  462. F(160000000, P_CAM_CC_PLL0_OUT_ODD, 2.5, 0, 0),
  463. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  464. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  465. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  466. { }
  467. };
  468. static struct clk_rcg2 cam_cc_bps_clk_src = {
  469. .cmd_rcgr = 0x10278,
  470. .mnd_width = 0,
  471. .hid_width = 5,
  472. .parent_map = cam_cc_parent_map_0,
  473. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  474. .clkr.hw.init = &(const struct clk_init_data) {
  475. .name = "cam_cc_bps_clk_src",
  476. .parent_data = cam_cc_parent_data_0,
  477. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  478. .flags = CLK_SET_RATE_PARENT,
  479. .ops = &clk_rcg2_shared_ops,
  480. },
  481. };
  482. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
  483. F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
  484. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  485. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  486. { }
  487. };
  488. static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
  489. .cmd_rcgr = 0x138f8,
  490. .mnd_width = 0,
  491. .hid_width = 5,
  492. .parent_map = cam_cc_parent_map_0,
  493. .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
  494. .clkr.hw.init = &(const struct clk_init_data) {
  495. .name = "cam_cc_camnoc_axi_rt_clk_src",
  496. .parent_data = cam_cc_parent_data_0,
  497. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  498. .flags = CLK_SET_RATE_PARENT,
  499. .ops = &clk_rcg2_shared_ops,
  500. },
  501. };
  502. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  503. F(19200000, P_BI_TCXO, 1, 0, 0),
  504. F(30000000, P_CAM_CC_PLL8_OUT_EVEN, 16, 0, 0),
  505. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  506. { }
  507. };
  508. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  509. .cmd_rcgr = 0x1365c,
  510. .mnd_width = 8,
  511. .hid_width = 5,
  512. .parent_map = cam_cc_parent_map_0,
  513. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  514. .clkr.hw.init = &(const struct clk_init_data) {
  515. .name = "cam_cc_cci_0_clk_src",
  516. .parent_data = cam_cc_parent_data_0,
  517. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  518. .flags = CLK_SET_RATE_PARENT,
  519. .ops = &clk_rcg2_ops,
  520. },
  521. };
  522. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  523. .cmd_rcgr = 0x1378c,
  524. .mnd_width = 8,
  525. .hid_width = 5,
  526. .parent_map = cam_cc_parent_map_0,
  527. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  528. .clkr.hw.init = &(const struct clk_init_data) {
  529. .name = "cam_cc_cci_1_clk_src",
  530. .parent_data = cam_cc_parent_data_0,
  531. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  532. .flags = CLK_SET_RATE_PARENT,
  533. .ops = &clk_rcg2_ops,
  534. },
  535. };
  536. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  537. F(19200000, P_BI_TCXO, 1, 0, 0),
  538. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  539. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  540. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  541. { }
  542. };
  543. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  544. .cmd_rcgr = 0x11164,
  545. .mnd_width = 0,
  546. .hid_width = 5,
  547. .parent_map = cam_cc_parent_map_0,
  548. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  549. .clkr.hw.init = &(const struct clk_init_data) {
  550. .name = "cam_cc_cphy_rx_clk_src",
  551. .parent_data = cam_cc_parent_data_0,
  552. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  553. .flags = CLK_SET_RATE_PARENT,
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  558. F(19200000, P_BI_TCXO, 1, 0, 0),
  559. F(266666667, P_CAM_CC_PLL0_OUT_ODD, 1.5, 0, 0),
  560. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  561. { }
  562. };
  563. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  564. .cmd_rcgr = 0x150e0,
  565. .mnd_width = 0,
  566. .hid_width = 5,
  567. .parent_map = cam_cc_parent_map_0,
  568. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  569. .clkr.hw.init = &(const struct clk_init_data) {
  570. .name = "cam_cc_csi0phytimer_clk_src",
  571. .parent_data = cam_cc_parent_data_0,
  572. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  573. .flags = CLK_SET_RATE_PARENT,
  574. .ops = &clk_rcg2_ops,
  575. },
  576. };
  577. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  578. .cmd_rcgr = 0x15104,
  579. .mnd_width = 0,
  580. .hid_width = 5,
  581. .parent_map = cam_cc_parent_map_0,
  582. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  583. .clkr.hw.init = &(const struct clk_init_data) {
  584. .name = "cam_cc_csi1phytimer_clk_src",
  585. .parent_data = cam_cc_parent_data_0,
  586. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  587. .flags = CLK_SET_RATE_PARENT,
  588. .ops = &clk_rcg2_ops,
  589. },
  590. };
  591. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  592. .cmd_rcgr = 0x15124,
  593. .mnd_width = 0,
  594. .hid_width = 5,
  595. .parent_map = cam_cc_parent_map_0,
  596. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  597. .clkr.hw.init = &(const struct clk_init_data) {
  598. .name = "cam_cc_csi2phytimer_clk_src",
  599. .parent_data = cam_cc_parent_data_0,
  600. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  601. .flags = CLK_SET_RATE_PARENT,
  602. .ops = &clk_rcg2_ops,
  603. },
  604. };
  605. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  606. .cmd_rcgr = 0x15258,
  607. .mnd_width = 0,
  608. .hid_width = 5,
  609. .parent_map = cam_cc_parent_map_0,
  610. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  611. .clkr.hw.init = &(const struct clk_init_data) {
  612. .name = "cam_cc_csi3phytimer_clk_src",
  613. .parent_data = cam_cc_parent_data_0,
  614. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  615. .flags = CLK_SET_RATE_PARENT,
  616. .ops = &clk_rcg2_ops,
  617. },
  618. };
  619. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  620. .cmd_rcgr = 0x1538c,
  621. .mnd_width = 0,
  622. .hid_width = 5,
  623. .parent_map = cam_cc_parent_map_0,
  624. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  625. .clkr.hw.init = &(const struct clk_init_data) {
  626. .name = "cam_cc_csi4phytimer_clk_src",
  627. .parent_data = cam_cc_parent_data_0,
  628. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  629. .flags = CLK_SET_RATE_PARENT,
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  634. .cmd_rcgr = 0x154c0,
  635. .mnd_width = 0,
  636. .hid_width = 5,
  637. .parent_map = cam_cc_parent_map_0,
  638. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  639. .clkr.hw.init = &(const struct clk_init_data) {
  640. .name = "cam_cc_csi5phytimer_clk_src",
  641. .parent_data = cam_cc_parent_data_0,
  642. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  643. .flags = CLK_SET_RATE_PARENT,
  644. .ops = &clk_rcg2_ops,
  645. },
  646. };
  647. static const struct freq_tbl ftbl_cam_cc_csid_clk_src[] = {
  648. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  649. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  650. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  651. { }
  652. };
  653. static struct clk_rcg2 cam_cc_csid_clk_src = {
  654. .cmd_rcgr = 0x138d4,
  655. .mnd_width = 0,
  656. .hid_width = 5,
  657. .parent_map = cam_cc_parent_map_0,
  658. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  659. .clkr.hw.init = &(const struct clk_init_data) {
  660. .name = "cam_cc_csid_clk_src",
  661. .parent_data = cam_cc_parent_data_0,
  662. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  663. .flags = CLK_SET_RATE_PARENT,
  664. .ops = &clk_rcg2_shared_ops,
  665. },
  666. };
  667. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  668. F(19200000, P_BI_TCXO, 1, 0, 0),
  669. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  670. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  671. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  672. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  673. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  674. { }
  675. };
  676. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  677. .cmd_rcgr = 0x10018,
  678. .mnd_width = 0,
  679. .hid_width = 5,
  680. .parent_map = cam_cc_parent_map_0,
  681. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  682. .clkr.hw.init = &(const struct clk_init_data) {
  683. .name = "cam_cc_fast_ahb_clk_src",
  684. .parent_data = cam_cc_parent_data_0,
  685. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  686. .flags = CLK_SET_RATE_PARENT,
  687. .ops = &clk_rcg2_shared_ops,
  688. },
  689. };
  690. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  691. F(19200000, P_BI_TCXO, 1, 0, 0),
  692. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  693. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  694. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  695. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  696. { }
  697. };
  698. static struct clk_rcg2 cam_cc_icp_clk_src = {
  699. .cmd_rcgr = 0x13520,
  700. .mnd_width = 0,
  701. .hid_width = 5,
  702. .parent_map = cam_cc_parent_map_0,
  703. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  704. .clkr.hw.init = &(const struct clk_init_data) {
  705. .name = "cam_cc_icp_clk_src",
  706. .parent_data = cam_cc_parent_data_0,
  707. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  708. .flags = CLK_SET_RATE_PARENT,
  709. .ops = &clk_rcg2_shared_ops,
  710. },
  711. };
  712. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  713. F(19200000, P_BI_TCXO, 1, 0, 0),
  714. F(345600000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  715. F(432000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  716. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  717. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  718. F(727000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  719. { }
  720. };
  721. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  722. .cmd_rcgr = 0x11018,
  723. .mnd_width = 0,
  724. .hid_width = 5,
  725. .parent_map = cam_cc_parent_map_2,
  726. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  727. .clkr.hw.init = &(const struct clk_init_data) {
  728. .name = "cam_cc_ife_0_clk_src",
  729. .parent_data = cam_cc_parent_data_2,
  730. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  731. .flags = CLK_SET_RATE_PARENT,
  732. .ops = &clk_rcg2_shared_ops,
  733. },
  734. };
  735. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  736. F(19200000, P_BI_TCXO, 1, 0, 0),
  737. F(345600000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  738. F(432000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  739. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  740. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  741. F(727000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  742. { }
  743. };
  744. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  745. .cmd_rcgr = 0x12018,
  746. .mnd_width = 0,
  747. .hid_width = 5,
  748. .parent_map = cam_cc_parent_map_3,
  749. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  750. .clkr.hw.init = &(const struct clk_init_data) {
  751. .name = "cam_cc_ife_1_clk_src",
  752. .parent_data = cam_cc_parent_data_3,
  753. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  754. .flags = CLK_SET_RATE_PARENT,
  755. .ops = &clk_rcg2_shared_ops,
  756. },
  757. };
  758. static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
  759. F(266666667, P_CAM_CC_PLL0_OUT_ODD, 1.5, 0, 0),
  760. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  761. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  762. { }
  763. };
  764. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  765. .cmd_rcgr = 0x13000,
  766. .mnd_width = 0,
  767. .hid_width = 5,
  768. .parent_map = cam_cc_parent_map_0,
  769. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  770. .clkr.hw.init = &(const struct clk_init_data) {
  771. .name = "cam_cc_ife_lite_clk_src",
  772. .parent_data = cam_cc_parent_data_0,
  773. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  774. .flags = CLK_SET_RATE_PARENT,
  775. .ops = &clk_rcg2_shared_ops,
  776. },
  777. };
  778. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  779. .cmd_rcgr = 0x1313c,
  780. .mnd_width = 0,
  781. .hid_width = 5,
  782. .parent_map = cam_cc_parent_map_0,
  783. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  784. .clkr.hw.init = &(const struct clk_init_data) {
  785. .name = "cam_cc_ife_lite_csid_clk_src",
  786. .parent_data = cam_cc_parent_data_0,
  787. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  788. .flags = CLK_SET_RATE_PARENT,
  789. .ops = &clk_rcg2_shared_ops,
  790. },
  791. };
  792. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  793. F(304000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  794. F(364000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  795. F(500000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  796. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  797. F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  798. { }
  799. };
  800. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  801. .cmd_rcgr = 0x103cc,
  802. .mnd_width = 0,
  803. .hid_width = 5,
  804. .parent_map = cam_cc_parent_map_4,
  805. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  806. .clkr.hw.init = &(const struct clk_init_data) {
  807. .name = "cam_cc_ipe_nps_clk_src",
  808. .parent_data = cam_cc_parent_data_4,
  809. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  810. .flags = CLK_SET_RATE_PARENT,
  811. .ops = &clk_rcg2_shared_ops,
  812. },
  813. };
  814. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  815. F(19200000, P_BI_TCXO, 1, 0, 0),
  816. F(160000000, P_CAM_CC_PLL0_OUT_ODD, 2.5, 0, 0),
  817. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  818. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  819. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  820. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  821. { }
  822. };
  823. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  824. .cmd_rcgr = 0x133dc,
  825. .mnd_width = 0,
  826. .hid_width = 5,
  827. .parent_map = cam_cc_parent_map_0,
  828. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  829. .clkr.hw.init = &(const struct clk_init_data) {
  830. .name = "cam_cc_jpeg_clk_src",
  831. .parent_data = cam_cc_parent_data_0,
  832. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  833. .flags = CLK_SET_RATE_PARENT,
  834. .ops = &clk_rcg2_shared_ops,
  835. },
  836. };
  837. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  838. F(19200000, P_BI_TCXO, 1, 0, 0),
  839. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  840. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  841. { }
  842. };
  843. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  844. .cmd_rcgr = 0x15000,
  845. .mnd_width = 8,
  846. .hid_width = 5,
  847. .parent_map = cam_cc_parent_map_1,
  848. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  849. .clkr.hw.init = &(const struct clk_init_data) {
  850. .name = "cam_cc_mclk0_clk_src",
  851. .parent_data = cam_cc_parent_data_1,
  852. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  853. .flags = CLK_SET_RATE_PARENT,
  854. .ops = &clk_rcg2_ops,
  855. },
  856. };
  857. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  858. .cmd_rcgr = 0x1501c,
  859. .mnd_width = 8,
  860. .hid_width = 5,
  861. .parent_map = cam_cc_parent_map_1,
  862. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  863. .clkr.hw.init = &(const struct clk_init_data) {
  864. .name = "cam_cc_mclk1_clk_src",
  865. .parent_data = cam_cc_parent_data_1,
  866. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  867. .flags = CLK_SET_RATE_PARENT,
  868. .ops = &clk_rcg2_ops,
  869. },
  870. };
  871. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  872. .cmd_rcgr = 0x15038,
  873. .mnd_width = 8,
  874. .hid_width = 5,
  875. .parent_map = cam_cc_parent_map_1,
  876. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  877. .clkr.hw.init = &(const struct clk_init_data) {
  878. .name = "cam_cc_mclk2_clk_src",
  879. .parent_data = cam_cc_parent_data_1,
  880. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  881. .flags = CLK_SET_RATE_PARENT,
  882. .ops = &clk_rcg2_ops,
  883. },
  884. };
  885. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  886. .cmd_rcgr = 0x15054,
  887. .mnd_width = 8,
  888. .hid_width = 5,
  889. .parent_map = cam_cc_parent_map_1,
  890. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  891. .clkr.hw.init = &(const struct clk_init_data) {
  892. .name = "cam_cc_mclk3_clk_src",
  893. .parent_data = cam_cc_parent_data_1,
  894. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  895. .flags = CLK_SET_RATE_PARENT,
  896. .ops = &clk_rcg2_ops,
  897. },
  898. };
  899. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  900. .cmd_rcgr = 0x15070,
  901. .mnd_width = 8,
  902. .hid_width = 5,
  903. .parent_map = cam_cc_parent_map_1,
  904. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  905. .clkr.hw.init = &(const struct clk_init_data) {
  906. .name = "cam_cc_mclk4_clk_src",
  907. .parent_data = cam_cc_parent_data_1,
  908. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  909. .flags = CLK_SET_RATE_PARENT,
  910. .ops = &clk_rcg2_ops,
  911. },
  912. };
  913. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  914. .cmd_rcgr = 0x1508c,
  915. .mnd_width = 8,
  916. .hid_width = 5,
  917. .parent_map = cam_cc_parent_map_1,
  918. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  919. .clkr.hw.init = &(const struct clk_init_data) {
  920. .name = "cam_cc_mclk5_clk_src",
  921. .parent_data = cam_cc_parent_data_1,
  922. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  923. .flags = CLK_SET_RATE_PARENT,
  924. .ops = &clk_rcg2_ops,
  925. },
  926. };
  927. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  928. .cmd_rcgr = 0x150a8,
  929. .mnd_width = 8,
  930. .hid_width = 5,
  931. .parent_map = cam_cc_parent_map_1,
  932. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  933. .clkr.hw.init = &(const struct clk_init_data) {
  934. .name = "cam_cc_mclk6_clk_src",
  935. .parent_data = cam_cc_parent_data_1,
  936. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  937. .flags = CLK_SET_RATE_PARENT,
  938. .ops = &clk_rcg2_ops,
  939. },
  940. };
  941. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  942. .cmd_rcgr = 0x150c4,
  943. .mnd_width = 8,
  944. .hid_width = 5,
  945. .parent_map = cam_cc_parent_map_1,
  946. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  947. .clkr.hw.init = &(const struct clk_init_data) {
  948. .name = "cam_cc_mclk7_clk_src",
  949. .parent_data = cam_cc_parent_data_1,
  950. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  951. .flags = CLK_SET_RATE_PARENT,
  952. .ops = &clk_rcg2_ops,
  953. },
  954. };
  955. static const struct freq_tbl ftbl_cam_cc_sfe_0_clk_src[] = {
  956. F(345600000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  957. F(432000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  958. F(594000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  959. F(675000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  960. F(727000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  961. { }
  962. };
  963. static struct clk_rcg2 cam_cc_sfe_0_clk_src = {
  964. .cmd_rcgr = 0x13294,
  965. .mnd_width = 0,
  966. .hid_width = 5,
  967. .parent_map = cam_cc_parent_map_5,
  968. .freq_tbl = ftbl_cam_cc_sfe_0_clk_src,
  969. .clkr.hw.init = &(const struct clk_init_data) {
  970. .name = "cam_cc_sfe_0_clk_src",
  971. .parent_data = cam_cc_parent_data_5,
  972. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  973. .flags = CLK_SET_RATE_PARENT,
  974. .ops = &clk_rcg2_shared_ops,
  975. },
  976. };
  977. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  978. F(32000, P_SLEEP_CLK, 1, 0, 0),
  979. { }
  980. };
  981. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  982. .cmd_rcgr = 0x13aa0,
  983. .mnd_width = 0,
  984. .hid_width = 5,
  985. .parent_map = cam_cc_parent_map_6,
  986. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  987. .clkr.hw.init = &(const struct clk_init_data) {
  988. .name = "cam_cc_sleep_clk_src",
  989. .parent_data = cam_cc_parent_data_6_ao,
  990. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6_ao),
  991. .flags = CLK_SET_RATE_PARENT,
  992. .ops = &clk_rcg2_ops,
  993. },
  994. };
  995. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  996. F(19200000, P_BI_TCXO, 1, 0, 0),
  997. F(64000000, P_CAM_CC_PLL8_OUT_EVEN, 7.5, 0, 0),
  998. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  999. { }
  1000. };
  1001. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1002. .cmd_rcgr = 0x10148,
  1003. .mnd_width = 8,
  1004. .hid_width = 5,
  1005. .parent_map = cam_cc_parent_map_0,
  1006. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1007. .clkr.hw.init = &(const struct clk_init_data) {
  1008. .name = "cam_cc_slow_ahb_clk_src",
  1009. .parent_data = cam_cc_parent_data_0,
  1010. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1011. .flags = CLK_SET_RATE_PARENT,
  1012. .ops = &clk_rcg2_shared_ops,
  1013. },
  1014. };
  1015. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1016. F(19200000, P_BI_TCXO, 1, 0, 0),
  1017. { }
  1018. };
  1019. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1020. .cmd_rcgr = 0x13a84,
  1021. .mnd_width = 0,
  1022. .hid_width = 5,
  1023. .parent_map = cam_cc_parent_map_7,
  1024. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1025. .clkr.hw.init = &(const struct clk_init_data) {
  1026. .name = "cam_cc_xo_clk_src",
  1027. .parent_data = cam_cc_parent_data_7_ao,
  1028. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7_ao),
  1029. .flags = CLK_SET_RATE_PARENT,
  1030. .ops = &clk_rcg2_ops,
  1031. },
  1032. };
  1033. static struct clk_branch cam_cc_bps_ahb_clk = {
  1034. .halt_reg = 0x10274,
  1035. .halt_check = BRANCH_HALT,
  1036. .clkr = {
  1037. .enable_reg = 0x10274,
  1038. .enable_mask = BIT(0),
  1039. .hw.init = &(const struct clk_init_data) {
  1040. .name = "cam_cc_bps_ahb_clk",
  1041. .parent_hws = (const struct clk_hw*[]) {
  1042. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1043. },
  1044. .num_parents = 1,
  1045. .flags = CLK_SET_RATE_PARENT,
  1046. .ops = &clk_branch2_ops,
  1047. },
  1048. },
  1049. };
  1050. static struct clk_branch cam_cc_bps_clk = {
  1051. .halt_reg = 0x103a4,
  1052. .halt_check = BRANCH_HALT,
  1053. .clkr = {
  1054. .enable_reg = 0x103a4,
  1055. .enable_mask = BIT(0),
  1056. .hw.init = &(const struct clk_init_data) {
  1057. .name = "cam_cc_bps_clk",
  1058. .parent_hws = (const struct clk_hw*[]) {
  1059. &cam_cc_bps_clk_src.clkr.hw,
  1060. },
  1061. .num_parents = 1,
  1062. .flags = CLK_SET_RATE_PARENT,
  1063. .ops = &clk_branch2_ops,
  1064. },
  1065. },
  1066. };
  1067. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1068. .halt_reg = 0x10144,
  1069. .halt_check = BRANCH_HALT,
  1070. .clkr = {
  1071. .enable_reg = 0x10144,
  1072. .enable_mask = BIT(0),
  1073. .hw.init = &(const struct clk_init_data) {
  1074. .name = "cam_cc_bps_fast_ahb_clk",
  1075. .parent_hws = (const struct clk_hw*[]) {
  1076. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1077. },
  1078. .num_parents = 1,
  1079. .flags = CLK_SET_RATE_PARENT,
  1080. .ops = &clk_branch2_ops,
  1081. },
  1082. },
  1083. };
  1084. static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
  1085. .halt_reg = 0x13920,
  1086. .halt_check = BRANCH_HALT,
  1087. .clkr = {
  1088. .enable_reg = 0x13920,
  1089. .enable_mask = BIT(0),
  1090. .hw.init = &(const struct clk_init_data) {
  1091. .name = "cam_cc_camnoc_axi_nrt_clk",
  1092. .parent_hws = (const struct clk_hw*[]) {
  1093. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1094. },
  1095. .num_parents = 1,
  1096. .flags = CLK_SET_RATE_PARENT,
  1097. .ops = &clk_branch2_ops,
  1098. },
  1099. },
  1100. };
  1101. static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
  1102. .halt_reg = 0x13910,
  1103. .halt_check = BRANCH_HALT,
  1104. .clkr = {
  1105. .enable_reg = 0x13910,
  1106. .enable_mask = BIT(0),
  1107. .hw.init = &(const struct clk_init_data) {
  1108. .name = "cam_cc_camnoc_axi_rt_clk",
  1109. .parent_hws = (const struct clk_hw*[]) {
  1110. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1111. },
  1112. .num_parents = 1,
  1113. .flags = CLK_SET_RATE_PARENT,
  1114. .ops = &clk_branch2_ops,
  1115. },
  1116. },
  1117. };
  1118. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1119. .halt_reg = 0x1392c,
  1120. .halt_check = BRANCH_HALT,
  1121. .clkr = {
  1122. .enable_reg = 0x1392c,
  1123. .enable_mask = BIT(0),
  1124. .hw.init = &(const struct clk_init_data) {
  1125. .name = "cam_cc_camnoc_dcd_xo_clk",
  1126. .parent_hws = (const struct clk_hw*[]) {
  1127. &cam_cc_xo_clk_src.clkr.hw,
  1128. },
  1129. .num_parents = 1,
  1130. .flags = CLK_SET_RATE_PARENT,
  1131. .ops = &clk_branch2_ops,
  1132. },
  1133. },
  1134. };
  1135. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1136. .halt_reg = 0x13930,
  1137. .halt_check = BRANCH_HALT,
  1138. .clkr = {
  1139. .enable_reg = 0x13930,
  1140. .enable_mask = BIT(0),
  1141. .hw.init = &(const struct clk_init_data) {
  1142. .name = "cam_cc_camnoc_xo_clk",
  1143. .parent_hws = (const struct clk_hw*[]) {
  1144. &cam_cc_xo_clk_src.clkr.hw,
  1145. },
  1146. .num_parents = 1,
  1147. .flags = CLK_SET_RATE_PARENT,
  1148. .ops = &clk_branch2_ops,
  1149. },
  1150. },
  1151. };
  1152. static struct clk_branch cam_cc_cci_0_clk = {
  1153. .halt_reg = 0x13788,
  1154. .halt_check = BRANCH_HALT,
  1155. .clkr = {
  1156. .enable_reg = 0x13788,
  1157. .enable_mask = BIT(0),
  1158. .hw.init = &(const struct clk_init_data) {
  1159. .name = "cam_cc_cci_0_clk",
  1160. .parent_hws = (const struct clk_hw*[]) {
  1161. &cam_cc_cci_0_clk_src.clkr.hw,
  1162. },
  1163. .num_parents = 1,
  1164. .flags = CLK_SET_RATE_PARENT,
  1165. .ops = &clk_branch2_ops,
  1166. },
  1167. },
  1168. };
  1169. static struct clk_branch cam_cc_cci_1_clk = {
  1170. .halt_reg = 0x138b8,
  1171. .halt_check = BRANCH_HALT,
  1172. .clkr = {
  1173. .enable_reg = 0x138b8,
  1174. .enable_mask = BIT(0),
  1175. .hw.init = &(const struct clk_init_data) {
  1176. .name = "cam_cc_cci_1_clk",
  1177. .parent_hws = (const struct clk_hw*[]) {
  1178. &cam_cc_cci_1_clk_src.clkr.hw,
  1179. },
  1180. .num_parents = 1,
  1181. .flags = CLK_SET_RATE_PARENT,
  1182. .ops = &clk_branch2_ops,
  1183. },
  1184. },
  1185. };
  1186. static struct clk_branch cam_cc_core_ahb_clk = {
  1187. .halt_reg = 0x13a80,
  1188. .halt_check = BRANCH_HALT_VOTED,
  1189. .clkr = {
  1190. .enable_reg = 0x13a80,
  1191. .enable_mask = BIT(0),
  1192. .hw.init = &(const struct clk_init_data) {
  1193. .name = "cam_cc_core_ahb_clk",
  1194. .parent_hws = (const struct clk_hw*[]) {
  1195. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1196. },
  1197. .num_parents = 1,
  1198. .flags = CLK_SET_RATE_PARENT,
  1199. .ops = &clk_branch2_ops,
  1200. },
  1201. },
  1202. };
  1203. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1204. .halt_reg = 0x138bc,
  1205. .halt_check = BRANCH_HALT,
  1206. .clkr = {
  1207. .enable_reg = 0x138bc,
  1208. .enable_mask = BIT(0),
  1209. .hw.init = &(const struct clk_init_data) {
  1210. .name = "cam_cc_cpas_ahb_clk",
  1211. .parent_hws = (const struct clk_hw*[]) {
  1212. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1213. },
  1214. .num_parents = 1,
  1215. .flags = CLK_SET_RATE_PARENT,
  1216. .ops = &clk_branch2_ops,
  1217. },
  1218. },
  1219. };
  1220. static struct clk_branch cam_cc_cpas_bps_clk = {
  1221. .halt_reg = 0x103b0,
  1222. .halt_check = BRANCH_HALT,
  1223. .clkr = {
  1224. .enable_reg = 0x103b0,
  1225. .enable_mask = BIT(0),
  1226. .hw.init = &(const struct clk_init_data) {
  1227. .name = "cam_cc_cpas_bps_clk",
  1228. .parent_hws = (const struct clk_hw*[]) {
  1229. &cam_cc_bps_clk_src.clkr.hw,
  1230. },
  1231. .num_parents = 1,
  1232. .flags = CLK_SET_RATE_PARENT,
  1233. .ops = &clk_branch2_ops,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1238. .halt_reg = 0x138c8,
  1239. .halt_check = BRANCH_HALT,
  1240. .clkr = {
  1241. .enable_reg = 0x138c8,
  1242. .enable_mask = BIT(0),
  1243. .hw.init = &(const struct clk_init_data) {
  1244. .name = "cam_cc_cpas_fast_ahb_clk",
  1245. .parent_hws = (const struct clk_hw*[]) {
  1246. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1247. },
  1248. .num_parents = 1,
  1249. .flags = CLK_SET_RATE_PARENT,
  1250. .ops = &clk_branch2_ops,
  1251. },
  1252. },
  1253. };
  1254. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1255. .halt_reg = 0x11150,
  1256. .halt_check = BRANCH_HALT,
  1257. .clkr = {
  1258. .enable_reg = 0x11150,
  1259. .enable_mask = BIT(0),
  1260. .hw.init = &(const struct clk_init_data) {
  1261. .name = "cam_cc_cpas_ife_0_clk",
  1262. .parent_hws = (const struct clk_hw*[]) {
  1263. &cam_cc_ife_0_clk_src.clkr.hw,
  1264. },
  1265. .num_parents = 1,
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1272. .halt_reg = 0x1203c,
  1273. .halt_check = BRANCH_HALT,
  1274. .clkr = {
  1275. .enable_reg = 0x1203c,
  1276. .enable_mask = BIT(0),
  1277. .hw.init = &(const struct clk_init_data) {
  1278. .name = "cam_cc_cpas_ife_1_clk",
  1279. .parent_hws = (const struct clk_hw*[]) {
  1280. &cam_cc_ife_1_clk_src.clkr.hw,
  1281. },
  1282. .num_parents = 1,
  1283. .flags = CLK_SET_RATE_PARENT,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1289. .halt_reg = 0x13138,
  1290. .halt_check = BRANCH_HALT,
  1291. .clkr = {
  1292. .enable_reg = 0x13138,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(const struct clk_init_data) {
  1295. .name = "cam_cc_cpas_ife_lite_clk",
  1296. .parent_hws = (const struct clk_hw*[]) {
  1297. &cam_cc_ife_lite_clk_src.clkr.hw,
  1298. },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  1306. .halt_reg = 0x10504,
  1307. .halt_check = BRANCH_HALT,
  1308. .clkr = {
  1309. .enable_reg = 0x10504,
  1310. .enable_mask = BIT(0),
  1311. .hw.init = &(const struct clk_init_data) {
  1312. .name = "cam_cc_cpas_ipe_nps_clk",
  1313. .parent_hws = (const struct clk_hw*[]) {
  1314. &cam_cc_ipe_nps_clk_src.clkr.hw,
  1315. },
  1316. .num_parents = 1,
  1317. .flags = CLK_SET_RATE_PARENT,
  1318. .ops = &clk_branch2_ops,
  1319. },
  1320. },
  1321. };
  1322. static struct clk_branch cam_cc_cpas_sfe_0_clk = {
  1323. .halt_reg = 0x133cc,
  1324. .halt_check = BRANCH_HALT,
  1325. .clkr = {
  1326. .enable_reg = 0x133cc,
  1327. .enable_mask = BIT(0),
  1328. .hw.init = &(const struct clk_init_data) {
  1329. .name = "cam_cc_cpas_sfe_0_clk",
  1330. .parent_hws = (const struct clk_hw*[]) {
  1331. &cam_cc_sfe_0_clk_src.clkr.hw,
  1332. },
  1333. .num_parents = 1,
  1334. .flags = CLK_SET_RATE_PARENT,
  1335. .ops = &clk_branch2_ops,
  1336. },
  1337. },
  1338. };
  1339. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1340. .halt_reg = 0x150f8,
  1341. .halt_check = BRANCH_HALT,
  1342. .clkr = {
  1343. .enable_reg = 0x150f8,
  1344. .enable_mask = BIT(0),
  1345. .hw.init = &(const struct clk_init_data) {
  1346. .name = "cam_cc_csi0phytimer_clk",
  1347. .parent_hws = (const struct clk_hw*[]) {
  1348. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1349. },
  1350. .num_parents = 1,
  1351. .flags = CLK_SET_RATE_PARENT,
  1352. .ops = &clk_branch2_ops,
  1353. },
  1354. },
  1355. };
  1356. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1357. .halt_reg = 0x1511c,
  1358. .halt_check = BRANCH_HALT,
  1359. .clkr = {
  1360. .enable_reg = 0x1511c,
  1361. .enable_mask = BIT(0),
  1362. .hw.init = &(const struct clk_init_data) {
  1363. .name = "cam_cc_csi1phytimer_clk",
  1364. .parent_hws = (const struct clk_hw*[]) {
  1365. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1366. },
  1367. .num_parents = 1,
  1368. .flags = CLK_SET_RATE_PARENT,
  1369. .ops = &clk_branch2_ops,
  1370. },
  1371. },
  1372. };
  1373. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1374. .halt_reg = 0x15250,
  1375. .halt_check = BRANCH_HALT,
  1376. .clkr = {
  1377. .enable_reg = 0x15250,
  1378. .enable_mask = BIT(0),
  1379. .hw.init = &(const struct clk_init_data) {
  1380. .name = "cam_cc_csi2phytimer_clk",
  1381. .parent_hws = (const struct clk_hw*[]) {
  1382. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1383. },
  1384. .num_parents = 1,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1391. .halt_reg = 0x15384,
  1392. .halt_check = BRANCH_HALT,
  1393. .clkr = {
  1394. .enable_reg = 0x15384,
  1395. .enable_mask = BIT(0),
  1396. .hw.init = &(const struct clk_init_data) {
  1397. .name = "cam_cc_csi3phytimer_clk",
  1398. .parent_hws = (const struct clk_hw*[]) {
  1399. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1400. },
  1401. .num_parents = 1,
  1402. .flags = CLK_SET_RATE_PARENT,
  1403. .ops = &clk_branch2_ops,
  1404. },
  1405. },
  1406. };
  1407. static struct clk_branch cam_cc_csi4phytimer_clk = {
  1408. .halt_reg = 0x154b8,
  1409. .halt_check = BRANCH_HALT,
  1410. .clkr = {
  1411. .enable_reg = 0x154b8,
  1412. .enable_mask = BIT(0),
  1413. .hw.init = &(const struct clk_init_data) {
  1414. .name = "cam_cc_csi4phytimer_clk",
  1415. .parent_hws = (const struct clk_hw*[]) {
  1416. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  1417. },
  1418. .num_parents = 1,
  1419. .flags = CLK_SET_RATE_PARENT,
  1420. .ops = &clk_branch2_ops,
  1421. },
  1422. },
  1423. };
  1424. static struct clk_branch cam_cc_csi5phytimer_clk = {
  1425. .halt_reg = 0x155ec,
  1426. .halt_check = BRANCH_HALT,
  1427. .clkr = {
  1428. .enable_reg = 0x155ec,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(const struct clk_init_data) {
  1431. .name = "cam_cc_csi5phytimer_clk",
  1432. .parent_hws = (const struct clk_hw*[]) {
  1433. &cam_cc_csi5phytimer_clk_src.clkr.hw,
  1434. },
  1435. .num_parents = 1,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. .ops = &clk_branch2_ops,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch cam_cc_csid_clk = {
  1442. .halt_reg = 0x138ec,
  1443. .halt_check = BRANCH_HALT,
  1444. .clkr = {
  1445. .enable_reg = 0x138ec,
  1446. .enable_mask = BIT(0),
  1447. .hw.init = &(const struct clk_init_data) {
  1448. .name = "cam_cc_csid_clk",
  1449. .parent_hws = (const struct clk_hw*[]) {
  1450. &cam_cc_csid_clk_src.clkr.hw,
  1451. },
  1452. .num_parents = 1,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. .ops = &clk_branch2_ops,
  1455. },
  1456. },
  1457. };
  1458. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  1459. .halt_reg = 0x15100,
  1460. .halt_check = BRANCH_HALT,
  1461. .clkr = {
  1462. .enable_reg = 0x15100,
  1463. .enable_mask = BIT(0),
  1464. .hw.init = &(const struct clk_init_data) {
  1465. .name = "cam_cc_csid_csiphy_rx_clk",
  1466. .parent_hws = (const struct clk_hw*[]) {
  1467. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1468. },
  1469. .num_parents = 1,
  1470. .flags = CLK_SET_RATE_PARENT,
  1471. .ops = &clk_branch2_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch cam_cc_csiphy0_clk = {
  1476. .halt_reg = 0x150fc,
  1477. .halt_check = BRANCH_HALT,
  1478. .clkr = {
  1479. .enable_reg = 0x150fc,
  1480. .enable_mask = BIT(0),
  1481. .hw.init = &(const struct clk_init_data) {
  1482. .name = "cam_cc_csiphy0_clk",
  1483. .parent_hws = (const struct clk_hw*[]) {
  1484. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1485. },
  1486. .num_parents = 1,
  1487. .flags = CLK_SET_RATE_PARENT,
  1488. .ops = &clk_branch2_ops,
  1489. },
  1490. },
  1491. };
  1492. static struct clk_branch cam_cc_csiphy1_clk = {
  1493. .halt_reg = 0x15120,
  1494. .halt_check = BRANCH_HALT,
  1495. .clkr = {
  1496. .enable_reg = 0x15120,
  1497. .enable_mask = BIT(0),
  1498. .hw.init = &(const struct clk_init_data) {
  1499. .name = "cam_cc_csiphy1_clk",
  1500. .parent_hws = (const struct clk_hw*[]) {
  1501. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1502. },
  1503. .num_parents = 1,
  1504. .flags = CLK_SET_RATE_PARENT,
  1505. .ops = &clk_branch2_ops,
  1506. },
  1507. },
  1508. };
  1509. static struct clk_branch cam_cc_csiphy2_clk = {
  1510. .halt_reg = 0x15254,
  1511. .halt_check = BRANCH_HALT,
  1512. .clkr = {
  1513. .enable_reg = 0x15254,
  1514. .enable_mask = BIT(0),
  1515. .hw.init = &(const struct clk_init_data) {
  1516. .name = "cam_cc_csiphy2_clk",
  1517. .parent_hws = (const struct clk_hw*[]) {
  1518. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1519. },
  1520. .num_parents = 1,
  1521. .flags = CLK_SET_RATE_PARENT,
  1522. .ops = &clk_branch2_ops,
  1523. },
  1524. },
  1525. };
  1526. static struct clk_branch cam_cc_csiphy3_clk = {
  1527. .halt_reg = 0x15388,
  1528. .halt_check = BRANCH_HALT,
  1529. .clkr = {
  1530. .enable_reg = 0x15388,
  1531. .enable_mask = BIT(0),
  1532. .hw.init = &(const struct clk_init_data) {
  1533. .name = "cam_cc_csiphy3_clk",
  1534. .parent_hws = (const struct clk_hw*[]) {
  1535. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1536. },
  1537. .num_parents = 1,
  1538. .flags = CLK_SET_RATE_PARENT,
  1539. .ops = &clk_branch2_ops,
  1540. },
  1541. },
  1542. };
  1543. static struct clk_branch cam_cc_csiphy4_clk = {
  1544. .halt_reg = 0x154bc,
  1545. .halt_check = BRANCH_HALT,
  1546. .clkr = {
  1547. .enable_reg = 0x154bc,
  1548. .enable_mask = BIT(0),
  1549. .hw.init = &(const struct clk_init_data) {
  1550. .name = "cam_cc_csiphy4_clk",
  1551. .parent_hws = (const struct clk_hw*[]) {
  1552. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1553. },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch cam_cc_csiphy5_clk = {
  1561. .halt_reg = 0x155f0,
  1562. .halt_check = BRANCH_HALT,
  1563. .clkr = {
  1564. .enable_reg = 0x155f0,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(const struct clk_init_data) {
  1567. .name = "cam_cc_csiphy5_clk",
  1568. .parent_hws = (const struct clk_hw*[]) {
  1569. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch cam_cc_icp_ahb_clk = {
  1578. .halt_reg = 0x13658,
  1579. .halt_check = BRANCH_HALT,
  1580. .clkr = {
  1581. .enable_reg = 0x13658,
  1582. .enable_mask = BIT(0),
  1583. .hw.init = &(const struct clk_init_data) {
  1584. .name = "cam_cc_icp_ahb_clk",
  1585. .parent_hws = (const struct clk_hw*[]) {
  1586. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1587. },
  1588. .num_parents = 1,
  1589. .flags = CLK_SET_RATE_PARENT,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch cam_cc_icp_clk = {
  1595. .halt_reg = 0x1364c,
  1596. .halt_check = BRANCH_HALT,
  1597. .clkr = {
  1598. .enable_reg = 0x1364c,
  1599. .enable_mask = BIT(0),
  1600. .hw.init = &(const struct clk_init_data) {
  1601. .name = "cam_cc_icp_clk",
  1602. .parent_hws = (const struct clk_hw*[]) {
  1603. &cam_cc_icp_clk_src.clkr.hw,
  1604. },
  1605. .num_parents = 1,
  1606. .flags = CLK_SET_RATE_PARENT,
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch cam_cc_ife_0_clk = {
  1612. .halt_reg = 0x11144,
  1613. .halt_check = BRANCH_HALT,
  1614. .clkr = {
  1615. .enable_reg = 0x11144,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(const struct clk_init_data) {
  1618. .name = "cam_cc_ife_0_clk",
  1619. .parent_hws = (const struct clk_hw*[]) {
  1620. &cam_cc_ife_0_clk_src.clkr.hw,
  1621. },
  1622. .num_parents = 1,
  1623. .flags = CLK_SET_RATE_PARENT,
  1624. .ops = &clk_branch2_ops,
  1625. },
  1626. },
  1627. };
  1628. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  1629. .halt_reg = 0x11154,
  1630. .halt_check = BRANCH_HALT,
  1631. .clkr = {
  1632. .enable_reg = 0x11154,
  1633. .enable_mask = BIT(0),
  1634. .hw.init = &(const struct clk_init_data) {
  1635. .name = "cam_cc_ife_0_dsp_clk",
  1636. .parent_hws = (const struct clk_hw*[]) {
  1637. &cam_cc_ife_0_clk_src.clkr.hw,
  1638. },
  1639. .num_parents = 1,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. .ops = &clk_branch2_ops,
  1642. },
  1643. },
  1644. };
  1645. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  1646. .halt_reg = 0x11160,
  1647. .halt_check = BRANCH_HALT,
  1648. .clkr = {
  1649. .enable_reg = 0x11160,
  1650. .enable_mask = BIT(0),
  1651. .hw.init = &(const struct clk_init_data) {
  1652. .name = "cam_cc_ife_0_fast_ahb_clk",
  1653. .parent_hws = (const struct clk_hw*[]) {
  1654. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1655. },
  1656. .num_parents = 1,
  1657. .flags = CLK_SET_RATE_PARENT,
  1658. .ops = &clk_branch2_ops,
  1659. },
  1660. },
  1661. };
  1662. static struct clk_branch cam_cc_ife_1_clk = {
  1663. .halt_reg = 0x12030,
  1664. .halt_check = BRANCH_HALT,
  1665. .clkr = {
  1666. .enable_reg = 0x12030,
  1667. .enable_mask = BIT(0),
  1668. .hw.init = &(const struct clk_init_data) {
  1669. .name = "cam_cc_ife_1_clk",
  1670. .parent_hws = (const struct clk_hw*[]) {
  1671. &cam_cc_ife_1_clk_src.clkr.hw,
  1672. },
  1673. .num_parents = 1,
  1674. .flags = CLK_SET_RATE_PARENT,
  1675. .ops = &clk_branch2_ops,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  1680. .halt_reg = 0x12040,
  1681. .halt_check = BRANCH_HALT,
  1682. .clkr = {
  1683. .enable_reg = 0x12040,
  1684. .enable_mask = BIT(0),
  1685. .hw.init = &(const struct clk_init_data) {
  1686. .name = "cam_cc_ife_1_dsp_clk",
  1687. .parent_hws = (const struct clk_hw*[]) {
  1688. &cam_cc_ife_1_clk_src.clkr.hw,
  1689. },
  1690. .num_parents = 1,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_branch2_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  1697. .halt_reg = 0x1204c,
  1698. .halt_check = BRANCH_HALT,
  1699. .clkr = {
  1700. .enable_reg = 0x1204c,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(const struct clk_init_data) {
  1703. .name = "cam_cc_ife_1_fast_ahb_clk",
  1704. .parent_hws = (const struct clk_hw*[]) {
  1705. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1706. },
  1707. .num_parents = 1,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. .ops = &clk_branch2_ops,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  1714. .halt_reg = 0x13278,
  1715. .halt_check = BRANCH_HALT,
  1716. .clkr = {
  1717. .enable_reg = 0x13278,
  1718. .enable_mask = BIT(0),
  1719. .hw.init = &(const struct clk_init_data) {
  1720. .name = "cam_cc_ife_lite_ahb_clk",
  1721. .parent_hws = (const struct clk_hw*[]) {
  1722. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1723. },
  1724. .num_parents = 1,
  1725. .flags = CLK_SET_RATE_PARENT,
  1726. .ops = &clk_branch2_ops,
  1727. },
  1728. },
  1729. };
  1730. static struct clk_branch cam_cc_ife_lite_clk = {
  1731. .halt_reg = 0x1312c,
  1732. .halt_check = BRANCH_HALT,
  1733. .clkr = {
  1734. .enable_reg = 0x1312c,
  1735. .enable_mask = BIT(0),
  1736. .hw.init = &(const struct clk_init_data) {
  1737. .name = "cam_cc_ife_lite_clk",
  1738. .parent_hws = (const struct clk_hw*[]) {
  1739. &cam_cc_ife_lite_clk_src.clkr.hw,
  1740. },
  1741. .num_parents = 1,
  1742. .flags = CLK_SET_RATE_PARENT,
  1743. .ops = &clk_branch2_ops,
  1744. },
  1745. },
  1746. };
  1747. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  1748. .halt_reg = 0x13274,
  1749. .halt_check = BRANCH_HALT,
  1750. .clkr = {
  1751. .enable_reg = 0x13274,
  1752. .enable_mask = BIT(0),
  1753. .hw.init = &(const struct clk_init_data) {
  1754. .name = "cam_cc_ife_lite_cphy_rx_clk",
  1755. .parent_hws = (const struct clk_hw*[]) {
  1756. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1757. },
  1758. .num_parents = 1,
  1759. .flags = CLK_SET_RATE_PARENT,
  1760. .ops = &clk_branch2_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  1765. .halt_reg = 0x13268,
  1766. .halt_check = BRANCH_HALT,
  1767. .clkr = {
  1768. .enable_reg = 0x13268,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(const struct clk_init_data) {
  1771. .name = "cam_cc_ife_lite_csid_clk",
  1772. .parent_hws = (const struct clk_hw*[]) {
  1773. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  1774. },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  1782. .halt_reg = 0x1051c,
  1783. .halt_check = BRANCH_HALT,
  1784. .clkr = {
  1785. .enable_reg = 0x1051c,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(const struct clk_init_data) {
  1788. .name = "cam_cc_ipe_nps_ahb_clk",
  1789. .parent_hws = (const struct clk_hw*[]) {
  1790. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1791. },
  1792. .num_parents = 1,
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch cam_cc_ipe_nps_clk = {
  1799. .halt_reg = 0x104f8,
  1800. .halt_check = BRANCH_HALT,
  1801. .clkr = {
  1802. .enable_reg = 0x104f8,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(const struct clk_init_data) {
  1805. .name = "cam_cc_ipe_nps_clk",
  1806. .parent_hws = (const struct clk_hw*[]) {
  1807. &cam_cc_ipe_nps_clk_src.clkr.hw,
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  1816. .halt_reg = 0x10520,
  1817. .halt_check = BRANCH_HALT,
  1818. .clkr = {
  1819. .enable_reg = 0x10520,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(const struct clk_init_data) {
  1822. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  1823. .parent_hws = (const struct clk_hw*[]) {
  1824. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1825. },
  1826. .num_parents = 1,
  1827. .flags = CLK_SET_RATE_PARENT,
  1828. .ops = &clk_branch2_ops,
  1829. },
  1830. },
  1831. };
  1832. static struct clk_branch cam_cc_ipe_pps_clk = {
  1833. .halt_reg = 0x10508,
  1834. .halt_check = BRANCH_HALT,
  1835. .clkr = {
  1836. .enable_reg = 0x10508,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(const struct clk_init_data) {
  1839. .name = "cam_cc_ipe_pps_clk",
  1840. .parent_hws = (const struct clk_hw*[]) {
  1841. &cam_cc_ipe_nps_clk_src.clkr.hw,
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  1850. .halt_reg = 0x10524,
  1851. .halt_check = BRANCH_HALT,
  1852. .clkr = {
  1853. .enable_reg = 0x10524,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(const struct clk_init_data) {
  1856. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  1857. .parent_hws = (const struct clk_hw*[]) {
  1858. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch cam_cc_jpeg_clk = {
  1867. .halt_reg = 0x13508,
  1868. .halt_check = BRANCH_HALT,
  1869. .clkr = {
  1870. .enable_reg = 0x13508,
  1871. .enable_mask = BIT(0),
  1872. .hw.init = &(const struct clk_init_data) {
  1873. .name = "cam_cc_jpeg_clk",
  1874. .parent_hws = (const struct clk_hw*[]) {
  1875. &cam_cc_jpeg_clk_src.clkr.hw,
  1876. },
  1877. .num_parents = 1,
  1878. .flags = CLK_SET_RATE_PARENT,
  1879. .ops = &clk_branch2_ops,
  1880. },
  1881. },
  1882. };
  1883. static struct clk_branch cam_cc_mclk0_clk = {
  1884. .halt_reg = 0x15018,
  1885. .halt_check = BRANCH_HALT,
  1886. .clkr = {
  1887. .enable_reg = 0x15018,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(const struct clk_init_data) {
  1890. .name = "cam_cc_mclk0_clk",
  1891. .parent_hws = (const struct clk_hw*[]) {
  1892. &cam_cc_mclk0_clk_src.clkr.hw,
  1893. },
  1894. .num_parents = 1,
  1895. .flags = CLK_SET_RATE_PARENT,
  1896. .ops = &clk_branch2_ops,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch cam_cc_mclk1_clk = {
  1901. .halt_reg = 0x15034,
  1902. .halt_check = BRANCH_HALT,
  1903. .clkr = {
  1904. .enable_reg = 0x15034,
  1905. .enable_mask = BIT(0),
  1906. .hw.init = &(const struct clk_init_data) {
  1907. .name = "cam_cc_mclk1_clk",
  1908. .parent_hws = (const struct clk_hw*[]) {
  1909. &cam_cc_mclk1_clk_src.clkr.hw,
  1910. },
  1911. .num_parents = 1,
  1912. .flags = CLK_SET_RATE_PARENT,
  1913. .ops = &clk_branch2_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch cam_cc_mclk2_clk = {
  1918. .halt_reg = 0x15050,
  1919. .halt_check = BRANCH_HALT,
  1920. .clkr = {
  1921. .enable_reg = 0x15050,
  1922. .enable_mask = BIT(0),
  1923. .hw.init = &(const struct clk_init_data) {
  1924. .name = "cam_cc_mclk2_clk",
  1925. .parent_hws = (const struct clk_hw*[]) {
  1926. &cam_cc_mclk2_clk_src.clkr.hw,
  1927. },
  1928. .num_parents = 1,
  1929. .flags = CLK_SET_RATE_PARENT,
  1930. .ops = &clk_branch2_ops,
  1931. },
  1932. },
  1933. };
  1934. static struct clk_branch cam_cc_mclk3_clk = {
  1935. .halt_reg = 0x1506c,
  1936. .halt_check = BRANCH_HALT,
  1937. .clkr = {
  1938. .enable_reg = 0x1506c,
  1939. .enable_mask = BIT(0),
  1940. .hw.init = &(const struct clk_init_data) {
  1941. .name = "cam_cc_mclk3_clk",
  1942. .parent_hws = (const struct clk_hw*[]) {
  1943. &cam_cc_mclk3_clk_src.clkr.hw,
  1944. },
  1945. .num_parents = 1,
  1946. .flags = CLK_SET_RATE_PARENT,
  1947. .ops = &clk_branch2_ops,
  1948. },
  1949. },
  1950. };
  1951. static struct clk_branch cam_cc_mclk4_clk = {
  1952. .halt_reg = 0x15088,
  1953. .halt_check = BRANCH_HALT,
  1954. .clkr = {
  1955. .enable_reg = 0x15088,
  1956. .enable_mask = BIT(0),
  1957. .hw.init = &(const struct clk_init_data) {
  1958. .name = "cam_cc_mclk4_clk",
  1959. .parent_hws = (const struct clk_hw*[]) {
  1960. &cam_cc_mclk4_clk_src.clkr.hw,
  1961. },
  1962. .num_parents = 1,
  1963. .flags = CLK_SET_RATE_PARENT,
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch cam_cc_mclk5_clk = {
  1969. .halt_reg = 0x150a4,
  1970. .halt_check = BRANCH_HALT,
  1971. .clkr = {
  1972. .enable_reg = 0x150a4,
  1973. .enable_mask = BIT(0),
  1974. .hw.init = &(const struct clk_init_data) {
  1975. .name = "cam_cc_mclk5_clk",
  1976. .parent_hws = (const struct clk_hw*[]) {
  1977. &cam_cc_mclk5_clk_src.clkr.hw,
  1978. },
  1979. .num_parents = 1,
  1980. .flags = CLK_SET_RATE_PARENT,
  1981. .ops = &clk_branch2_ops,
  1982. },
  1983. },
  1984. };
  1985. static struct clk_branch cam_cc_mclk6_clk = {
  1986. .halt_reg = 0x150c0,
  1987. .halt_check = BRANCH_HALT,
  1988. .clkr = {
  1989. .enable_reg = 0x150c0,
  1990. .enable_mask = BIT(0),
  1991. .hw.init = &(const struct clk_init_data) {
  1992. .name = "cam_cc_mclk6_clk",
  1993. .parent_hws = (const struct clk_hw*[]) {
  1994. &cam_cc_mclk6_clk_src.clkr.hw,
  1995. },
  1996. .num_parents = 1,
  1997. .flags = CLK_SET_RATE_PARENT,
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch cam_cc_mclk7_clk = {
  2003. .halt_reg = 0x150dc,
  2004. .halt_check = BRANCH_HALT,
  2005. .clkr = {
  2006. .enable_reg = 0x150dc,
  2007. .enable_mask = BIT(0),
  2008. .hw.init = &(const struct clk_init_data) {
  2009. .name = "cam_cc_mclk7_clk",
  2010. .parent_hws = (const struct clk_hw*[]) {
  2011. &cam_cc_mclk7_clk_src.clkr.hw,
  2012. },
  2013. .num_parents = 1,
  2014. .flags = CLK_SET_RATE_PARENT,
  2015. .ops = &clk_branch2_ops,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch cam_cc_sfe_0_clk = {
  2020. .halt_reg = 0x133c0,
  2021. .halt_check = BRANCH_HALT,
  2022. .clkr = {
  2023. .enable_reg = 0x133c0,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(const struct clk_init_data) {
  2026. .name = "cam_cc_sfe_0_clk",
  2027. .parent_hws = (const struct clk_hw*[]) {
  2028. &cam_cc_sfe_0_clk_src.clkr.hw,
  2029. },
  2030. .num_parents = 1,
  2031. .flags = CLK_SET_RATE_PARENT,
  2032. .ops = &clk_branch2_ops,
  2033. },
  2034. },
  2035. };
  2036. static struct clk_branch cam_cc_sfe_0_fast_ahb_clk = {
  2037. .halt_reg = 0x133d8,
  2038. .halt_check = BRANCH_HALT,
  2039. .clkr = {
  2040. .enable_reg = 0x133d8,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(const struct clk_init_data) {
  2043. .name = "cam_cc_sfe_0_fast_ahb_clk",
  2044. .parent_hws = (const struct clk_hw*[]) {
  2045. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2046. },
  2047. .num_parents = 1,
  2048. .flags = CLK_SET_RATE_PARENT,
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct gdsc cam_cc_titan_top_gdsc;
  2054. static struct gdsc cam_cc_bps_gdsc = {
  2055. .gdscr = 0x10004,
  2056. .en_rest_wait_val = 0x2,
  2057. .en_few_wait_val = 0x2,
  2058. .clk_dis_wait_val = 0xf,
  2059. .pd = {
  2060. .name = "cam_cc_bps_gdsc",
  2061. },
  2062. .pwrsts = PWRSTS_OFF_ON,
  2063. .parent = &cam_cc_titan_top_gdsc.pd,
  2064. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2065. };
  2066. static struct gdsc cam_cc_ife_0_gdsc = {
  2067. .gdscr = 0x11004,
  2068. .en_rest_wait_val = 0x2,
  2069. .en_few_wait_val = 0x2,
  2070. .clk_dis_wait_val = 0xf,
  2071. .pd = {
  2072. .name = "cam_cc_ife_0_gdsc",
  2073. },
  2074. .pwrsts = PWRSTS_OFF_ON,
  2075. .parent = &cam_cc_titan_top_gdsc.pd,
  2076. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2077. };
  2078. static struct gdsc cam_cc_ife_1_gdsc = {
  2079. .gdscr = 0x12004,
  2080. .en_rest_wait_val = 0x2,
  2081. .en_few_wait_val = 0x2,
  2082. .clk_dis_wait_val = 0xf,
  2083. .pd = {
  2084. .name = "cam_cc_ife_1_gdsc",
  2085. },
  2086. .pwrsts = PWRSTS_OFF_ON,
  2087. .parent = &cam_cc_titan_top_gdsc.pd,
  2088. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2089. };
  2090. static struct gdsc cam_cc_ipe_0_gdsc = {
  2091. .gdscr = 0x103b8,
  2092. .en_rest_wait_val = 0x2,
  2093. .en_few_wait_val = 0x2,
  2094. .clk_dis_wait_val = 0xf,
  2095. .pd = {
  2096. .name = "cam_cc_ipe_0_gdsc",
  2097. },
  2098. .pwrsts = PWRSTS_OFF_ON,
  2099. .parent = &cam_cc_titan_top_gdsc.pd,
  2100. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2101. };
  2102. static struct gdsc cam_cc_sfe_0_gdsc = {
  2103. .gdscr = 0x13280,
  2104. .en_rest_wait_val = 0x2,
  2105. .en_few_wait_val = 0x2,
  2106. .clk_dis_wait_val = 0xf,
  2107. .pd = {
  2108. .name = "cam_cc_sfe_0_gdsc",
  2109. },
  2110. .pwrsts = PWRSTS_OFF_ON,
  2111. .parent = &cam_cc_titan_top_gdsc.pd,
  2112. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2113. };
  2114. static struct gdsc cam_cc_titan_top_gdsc = {
  2115. .gdscr = 0x13a6c,
  2116. .en_rest_wait_val = 0x2,
  2117. .en_few_wait_val = 0x2,
  2118. .clk_dis_wait_val = 0xf,
  2119. .pd = {
  2120. .name = "cam_cc_titan_top_gdsc",
  2121. },
  2122. .pwrsts = PWRSTS_OFF_ON,
  2123. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2124. };
  2125. static struct clk_regmap *cam_cc_x1e80100_clocks[] = {
  2126. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2127. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2128. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2129. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  2130. [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
  2131. [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
  2132. [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
  2133. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2134. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  2135. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2136. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2137. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2138. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2139. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2140. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2141. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  2142. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  2143. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  2144. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  2145. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  2146. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  2147. [CAM_CC_CPAS_SFE_0_CLK] = &cam_cc_cpas_sfe_0_clk.clkr,
  2148. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2149. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2150. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2151. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2152. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2153. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2154. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2155. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2156. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2157. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  2158. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  2159. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  2160. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  2161. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  2162. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  2163. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  2164. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2165. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2166. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2167. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2168. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  2169. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  2170. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2171. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2172. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2173. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2174. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2175. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2176. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  2177. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  2178. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2179. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2180. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  2181. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  2182. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  2183. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  2184. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  2185. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  2186. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  2187. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  2188. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  2189. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  2190. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  2191. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  2192. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  2193. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  2194. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2195. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2196. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2197. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2198. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2199. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2200. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2201. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2202. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2203. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2204. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  2205. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  2206. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  2207. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  2208. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  2209. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  2210. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  2211. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  2212. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  2213. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  2214. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  2215. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  2216. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  2217. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  2218. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  2219. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  2220. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  2221. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  2222. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  2223. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  2224. [CAM_CC_PLL8] = &cam_cc_pll8.clkr,
  2225. [CAM_CC_PLL8_OUT_EVEN] = &cam_cc_pll8_out_even.clkr,
  2226. [CAM_CC_SFE_0_CLK] = &cam_cc_sfe_0_clk.clkr,
  2227. [CAM_CC_SFE_0_CLK_SRC] = &cam_cc_sfe_0_clk_src.clkr,
  2228. [CAM_CC_SFE_0_FAST_AHB_CLK] = &cam_cc_sfe_0_fast_ahb_clk.clkr,
  2229. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  2230. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  2231. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  2232. };
  2233. static struct gdsc *cam_cc_x1e80100_gdscs[] = {
  2234. [CAM_CC_BPS_GDSC] = &cam_cc_bps_gdsc,
  2235. [CAM_CC_IFE_0_GDSC] = &cam_cc_ife_0_gdsc,
  2236. [CAM_CC_IFE_1_GDSC] = &cam_cc_ife_1_gdsc,
  2237. [CAM_CC_IPE_0_GDSC] = &cam_cc_ipe_0_gdsc,
  2238. [CAM_CC_SFE_0_GDSC] = &cam_cc_sfe_0_gdsc,
  2239. [CAM_CC_TITAN_TOP_GDSC] = &cam_cc_titan_top_gdsc,
  2240. };
  2241. static const struct qcom_reset_map cam_cc_x1e80100_resets[] = {
  2242. [CAM_CC_BPS_BCR] = { 0x10000 },
  2243. [CAM_CC_ICP_BCR] = { 0x1351c },
  2244. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  2245. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  2246. [CAM_CC_IPE_0_BCR] = { 0x103b4 },
  2247. [CAM_CC_SFE_0_BCR] = { 0x1327c },
  2248. };
  2249. static const struct regmap_config cam_cc_x1e80100_regmap_config = {
  2250. .reg_bits = 32,
  2251. .reg_stride = 4,
  2252. .val_bits = 32,
  2253. .max_register = 0x1603c,
  2254. .fast_io = true,
  2255. };
  2256. static const struct qcom_cc_desc cam_cc_x1e80100_desc = {
  2257. .config = &cam_cc_x1e80100_regmap_config,
  2258. .clks = cam_cc_x1e80100_clocks,
  2259. .num_clks = ARRAY_SIZE(cam_cc_x1e80100_clocks),
  2260. .resets = cam_cc_x1e80100_resets,
  2261. .num_resets = ARRAY_SIZE(cam_cc_x1e80100_resets),
  2262. .gdscs = cam_cc_x1e80100_gdscs,
  2263. .num_gdscs = ARRAY_SIZE(cam_cc_x1e80100_gdscs),
  2264. };
  2265. static const struct of_device_id cam_cc_x1e80100_match_table[] = {
  2266. { .compatible = "qcom,x1e80100-camcc" },
  2267. { }
  2268. };
  2269. MODULE_DEVICE_TABLE(of, cam_cc_x1e80100_match_table);
  2270. static int cam_cc_x1e80100_probe(struct platform_device *pdev)
  2271. {
  2272. struct regmap *regmap;
  2273. int ret;
  2274. ret = devm_pm_runtime_enable(&pdev->dev);
  2275. if (ret)
  2276. return ret;
  2277. ret = pm_runtime_resume_and_get(&pdev->dev);
  2278. if (ret)
  2279. return ret;
  2280. regmap = qcom_cc_map(pdev, &cam_cc_x1e80100_desc);
  2281. if (IS_ERR(regmap)) {
  2282. pm_runtime_put(&pdev->dev);
  2283. return PTR_ERR(regmap);
  2284. }
  2285. clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  2286. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  2287. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  2288. clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  2289. clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  2290. clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  2291. clk_lucid_ole_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config);
  2292. /* Keep clocks always enabled */
  2293. qcom_branch_set_clk_en(regmap, 0x13a9c); /* CAM_CC_GDSC_CLK */
  2294. qcom_branch_set_clk_en(regmap, 0x13ab8); /* CAM_CC_SLEEP_CLK */
  2295. ret = qcom_cc_really_probe(&pdev->dev, &cam_cc_x1e80100_desc, regmap);
  2296. pm_runtime_put(&pdev->dev);
  2297. return ret;
  2298. }
  2299. static struct platform_driver cam_cc_x1e80100_driver = {
  2300. .probe = cam_cc_x1e80100_probe,
  2301. .driver = {
  2302. .name = "camcc-x1e80100",
  2303. .of_match_table = cam_cc_x1e80100_match_table,
  2304. },
  2305. };
  2306. module_platform_driver(cam_cc_x1e80100_driver);
  2307. MODULE_DESCRIPTION("QTI Camera Clock Controller X1E80100 Driver");
  2308. MODULE_LICENSE("GPL");