clk-rcg.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright (c) 2013, 2018, The Linux Foundation. All rights reserved. */
  3. #ifndef __QCOM_CLK_RCG_H__
  4. #define __QCOM_CLK_RCG_H__
  5. #include <linux/clk-provider.h>
  6. #include "clk-regmap.h"
  7. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  8. struct freq_tbl {
  9. unsigned long freq;
  10. u8 src;
  11. u8 pre_div;
  12. u16 m;
  13. u16 n;
  14. };
  15. #define C(s, h, m, n) { (s), (2 * (h) - 1), (m), (n) }
  16. #define FM(f, confs) { (f), ARRAY_SIZE(confs), (confs) }
  17. #define FMS(f, s, h, m, n) { (f), 1, (const struct freq_conf []){ C(s, h, m, n) } }
  18. struct freq_conf {
  19. u8 src;
  20. u8 pre_div;
  21. u16 m;
  22. u16 n;
  23. };
  24. struct freq_multi_tbl {
  25. unsigned long freq;
  26. size_t num_confs;
  27. const struct freq_conf *confs;
  28. };
  29. /**
  30. * struct mn - M/N:D counter
  31. * @mnctr_en_bit: bit to enable mn counter
  32. * @mnctr_reset_bit: bit to assert mn counter reset
  33. * @mnctr_mode_shift: lowest bit of mn counter mode field
  34. * @n_val_shift: lowest bit of n value field
  35. * @m_val_shift: lowest bit of m value field
  36. * @width: number of bits in m/n/d values
  37. * @reset_in_cc: true if the mnctr_reset_bit is in the CC register
  38. */
  39. struct mn {
  40. u8 mnctr_en_bit;
  41. u8 mnctr_reset_bit;
  42. u8 mnctr_mode_shift;
  43. #define MNCTR_MODE_DUAL 0x2
  44. #define MNCTR_MODE_MASK 0x3
  45. u8 n_val_shift;
  46. u8 m_val_shift;
  47. u8 width;
  48. bool reset_in_cc;
  49. };
  50. /**
  51. * struct pre_div - pre-divider
  52. * @pre_div_shift: lowest bit of pre divider field
  53. * @pre_div_width: number of bits in predivider
  54. */
  55. struct pre_div {
  56. u8 pre_div_shift;
  57. u8 pre_div_width;
  58. };
  59. /**
  60. * struct src_sel - source selector
  61. * @src_sel_shift: lowest bit of source selection field
  62. * @parent_map: map from software's parent index to hardware's src_sel field
  63. */
  64. struct src_sel {
  65. u8 src_sel_shift;
  66. #define SRC_SEL_MASK 0x7
  67. const struct parent_map *parent_map;
  68. };
  69. /**
  70. * struct clk_rcg - root clock generator
  71. *
  72. * @ns_reg: NS register
  73. * @md_reg: MD register
  74. * @mn: mn counter
  75. * @p: pre divider
  76. * @s: source selector
  77. * @freq_tbl: frequency table
  78. * @clkr: regmap clock handle
  79. * @lock: register lock
  80. */
  81. struct clk_rcg {
  82. u32 ns_reg;
  83. u32 md_reg;
  84. struct mn mn;
  85. struct pre_div p;
  86. struct src_sel s;
  87. const struct freq_tbl *freq_tbl;
  88. struct clk_regmap clkr;
  89. };
  90. extern const struct clk_ops clk_rcg_ops;
  91. extern const struct clk_ops clk_rcg_floor_ops;
  92. extern const struct clk_ops clk_rcg_bypass_ops;
  93. extern const struct clk_ops clk_rcg_bypass2_ops;
  94. extern const struct clk_ops clk_rcg_pixel_ops;
  95. extern const struct clk_ops clk_rcg_esc_ops;
  96. extern const struct clk_ops clk_rcg_lcc_ops;
  97. #define to_clk_rcg(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg, clkr)
  98. /**
  99. * struct clk_dyn_rcg - root clock generator with glitch free mux
  100. *
  101. * @mux_sel_bit: bit to switch glitch free mux
  102. * @ns_reg: NS0 and NS1 register
  103. * @md_reg: MD0 and MD1 register
  104. * @bank_reg: register to XOR @mux_sel_bit into to switch glitch free mux
  105. * @mn: mn counter (banked)
  106. * @s: source selector (banked)
  107. * @freq_tbl: frequency table
  108. * @clkr: regmap clock handle
  109. * @lock: register lock
  110. */
  111. struct clk_dyn_rcg {
  112. u32 ns_reg[2];
  113. u32 md_reg[2];
  114. u32 bank_reg;
  115. u8 mux_sel_bit;
  116. struct mn mn[2];
  117. struct pre_div p[2];
  118. struct src_sel s[2];
  119. const struct freq_tbl *freq_tbl;
  120. struct clk_regmap clkr;
  121. };
  122. extern const struct clk_ops clk_dyn_rcg_ops;
  123. #define to_clk_dyn_rcg(_hw) \
  124. container_of(to_clk_regmap(_hw), struct clk_dyn_rcg, clkr)
  125. /**
  126. * struct clk_rcg2 - root clock generator
  127. *
  128. * @cmd_rcgr: corresponds to *_CMD_RCGR
  129. * @mnd_width: number of bits in m/n/d values
  130. * @hid_width: number of bits in half integer divider
  131. * @safe_src_index: safe src index value
  132. * @parent_map: map from software's parent index to hardware's src_sel field
  133. * @freq_tbl: frequency table
  134. * @freq_multi_tbl: frequency table for clocks reachable with multiple RCGs conf
  135. * @clkr: regmap clock handle
  136. * @cfg_off: defines the cfg register offset from the CMD_RCGR + CFG_REG
  137. * @parked_cfg: cached value of the CFG register for parked RCGs
  138. * @hw_clk_ctrl: whether to enable hardware clock control
  139. */
  140. struct clk_rcg2 {
  141. u32 cmd_rcgr;
  142. u8 mnd_width;
  143. u8 hid_width;
  144. u8 safe_src_index;
  145. const struct parent_map *parent_map;
  146. union {
  147. const struct freq_tbl *freq_tbl;
  148. const struct freq_multi_tbl *freq_multi_tbl;
  149. };
  150. struct clk_regmap clkr;
  151. u8 cfg_off;
  152. u32 parked_cfg;
  153. bool hw_clk_ctrl;
  154. };
  155. #define to_clk_rcg2(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg2, clkr)
  156. struct clk_rcg2_gfx3d {
  157. u8 div;
  158. struct clk_rcg2 rcg;
  159. struct clk_hw **hws;
  160. };
  161. #define to_clk_rcg2_gfx3d(_hw) \
  162. container_of(to_clk_rcg2(_hw), struct clk_rcg2_gfx3d, rcg)
  163. extern const struct clk_ops clk_rcg2_ops;
  164. extern const struct clk_ops clk_rcg2_floor_ops;
  165. extern const struct clk_ops clk_rcg2_fm_ops;
  166. extern const struct clk_ops clk_rcg2_mux_closest_ops;
  167. extern const struct clk_ops clk_edp_pixel_ops;
  168. extern const struct clk_ops clk_byte_ops;
  169. extern const struct clk_ops clk_byte2_ops;
  170. extern const struct clk_ops clk_pixel_ops;
  171. extern const struct clk_ops clk_gfx3d_ops;
  172. extern const struct clk_ops clk_rcg2_shared_ops;
  173. extern const struct clk_ops clk_rcg2_shared_floor_ops;
  174. extern const struct clk_ops clk_rcg2_shared_no_init_park_ops;
  175. extern const struct clk_ops clk_dp_ops;
  176. struct clk_rcg_dfs_data {
  177. struct clk_rcg2 *rcg;
  178. struct clk_init_data *init;
  179. };
  180. #define DEFINE_RCG_DFS(r) \
  181. { .rcg = &r, .init = &r##_init }
  182. extern int qcom_cc_register_rcg_dfs(struct regmap *regmap,
  183. const struct clk_rcg_dfs_data *rcgs,
  184. size_t len);
  185. #endif