dispcc-qcm2290.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021, Linaro Ltd.
  5. */
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,dispcc-qcm2290.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. P_BI_TCXO,
  23. P_BI_TCXO_AO,
  24. P_DISP_CC_PLL0_OUT_MAIN,
  25. P_DSI0_PHY_PLL_OUT_BYTECLK,
  26. P_DSI0_PHY_PLL_OUT_DSICLK,
  27. P_GPLL0_OUT_DIV,
  28. P_GPLL0_OUT_MAIN,
  29. P_SLEEP_CLK,
  30. };
  31. static const struct pll_vco spark_vco[] = {
  32. { 500000000, 1000000000, 2 },
  33. };
  34. /* 768MHz configuration */
  35. static const struct alpha_pll_config disp_cc_pll0_config = {
  36. .l = 0x28,
  37. .alpha = 0x0,
  38. .alpha_en_mask = BIT(24),
  39. .vco_val = 0x2 << 20,
  40. .vco_mask = GENMASK(21, 20),
  41. .main_output_mask = BIT(0),
  42. .config_ctl_val = 0x4001055B,
  43. };
  44. static struct clk_alpha_pll disp_cc_pll0 = {
  45. .offset = 0x0,
  46. .vco_table = spark_vco,
  47. .num_vco = ARRAY_SIZE(spark_vco),
  48. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  49. .clkr = {
  50. .hw.init = &(struct clk_init_data){
  51. .name = "disp_cc_pll0",
  52. .parent_data = &(const struct clk_parent_data){
  53. .fw_name = "bi_tcxo",
  54. },
  55. .num_parents = 1,
  56. .ops = &clk_alpha_pll_ops,
  57. },
  58. },
  59. };
  60. static const struct parent_map disp_cc_parent_map_0[] = {
  61. { P_BI_TCXO, 0 },
  62. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  63. };
  64. static const struct clk_parent_data disp_cc_parent_data_0[] = {
  65. { .fw_name = "bi_tcxo" },
  66. { .fw_name = "dsi0_phy_pll_out_byteclk" },
  67. };
  68. static const struct parent_map disp_cc_parent_map_1[] = {
  69. { P_BI_TCXO, 0 },
  70. };
  71. static const struct clk_parent_data disp_cc_parent_data_1[] = {
  72. { .fw_name = "bi_tcxo" },
  73. };
  74. static const struct parent_map disp_cc_parent_map_2[] = {
  75. { P_BI_TCXO_AO, 0 },
  76. { P_GPLL0_OUT_DIV, 4 },
  77. };
  78. static const struct clk_parent_data disp_cc_parent_data_2[] = {
  79. { .fw_name = "bi_tcxo_ao" },
  80. { .fw_name = "gcc_disp_gpll0_div_clk_src" },
  81. };
  82. static const struct parent_map disp_cc_parent_map_3[] = {
  83. { P_BI_TCXO, 0 },
  84. { P_DISP_CC_PLL0_OUT_MAIN, 1 },
  85. { P_GPLL0_OUT_MAIN, 4 },
  86. };
  87. static const struct clk_parent_data disp_cc_parent_data_3[] = {
  88. { .fw_name = "bi_tcxo" },
  89. { .hw = &disp_cc_pll0.clkr.hw },
  90. { .fw_name = "gcc_disp_gpll0_clk_src" },
  91. };
  92. static const struct parent_map disp_cc_parent_map_4[] = {
  93. { P_BI_TCXO, 0 },
  94. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  95. };
  96. static const struct clk_parent_data disp_cc_parent_data_4[] = {
  97. { .fw_name = "bi_tcxo" },
  98. { .fw_name = "dsi0_phy_pll_out_dsiclk" },
  99. };
  100. static const struct parent_map disp_cc_parent_map_5[] = {
  101. { P_SLEEP_CLK, 0 },
  102. };
  103. static const struct clk_parent_data disp_cc_parent_data_5[] = {
  104. { .fw_name = "sleep_clk" },
  105. };
  106. static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
  107. .cmd_rcgr = 0x20a4,
  108. .mnd_width = 0,
  109. .hid_width = 5,
  110. .parent_map = disp_cc_parent_map_0,
  111. .clkr.hw.init = &(struct clk_init_data){
  112. .name = "disp_cc_mdss_byte0_clk_src",
  113. .parent_data = disp_cc_parent_data_0,
  114. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  115. /* For set_rate and set_parent to succeed, parent(s) must be enabled */
  116. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  117. .ops = &clk_byte2_ops,
  118. },
  119. };
  120. static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
  121. .reg = 0x20bc,
  122. .shift = 0,
  123. .width = 2,
  124. .clkr.hw.init = &(struct clk_init_data) {
  125. .name = "disp_cc_mdss_byte0_div_clk_src",
  126. .parent_hws = (const struct clk_hw*[]){
  127. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  128. },
  129. .num_parents = 1,
  130. .ops = &clk_regmap_div_ops,
  131. },
  132. };
  133. static const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
  134. F(19200000, P_BI_TCXO_AO, 1, 0, 0),
  135. F(37500000, P_GPLL0_OUT_DIV, 8, 0, 0),
  136. F(75000000, P_GPLL0_OUT_DIV, 4, 0, 0),
  137. { }
  138. };
  139. static struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
  140. .cmd_rcgr = 0x2154,
  141. .mnd_width = 0,
  142. .hid_width = 5,
  143. .parent_map = disp_cc_parent_map_2,
  144. .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
  145. .clkr.hw.init = &(struct clk_init_data){
  146. .name = "disp_cc_mdss_ahb_clk_src",
  147. .parent_data = disp_cc_parent_data_2,
  148. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  149. .ops = &clk_rcg2_shared_ops,
  150. },
  151. };
  152. static const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
  153. F(19200000, P_BI_TCXO, 1, 0, 0),
  154. { }
  155. };
  156. static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
  157. .cmd_rcgr = 0x20c0,
  158. .mnd_width = 0,
  159. .hid_width = 5,
  160. .parent_map = disp_cc_parent_map_0,
  161. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  162. .clkr.hw.init = &(struct clk_init_data){
  163. .name = "disp_cc_mdss_esc0_clk_src",
  164. .parent_data = disp_cc_parent_data_0,
  165. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  166. .ops = &clk_rcg2_ops,
  167. },
  168. };
  169. static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
  170. F(19200000, P_BI_TCXO, 1, 0, 0),
  171. F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
  172. F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  173. F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  174. F(384000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
  175. { }
  176. };
  177. static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
  178. .cmd_rcgr = 0x2074,
  179. .mnd_width = 0,
  180. .hid_width = 5,
  181. .parent_map = disp_cc_parent_map_3,
  182. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  183. .clkr.hw.init = &(struct clk_init_data){
  184. .name = "disp_cc_mdss_mdp_clk_src",
  185. .parent_data = disp_cc_parent_data_3,
  186. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  187. .flags = CLK_SET_RATE_PARENT,
  188. .ops = &clk_rcg2_shared_ops,
  189. },
  190. };
  191. static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
  192. .cmd_rcgr = 0x205c,
  193. .mnd_width = 8,
  194. .hid_width = 5,
  195. .parent_map = disp_cc_parent_map_4,
  196. .clkr.hw.init = &(struct clk_init_data){
  197. .name = "disp_cc_mdss_pclk0_clk_src",
  198. .parent_data = disp_cc_parent_data_4,
  199. .num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
  200. /* For set_rate and set_parent to succeed, parent(s) must be enabled */
  201. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  202. .ops = &clk_pixel_ops,
  203. },
  204. };
  205. static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
  206. .cmd_rcgr = 0x208c,
  207. .mnd_width = 0,
  208. .hid_width = 5,
  209. .parent_map = disp_cc_parent_map_1,
  210. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  211. .clkr.hw.init = &(struct clk_init_data){
  212. .name = "disp_cc_mdss_vsync_clk_src",
  213. .parent_data = disp_cc_parent_data_1,
  214. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  215. .flags = CLK_SET_RATE_PARENT,
  216. .ops = &clk_rcg2_shared_ops,
  217. },
  218. };
  219. static const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
  220. F(32764, P_SLEEP_CLK, 1, 0, 0),
  221. { }
  222. };
  223. static struct clk_rcg2 disp_cc_sleep_clk_src = {
  224. .cmd_rcgr = 0x6050,
  225. .mnd_width = 0,
  226. .hid_width = 5,
  227. .parent_map = disp_cc_parent_map_5,
  228. .freq_tbl = ftbl_disp_cc_sleep_clk_src,
  229. .clkr.hw.init = &(struct clk_init_data){
  230. .name = "disp_cc_sleep_clk_src",
  231. .parent_data = disp_cc_parent_data_5,
  232. .num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
  233. .ops = &clk_rcg2_ops,
  234. },
  235. };
  236. static struct clk_branch disp_cc_mdss_ahb_clk = {
  237. .halt_reg = 0x2044,
  238. .halt_check = BRANCH_HALT,
  239. .clkr = {
  240. .enable_reg = 0x2044,
  241. .enable_mask = BIT(0),
  242. .hw.init = &(struct clk_init_data){
  243. .name = "disp_cc_mdss_ahb_clk",
  244. .parent_hws = (const struct clk_hw*[]){
  245. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  246. },
  247. .num_parents = 1,
  248. .flags = CLK_SET_RATE_PARENT,
  249. .ops = &clk_branch2_ops,
  250. },
  251. },
  252. };
  253. static struct clk_branch disp_cc_mdss_byte0_clk = {
  254. .halt_reg = 0x201c,
  255. .halt_check = BRANCH_HALT,
  256. .clkr = {
  257. .enable_reg = 0x201c,
  258. .enable_mask = BIT(0),
  259. .hw.init = &(struct clk_init_data){
  260. .name = "disp_cc_mdss_byte0_clk",
  261. .parent_hws = (const struct clk_hw*[]){
  262. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  263. },
  264. .num_parents = 1,
  265. .flags = CLK_SET_RATE_PARENT,
  266. .ops = &clk_branch2_ops,
  267. },
  268. },
  269. };
  270. static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
  271. .halt_reg = 0x2020,
  272. .halt_check = BRANCH_HALT,
  273. .clkr = {
  274. .enable_reg = 0x2020,
  275. .enable_mask = BIT(0),
  276. .hw.init = &(struct clk_init_data){
  277. .name = "disp_cc_mdss_byte0_intf_clk",
  278. .parent_hws = (const struct clk_hw*[]){
  279. &disp_cc_mdss_byte0_div_clk_src.clkr.hw,
  280. },
  281. .num_parents = 1,
  282. .flags = CLK_SET_RATE_PARENT,
  283. .ops = &clk_branch2_ops,
  284. },
  285. },
  286. };
  287. static struct clk_branch disp_cc_mdss_esc0_clk = {
  288. .halt_reg = 0x2024,
  289. .halt_check = BRANCH_HALT,
  290. .clkr = {
  291. .enable_reg = 0x2024,
  292. .enable_mask = BIT(0),
  293. .hw.init = &(struct clk_init_data){
  294. .name = "disp_cc_mdss_esc0_clk",
  295. .parent_hws = (const struct clk_hw*[]){
  296. &disp_cc_mdss_esc0_clk_src.clkr.hw,
  297. },
  298. .num_parents = 1,
  299. .flags = CLK_SET_RATE_PARENT,
  300. .ops = &clk_branch2_ops,
  301. },
  302. },
  303. };
  304. static struct clk_branch disp_cc_mdss_mdp_clk = {
  305. .halt_reg = 0x2008,
  306. .halt_check = BRANCH_HALT,
  307. .clkr = {
  308. .enable_reg = 0x2008,
  309. .enable_mask = BIT(0),
  310. .hw.init = &(struct clk_init_data){
  311. .name = "disp_cc_mdss_mdp_clk",
  312. .parent_hws = (const struct clk_hw*[]){
  313. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  314. },
  315. .num_parents = 1,
  316. .flags = CLK_SET_RATE_PARENT,
  317. .ops = &clk_branch2_ops,
  318. },
  319. },
  320. };
  321. static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
  322. .halt_reg = 0x2010,
  323. .halt_check = BRANCH_HALT_VOTED,
  324. .clkr = {
  325. .enable_reg = 0x2010,
  326. .enable_mask = BIT(0),
  327. .hw.init = &(struct clk_init_data){
  328. .name = "disp_cc_mdss_mdp_lut_clk",
  329. .parent_hws = (const struct clk_hw*[]){
  330. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  331. },
  332. .num_parents = 1,
  333. .flags = CLK_SET_RATE_PARENT,
  334. .ops = &clk_branch2_ops,
  335. },
  336. },
  337. };
  338. static struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
  339. .halt_reg = 0x4004,
  340. .halt_check = BRANCH_HALT_VOTED,
  341. .clkr = {
  342. .enable_reg = 0x4004,
  343. .enable_mask = BIT(0),
  344. .hw.init = &(struct clk_init_data){
  345. .name = "disp_cc_mdss_non_gdsc_ahb_clk",
  346. .parent_hws = (const struct clk_hw*[]){
  347. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  348. },
  349. .num_parents = 1,
  350. .flags = CLK_SET_RATE_PARENT,
  351. .ops = &clk_branch2_ops,
  352. },
  353. },
  354. };
  355. static struct clk_branch disp_cc_mdss_pclk0_clk = {
  356. .halt_reg = 0x2004,
  357. .halt_check = BRANCH_HALT,
  358. .clkr = {
  359. .enable_reg = 0x2004,
  360. .enable_mask = BIT(0),
  361. .hw.init = &(struct clk_init_data){
  362. .name = "disp_cc_mdss_pclk0_clk",
  363. .parent_hws = (const struct clk_hw*[]){
  364. &disp_cc_mdss_pclk0_clk_src.clkr.hw,
  365. },
  366. .num_parents = 1,
  367. .flags = CLK_SET_RATE_PARENT,
  368. .ops = &clk_branch2_ops,
  369. },
  370. },
  371. };
  372. static struct clk_branch disp_cc_mdss_vsync_clk = {
  373. .halt_reg = 0x2018,
  374. .halt_check = BRANCH_HALT,
  375. .clkr = {
  376. .enable_reg = 0x2018,
  377. .enable_mask = BIT(0),
  378. .hw.init = &(struct clk_init_data){
  379. .name = "disp_cc_mdss_vsync_clk",
  380. .parent_hws = (const struct clk_hw*[]){
  381. &disp_cc_mdss_vsync_clk_src.clkr.hw,
  382. },
  383. .num_parents = 1,
  384. .flags = CLK_SET_RATE_PARENT,
  385. .ops = &clk_branch2_ops,
  386. },
  387. },
  388. };
  389. static struct clk_branch disp_cc_sleep_clk = {
  390. .halt_reg = 0x6068,
  391. .halt_check = BRANCH_HALT,
  392. .clkr = {
  393. .enable_reg = 0x6068,
  394. .enable_mask = BIT(0),
  395. .hw.init = &(struct clk_init_data){
  396. .name = "disp_cc_sleep_clk",
  397. .parent_hws = (const struct clk_hw*[]){
  398. &disp_cc_sleep_clk_src.clkr.hw,
  399. },
  400. .num_parents = 1,
  401. .flags = CLK_SET_RATE_PARENT,
  402. .ops = &clk_branch2_ops,
  403. },
  404. },
  405. };
  406. static const struct qcom_reset_map disp_cc_qcm2290_resets[] = {
  407. [DISP_CC_MDSS_CORE_BCR] = { 0x2000 },
  408. };
  409. static struct gdsc mdss_gdsc = {
  410. .gdscr = 0x3000,
  411. .pd = {
  412. .name = "mdss_gdsc",
  413. },
  414. .pwrsts = PWRSTS_OFF_ON,
  415. .flags = HW_CTRL,
  416. };
  417. static struct gdsc *disp_cc_qcm2290_gdscs[] = {
  418. [MDSS_GDSC] = &mdss_gdsc,
  419. };
  420. static struct clk_regmap *disp_cc_qcm2290_clocks[] = {
  421. [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
  422. [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
  423. [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
  424. [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
  425. [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
  426. [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
  427. [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
  428. [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
  429. [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
  430. [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
  431. [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
  432. [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
  433. [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
  434. [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
  435. [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
  436. [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
  437. [DISP_CC_PLL0] = &disp_cc_pll0.clkr,
  438. [DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
  439. [DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
  440. };
  441. static const struct regmap_config disp_cc_qcm2290_regmap_config = {
  442. .reg_bits = 32,
  443. .reg_stride = 4,
  444. .val_bits = 32,
  445. .max_register = 0x10000,
  446. .fast_io = true,
  447. };
  448. static const struct qcom_cc_desc disp_cc_qcm2290_desc = {
  449. .config = &disp_cc_qcm2290_regmap_config,
  450. .clks = disp_cc_qcm2290_clocks,
  451. .num_clks = ARRAY_SIZE(disp_cc_qcm2290_clocks),
  452. .gdscs = disp_cc_qcm2290_gdscs,
  453. .num_gdscs = ARRAY_SIZE(disp_cc_qcm2290_gdscs),
  454. .resets = disp_cc_qcm2290_resets,
  455. .num_resets = ARRAY_SIZE(disp_cc_qcm2290_resets),
  456. };
  457. static const struct of_device_id disp_cc_qcm2290_match_table[] = {
  458. { .compatible = "qcom,qcm2290-dispcc" },
  459. { }
  460. };
  461. MODULE_DEVICE_TABLE(of, disp_cc_qcm2290_match_table);
  462. static int disp_cc_qcm2290_probe(struct platform_device *pdev)
  463. {
  464. struct regmap *regmap;
  465. int ret;
  466. regmap = qcom_cc_map(pdev, &disp_cc_qcm2290_desc);
  467. if (IS_ERR(regmap))
  468. return PTR_ERR(regmap);
  469. clk_alpha_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
  470. /* Keep some clocks always-on */
  471. qcom_branch_set_clk_en(regmap, 0x604c); /* DISP_CC_XO_CLK */
  472. ret = qcom_cc_really_probe(&pdev->dev, &disp_cc_qcm2290_desc, regmap);
  473. if (ret) {
  474. dev_err(&pdev->dev, "Failed to register DISP CC clocks\n");
  475. return ret;
  476. }
  477. return ret;
  478. }
  479. static struct platform_driver disp_cc_qcm2290_driver = {
  480. .probe = disp_cc_qcm2290_probe,
  481. .driver = {
  482. .name = "dispcc-qcm2290",
  483. .of_match_table = disp_cc_qcm2290_match_table,
  484. },
  485. };
  486. module_platform_driver(disp_cc_qcm2290_driver);
  487. MODULE_DESCRIPTION("QTI DISP_CC qcm2290 Driver");
  488. MODULE_LICENSE("GPL v2");