dispcc-sm6350.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,dispcc-sm6350.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap.h"
  15. #include "clk-regmap-divider.h"
  16. #include "common.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. P_BI_TCXO,
  21. P_DISP_CC_PLL0_OUT_EVEN,
  22. P_DISP_CC_PLL0_OUT_MAIN,
  23. P_DP_PHY_PLL_LINK_CLK,
  24. P_DP_PHY_PLL_VCO_DIV_CLK,
  25. P_DSI0_PHY_PLL_OUT_BYTECLK,
  26. P_DSI0_PHY_PLL_OUT_DSICLK,
  27. P_GCC_DISP_GPLL0_CLK,
  28. };
  29. static const struct pll_vco fabia_vco[] = {
  30. { 249600000, 2000000000, 0 },
  31. };
  32. static const struct alpha_pll_config disp_cc_pll0_config = {
  33. .l = 0x3a,
  34. .alpha = 0x5555,
  35. .config_ctl_val = 0x20485699,
  36. .config_ctl_hi_val = 0x00002067,
  37. .test_ctl_val = 0x40000000,
  38. .test_ctl_hi_val = 0x00000002,
  39. .user_ctl_val = 0x00000000,
  40. .user_ctl_hi_val = 0x00004805,
  41. };
  42. static struct clk_alpha_pll disp_cc_pll0 = {
  43. .offset = 0x0,
  44. .vco_table = fabia_vco,
  45. .num_vco = ARRAY_SIZE(fabia_vco),
  46. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  47. .clkr = {
  48. .hw.init = &(struct clk_init_data){
  49. .name = "disp_cc_pll0",
  50. .parent_data = &(const struct clk_parent_data){
  51. .fw_name = "bi_tcxo",
  52. },
  53. .num_parents = 1,
  54. .ops = &clk_alpha_pll_fabia_ops,
  55. },
  56. },
  57. };
  58. static const struct parent_map disp_cc_parent_map_0[] = {
  59. { P_BI_TCXO, 0 },
  60. { P_DP_PHY_PLL_LINK_CLK, 1 },
  61. { P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
  62. };
  63. static const struct clk_parent_data disp_cc_parent_data_0[] = {
  64. { .fw_name = "bi_tcxo" },
  65. { .fw_name = "dp_phy_pll_link_clk" },
  66. { .fw_name = "dp_phy_pll_vco_div_clk" },
  67. };
  68. static const struct parent_map disp_cc_parent_map_1[] = {
  69. { P_BI_TCXO, 0 },
  70. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  71. };
  72. static const struct clk_parent_data disp_cc_parent_data_1[] = {
  73. { .fw_name = "bi_tcxo" },
  74. { .fw_name = "dsi0_phy_pll_out_byteclk" },
  75. };
  76. static const struct parent_map disp_cc_parent_map_3[] = {
  77. { P_BI_TCXO, 0 },
  78. { P_DISP_CC_PLL0_OUT_MAIN, 1 },
  79. { P_GCC_DISP_GPLL0_CLK, 4 },
  80. { P_DISP_CC_PLL0_OUT_EVEN, 5 },
  81. };
  82. static const struct clk_parent_data disp_cc_parent_data_3[] = {
  83. { .fw_name = "bi_tcxo" },
  84. { .hw = &disp_cc_pll0.clkr.hw },
  85. { .fw_name = "gcc_disp_gpll0_clk" },
  86. { .hw = &disp_cc_pll0.clkr.hw },
  87. };
  88. static const struct parent_map disp_cc_parent_map_4[] = {
  89. { P_BI_TCXO, 0 },
  90. { P_GCC_DISP_GPLL0_CLK, 4 },
  91. };
  92. static const struct clk_parent_data disp_cc_parent_data_4[] = {
  93. { .fw_name = "bi_tcxo" },
  94. { .fw_name = "gcc_disp_gpll0_clk" },
  95. };
  96. static const struct parent_map disp_cc_parent_map_5[] = {
  97. { P_BI_TCXO, 0 },
  98. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  99. };
  100. static const struct clk_parent_data disp_cc_parent_data_5[] = {
  101. { .fw_name = "bi_tcxo" },
  102. { .fw_name = "dsi0_phy_pll_out_dsiclk" },
  103. };
  104. static const struct parent_map disp_cc_parent_map_6[] = {
  105. { P_BI_TCXO, 0 },
  106. };
  107. static const struct clk_parent_data disp_cc_parent_data_6[] = {
  108. { .fw_name = "bi_tcxo" },
  109. };
  110. static const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
  111. F(19200000, P_BI_TCXO, 1, 0, 0),
  112. F(37500000, P_GCC_DISP_GPLL0_CLK, 16, 0, 0),
  113. F(75000000, P_GCC_DISP_GPLL0_CLK, 8, 0, 0),
  114. { }
  115. };
  116. static struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
  117. .cmd_rcgr = 0x115c,
  118. .mnd_width = 0,
  119. .hid_width = 5,
  120. .parent_map = disp_cc_parent_map_4,
  121. .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
  122. .clkr.hw.init = &(struct clk_init_data){
  123. .name = "disp_cc_mdss_ahb_clk_src",
  124. .parent_data = disp_cc_parent_data_4,
  125. .num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
  126. .flags = CLK_SET_RATE_PARENT,
  127. .ops = &clk_rcg2_ops,
  128. },
  129. };
  130. static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
  131. .cmd_rcgr = 0x10c4,
  132. .mnd_width = 0,
  133. .hid_width = 5,
  134. .parent_map = disp_cc_parent_map_1,
  135. .clkr.hw.init = &(struct clk_init_data){
  136. .name = "disp_cc_mdss_byte0_clk_src",
  137. .parent_data = disp_cc_parent_data_1,
  138. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  139. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  140. .ops = &clk_byte2_ops,
  141. },
  142. };
  143. static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
  144. .reg = 0x10dc,
  145. .shift = 0,
  146. .width = 2,
  147. .clkr.hw.init = &(struct clk_init_data) {
  148. .name = "disp_cc_mdss_byte0_div_clk_src",
  149. .parent_hws = (const struct clk_hw*[]){
  150. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  151. },
  152. .num_parents = 1,
  153. .flags = CLK_GET_RATE_NOCACHE,
  154. .ops = &clk_regmap_div_ro_ops,
  155. },
  156. };
  157. static const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = {
  158. F(19200000, P_BI_TCXO, 1, 0, 0),
  159. { }
  160. };
  161. static struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
  162. .cmd_rcgr = 0x1144,
  163. .mnd_width = 0,
  164. .hid_width = 5,
  165. .parent_map = disp_cc_parent_map_6,
  166. .freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
  167. .clkr.hw.init = &(struct clk_init_data){
  168. .name = "disp_cc_mdss_dp_aux_clk_src",
  169. .parent_data = disp_cc_parent_data_6,
  170. .num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
  171. .ops = &clk_rcg2_ops,
  172. },
  173. };
  174. static const struct freq_tbl ftbl_disp_cc_mdss_dp_crypto_clk_src[] = {
  175. F(108000, P_DP_PHY_PLL_LINK_CLK, 3, 0, 0),
  176. F(180000, P_DP_PHY_PLL_LINK_CLK, 3, 0, 0),
  177. F(360000, P_DP_PHY_PLL_LINK_CLK, 1.5, 0, 0),
  178. F(540000, P_DP_PHY_PLL_LINK_CLK, 1.5, 0, 0),
  179. { }
  180. };
  181. static struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
  182. .cmd_rcgr = 0x1114,
  183. .mnd_width = 0,
  184. .hid_width = 5,
  185. .parent_map = disp_cc_parent_map_0,
  186. .freq_tbl = ftbl_disp_cc_mdss_dp_crypto_clk_src,
  187. .clkr.hw.init = &(struct clk_init_data){
  188. .name = "disp_cc_mdss_dp_crypto_clk_src",
  189. .parent_data = disp_cc_parent_data_0,
  190. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  191. .flags = CLK_GET_RATE_NOCACHE,
  192. .ops = &clk_rcg2_ops,
  193. },
  194. };
  195. static struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
  196. .cmd_rcgr = 0x10f8,
  197. .mnd_width = 0,
  198. .hid_width = 5,
  199. .parent_map = disp_cc_parent_map_0,
  200. .clkr.hw.init = &(struct clk_init_data){
  201. .name = "disp_cc_mdss_dp_link_clk_src",
  202. .parent_data = disp_cc_parent_data_0,
  203. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  204. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  205. .ops = &clk_byte2_ops,
  206. },
  207. };
  208. static struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
  209. .cmd_rcgr = 0x112c,
  210. .mnd_width = 16,
  211. .hid_width = 5,
  212. .parent_map = disp_cc_parent_map_0,
  213. .clkr.hw.init = &(struct clk_init_data){
  214. .name = "disp_cc_mdss_dp_pixel_clk_src",
  215. .parent_data = disp_cc_parent_data_0,
  216. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  217. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  218. .ops = &clk_dp_ops,
  219. },
  220. };
  221. static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
  222. .cmd_rcgr = 0x10e0,
  223. .mnd_width = 0,
  224. .hid_width = 5,
  225. .parent_map = disp_cc_parent_map_1,
  226. .freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .name = "disp_cc_mdss_esc0_clk_src",
  229. .parent_data = disp_cc_parent_data_1,
  230. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  231. .ops = &clk_rcg2_ops,
  232. },
  233. };
  234. static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
  235. F(19200000, P_BI_TCXO, 1, 0, 0),
  236. F(200000000, P_GCC_DISP_GPLL0_CLK, 3, 0, 0),
  237. F(300000000, P_GCC_DISP_GPLL0_CLK, 2, 0, 0),
  238. F(373333333, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  239. F(448000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  240. F(560000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
  241. { }
  242. };
  243. static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
  244. .cmd_rcgr = 0x107c,
  245. .mnd_width = 0,
  246. .hid_width = 5,
  247. .parent_map = disp_cc_parent_map_3,
  248. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "disp_cc_mdss_mdp_clk_src",
  251. .parent_data = disp_cc_parent_data_3,
  252. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  253. .flags = CLK_SET_RATE_PARENT,
  254. .ops = &clk_rcg2_ops,
  255. },
  256. };
  257. static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
  258. .cmd_rcgr = 0x1064,
  259. .mnd_width = 8,
  260. .hid_width = 5,
  261. .parent_map = disp_cc_parent_map_5,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "disp_cc_mdss_pclk0_clk_src",
  264. .parent_data = disp_cc_parent_data_5,
  265. .num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
  266. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE | CLK_OPS_PARENT_ENABLE,
  267. .ops = &clk_pixel_ops,
  268. },
  269. };
  270. static struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
  271. .cmd_rcgr = 0x1094,
  272. .mnd_width = 0,
  273. .hid_width = 5,
  274. .parent_map = disp_cc_parent_map_3,
  275. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  276. .clkr.hw.init = &(struct clk_init_data){
  277. .name = "disp_cc_mdss_rot_clk_src",
  278. .parent_data = disp_cc_parent_data_3,
  279. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  280. .flags = CLK_SET_RATE_PARENT,
  281. .ops = &clk_rcg2_ops,
  282. },
  283. };
  284. static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
  285. .cmd_rcgr = 0x10ac,
  286. .mnd_width = 0,
  287. .hid_width = 5,
  288. .parent_map = disp_cc_parent_map_6,
  289. .freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
  290. .clkr.hw.init = &(struct clk_init_data){
  291. .name = "disp_cc_mdss_vsync_clk_src",
  292. .parent_data = disp_cc_parent_data_6,
  293. .num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
  294. .ops = &clk_rcg2_ops,
  295. },
  296. };
  297. static struct clk_regmap_div disp_cc_mdss_dp_link_div_clk_src = {
  298. .reg = 0x1110,
  299. .shift = 0,
  300. .width = 2,
  301. .clkr.hw.init = &(struct clk_init_data) {
  302. .name = "disp_cc_mdss_dp_link_div_clk_src",
  303. .parent_hws = (const struct clk_hw*[]){
  304. &disp_cc_mdss_dp_link_clk_src.clkr.hw,
  305. },
  306. .num_parents = 1,
  307. .flags = CLK_GET_RATE_NOCACHE,
  308. .ops = &clk_regmap_div_ro_ops,
  309. },
  310. };
  311. static struct clk_branch disp_cc_mdss_ahb_clk = {
  312. .halt_reg = 0x104c,
  313. .halt_check = BRANCH_HALT,
  314. .clkr = {
  315. .enable_reg = 0x104c,
  316. .enable_mask = BIT(0),
  317. .hw.init = &(struct clk_init_data){
  318. .name = "disp_cc_mdss_ahb_clk",
  319. .parent_hws = (const struct clk_hw*[]){
  320. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  321. },
  322. .num_parents = 1,
  323. .flags = CLK_SET_RATE_PARENT,
  324. .ops = &clk_branch2_ops,
  325. },
  326. },
  327. };
  328. static struct clk_branch disp_cc_mdss_byte0_clk = {
  329. .halt_reg = 0x102c,
  330. .halt_check = BRANCH_HALT,
  331. .clkr = {
  332. .enable_reg = 0x102c,
  333. .enable_mask = BIT(0),
  334. .hw.init = &(struct clk_init_data){
  335. .name = "disp_cc_mdss_byte0_clk",
  336. .parent_hws = (const struct clk_hw*[]){
  337. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  338. },
  339. .num_parents = 1,
  340. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE | CLK_OPS_PARENT_ENABLE,
  341. .ops = &clk_branch2_ops,
  342. },
  343. },
  344. };
  345. static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
  346. .halt_reg = 0x1030,
  347. .halt_check = BRANCH_HALT,
  348. .clkr = {
  349. .enable_reg = 0x1030,
  350. .enable_mask = BIT(0),
  351. .hw.init = &(struct clk_init_data){
  352. .name = "disp_cc_mdss_byte0_intf_clk",
  353. .parent_hws = (const struct clk_hw*[]){
  354. &disp_cc_mdss_byte0_div_clk_src.clkr.hw,
  355. },
  356. .num_parents = 1,
  357. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  358. .ops = &clk_branch2_ops,
  359. },
  360. },
  361. };
  362. static struct clk_branch disp_cc_mdss_dp_aux_clk = {
  363. .halt_reg = 0x1048,
  364. .halt_check = BRANCH_HALT,
  365. .clkr = {
  366. .enable_reg = 0x1048,
  367. .enable_mask = BIT(0),
  368. .hw.init = &(struct clk_init_data){
  369. .name = "disp_cc_mdss_dp_aux_clk",
  370. .parent_hws = (const struct clk_hw*[]){
  371. &disp_cc_mdss_dp_aux_clk_src.clkr.hw,
  372. },
  373. .num_parents = 1,
  374. .flags = CLK_SET_RATE_PARENT,
  375. .ops = &clk_branch2_ops,
  376. },
  377. },
  378. };
  379. static struct clk_branch disp_cc_mdss_dp_crypto_clk = {
  380. .halt_reg = 0x1040,
  381. .halt_check = BRANCH_HALT,
  382. .clkr = {
  383. .enable_reg = 0x1040,
  384. .enable_mask = BIT(0),
  385. .hw.init = &(struct clk_init_data){
  386. .name = "disp_cc_mdss_dp_crypto_clk",
  387. .parent_hws = (const struct clk_hw*[]){
  388. &disp_cc_mdss_dp_crypto_clk_src.clkr.hw,
  389. },
  390. .num_parents = 1,
  391. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  392. .ops = &clk_branch2_ops,
  393. },
  394. },
  395. };
  396. static struct clk_branch disp_cc_mdss_dp_link_clk = {
  397. .halt_reg = 0x1038,
  398. .halt_check = BRANCH_HALT,
  399. .clkr = {
  400. .enable_reg = 0x1038,
  401. .enable_mask = BIT(0),
  402. .hw.init = &(struct clk_init_data){
  403. .name = "disp_cc_mdss_dp_link_clk",
  404. .parent_hws = (const struct clk_hw*[]){
  405. &disp_cc_mdss_dp_link_clk_src.clkr.hw,
  406. },
  407. .num_parents = 1,
  408. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  409. .ops = &clk_branch2_ops,
  410. },
  411. },
  412. };
  413. static struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
  414. .halt_reg = 0x103c,
  415. .halt_check = BRANCH_HALT,
  416. .clkr = {
  417. .enable_reg = 0x103c,
  418. .enable_mask = BIT(0),
  419. .hw.init = &(struct clk_init_data){
  420. .name = "disp_cc_mdss_dp_link_intf_clk",
  421. .parent_hws = (const struct clk_hw*[]){
  422. &disp_cc_mdss_dp_link_div_clk_src.clkr.hw,
  423. },
  424. .num_parents = 1,
  425. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  426. .ops = &clk_branch2_ops,
  427. },
  428. },
  429. };
  430. static struct clk_branch disp_cc_mdss_dp_pixel_clk = {
  431. .halt_reg = 0x1044,
  432. .halt_check = BRANCH_HALT,
  433. .clkr = {
  434. .enable_reg = 0x1044,
  435. .enable_mask = BIT(0),
  436. .hw.init = &(struct clk_init_data){
  437. .name = "disp_cc_mdss_dp_pixel_clk",
  438. .parent_hws = (const struct clk_hw*[]){
  439. &disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
  440. },
  441. .num_parents = 1,
  442. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  443. .ops = &clk_branch2_ops,
  444. },
  445. },
  446. };
  447. static struct clk_branch disp_cc_mdss_esc0_clk = {
  448. .halt_reg = 0x1034,
  449. .halt_check = BRANCH_HALT,
  450. .clkr = {
  451. .enable_reg = 0x1034,
  452. .enable_mask = BIT(0),
  453. .hw.init = &(struct clk_init_data){
  454. .name = "disp_cc_mdss_esc0_clk",
  455. .parent_hws = (const struct clk_hw*[]){
  456. &disp_cc_mdss_esc0_clk_src.clkr.hw,
  457. },
  458. .num_parents = 1,
  459. .flags = CLK_SET_RATE_PARENT,
  460. .ops = &clk_branch2_ops,
  461. },
  462. },
  463. };
  464. static struct clk_branch disp_cc_mdss_mdp_clk = {
  465. .halt_reg = 0x1010,
  466. .halt_check = BRANCH_HALT,
  467. .clkr = {
  468. .enable_reg = 0x1010,
  469. .enable_mask = BIT(0),
  470. .hw.init = &(struct clk_init_data){
  471. .name = "disp_cc_mdss_mdp_clk",
  472. .parent_hws = (const struct clk_hw*[]){
  473. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  474. },
  475. .num_parents = 1,
  476. .flags = CLK_SET_RATE_PARENT,
  477. .ops = &clk_branch2_ops,
  478. },
  479. },
  480. };
  481. static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
  482. .halt_reg = 0x1020,
  483. .halt_check = BRANCH_HALT_VOTED,
  484. .clkr = {
  485. .enable_reg = 0x1020,
  486. .enable_mask = BIT(0),
  487. .hw.init = &(struct clk_init_data){
  488. .name = "disp_cc_mdss_mdp_lut_clk",
  489. .parent_hws = (const struct clk_hw*[]){
  490. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  491. },
  492. .num_parents = 1,
  493. .flags = CLK_SET_RATE_PARENT,
  494. .ops = &clk_branch2_ops,
  495. },
  496. },
  497. };
  498. static struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
  499. .halt_reg = 0x2004,
  500. .halt_check = BRANCH_HALT_VOTED,
  501. .clkr = {
  502. .enable_reg = 0x2004,
  503. .enable_mask = BIT(0),
  504. .hw.init = &(struct clk_init_data){
  505. .name = "disp_cc_mdss_non_gdsc_ahb_clk",
  506. .parent_hws = (const struct clk_hw*[]){
  507. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  508. },
  509. .num_parents = 1,
  510. .flags = CLK_SET_RATE_PARENT,
  511. .ops = &clk_branch2_ops,
  512. },
  513. },
  514. };
  515. static struct clk_branch disp_cc_mdss_pclk0_clk = {
  516. .halt_reg = 0x100c,
  517. .halt_check = BRANCH_HALT,
  518. .clkr = {
  519. .enable_reg = 0x100c,
  520. .enable_mask = BIT(0),
  521. .hw.init = &(struct clk_init_data){
  522. .name = "disp_cc_mdss_pclk0_clk",
  523. .parent_hws = (const struct clk_hw*[]){
  524. &disp_cc_mdss_pclk0_clk_src.clkr.hw,
  525. },
  526. .num_parents = 1,
  527. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  528. .ops = &clk_branch2_ops,
  529. },
  530. },
  531. };
  532. static struct clk_branch disp_cc_mdss_rot_clk = {
  533. .halt_reg = 0x1018,
  534. .halt_check = BRANCH_HALT,
  535. .clkr = {
  536. .enable_reg = 0x1018,
  537. .enable_mask = BIT(0),
  538. .hw.init = &(struct clk_init_data){
  539. .name = "disp_cc_mdss_rot_clk",
  540. .parent_hws = (const struct clk_hw*[]){
  541. &disp_cc_mdss_rot_clk_src.clkr.hw,
  542. },
  543. .num_parents = 1,
  544. .flags = CLK_SET_RATE_PARENT,
  545. .ops = &clk_branch2_ops,
  546. },
  547. },
  548. };
  549. static struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
  550. .halt_reg = 0x200c,
  551. .halt_check = BRANCH_HALT,
  552. .clkr = {
  553. .enable_reg = 0x200c,
  554. .enable_mask = BIT(0),
  555. .hw.init = &(struct clk_init_data){
  556. .name = "disp_cc_mdss_rscc_ahb_clk",
  557. .parent_hws = (const struct clk_hw*[]){
  558. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  559. },
  560. .num_parents = 1,
  561. .flags = CLK_SET_RATE_PARENT,
  562. .ops = &clk_branch2_ops,
  563. },
  564. },
  565. };
  566. static struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
  567. .halt_reg = 0x2008,
  568. .halt_check = BRANCH_HALT,
  569. .clkr = {
  570. .enable_reg = 0x2008,
  571. .enable_mask = BIT(0),
  572. .hw.init = &(struct clk_init_data){
  573. .name = "disp_cc_mdss_rscc_vsync_clk",
  574. .parent_hws = (const struct clk_hw*[]){
  575. &disp_cc_mdss_vsync_clk_src.clkr.hw,
  576. },
  577. .num_parents = 1,
  578. .flags = CLK_SET_RATE_PARENT,
  579. .ops = &clk_branch2_ops,
  580. },
  581. },
  582. };
  583. static struct clk_branch disp_cc_mdss_vsync_clk = {
  584. .halt_reg = 0x1028,
  585. .halt_check = BRANCH_HALT,
  586. .clkr = {
  587. .enable_reg = 0x1028,
  588. .enable_mask = BIT(0),
  589. .hw.init = &(struct clk_init_data){
  590. .name = "disp_cc_mdss_vsync_clk",
  591. .parent_hws = (const struct clk_hw*[]){
  592. &disp_cc_mdss_vsync_clk_src.clkr.hw,
  593. },
  594. .num_parents = 1,
  595. .flags = CLK_SET_RATE_PARENT,
  596. .ops = &clk_branch2_ops,
  597. },
  598. },
  599. };
  600. static struct clk_branch disp_cc_sleep_clk = {
  601. .halt_reg = 0x5004,
  602. .halt_check = BRANCH_HALT,
  603. .clkr = {
  604. .enable_reg = 0x5004,
  605. .enable_mask = BIT(0),
  606. .hw.init = &(struct clk_init_data){
  607. .name = "disp_cc_sleep_clk",
  608. .ops = &clk_branch2_ops,
  609. },
  610. },
  611. };
  612. static struct clk_branch disp_cc_xo_clk = {
  613. .halt_reg = 0x5008,
  614. .halt_check = BRANCH_HALT,
  615. .clkr = {
  616. .enable_reg = 0x5008,
  617. .enable_mask = BIT(0),
  618. .hw.init = &(struct clk_init_data){
  619. .name = "disp_cc_xo_clk",
  620. .flags = CLK_IS_CRITICAL,
  621. .ops = &clk_branch2_ops,
  622. },
  623. },
  624. };
  625. static struct gdsc mdss_gdsc = {
  626. .gdscr = 0x1004,
  627. .pd = {
  628. .name = "mdss_gdsc",
  629. },
  630. .pwrsts = PWRSTS_OFF_ON,
  631. .flags = RETAIN_FF_ENABLE,
  632. };
  633. static struct clk_regmap *disp_cc_sm6350_clocks[] = {
  634. [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
  635. [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
  636. [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
  637. [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
  638. [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
  639. [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
  640. [DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
  641. [DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
  642. [DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
  643. [DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] = &disp_cc_mdss_dp_crypto_clk_src.clkr,
  644. [DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
  645. [DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
  646. [DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] =
  647. &disp_cc_mdss_dp_link_div_clk_src.clkr,
  648. [DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
  649. [DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
  650. [DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
  651. [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
  652. [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
  653. [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
  654. [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
  655. [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
  656. [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
  657. [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
  658. [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
  659. [DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
  660. [DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
  661. [DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
  662. [DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
  663. [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
  664. [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
  665. [DISP_CC_PLL0] = &disp_cc_pll0.clkr,
  666. [DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
  667. [DISP_CC_XO_CLK] = &disp_cc_xo_clk.clkr,
  668. };
  669. static struct gdsc *disp_cc_sm6350_gdscs[] = {
  670. [MDSS_GDSC] = &mdss_gdsc,
  671. };
  672. static const struct regmap_config disp_cc_sm6350_regmap_config = {
  673. .reg_bits = 32,
  674. .reg_stride = 4,
  675. .val_bits = 32,
  676. .max_register = 0x10000,
  677. .fast_io = true,
  678. };
  679. static const struct qcom_cc_desc disp_cc_sm6350_desc = {
  680. .config = &disp_cc_sm6350_regmap_config,
  681. .clks = disp_cc_sm6350_clocks,
  682. .num_clks = ARRAY_SIZE(disp_cc_sm6350_clocks),
  683. .gdscs = disp_cc_sm6350_gdscs,
  684. .num_gdscs = ARRAY_SIZE(disp_cc_sm6350_gdscs),
  685. };
  686. static const struct of_device_id disp_cc_sm6350_match_table[] = {
  687. { .compatible = "qcom,sm6350-dispcc" },
  688. { }
  689. };
  690. MODULE_DEVICE_TABLE(of, disp_cc_sm6350_match_table);
  691. static int disp_cc_sm6350_probe(struct platform_device *pdev)
  692. {
  693. struct regmap *regmap;
  694. regmap = qcom_cc_map(pdev, &disp_cc_sm6350_desc);
  695. if (IS_ERR(regmap))
  696. return PTR_ERR(regmap);
  697. clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
  698. return qcom_cc_really_probe(&pdev->dev, &disp_cc_sm6350_desc, regmap);
  699. }
  700. static struct platform_driver disp_cc_sm6350_driver = {
  701. .probe = disp_cc_sm6350_probe,
  702. .driver = {
  703. .name = "disp_cc-sm6350",
  704. .of_match_table = disp_cc_sm6350_match_table,
  705. },
  706. };
  707. module_platform_driver(disp_cc_sm6350_driver);
  708. MODULE_DESCRIPTION("QTI DISP_CC SM6350 Driver");
  709. MODULE_LICENSE("GPL v2");