gcc-apq8084.c 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  15. #include <dt-bindings/reset/qcom,gcc-apq8084.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "reset.h"
  22. #include "gdsc.h"
  23. enum {
  24. P_XO,
  25. P_GPLL0,
  26. P_GPLL1,
  27. P_GPLL4,
  28. P_PCIE_0_1_PIPE_CLK,
  29. P_SATA_ASIC0_CLK,
  30. P_SATA_RX_CLK,
  31. P_SLEEP_CLK,
  32. };
  33. static struct clk_pll gpll0 = {
  34. .l_reg = 0x0004,
  35. .m_reg = 0x0008,
  36. .n_reg = 0x000c,
  37. .config_reg = 0x0014,
  38. .mode_reg = 0x0000,
  39. .status_reg = 0x001c,
  40. .status_bit = 17,
  41. .clkr.hw.init = &(struct clk_init_data){
  42. .name = "gpll0",
  43. .parent_data = &(const struct clk_parent_data){
  44. .fw_name = "xo", .name = "xo_board",
  45. },
  46. .num_parents = 1,
  47. .ops = &clk_pll_ops,
  48. },
  49. };
  50. static struct clk_regmap gpll0_vote = {
  51. .enable_reg = 0x1480,
  52. .enable_mask = BIT(0),
  53. .hw.init = &(struct clk_init_data){
  54. .name = "gpll0_vote",
  55. .parent_hws = (const struct clk_hw*[]){
  56. &gpll0.clkr.hw,
  57. },
  58. .num_parents = 1,
  59. .ops = &clk_pll_vote_ops,
  60. },
  61. };
  62. static struct clk_pll gpll1 = {
  63. .l_reg = 0x0044,
  64. .m_reg = 0x0048,
  65. .n_reg = 0x004c,
  66. .config_reg = 0x0054,
  67. .mode_reg = 0x0040,
  68. .status_reg = 0x005c,
  69. .status_bit = 17,
  70. .clkr.hw.init = &(struct clk_init_data){
  71. .name = "gpll1",
  72. .parent_data = &(const struct clk_parent_data){
  73. .fw_name = "xo", .name = "xo_board",
  74. },
  75. .num_parents = 1,
  76. .ops = &clk_pll_ops,
  77. },
  78. };
  79. static struct clk_regmap gpll1_vote = {
  80. .enable_reg = 0x1480,
  81. .enable_mask = BIT(1),
  82. .hw.init = &(struct clk_init_data){
  83. .name = "gpll1_vote",
  84. .parent_hws = (const struct clk_hw*[]){
  85. &gpll1.clkr.hw,
  86. },
  87. .num_parents = 1,
  88. .ops = &clk_pll_vote_ops,
  89. },
  90. };
  91. static struct clk_pll gpll4 = {
  92. .l_reg = 0x1dc4,
  93. .m_reg = 0x1dc8,
  94. .n_reg = 0x1dcc,
  95. .config_reg = 0x1dd4,
  96. .mode_reg = 0x1dc0,
  97. .status_reg = 0x1ddc,
  98. .status_bit = 17,
  99. .clkr.hw.init = &(struct clk_init_data){
  100. .name = "gpll4",
  101. .parent_data = &(const struct clk_parent_data){
  102. .fw_name = "xo", .name = "xo_board",
  103. },
  104. .num_parents = 1,
  105. .ops = &clk_pll_ops,
  106. },
  107. };
  108. static struct clk_regmap gpll4_vote = {
  109. .enable_reg = 0x1480,
  110. .enable_mask = BIT(4),
  111. .hw.init = &(struct clk_init_data){
  112. .name = "gpll4_vote",
  113. .parent_hws = (const struct clk_hw*[]){
  114. &gpll4.clkr.hw,
  115. },
  116. .num_parents = 1,
  117. .ops = &clk_pll_vote_ops,
  118. },
  119. };
  120. static const struct parent_map gcc_xo_gpll0_map[] = {
  121. { P_XO, 0 },
  122. { P_GPLL0, 1 }
  123. };
  124. static const struct clk_parent_data gcc_xo_gpll0[] = {
  125. { .fw_name = "xo", .name = "xo_board" },
  126. { .hw = &gpll0_vote.hw },
  127. };
  128. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  129. { P_XO, 0 },
  130. { P_GPLL0, 1 },
  131. { P_GPLL4, 5 }
  132. };
  133. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  134. { .fw_name = "xo", .name = "xo_board" },
  135. { .hw = &gpll0_vote.hw },
  136. { .hw = &gpll4_vote.hw },
  137. };
  138. static const struct parent_map gcc_xo_sata_asic0_map[] = {
  139. { P_XO, 0 },
  140. { P_SATA_ASIC0_CLK, 2 }
  141. };
  142. static const struct clk_parent_data gcc_xo_sata_asic0[] = {
  143. { .fw_name = "xo", .name = "xo_board" },
  144. { .fw_name = "sata_asic0_clk", .name = "sata_asic0_clk" },
  145. };
  146. static const struct parent_map gcc_xo_sata_rx_map[] = {
  147. { P_XO, 0 },
  148. { P_SATA_RX_CLK, 2}
  149. };
  150. static const struct clk_parent_data gcc_xo_sata_rx[] = {
  151. { .fw_name = "xo", .name = "xo_board" },
  152. { .fw_name = "sata_rx_clk", .name = "sata_rx_clk" },
  153. };
  154. static const struct parent_map gcc_xo_pcie_map[] = {
  155. { P_XO, 0 },
  156. { P_PCIE_0_1_PIPE_CLK, 2 }
  157. };
  158. static const struct clk_parent_data gcc_xo_pcie[] = {
  159. { .fw_name = "xo", .name = "xo_board" },
  160. { .fw_name = "pcie_pipe", .name = "pcie_pipe" },
  161. };
  162. static const struct parent_map gcc_xo_pcie_sleep_map[] = {
  163. { P_XO, 0 },
  164. { P_SLEEP_CLK, 6 }
  165. };
  166. static const struct clk_parent_data gcc_xo_pcie_sleep[] = {
  167. { .fw_name = "xo", .name = "xo_board" },
  168. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  169. };
  170. static struct clk_rcg2 config_noc_clk_src = {
  171. .cmd_rcgr = 0x0150,
  172. .hid_width = 5,
  173. .parent_map = gcc_xo_gpll0_map,
  174. .clkr.hw.init = &(struct clk_init_data){
  175. .name = "config_noc_clk_src",
  176. .parent_data = gcc_xo_gpll0,
  177. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  178. .ops = &clk_rcg2_ops,
  179. },
  180. };
  181. static struct clk_rcg2 periph_noc_clk_src = {
  182. .cmd_rcgr = 0x0190,
  183. .hid_width = 5,
  184. .parent_map = gcc_xo_gpll0_map,
  185. .clkr.hw.init = &(struct clk_init_data){
  186. .name = "periph_noc_clk_src",
  187. .parent_data = gcc_xo_gpll0,
  188. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  189. .ops = &clk_rcg2_ops,
  190. },
  191. };
  192. static struct clk_rcg2 system_noc_clk_src = {
  193. .cmd_rcgr = 0x0120,
  194. .hid_width = 5,
  195. .parent_map = gcc_xo_gpll0_map,
  196. .clkr.hw.init = &(struct clk_init_data){
  197. .name = "system_noc_clk_src",
  198. .parent_data = gcc_xo_gpll0,
  199. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  200. .ops = &clk_rcg2_ops,
  201. },
  202. };
  203. static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
  204. F(100000000, P_GPLL0, 6, 0, 0),
  205. F(200000000, P_GPLL0, 3, 0, 0),
  206. F(240000000, P_GPLL0, 2.5, 0, 0),
  207. { }
  208. };
  209. static struct clk_rcg2 ufs_axi_clk_src = {
  210. .cmd_rcgr = 0x1d64,
  211. .mnd_width = 8,
  212. .hid_width = 5,
  213. .parent_map = gcc_xo_gpll0_map,
  214. .freq_tbl = ftbl_gcc_ufs_axi_clk,
  215. .clkr.hw.init = &(struct clk_init_data){
  216. .name = "ufs_axi_clk_src",
  217. .parent_data = gcc_xo_gpll0,
  218. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  219. .ops = &clk_rcg2_ops,
  220. },
  221. };
  222. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  223. F(125000000, P_GPLL0, 1, 5, 24),
  224. { }
  225. };
  226. static struct clk_rcg2 usb30_master_clk_src = {
  227. .cmd_rcgr = 0x03d4,
  228. .mnd_width = 8,
  229. .hid_width = 5,
  230. .parent_map = gcc_xo_gpll0_map,
  231. .freq_tbl = ftbl_gcc_usb30_master_clk,
  232. .clkr.hw.init = &(struct clk_init_data){
  233. .name = "usb30_master_clk_src",
  234. .parent_data = gcc_xo_gpll0,
  235. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  236. .ops = &clk_rcg2_ops,
  237. },
  238. };
  239. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
  240. F(125000000, P_GPLL0, 1, 5, 24),
  241. { }
  242. };
  243. static struct clk_rcg2 usb30_sec_master_clk_src = {
  244. .cmd_rcgr = 0x1bd4,
  245. .mnd_width = 8,
  246. .hid_width = 5,
  247. .parent_map = gcc_xo_gpll0_map,
  248. .freq_tbl = ftbl_gcc_usb30_sec_master_clk,
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "usb30_sec_master_clk_src",
  251. .parent_data = gcc_xo_gpll0,
  252. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  253. .ops = &clk_rcg2_ops,
  254. },
  255. };
  256. static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
  257. F(125000000, P_GPLL0, 1, 5, 24),
  258. { }
  259. };
  260. static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
  261. .cmd_rcgr = 0x1be8,
  262. .hid_width = 5,
  263. .parent_map = gcc_xo_gpll0_map,
  264. .freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
  265. .clkr.hw.init = &(struct clk_init_data){
  266. .name = "usb30_sec_mock_utmi_clk_src",
  267. .parent_data = gcc_xo_gpll0,
  268. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  269. .ops = &clk_rcg2_ops,
  270. },
  271. };
  272. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  273. .halt_reg = 0x1bd0,
  274. .clkr = {
  275. .enable_reg = 0x1bd0,
  276. .enable_mask = BIT(0),
  277. .hw.init = &(struct clk_init_data){
  278. .name = "gcc_usb30_sec_mock_utmi_clk",
  279. .parent_hws = (const struct clk_hw*[]){
  280. &usb30_sec_mock_utmi_clk_src.clkr.hw,
  281. },
  282. .num_parents = 1,
  283. .flags = CLK_SET_RATE_PARENT,
  284. .ops = &clk_branch2_ops,
  285. },
  286. },
  287. };
  288. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  289. .halt_reg = 0x1bcc,
  290. .clkr = {
  291. .enable_reg = 0x1bcc,
  292. .enable_mask = BIT(0),
  293. .hw.init = &(struct clk_init_data){
  294. .name = "gcc_usb30_sec_sleep_clk",
  295. .parent_data = &(const struct clk_parent_data){
  296. .fw_name = "sleep_clk", .name = "sleep_clk",
  297. },
  298. .num_parents = 1,
  299. .flags = CLK_SET_RATE_PARENT,
  300. .ops = &clk_branch2_ops,
  301. },
  302. },
  303. };
  304. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  305. F(19200000, P_XO, 1, 0, 0),
  306. F(50000000, P_GPLL0, 12, 0, 0),
  307. { }
  308. };
  309. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  310. .cmd_rcgr = 0x0660,
  311. .hid_width = 5,
  312. .parent_map = gcc_xo_gpll0_map,
  313. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  314. .clkr.hw.init = &(struct clk_init_data){
  315. .name = "blsp1_qup1_i2c_apps_clk_src",
  316. .parent_data = gcc_xo_gpll0,
  317. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  318. .ops = &clk_rcg2_ops,
  319. },
  320. };
  321. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  322. F(960000, P_XO, 10, 1, 2),
  323. F(4800000, P_XO, 4, 0, 0),
  324. F(9600000, P_XO, 2, 0, 0),
  325. F(15000000, P_GPLL0, 10, 1, 4),
  326. F(19200000, P_XO, 1, 0, 0),
  327. F(25000000, P_GPLL0, 12, 1, 2),
  328. F(50000000, P_GPLL0, 12, 0, 0),
  329. { }
  330. };
  331. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  332. .cmd_rcgr = 0x064c,
  333. .mnd_width = 8,
  334. .hid_width = 5,
  335. .parent_map = gcc_xo_gpll0_map,
  336. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  337. .clkr.hw.init = &(struct clk_init_data){
  338. .name = "blsp1_qup1_spi_apps_clk_src",
  339. .parent_data = gcc_xo_gpll0,
  340. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  341. .ops = &clk_rcg2_ops,
  342. },
  343. };
  344. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  345. .cmd_rcgr = 0x06e0,
  346. .hid_width = 5,
  347. .parent_map = gcc_xo_gpll0_map,
  348. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  349. .clkr.hw.init = &(struct clk_init_data){
  350. .name = "blsp1_qup2_i2c_apps_clk_src",
  351. .parent_data = gcc_xo_gpll0,
  352. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  353. .ops = &clk_rcg2_ops,
  354. },
  355. };
  356. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  357. .cmd_rcgr = 0x06cc,
  358. .mnd_width = 8,
  359. .hid_width = 5,
  360. .parent_map = gcc_xo_gpll0_map,
  361. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  362. .clkr.hw.init = &(struct clk_init_data){
  363. .name = "blsp1_qup2_spi_apps_clk_src",
  364. .parent_data = gcc_xo_gpll0,
  365. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  366. .ops = &clk_rcg2_ops,
  367. },
  368. };
  369. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  370. .cmd_rcgr = 0x0760,
  371. .hid_width = 5,
  372. .parent_map = gcc_xo_gpll0_map,
  373. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  374. .clkr.hw.init = &(struct clk_init_data){
  375. .name = "blsp1_qup3_i2c_apps_clk_src",
  376. .parent_data = gcc_xo_gpll0,
  377. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  378. .ops = &clk_rcg2_ops,
  379. },
  380. };
  381. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  382. .cmd_rcgr = 0x074c,
  383. .mnd_width = 8,
  384. .hid_width = 5,
  385. .parent_map = gcc_xo_gpll0_map,
  386. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  387. .clkr.hw.init = &(struct clk_init_data){
  388. .name = "blsp1_qup3_spi_apps_clk_src",
  389. .parent_data = gcc_xo_gpll0,
  390. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  391. .ops = &clk_rcg2_ops,
  392. },
  393. };
  394. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  395. .cmd_rcgr = 0x07e0,
  396. .hid_width = 5,
  397. .parent_map = gcc_xo_gpll0_map,
  398. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  399. .clkr.hw.init = &(struct clk_init_data){
  400. .name = "blsp1_qup4_i2c_apps_clk_src",
  401. .parent_data = gcc_xo_gpll0,
  402. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  403. .ops = &clk_rcg2_ops,
  404. },
  405. };
  406. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  407. .cmd_rcgr = 0x07cc,
  408. .mnd_width = 8,
  409. .hid_width = 5,
  410. .parent_map = gcc_xo_gpll0_map,
  411. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  412. .clkr.hw.init = &(struct clk_init_data){
  413. .name = "blsp1_qup4_spi_apps_clk_src",
  414. .parent_data = gcc_xo_gpll0,
  415. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  416. .ops = &clk_rcg2_ops,
  417. },
  418. };
  419. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  420. .cmd_rcgr = 0x0860,
  421. .hid_width = 5,
  422. .parent_map = gcc_xo_gpll0_map,
  423. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  424. .clkr.hw.init = &(struct clk_init_data){
  425. .name = "blsp1_qup5_i2c_apps_clk_src",
  426. .parent_data = gcc_xo_gpll0,
  427. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  428. .ops = &clk_rcg2_ops,
  429. },
  430. };
  431. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  432. .cmd_rcgr = 0x084c,
  433. .mnd_width = 8,
  434. .hid_width = 5,
  435. .parent_map = gcc_xo_gpll0_map,
  436. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  437. .clkr.hw.init = &(struct clk_init_data){
  438. .name = "blsp1_qup5_spi_apps_clk_src",
  439. .parent_data = gcc_xo_gpll0,
  440. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  441. .ops = &clk_rcg2_ops,
  442. },
  443. };
  444. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  445. .cmd_rcgr = 0x08e0,
  446. .hid_width = 5,
  447. .parent_map = gcc_xo_gpll0_map,
  448. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  449. .clkr.hw.init = &(struct clk_init_data){
  450. .name = "blsp1_qup6_i2c_apps_clk_src",
  451. .parent_data = gcc_xo_gpll0,
  452. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  453. .ops = &clk_rcg2_ops,
  454. },
  455. };
  456. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  457. .cmd_rcgr = 0x08cc,
  458. .mnd_width = 8,
  459. .hid_width = 5,
  460. .parent_map = gcc_xo_gpll0_map,
  461. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "blsp1_qup6_spi_apps_clk_src",
  464. .parent_data = gcc_xo_gpll0,
  465. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  466. .ops = &clk_rcg2_ops,
  467. },
  468. };
  469. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  470. F(3686400, P_GPLL0, 1, 96, 15625),
  471. F(7372800, P_GPLL0, 1, 192, 15625),
  472. F(14745600, P_GPLL0, 1, 384, 15625),
  473. F(16000000, P_GPLL0, 5, 2, 15),
  474. F(19200000, P_XO, 1, 0, 0),
  475. F(24000000, P_GPLL0, 5, 1, 5),
  476. F(32000000, P_GPLL0, 1, 4, 75),
  477. F(40000000, P_GPLL0, 15, 0, 0),
  478. F(46400000, P_GPLL0, 1, 29, 375),
  479. F(48000000, P_GPLL0, 12.5, 0, 0),
  480. F(51200000, P_GPLL0, 1, 32, 375),
  481. F(56000000, P_GPLL0, 1, 7, 75),
  482. F(58982400, P_GPLL0, 1, 1536, 15625),
  483. F(60000000, P_GPLL0, 10, 0, 0),
  484. F(63160000, P_GPLL0, 9.5, 0, 0),
  485. { }
  486. };
  487. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  488. .cmd_rcgr = 0x068c,
  489. .mnd_width = 16,
  490. .hid_width = 5,
  491. .parent_map = gcc_xo_gpll0_map,
  492. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  493. .clkr.hw.init = &(struct clk_init_data){
  494. .name = "blsp1_uart1_apps_clk_src",
  495. .parent_data = gcc_xo_gpll0,
  496. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  497. .ops = &clk_rcg2_ops,
  498. },
  499. };
  500. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  501. .cmd_rcgr = 0x070c,
  502. .mnd_width = 16,
  503. .hid_width = 5,
  504. .parent_map = gcc_xo_gpll0_map,
  505. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  506. .clkr.hw.init = &(struct clk_init_data){
  507. .name = "blsp1_uart2_apps_clk_src",
  508. .parent_data = gcc_xo_gpll0,
  509. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  510. .ops = &clk_rcg2_ops,
  511. },
  512. };
  513. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  514. .cmd_rcgr = 0x078c,
  515. .mnd_width = 16,
  516. .hid_width = 5,
  517. .parent_map = gcc_xo_gpll0_map,
  518. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  519. .clkr.hw.init = &(struct clk_init_data){
  520. .name = "blsp1_uart3_apps_clk_src",
  521. .parent_data = gcc_xo_gpll0,
  522. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  523. .ops = &clk_rcg2_ops,
  524. },
  525. };
  526. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  527. .cmd_rcgr = 0x080c,
  528. .mnd_width = 16,
  529. .hid_width = 5,
  530. .parent_map = gcc_xo_gpll0_map,
  531. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  532. .clkr.hw.init = &(struct clk_init_data){
  533. .name = "blsp1_uart4_apps_clk_src",
  534. .parent_data = gcc_xo_gpll0,
  535. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  536. .ops = &clk_rcg2_ops,
  537. },
  538. };
  539. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  540. .cmd_rcgr = 0x088c,
  541. .mnd_width = 16,
  542. .hid_width = 5,
  543. .parent_map = gcc_xo_gpll0_map,
  544. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  545. .clkr.hw.init = &(struct clk_init_data){
  546. .name = "blsp1_uart5_apps_clk_src",
  547. .parent_data = gcc_xo_gpll0,
  548. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  549. .ops = &clk_rcg2_ops,
  550. },
  551. };
  552. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  553. .cmd_rcgr = 0x090c,
  554. .mnd_width = 16,
  555. .hid_width = 5,
  556. .parent_map = gcc_xo_gpll0_map,
  557. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  558. .clkr.hw.init = &(struct clk_init_data){
  559. .name = "blsp1_uart6_apps_clk_src",
  560. .parent_data = gcc_xo_gpll0,
  561. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  562. .ops = &clk_rcg2_ops,
  563. },
  564. };
  565. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  566. .cmd_rcgr = 0x09a0,
  567. .hid_width = 5,
  568. .parent_map = gcc_xo_gpll0_map,
  569. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  570. .clkr.hw.init = &(struct clk_init_data){
  571. .name = "blsp2_qup1_i2c_apps_clk_src",
  572. .parent_data = gcc_xo_gpll0,
  573. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  574. .ops = &clk_rcg2_ops,
  575. },
  576. };
  577. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  578. .cmd_rcgr = 0x098c,
  579. .mnd_width = 8,
  580. .hid_width = 5,
  581. .parent_map = gcc_xo_gpll0_map,
  582. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  583. .clkr.hw.init = &(struct clk_init_data){
  584. .name = "blsp2_qup1_spi_apps_clk_src",
  585. .parent_data = gcc_xo_gpll0,
  586. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  587. .ops = &clk_rcg2_ops,
  588. },
  589. };
  590. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  591. .cmd_rcgr = 0x0a20,
  592. .hid_width = 5,
  593. .parent_map = gcc_xo_gpll0_map,
  594. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  595. .clkr.hw.init = &(struct clk_init_data){
  596. .name = "blsp2_qup2_i2c_apps_clk_src",
  597. .parent_data = gcc_xo_gpll0,
  598. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  599. .ops = &clk_rcg2_ops,
  600. },
  601. };
  602. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  603. .cmd_rcgr = 0x0a0c,
  604. .mnd_width = 8,
  605. .hid_width = 5,
  606. .parent_map = gcc_xo_gpll0_map,
  607. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  608. .clkr.hw.init = &(struct clk_init_data){
  609. .name = "blsp2_qup2_spi_apps_clk_src",
  610. .parent_data = gcc_xo_gpll0,
  611. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  612. .ops = &clk_rcg2_ops,
  613. },
  614. };
  615. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  616. .cmd_rcgr = 0x0aa0,
  617. .hid_width = 5,
  618. .parent_map = gcc_xo_gpll0_map,
  619. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  620. .clkr.hw.init = &(struct clk_init_data){
  621. .name = "blsp2_qup3_i2c_apps_clk_src",
  622. .parent_data = gcc_xo_gpll0,
  623. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  624. .ops = &clk_rcg2_ops,
  625. },
  626. };
  627. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  628. .cmd_rcgr = 0x0a8c,
  629. .mnd_width = 8,
  630. .hid_width = 5,
  631. .parent_map = gcc_xo_gpll0_map,
  632. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  633. .clkr.hw.init = &(struct clk_init_data){
  634. .name = "blsp2_qup3_spi_apps_clk_src",
  635. .parent_data = gcc_xo_gpll0,
  636. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  637. .ops = &clk_rcg2_ops,
  638. },
  639. };
  640. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  641. .cmd_rcgr = 0x0b20,
  642. .hid_width = 5,
  643. .parent_map = gcc_xo_gpll0_map,
  644. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  645. .clkr.hw.init = &(struct clk_init_data){
  646. .name = "blsp2_qup4_i2c_apps_clk_src",
  647. .parent_data = gcc_xo_gpll0,
  648. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  649. .ops = &clk_rcg2_ops,
  650. },
  651. };
  652. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  653. .cmd_rcgr = 0x0b0c,
  654. .mnd_width = 8,
  655. .hid_width = 5,
  656. .parent_map = gcc_xo_gpll0_map,
  657. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  658. .clkr.hw.init = &(struct clk_init_data){
  659. .name = "blsp2_qup4_spi_apps_clk_src",
  660. .parent_data = gcc_xo_gpll0,
  661. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  662. .ops = &clk_rcg2_ops,
  663. },
  664. };
  665. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  666. .cmd_rcgr = 0x0ba0,
  667. .hid_width = 5,
  668. .parent_map = gcc_xo_gpll0_map,
  669. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "blsp2_qup5_i2c_apps_clk_src",
  672. .parent_data = gcc_xo_gpll0,
  673. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  678. .cmd_rcgr = 0x0b8c,
  679. .mnd_width = 8,
  680. .hid_width = 5,
  681. .parent_map = gcc_xo_gpll0_map,
  682. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  683. .clkr.hw.init = &(struct clk_init_data){
  684. .name = "blsp2_qup5_spi_apps_clk_src",
  685. .parent_data = gcc_xo_gpll0,
  686. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  687. .ops = &clk_rcg2_ops,
  688. },
  689. };
  690. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  691. .cmd_rcgr = 0x0c20,
  692. .hid_width = 5,
  693. .parent_map = gcc_xo_gpll0_map,
  694. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  695. .clkr.hw.init = &(struct clk_init_data){
  696. .name = "blsp2_qup6_i2c_apps_clk_src",
  697. .parent_data = gcc_xo_gpll0,
  698. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  699. .ops = &clk_rcg2_ops,
  700. },
  701. };
  702. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  703. .cmd_rcgr = 0x0c0c,
  704. .mnd_width = 8,
  705. .hid_width = 5,
  706. .parent_map = gcc_xo_gpll0_map,
  707. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  708. .clkr.hw.init = &(struct clk_init_data){
  709. .name = "blsp2_qup6_spi_apps_clk_src",
  710. .parent_data = gcc_xo_gpll0,
  711. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  712. .ops = &clk_rcg2_ops,
  713. },
  714. };
  715. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  716. .cmd_rcgr = 0x09cc,
  717. .mnd_width = 16,
  718. .hid_width = 5,
  719. .parent_map = gcc_xo_gpll0_map,
  720. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  721. .clkr.hw.init = &(struct clk_init_data){
  722. .name = "blsp2_uart1_apps_clk_src",
  723. .parent_data = gcc_xo_gpll0,
  724. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  725. .ops = &clk_rcg2_ops,
  726. },
  727. };
  728. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  729. .cmd_rcgr = 0x0a4c,
  730. .mnd_width = 16,
  731. .hid_width = 5,
  732. .parent_map = gcc_xo_gpll0_map,
  733. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  734. .clkr.hw.init = &(struct clk_init_data){
  735. .name = "blsp2_uart2_apps_clk_src",
  736. .parent_data = gcc_xo_gpll0,
  737. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  738. .ops = &clk_rcg2_ops,
  739. },
  740. };
  741. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  742. .cmd_rcgr = 0x0acc,
  743. .mnd_width = 16,
  744. .hid_width = 5,
  745. .parent_map = gcc_xo_gpll0_map,
  746. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "blsp2_uart3_apps_clk_src",
  749. .parent_data = gcc_xo_gpll0,
  750. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  751. .ops = &clk_rcg2_ops,
  752. },
  753. };
  754. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  755. .cmd_rcgr = 0x0b4c,
  756. .mnd_width = 16,
  757. .hid_width = 5,
  758. .parent_map = gcc_xo_gpll0_map,
  759. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  760. .clkr.hw.init = &(struct clk_init_data){
  761. .name = "blsp2_uart4_apps_clk_src",
  762. .parent_data = gcc_xo_gpll0,
  763. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  764. .ops = &clk_rcg2_ops,
  765. },
  766. };
  767. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  768. .cmd_rcgr = 0x0bcc,
  769. .mnd_width = 16,
  770. .hid_width = 5,
  771. .parent_map = gcc_xo_gpll0_map,
  772. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "blsp2_uart5_apps_clk_src",
  775. .parent_data = gcc_xo_gpll0,
  776. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  777. .ops = &clk_rcg2_ops,
  778. },
  779. };
  780. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  781. .cmd_rcgr = 0x0c4c,
  782. .mnd_width = 16,
  783. .hid_width = 5,
  784. .parent_map = gcc_xo_gpll0_map,
  785. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "blsp2_uart6_apps_clk_src",
  788. .parent_data = gcc_xo_gpll0,
  789. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  794. F(50000000, P_GPLL0, 12, 0, 0),
  795. F(85710000, P_GPLL0, 7, 0, 0),
  796. F(100000000, P_GPLL0, 6, 0, 0),
  797. F(171430000, P_GPLL0, 3.5, 0, 0),
  798. { }
  799. };
  800. static struct clk_rcg2 ce1_clk_src = {
  801. .cmd_rcgr = 0x1050,
  802. .hid_width = 5,
  803. .parent_map = gcc_xo_gpll0_map,
  804. .freq_tbl = ftbl_gcc_ce1_clk,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "ce1_clk_src",
  807. .parent_data = gcc_xo_gpll0,
  808. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  809. .ops = &clk_rcg2_ops,
  810. },
  811. };
  812. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  813. F(50000000, P_GPLL0, 12, 0, 0),
  814. F(85710000, P_GPLL0, 7, 0, 0),
  815. F(100000000, P_GPLL0, 6, 0, 0),
  816. F(171430000, P_GPLL0, 3.5, 0, 0),
  817. { }
  818. };
  819. static struct clk_rcg2 ce2_clk_src = {
  820. .cmd_rcgr = 0x1090,
  821. .hid_width = 5,
  822. .parent_map = gcc_xo_gpll0_map,
  823. .freq_tbl = ftbl_gcc_ce2_clk,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "ce2_clk_src",
  826. .parent_data = gcc_xo_gpll0,
  827. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
  832. F(50000000, P_GPLL0, 12, 0, 0),
  833. F(85710000, P_GPLL0, 7, 0, 0),
  834. F(100000000, P_GPLL0, 6, 0, 0),
  835. F(171430000, P_GPLL0, 3.5, 0, 0),
  836. { }
  837. };
  838. static struct clk_rcg2 ce3_clk_src = {
  839. .cmd_rcgr = 0x1d10,
  840. .hid_width = 5,
  841. .parent_map = gcc_xo_gpll0_map,
  842. .freq_tbl = ftbl_gcc_ce3_clk,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "ce3_clk_src",
  845. .parent_data = gcc_xo_gpll0,
  846. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  847. .ops = &clk_rcg2_ops,
  848. },
  849. };
  850. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  851. F(19200000, P_XO, 1, 0, 0),
  852. F(100000000, P_GPLL0, 6, 0, 0),
  853. F(200000000, P_GPLL0, 3, 0, 0),
  854. { }
  855. };
  856. static struct clk_rcg2 gp1_clk_src = {
  857. .cmd_rcgr = 0x1904,
  858. .mnd_width = 8,
  859. .hid_width = 5,
  860. .parent_map = gcc_xo_gpll0_map,
  861. .freq_tbl = ftbl_gcc_gp_clk,
  862. .clkr.hw.init = &(struct clk_init_data){
  863. .name = "gp1_clk_src",
  864. .parent_data = gcc_xo_gpll0,
  865. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  866. .ops = &clk_rcg2_ops,
  867. },
  868. };
  869. static struct clk_rcg2 gp2_clk_src = {
  870. .cmd_rcgr = 0x1944,
  871. .mnd_width = 8,
  872. .hid_width = 5,
  873. .parent_map = gcc_xo_gpll0_map,
  874. .freq_tbl = ftbl_gcc_gp_clk,
  875. .clkr.hw.init = &(struct clk_init_data){
  876. .name = "gp2_clk_src",
  877. .parent_data = gcc_xo_gpll0,
  878. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  879. .ops = &clk_rcg2_ops,
  880. },
  881. };
  882. static struct clk_rcg2 gp3_clk_src = {
  883. .cmd_rcgr = 0x1984,
  884. .mnd_width = 8,
  885. .hid_width = 5,
  886. .parent_map = gcc_xo_gpll0_map,
  887. .freq_tbl = ftbl_gcc_gp_clk,
  888. .clkr.hw.init = &(struct clk_init_data){
  889. .name = "gp3_clk_src",
  890. .parent_data = gcc_xo_gpll0,
  891. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  892. .ops = &clk_rcg2_ops,
  893. },
  894. };
  895. static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
  896. F(1010000, P_XO, 1, 1, 19),
  897. { }
  898. };
  899. static struct clk_rcg2 pcie_0_aux_clk_src = {
  900. .cmd_rcgr = 0x1b2c,
  901. .mnd_width = 16,
  902. .hid_width = 5,
  903. .parent_map = gcc_xo_pcie_sleep_map,
  904. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  905. .clkr.hw.init = &(struct clk_init_data){
  906. .name = "pcie_0_aux_clk_src",
  907. .parent_data = gcc_xo_pcie_sleep,
  908. .num_parents = ARRAY_SIZE(gcc_xo_pcie_sleep),
  909. .ops = &clk_rcg2_ops,
  910. },
  911. };
  912. static struct clk_rcg2 pcie_1_aux_clk_src = {
  913. .cmd_rcgr = 0x1bac,
  914. .mnd_width = 16,
  915. .hid_width = 5,
  916. .parent_map = gcc_xo_pcie_sleep_map,
  917. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  918. .clkr.hw.init = &(struct clk_init_data){
  919. .name = "pcie_1_aux_clk_src",
  920. .parent_data = gcc_xo_pcie_sleep,
  921. .num_parents = ARRAY_SIZE(gcc_xo_pcie_sleep),
  922. .ops = &clk_rcg2_ops,
  923. },
  924. };
  925. static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
  926. F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  927. F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  928. { }
  929. };
  930. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  931. .cmd_rcgr = 0x1b18,
  932. .hid_width = 5,
  933. .parent_map = gcc_xo_pcie_map,
  934. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  935. .clkr.hw.init = &(struct clk_init_data){
  936. .name = "pcie_0_pipe_clk_src",
  937. .parent_data = gcc_xo_pcie,
  938. .num_parents = ARRAY_SIZE(gcc_xo_pcie),
  939. .ops = &clk_rcg2_ops,
  940. },
  941. };
  942. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  943. .cmd_rcgr = 0x1b98,
  944. .hid_width = 5,
  945. .parent_map = gcc_xo_pcie_map,
  946. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  947. .clkr.hw.init = &(struct clk_init_data){
  948. .name = "pcie_1_pipe_clk_src",
  949. .parent_data = gcc_xo_pcie,
  950. .num_parents = ARRAY_SIZE(gcc_xo_pcie),
  951. .ops = &clk_rcg2_ops,
  952. },
  953. };
  954. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  955. F(60000000, P_GPLL0, 10, 0, 0),
  956. { }
  957. };
  958. static struct clk_rcg2 pdm2_clk_src = {
  959. .cmd_rcgr = 0x0cd0,
  960. .hid_width = 5,
  961. .parent_map = gcc_xo_gpll0_map,
  962. .freq_tbl = ftbl_gcc_pdm2_clk,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "pdm2_clk_src",
  965. .parent_data = gcc_xo_gpll0,
  966. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
  971. F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  972. F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  973. F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  974. { }
  975. };
  976. static struct clk_rcg2 sata_asic0_clk_src = {
  977. .cmd_rcgr = 0x1c94,
  978. .hid_width = 5,
  979. .parent_map = gcc_xo_sata_asic0_map,
  980. .freq_tbl = ftbl_gcc_sata_asic0_clk,
  981. .clkr.hw.init = &(struct clk_init_data){
  982. .name = "sata_asic0_clk_src",
  983. .parent_data = gcc_xo_sata_asic0,
  984. .num_parents = ARRAY_SIZE(gcc_xo_sata_asic0),
  985. .ops = &clk_rcg2_ops,
  986. },
  987. };
  988. static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
  989. F(19200000, P_XO, 1, 0, 0),
  990. F(50000000, P_GPLL0, 12, 0, 0),
  991. F(100000000, P_GPLL0, 6, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 sata_pmalive_clk_src = {
  995. .cmd_rcgr = 0x1c80,
  996. .hid_width = 5,
  997. .parent_map = gcc_xo_gpll0_map,
  998. .freq_tbl = ftbl_gcc_sata_pmalive_clk,
  999. .clkr.hw.init = &(struct clk_init_data){
  1000. .name = "sata_pmalive_clk_src",
  1001. .parent_data = gcc_xo_gpll0,
  1002. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1003. .ops = &clk_rcg2_ops,
  1004. },
  1005. };
  1006. static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
  1007. F(75000000, P_SATA_RX_CLK, 1, 0, 0),
  1008. F(150000000, P_SATA_RX_CLK, 1, 0, 0),
  1009. F(300000000, P_SATA_RX_CLK, 1, 0, 0),
  1010. { }
  1011. };
  1012. static struct clk_rcg2 sata_rx_clk_src = {
  1013. .cmd_rcgr = 0x1ca8,
  1014. .hid_width = 5,
  1015. .parent_map = gcc_xo_sata_rx_map,
  1016. .freq_tbl = ftbl_gcc_sata_rx_clk,
  1017. .clkr.hw.init = &(struct clk_init_data){
  1018. .name = "sata_rx_clk_src",
  1019. .parent_data = gcc_xo_sata_rx,
  1020. .num_parents = ARRAY_SIZE(gcc_xo_sata_rx),
  1021. .ops = &clk_rcg2_ops,
  1022. },
  1023. };
  1024. static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
  1025. F(100000000, P_GPLL0, 6, 0, 0),
  1026. { }
  1027. };
  1028. static struct clk_rcg2 sata_rx_oob_clk_src = {
  1029. .cmd_rcgr = 0x1c5c,
  1030. .hid_width = 5,
  1031. .parent_map = gcc_xo_gpll0_map,
  1032. .freq_tbl = ftbl_gcc_sata_rx_oob_clk,
  1033. .clkr.hw.init = &(struct clk_init_data){
  1034. .name = "sata_rx_oob_clk_src",
  1035. .parent_data = gcc_xo_gpll0,
  1036. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1037. .ops = &clk_rcg2_ops,
  1038. },
  1039. };
  1040. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  1041. F(144000, P_XO, 16, 3, 25),
  1042. F(400000, P_XO, 12, 1, 4),
  1043. F(20000000, P_GPLL0, 15, 1, 2),
  1044. F(25000000, P_GPLL0, 12, 1, 2),
  1045. F(50000000, P_GPLL0, 12, 0, 0),
  1046. F(100000000, P_GPLL0, 6, 0, 0),
  1047. F(192000000, P_GPLL4, 4, 0, 0),
  1048. F(200000000, P_GPLL0, 3, 0, 0),
  1049. F(384000000, P_GPLL4, 2, 0, 0),
  1050. { }
  1051. };
  1052. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1053. .cmd_rcgr = 0x04d0,
  1054. .mnd_width = 8,
  1055. .hid_width = 5,
  1056. .parent_map = gcc_xo_gpll0_gpll4_map,
  1057. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1058. .clkr.hw.init = &(struct clk_init_data){
  1059. .name = "sdcc1_apps_clk_src",
  1060. .parent_data = gcc_xo_gpll0_gpll4,
  1061. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  1062. .ops = &clk_rcg2_floor_ops,
  1063. },
  1064. };
  1065. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1066. .cmd_rcgr = 0x0510,
  1067. .mnd_width = 8,
  1068. .hid_width = 5,
  1069. .parent_map = gcc_xo_gpll0_map,
  1070. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1071. .clkr.hw.init = &(struct clk_init_data){
  1072. .name = "sdcc2_apps_clk_src",
  1073. .parent_data = gcc_xo_gpll0,
  1074. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1075. .ops = &clk_rcg2_floor_ops,
  1076. },
  1077. };
  1078. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1079. .cmd_rcgr = 0x0550,
  1080. .mnd_width = 8,
  1081. .hid_width = 5,
  1082. .parent_map = gcc_xo_gpll0_map,
  1083. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1084. .clkr.hw.init = &(struct clk_init_data){
  1085. .name = "sdcc3_apps_clk_src",
  1086. .parent_data = gcc_xo_gpll0,
  1087. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1088. .ops = &clk_rcg2_floor_ops,
  1089. },
  1090. };
  1091. static struct clk_rcg2 sdcc4_apps_clk_src = {
  1092. .cmd_rcgr = 0x0590,
  1093. .mnd_width = 8,
  1094. .hid_width = 5,
  1095. .parent_map = gcc_xo_gpll0_map,
  1096. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1097. .clkr.hw.init = &(struct clk_init_data){
  1098. .name = "sdcc4_apps_clk_src",
  1099. .parent_data = gcc_xo_gpll0,
  1100. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1101. .ops = &clk_rcg2_floor_ops,
  1102. },
  1103. };
  1104. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  1105. F(105000, P_XO, 2, 1, 91),
  1106. { }
  1107. };
  1108. static struct clk_rcg2 tsif_ref_clk_src = {
  1109. .cmd_rcgr = 0x0d90,
  1110. .mnd_width = 8,
  1111. .hid_width = 5,
  1112. .parent_map = gcc_xo_gpll0_map,
  1113. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  1114. .clkr.hw.init = &(struct clk_init_data){
  1115. .name = "tsif_ref_clk_src",
  1116. .parent_data = gcc_xo_gpll0,
  1117. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1118. .ops = &clk_rcg2_ops,
  1119. },
  1120. };
  1121. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  1122. F(60000000, P_GPLL0, 10, 0, 0),
  1123. { }
  1124. };
  1125. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1126. .cmd_rcgr = 0x03e8,
  1127. .hid_width = 5,
  1128. .parent_map = gcc_xo_gpll0_map,
  1129. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  1130. .clkr.hw.init = &(struct clk_init_data){
  1131. .name = "usb30_mock_utmi_clk_src",
  1132. .parent_data = gcc_xo_gpll0,
  1133. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1134. .ops = &clk_rcg2_ops,
  1135. },
  1136. };
  1137. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1138. F(75000000, P_GPLL0, 8, 0, 0),
  1139. { }
  1140. };
  1141. static struct clk_rcg2 usb_hs_system_clk_src = {
  1142. .cmd_rcgr = 0x0490,
  1143. .hid_width = 5,
  1144. .parent_map = gcc_xo_gpll0_map,
  1145. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1146. .clkr.hw.init = &(struct clk_init_data){
  1147. .name = "usb_hs_system_clk_src",
  1148. .parent_data = gcc_xo_gpll0,
  1149. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1150. .ops = &clk_rcg2_ops,
  1151. },
  1152. };
  1153. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  1154. F(480000000, P_GPLL1, 1, 0, 0),
  1155. { }
  1156. };
  1157. static const struct parent_map usb_hsic_clk_src_map[] = {
  1158. { P_XO, 0 },
  1159. { P_GPLL1, 4 }
  1160. };
  1161. static struct clk_rcg2 usb_hsic_clk_src = {
  1162. .cmd_rcgr = 0x0440,
  1163. .hid_width = 5,
  1164. .parent_map = usb_hsic_clk_src_map,
  1165. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  1166. .clkr.hw.init = &(struct clk_init_data){
  1167. .name = "usb_hsic_clk_src",
  1168. .parent_data = (const struct clk_parent_data[]){
  1169. { .fw_name = "xo", .name = "xo_board" },
  1170. { .hw = &gpll1_vote.hw },
  1171. },
  1172. .num_parents = 2,
  1173. .ops = &clk_rcg2_ops,
  1174. },
  1175. };
  1176. static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
  1177. F(60000000, P_GPLL1, 8, 0, 0),
  1178. { }
  1179. };
  1180. static struct clk_rcg2 usb_hsic_ahb_clk_src = {
  1181. .cmd_rcgr = 0x046c,
  1182. .mnd_width = 8,
  1183. .hid_width = 5,
  1184. .parent_map = usb_hsic_clk_src_map,
  1185. .freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
  1186. .clkr.hw.init = &(struct clk_init_data){
  1187. .name = "usb_hsic_ahb_clk_src",
  1188. .parent_data = (const struct clk_parent_data[]){
  1189. { .fw_name = "xo", .name = "xo_board" },
  1190. { .hw = &gpll1_vote.hw },
  1191. },
  1192. .num_parents = 2,
  1193. .ops = &clk_rcg2_ops,
  1194. },
  1195. };
  1196. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  1197. F(9600000, P_XO, 2, 0, 0),
  1198. { }
  1199. };
  1200. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  1201. .cmd_rcgr = 0x0458,
  1202. .hid_width = 5,
  1203. .parent_map = gcc_xo_gpll0_map,
  1204. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  1205. .clkr.hw.init = &(struct clk_init_data){
  1206. .name = "usb_hsic_io_cal_clk_src",
  1207. .parent_data = gcc_xo_gpll0,
  1208. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1209. .ops = &clk_rcg2_ops,
  1210. },
  1211. };
  1212. static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
  1213. F(60000000, P_GPLL0, 10, 0, 0),
  1214. { }
  1215. };
  1216. static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
  1217. .cmd_rcgr = 0x1f00,
  1218. .hid_width = 5,
  1219. .parent_map = gcc_xo_gpll0_map,
  1220. .freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
  1221. .clkr.hw.init = &(struct clk_init_data){
  1222. .name = "usb_hsic_mock_utmi_clk_src",
  1223. .parent_data = gcc_xo_gpll0,
  1224. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1225. .ops = &clk_rcg2_ops,
  1226. },
  1227. };
  1228. static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
  1229. .halt_reg = 0x1f14,
  1230. .clkr = {
  1231. .enable_reg = 0x1f14,
  1232. .enable_mask = BIT(0),
  1233. .hw.init = &(struct clk_init_data){
  1234. .name = "gcc_usb_hsic_mock_utmi_clk",
  1235. .parent_hws = (const struct clk_hw*[]){
  1236. &usb_hsic_mock_utmi_clk_src.clkr.hw,
  1237. },
  1238. .num_parents = 1,
  1239. .flags = CLK_SET_RATE_PARENT,
  1240. .ops = &clk_branch2_ops,
  1241. },
  1242. },
  1243. };
  1244. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  1245. F(75000000, P_GPLL0, 8, 0, 0),
  1246. { }
  1247. };
  1248. static struct clk_rcg2 usb_hsic_system_clk_src = {
  1249. .cmd_rcgr = 0x041c,
  1250. .hid_width = 5,
  1251. .parent_map = gcc_xo_gpll0_map,
  1252. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  1253. .clkr.hw.init = &(struct clk_init_data){
  1254. .name = "usb_hsic_system_clk_src",
  1255. .parent_data = gcc_xo_gpll0,
  1256. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1257. .ops = &clk_rcg2_ops,
  1258. },
  1259. };
  1260. static struct clk_regmap gcc_mmss_gpll0_clk_src = {
  1261. .enable_reg = 0x1484,
  1262. .enable_mask = BIT(26),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "mmss_gpll0_vote",
  1265. .parent_hws = (const struct clk_hw*[]){
  1266. &gpll0_vote.hw,
  1267. },
  1268. .num_parents = 1,
  1269. .ops = &clk_branch_simple_ops,
  1270. },
  1271. };
  1272. static struct clk_branch gcc_bam_dma_ahb_clk = {
  1273. .halt_reg = 0x0d44,
  1274. .halt_check = BRANCH_HALT_VOTED,
  1275. .clkr = {
  1276. .enable_reg = 0x1484,
  1277. .enable_mask = BIT(12),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_bam_dma_ahb_clk",
  1280. .parent_hws = (const struct clk_hw*[]){
  1281. &periph_noc_clk_src.clkr.hw,
  1282. },
  1283. .num_parents = 1,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_blsp1_ahb_clk = {
  1289. .halt_reg = 0x05c4,
  1290. .halt_check = BRANCH_HALT_VOTED,
  1291. .clkr = {
  1292. .enable_reg = 0x1484,
  1293. .enable_mask = BIT(17),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_blsp1_ahb_clk",
  1296. .parent_hws = (const struct clk_hw*[]){
  1297. &periph_noc_clk_src.clkr.hw,
  1298. },
  1299. .num_parents = 1,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1305. .halt_reg = 0x0648,
  1306. .clkr = {
  1307. .enable_reg = 0x0648,
  1308. .enable_mask = BIT(0),
  1309. .hw.init = &(struct clk_init_data){
  1310. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1311. .parent_hws = (const struct clk_hw*[]){
  1312. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1313. },
  1314. .num_parents = 1,
  1315. .flags = CLK_SET_RATE_PARENT,
  1316. .ops = &clk_branch2_ops,
  1317. },
  1318. },
  1319. };
  1320. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1321. .halt_reg = 0x0644,
  1322. .clkr = {
  1323. .enable_reg = 0x0644,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1327. .parent_hws = (const struct clk_hw*[]){
  1328. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1329. },
  1330. .num_parents = 1,
  1331. .flags = CLK_SET_RATE_PARENT,
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1337. .halt_reg = 0x06c8,
  1338. .clkr = {
  1339. .enable_reg = 0x06c8,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1343. .parent_hws = (const struct clk_hw*[]){
  1344. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1345. },
  1346. .num_parents = 1,
  1347. .flags = CLK_SET_RATE_PARENT,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1353. .halt_reg = 0x06c4,
  1354. .clkr = {
  1355. .enable_reg = 0x06c4,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1359. .parent_hws = (const struct clk_hw*[]){
  1360. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1361. },
  1362. .num_parents = 1,
  1363. .flags = CLK_SET_RATE_PARENT,
  1364. .ops = &clk_branch2_ops,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1369. .halt_reg = 0x0748,
  1370. .clkr = {
  1371. .enable_reg = 0x0748,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1375. .parent_hws = (const struct clk_hw*[]){
  1376. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1385. .halt_reg = 0x0744,
  1386. .clkr = {
  1387. .enable_reg = 0x0744,
  1388. .enable_mask = BIT(0),
  1389. .hw.init = &(struct clk_init_data){
  1390. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1391. .parent_hws = (const struct clk_hw*[]){
  1392. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1393. },
  1394. .num_parents = 1,
  1395. .flags = CLK_SET_RATE_PARENT,
  1396. .ops = &clk_branch2_ops,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1401. .halt_reg = 0x07c8,
  1402. .clkr = {
  1403. .enable_reg = 0x07c8,
  1404. .enable_mask = BIT(0),
  1405. .hw.init = &(struct clk_init_data){
  1406. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1407. .parent_hws = (const struct clk_hw*[]){
  1408. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1409. },
  1410. .num_parents = 1,
  1411. .flags = CLK_SET_RATE_PARENT,
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1417. .halt_reg = 0x07c4,
  1418. .clkr = {
  1419. .enable_reg = 0x07c4,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(struct clk_init_data){
  1422. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1423. .parent_hws = (const struct clk_hw*[]){
  1424. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1433. .halt_reg = 0x0848,
  1434. .clkr = {
  1435. .enable_reg = 0x0848,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data){
  1438. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1439. .parent_hws = (const struct clk_hw*[]){
  1440. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1441. },
  1442. .num_parents = 1,
  1443. .flags = CLK_SET_RATE_PARENT,
  1444. .ops = &clk_branch2_ops,
  1445. },
  1446. },
  1447. };
  1448. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1449. .halt_reg = 0x0844,
  1450. .clkr = {
  1451. .enable_reg = 0x0844,
  1452. .enable_mask = BIT(0),
  1453. .hw.init = &(struct clk_init_data){
  1454. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1455. .parent_hws = (const struct clk_hw*[]){
  1456. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1457. },
  1458. .num_parents = 1,
  1459. .flags = CLK_SET_RATE_PARENT,
  1460. .ops = &clk_branch2_ops,
  1461. },
  1462. },
  1463. };
  1464. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1465. .halt_reg = 0x08c8,
  1466. .clkr = {
  1467. .enable_reg = 0x08c8,
  1468. .enable_mask = BIT(0),
  1469. .hw.init = &(struct clk_init_data){
  1470. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1471. .parent_hws = (const struct clk_hw*[]){
  1472. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1473. },
  1474. .num_parents = 1,
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. .ops = &clk_branch2_ops,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1481. .halt_reg = 0x08c4,
  1482. .clkr = {
  1483. .enable_reg = 0x08c4,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1487. .parent_hws = (const struct clk_hw*[]){
  1488. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1489. },
  1490. .num_parents = 1,
  1491. .flags = CLK_SET_RATE_PARENT,
  1492. .ops = &clk_branch2_ops,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1497. .halt_reg = 0x0684,
  1498. .clkr = {
  1499. .enable_reg = 0x0684,
  1500. .enable_mask = BIT(0),
  1501. .hw.init = &(struct clk_init_data){
  1502. .name = "gcc_blsp1_uart1_apps_clk",
  1503. .parent_hws = (const struct clk_hw*[]){
  1504. &blsp1_uart1_apps_clk_src.clkr.hw,
  1505. },
  1506. .num_parents = 1,
  1507. .flags = CLK_SET_RATE_PARENT,
  1508. .ops = &clk_branch2_ops,
  1509. },
  1510. },
  1511. };
  1512. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1513. .halt_reg = 0x0704,
  1514. .clkr = {
  1515. .enable_reg = 0x0704,
  1516. .enable_mask = BIT(0),
  1517. .hw.init = &(struct clk_init_data){
  1518. .name = "gcc_blsp1_uart2_apps_clk",
  1519. .parent_hws = (const struct clk_hw*[]){
  1520. &blsp1_uart2_apps_clk_src.clkr.hw,
  1521. },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1529. .halt_reg = 0x0784,
  1530. .clkr = {
  1531. .enable_reg = 0x0784,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_blsp1_uart3_apps_clk",
  1535. .parent_hws = (const struct clk_hw*[]){
  1536. &blsp1_uart3_apps_clk_src.clkr.hw,
  1537. },
  1538. .num_parents = 1,
  1539. .flags = CLK_SET_RATE_PARENT,
  1540. .ops = &clk_branch2_ops,
  1541. },
  1542. },
  1543. };
  1544. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1545. .halt_reg = 0x0804,
  1546. .clkr = {
  1547. .enable_reg = 0x0804,
  1548. .enable_mask = BIT(0),
  1549. .hw.init = &(struct clk_init_data){
  1550. .name = "gcc_blsp1_uart4_apps_clk",
  1551. .parent_hws = (const struct clk_hw*[]){
  1552. &blsp1_uart4_apps_clk_src.clkr.hw,
  1553. },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1561. .halt_reg = 0x0884,
  1562. .clkr = {
  1563. .enable_reg = 0x0884,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "gcc_blsp1_uart5_apps_clk",
  1567. .parent_hws = (const struct clk_hw*[]){
  1568. &blsp1_uart5_apps_clk_src.clkr.hw,
  1569. },
  1570. .num_parents = 1,
  1571. .flags = CLK_SET_RATE_PARENT,
  1572. .ops = &clk_branch2_ops,
  1573. },
  1574. },
  1575. };
  1576. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1577. .halt_reg = 0x0904,
  1578. .clkr = {
  1579. .enable_reg = 0x0904,
  1580. .enable_mask = BIT(0),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "gcc_blsp1_uart6_apps_clk",
  1583. .parent_hws = (const struct clk_hw*[]){
  1584. &blsp1_uart6_apps_clk_src.clkr.hw,
  1585. },
  1586. .num_parents = 1,
  1587. .flags = CLK_SET_RATE_PARENT,
  1588. .ops = &clk_branch2_ops,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch gcc_blsp2_ahb_clk = {
  1593. .halt_reg = 0x0944,
  1594. .halt_check = BRANCH_HALT_VOTED,
  1595. .clkr = {
  1596. .enable_reg = 0x1484,
  1597. .enable_mask = BIT(15),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "gcc_blsp2_ahb_clk",
  1600. .parent_hws = (const struct clk_hw*[]){
  1601. &periph_noc_clk_src.clkr.hw,
  1602. },
  1603. .num_parents = 1,
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1609. .halt_reg = 0x0988,
  1610. .clkr = {
  1611. .enable_reg = 0x0988,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1615. .parent_hws = (const struct clk_hw*[]){
  1616. &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
  1617. },
  1618. .num_parents = 1,
  1619. .flags = CLK_SET_RATE_PARENT,
  1620. .ops = &clk_branch2_ops,
  1621. },
  1622. },
  1623. };
  1624. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1625. .halt_reg = 0x0984,
  1626. .clkr = {
  1627. .enable_reg = 0x0984,
  1628. .enable_mask = BIT(0),
  1629. .hw.init = &(struct clk_init_data){
  1630. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1631. .parent_hws = (const struct clk_hw*[]){
  1632. &blsp2_qup1_spi_apps_clk_src.clkr.hw,
  1633. },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1641. .halt_reg = 0x0a08,
  1642. .clkr = {
  1643. .enable_reg = 0x0a08,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1647. .parent_hws = (const struct clk_hw*[]){
  1648. &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
  1649. },
  1650. .num_parents = 1,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1657. .halt_reg = 0x0a04,
  1658. .clkr = {
  1659. .enable_reg = 0x0a04,
  1660. .enable_mask = BIT(0),
  1661. .hw.init = &(struct clk_init_data){
  1662. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1663. .parent_hws = (const struct clk_hw*[]){
  1664. &blsp2_qup2_spi_apps_clk_src.clkr.hw,
  1665. },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1673. .halt_reg = 0x0a88,
  1674. .clkr = {
  1675. .enable_reg = 0x0a88,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1679. .parent_hws = (const struct clk_hw*[]){
  1680. &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
  1681. },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1689. .halt_reg = 0x0a84,
  1690. .clkr = {
  1691. .enable_reg = 0x0a84,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1695. .parent_hws = (const struct clk_hw*[]){
  1696. &blsp2_qup3_spi_apps_clk_src.clkr.hw,
  1697. },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1705. .halt_reg = 0x0b08,
  1706. .clkr = {
  1707. .enable_reg = 0x0b08,
  1708. .enable_mask = BIT(0),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1711. .parent_hws = (const struct clk_hw*[]){
  1712. &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
  1713. },
  1714. .num_parents = 1,
  1715. .flags = CLK_SET_RATE_PARENT,
  1716. .ops = &clk_branch2_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1721. .halt_reg = 0x0b04,
  1722. .clkr = {
  1723. .enable_reg = 0x0b04,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1727. .parent_hws = (const struct clk_hw*[]){
  1728. &blsp2_qup4_spi_apps_clk_src.clkr.hw,
  1729. },
  1730. .num_parents = 1,
  1731. .flags = CLK_SET_RATE_PARENT,
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1737. .halt_reg = 0x0b88,
  1738. .clkr = {
  1739. .enable_reg = 0x0b88,
  1740. .enable_mask = BIT(0),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1743. .parent_hws = (const struct clk_hw*[]){
  1744. &blsp2_qup5_i2c_apps_clk_src.clkr.hw,
  1745. },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1753. .halt_reg = 0x0b84,
  1754. .clkr = {
  1755. .enable_reg = 0x0b84,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1759. .parent_hws = (const struct clk_hw*[]){
  1760. &blsp2_qup5_spi_apps_clk_src.clkr.hw,
  1761. },
  1762. .num_parents = 1,
  1763. .flags = CLK_SET_RATE_PARENT,
  1764. .ops = &clk_branch2_ops,
  1765. },
  1766. },
  1767. };
  1768. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1769. .halt_reg = 0x0c08,
  1770. .clkr = {
  1771. .enable_reg = 0x0c08,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1775. .parent_hws = (const struct clk_hw*[]){
  1776. &blsp2_qup6_i2c_apps_clk_src.clkr.hw,
  1777. },
  1778. .num_parents = 1,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1785. .halt_reg = 0x0c04,
  1786. .clkr = {
  1787. .enable_reg = 0x0c04,
  1788. .enable_mask = BIT(0),
  1789. .hw.init = &(struct clk_init_data){
  1790. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1791. .parent_hws = (const struct clk_hw*[]){
  1792. &blsp2_qup6_spi_apps_clk_src.clkr.hw,
  1793. },
  1794. .num_parents = 1,
  1795. .flags = CLK_SET_RATE_PARENT,
  1796. .ops = &clk_branch2_ops,
  1797. },
  1798. },
  1799. };
  1800. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1801. .halt_reg = 0x09c4,
  1802. .clkr = {
  1803. .enable_reg = 0x09c4,
  1804. .enable_mask = BIT(0),
  1805. .hw.init = &(struct clk_init_data){
  1806. .name = "gcc_blsp2_uart1_apps_clk",
  1807. .parent_hws = (const struct clk_hw*[]){
  1808. &blsp2_uart1_apps_clk_src.clkr.hw,
  1809. },
  1810. .num_parents = 1,
  1811. .flags = CLK_SET_RATE_PARENT,
  1812. .ops = &clk_branch2_ops,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1817. .halt_reg = 0x0a44,
  1818. .clkr = {
  1819. .enable_reg = 0x0a44,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(struct clk_init_data){
  1822. .name = "gcc_blsp2_uart2_apps_clk",
  1823. .parent_hws = (const struct clk_hw*[]){
  1824. &blsp2_uart2_apps_clk_src.clkr.hw,
  1825. },
  1826. .num_parents = 1,
  1827. .flags = CLK_SET_RATE_PARENT,
  1828. .ops = &clk_branch2_ops,
  1829. },
  1830. },
  1831. };
  1832. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1833. .halt_reg = 0x0ac4,
  1834. .clkr = {
  1835. .enable_reg = 0x0ac4,
  1836. .enable_mask = BIT(0),
  1837. .hw.init = &(struct clk_init_data){
  1838. .name = "gcc_blsp2_uart3_apps_clk",
  1839. .parent_hws = (const struct clk_hw*[]){
  1840. &blsp2_uart3_apps_clk_src.clkr.hw,
  1841. },
  1842. .num_parents = 1,
  1843. .flags = CLK_SET_RATE_PARENT,
  1844. .ops = &clk_branch2_ops,
  1845. },
  1846. },
  1847. };
  1848. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1849. .halt_reg = 0x0b44,
  1850. .clkr = {
  1851. .enable_reg = 0x0b44,
  1852. .enable_mask = BIT(0),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "gcc_blsp2_uart4_apps_clk",
  1855. .parent_hws = (const struct clk_hw*[]){
  1856. &blsp2_uart4_apps_clk_src.clkr.hw,
  1857. },
  1858. .num_parents = 1,
  1859. .flags = CLK_SET_RATE_PARENT,
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1865. .halt_reg = 0x0bc4,
  1866. .clkr = {
  1867. .enable_reg = 0x0bc4,
  1868. .enable_mask = BIT(0),
  1869. .hw.init = &(struct clk_init_data){
  1870. .name = "gcc_blsp2_uart5_apps_clk",
  1871. .parent_hws = (const struct clk_hw*[]){
  1872. &blsp2_uart5_apps_clk_src.clkr.hw,
  1873. },
  1874. .num_parents = 1,
  1875. .flags = CLK_SET_RATE_PARENT,
  1876. .ops = &clk_branch2_ops,
  1877. },
  1878. },
  1879. };
  1880. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1881. .halt_reg = 0x0c44,
  1882. .clkr = {
  1883. .enable_reg = 0x0c44,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "gcc_blsp2_uart6_apps_clk",
  1887. .parent_hws = (const struct clk_hw*[]){
  1888. &blsp2_uart6_apps_clk_src.clkr.hw,
  1889. },
  1890. .num_parents = 1,
  1891. .flags = CLK_SET_RATE_PARENT,
  1892. .ops = &clk_branch2_ops,
  1893. },
  1894. },
  1895. };
  1896. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1897. .halt_reg = 0x0e04,
  1898. .halt_check = BRANCH_HALT_VOTED,
  1899. .clkr = {
  1900. .enable_reg = 0x1484,
  1901. .enable_mask = BIT(10),
  1902. .hw.init = &(struct clk_init_data){
  1903. .name = "gcc_boot_rom_ahb_clk",
  1904. .parent_hws = (const struct clk_hw*[]){
  1905. &config_noc_clk_src.clkr.hw,
  1906. },
  1907. .num_parents = 1,
  1908. .ops = &clk_branch2_ops,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gcc_ce1_ahb_clk = {
  1913. .halt_reg = 0x104c,
  1914. .halt_check = BRANCH_HALT_VOTED,
  1915. .clkr = {
  1916. .enable_reg = 0x1484,
  1917. .enable_mask = BIT(3),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "gcc_ce1_ahb_clk",
  1920. .parent_hws = (const struct clk_hw*[]){
  1921. &config_noc_clk_src.clkr.hw,
  1922. },
  1923. .num_parents = 1,
  1924. .ops = &clk_branch2_ops,
  1925. },
  1926. },
  1927. };
  1928. static struct clk_branch gcc_ce1_axi_clk = {
  1929. .halt_reg = 0x1048,
  1930. .halt_check = BRANCH_HALT_VOTED,
  1931. .clkr = {
  1932. .enable_reg = 0x1484,
  1933. .enable_mask = BIT(4),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "gcc_ce1_axi_clk",
  1936. .parent_hws = (const struct clk_hw*[]){
  1937. &system_noc_clk_src.clkr.hw,
  1938. },
  1939. .num_parents = 1,
  1940. .ops = &clk_branch2_ops,
  1941. },
  1942. },
  1943. };
  1944. static struct clk_branch gcc_ce1_clk = {
  1945. .halt_reg = 0x1050,
  1946. .halt_check = BRANCH_HALT_VOTED,
  1947. .clkr = {
  1948. .enable_reg = 0x1484,
  1949. .enable_mask = BIT(5),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "gcc_ce1_clk",
  1952. .parent_hws = (const struct clk_hw*[]){
  1953. &ce1_clk_src.clkr.hw,
  1954. },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gcc_ce2_ahb_clk = {
  1962. .halt_reg = 0x108c,
  1963. .halt_check = BRANCH_HALT_VOTED,
  1964. .clkr = {
  1965. .enable_reg = 0x1484,
  1966. .enable_mask = BIT(0),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "gcc_ce2_ahb_clk",
  1969. .parent_hws = (const struct clk_hw*[]){
  1970. &config_noc_clk_src.clkr.hw,
  1971. },
  1972. .num_parents = 1,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_ce2_axi_clk = {
  1978. .halt_reg = 0x1088,
  1979. .halt_check = BRANCH_HALT_VOTED,
  1980. .clkr = {
  1981. .enable_reg = 0x1484,
  1982. .enable_mask = BIT(1),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_ce2_axi_clk",
  1985. .parent_hws = (const struct clk_hw*[]){
  1986. &system_noc_clk_src.clkr.hw,
  1987. },
  1988. .num_parents = 1,
  1989. .ops = &clk_branch2_ops,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch gcc_ce2_clk = {
  1994. .halt_reg = 0x1090,
  1995. .halt_check = BRANCH_HALT_VOTED,
  1996. .clkr = {
  1997. .enable_reg = 0x1484,
  1998. .enable_mask = BIT(2),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "gcc_ce2_clk",
  2001. .parent_hws = (const struct clk_hw*[]){
  2002. &ce2_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_ce3_ahb_clk = {
  2011. .halt_reg = 0x1d0c,
  2012. .halt_check = BRANCH_HALT_VOTED,
  2013. .clkr = {
  2014. .enable_reg = 0x1d0c,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "gcc_ce3_ahb_clk",
  2018. .parent_hws = (const struct clk_hw*[]){
  2019. &config_noc_clk_src.clkr.hw,
  2020. },
  2021. .num_parents = 1,
  2022. .ops = &clk_branch2_ops,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gcc_ce3_axi_clk = {
  2027. .halt_reg = 0x1088,
  2028. .halt_check = BRANCH_HALT_VOTED,
  2029. .clkr = {
  2030. .enable_reg = 0x1d08,
  2031. .enable_mask = BIT(0),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_ce3_axi_clk",
  2034. .parent_hws = (const struct clk_hw*[]){
  2035. &system_noc_clk_src.clkr.hw,
  2036. },
  2037. .num_parents = 1,
  2038. .ops = &clk_branch2_ops,
  2039. },
  2040. },
  2041. };
  2042. static struct clk_branch gcc_ce3_clk = {
  2043. .halt_reg = 0x1090,
  2044. .halt_check = BRANCH_HALT_VOTED,
  2045. .clkr = {
  2046. .enable_reg = 0x1d04,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_ce3_clk",
  2050. .parent_hws = (const struct clk_hw*[]){
  2051. &ce3_clk_src.clkr.hw,
  2052. },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_gp1_clk = {
  2060. .halt_reg = 0x1900,
  2061. .clkr = {
  2062. .enable_reg = 0x1900,
  2063. .enable_mask = BIT(0),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "gcc_gp1_clk",
  2066. .parent_hws = (const struct clk_hw*[]){
  2067. &gp1_clk_src.clkr.hw,
  2068. },
  2069. .num_parents = 1,
  2070. .flags = CLK_SET_RATE_PARENT,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch gcc_gp2_clk = {
  2076. .halt_reg = 0x1940,
  2077. .clkr = {
  2078. .enable_reg = 0x1940,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "gcc_gp2_clk",
  2082. .parent_hws = (const struct clk_hw*[]){
  2083. &gp2_clk_src.clkr.hw,
  2084. },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch gcc_gp3_clk = {
  2092. .halt_reg = 0x1980,
  2093. .clkr = {
  2094. .enable_reg = 0x1980,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_gp3_clk",
  2098. .parent_hws = (const struct clk_hw*[]){
  2099. &gp3_clk_src.clkr.hw,
  2100. },
  2101. .num_parents = 1,
  2102. .flags = CLK_SET_RATE_PARENT,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  2108. .halt_reg = 0x0248,
  2109. .clkr = {
  2110. .enable_reg = 0x0248,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  2114. .parent_hws = (const struct clk_hw*[]){
  2115. &config_noc_clk_src.clkr.hw,
  2116. },
  2117. .num_parents = 1,
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch gcc_pcie_0_aux_clk = {
  2123. .halt_reg = 0x1b10,
  2124. .clkr = {
  2125. .enable_reg = 0x1b10,
  2126. .enable_mask = BIT(0),
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "gcc_pcie_0_aux_clk",
  2129. .parent_hws = (const struct clk_hw*[]){
  2130. &pcie_0_aux_clk_src.clkr.hw,
  2131. },
  2132. .num_parents = 1,
  2133. .flags = CLK_SET_RATE_PARENT,
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2139. .halt_reg = 0x1b0c,
  2140. .clkr = {
  2141. .enable_reg = 0x1b0c,
  2142. .enable_mask = BIT(0),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "gcc_pcie_0_cfg_ahb_clk",
  2145. .parent_hws = (const struct clk_hw*[]){
  2146. &config_noc_clk_src.clkr.hw,
  2147. },
  2148. .num_parents = 1,
  2149. .flags = CLK_SET_RATE_PARENT,
  2150. .ops = &clk_branch2_ops,
  2151. },
  2152. },
  2153. };
  2154. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2155. .halt_reg = 0x1b08,
  2156. .clkr = {
  2157. .enable_reg = 0x1b08,
  2158. .enable_mask = BIT(0),
  2159. .hw.init = &(struct clk_init_data){
  2160. .name = "gcc_pcie_0_mstr_axi_clk",
  2161. .parent_hws = (const struct clk_hw*[]){
  2162. &config_noc_clk_src.clkr.hw,
  2163. },
  2164. .num_parents = 1,
  2165. .flags = CLK_SET_RATE_PARENT,
  2166. .ops = &clk_branch2_ops,
  2167. },
  2168. },
  2169. };
  2170. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2171. .halt_reg = 0x1b14,
  2172. .clkr = {
  2173. .enable_reg = 0x1b14,
  2174. .enable_mask = BIT(0),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "gcc_pcie_0_pipe_clk",
  2177. .parent_data = &(const struct clk_parent_data){
  2178. .hw = &pcie_0_pipe_clk_src.clkr.hw,
  2179. },
  2180. .num_parents = 1,
  2181. .flags = CLK_SET_RATE_PARENT,
  2182. .ops = &clk_branch2_ops,
  2183. },
  2184. },
  2185. };
  2186. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2187. .halt_reg = 0x1b04,
  2188. .clkr = {
  2189. .enable_reg = 0x1b04,
  2190. .enable_mask = BIT(0),
  2191. .hw.init = &(struct clk_init_data){
  2192. .name = "gcc_pcie_0_slv_axi_clk",
  2193. .parent_hws = (const struct clk_hw*[]){
  2194. &config_noc_clk_src.clkr.hw,
  2195. },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch gcc_pcie_1_aux_clk = {
  2203. .halt_reg = 0x1b90,
  2204. .clkr = {
  2205. .enable_reg = 0x1b90,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_pcie_1_aux_clk",
  2209. .parent_hws = (const struct clk_hw*[]){
  2210. &pcie_1_aux_clk_src.clkr.hw,
  2211. },
  2212. .num_parents = 1,
  2213. .flags = CLK_SET_RATE_PARENT,
  2214. .ops = &clk_branch2_ops,
  2215. },
  2216. },
  2217. };
  2218. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2219. .halt_reg = 0x1b8c,
  2220. .clkr = {
  2221. .enable_reg = 0x1b8c,
  2222. .enable_mask = BIT(0),
  2223. .hw.init = &(struct clk_init_data){
  2224. .name = "gcc_pcie_1_cfg_ahb_clk",
  2225. .parent_hws = (const struct clk_hw*[]){
  2226. &config_noc_clk_src.clkr.hw,
  2227. },
  2228. .num_parents = 1,
  2229. .flags = CLK_SET_RATE_PARENT,
  2230. .ops = &clk_branch2_ops,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2235. .halt_reg = 0x1b88,
  2236. .clkr = {
  2237. .enable_reg = 0x1b88,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "gcc_pcie_1_mstr_axi_clk",
  2241. .parent_hws = (const struct clk_hw*[]){
  2242. &config_noc_clk_src.clkr.hw,
  2243. },
  2244. .num_parents = 1,
  2245. .flags = CLK_SET_RATE_PARENT,
  2246. .ops = &clk_branch2_ops,
  2247. },
  2248. },
  2249. };
  2250. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2251. .halt_reg = 0x1b94,
  2252. .clkr = {
  2253. .enable_reg = 0x1b94,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "gcc_pcie_1_pipe_clk",
  2257. .parent_data = &(const struct clk_parent_data){
  2258. .hw = &pcie_1_pipe_clk_src.clkr.hw,
  2259. },
  2260. .num_parents = 1,
  2261. .flags = CLK_SET_RATE_PARENT,
  2262. .ops = &clk_branch2_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2267. .halt_reg = 0x1b84,
  2268. .clkr = {
  2269. .enable_reg = 0x1b84,
  2270. .enable_mask = BIT(0),
  2271. .hw.init = &(struct clk_init_data){
  2272. .name = "gcc_pcie_1_slv_axi_clk",
  2273. .parent_hws = (const struct clk_hw*[]){
  2274. &config_noc_clk_src.clkr.hw,
  2275. },
  2276. .num_parents = 1,
  2277. .flags = CLK_SET_RATE_PARENT,
  2278. .ops = &clk_branch2_ops,
  2279. },
  2280. },
  2281. };
  2282. static struct clk_branch gcc_pdm2_clk = {
  2283. .halt_reg = 0x0ccc,
  2284. .clkr = {
  2285. .enable_reg = 0x0ccc,
  2286. .enable_mask = BIT(0),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "gcc_pdm2_clk",
  2289. .parent_hws = (const struct clk_hw*[]){
  2290. &pdm2_clk_src.clkr.hw,
  2291. },
  2292. .num_parents = 1,
  2293. .flags = CLK_SET_RATE_PARENT,
  2294. .ops = &clk_branch2_ops,
  2295. },
  2296. },
  2297. };
  2298. static struct clk_branch gcc_pdm_ahb_clk = {
  2299. .halt_reg = 0x0cc4,
  2300. .clkr = {
  2301. .enable_reg = 0x0cc4,
  2302. .enable_mask = BIT(0),
  2303. .hw.init = &(struct clk_init_data){
  2304. .name = "gcc_pdm_ahb_clk",
  2305. .parent_hws = (const struct clk_hw*[]){
  2306. &periph_noc_clk_src.clkr.hw,
  2307. },
  2308. .num_parents = 1,
  2309. .ops = &clk_branch2_ops,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
  2314. .halt_reg = 0x01a4,
  2315. .clkr = {
  2316. .enable_reg = 0x01a4,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "gcc_periph_noc_usb_hsic_ahb_clk",
  2320. .parent_hws = (const struct clk_hw*[]){
  2321. &usb_hsic_ahb_clk_src.clkr.hw,
  2322. },
  2323. .num_parents = 1,
  2324. .flags = CLK_SET_RATE_PARENT,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_prng_ahb_clk = {
  2330. .halt_reg = 0x0d04,
  2331. .halt_check = BRANCH_HALT_VOTED,
  2332. .clkr = {
  2333. .enable_reg = 0x1484,
  2334. .enable_mask = BIT(13),
  2335. .hw.init = &(struct clk_init_data){
  2336. .name = "gcc_prng_ahb_clk",
  2337. .parent_hws = (const struct clk_hw*[]){
  2338. &periph_noc_clk_src.clkr.hw,
  2339. },
  2340. .num_parents = 1,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch gcc_sata_asic0_clk = {
  2346. .halt_reg = 0x1c54,
  2347. .clkr = {
  2348. .enable_reg = 0x1c54,
  2349. .enable_mask = BIT(0),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_sata_asic0_clk",
  2352. .parent_hws = (const struct clk_hw*[]){
  2353. &sata_asic0_clk_src.clkr.hw,
  2354. },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_sata_axi_clk = {
  2362. .halt_reg = 0x1c44,
  2363. .clkr = {
  2364. .enable_reg = 0x1c44,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(struct clk_init_data){
  2367. .name = "gcc_sata_axi_clk",
  2368. .parent_hws = (const struct clk_hw*[]){
  2369. &config_noc_clk_src.clkr.hw,
  2370. },
  2371. .num_parents = 1,
  2372. .flags = CLK_SET_RATE_PARENT,
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_sata_cfg_ahb_clk = {
  2378. .halt_reg = 0x1c48,
  2379. .clkr = {
  2380. .enable_reg = 0x1c48,
  2381. .enable_mask = BIT(0),
  2382. .hw.init = &(struct clk_init_data){
  2383. .name = "gcc_sata_cfg_ahb_clk",
  2384. .parent_hws = (const struct clk_hw*[]){
  2385. &config_noc_clk_src.clkr.hw,
  2386. },
  2387. .num_parents = 1,
  2388. .flags = CLK_SET_RATE_PARENT,
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_sata_pmalive_clk = {
  2394. .halt_reg = 0x1c50,
  2395. .clkr = {
  2396. .enable_reg = 0x1c50,
  2397. .enable_mask = BIT(0),
  2398. .hw.init = &(struct clk_init_data){
  2399. .name = "gcc_sata_pmalive_clk",
  2400. .parent_hws = (const struct clk_hw*[]){
  2401. &sata_pmalive_clk_src.clkr.hw,
  2402. },
  2403. .num_parents = 1,
  2404. .flags = CLK_SET_RATE_PARENT,
  2405. .ops = &clk_branch2_ops,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch gcc_sata_rx_clk = {
  2410. .halt_reg = 0x1c58,
  2411. .clkr = {
  2412. .enable_reg = 0x1c58,
  2413. .enable_mask = BIT(0),
  2414. .hw.init = &(struct clk_init_data){
  2415. .name = "gcc_sata_rx_clk",
  2416. .parent_hws = (const struct clk_hw*[]){
  2417. &sata_rx_clk_src.clkr.hw,
  2418. },
  2419. .num_parents = 1,
  2420. .flags = CLK_SET_RATE_PARENT,
  2421. .ops = &clk_branch2_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch gcc_sata_rx_oob_clk = {
  2426. .halt_reg = 0x1c4c,
  2427. .clkr = {
  2428. .enable_reg = 0x1c4c,
  2429. .enable_mask = BIT(0),
  2430. .hw.init = &(struct clk_init_data){
  2431. .name = "gcc_sata_rx_oob_clk",
  2432. .parent_hws = (const struct clk_hw*[]){
  2433. &sata_rx_oob_clk_src.clkr.hw,
  2434. },
  2435. .num_parents = 1,
  2436. .flags = CLK_SET_RATE_PARENT,
  2437. .ops = &clk_branch2_ops,
  2438. },
  2439. },
  2440. };
  2441. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2442. .halt_reg = 0x04c8,
  2443. .clkr = {
  2444. .enable_reg = 0x04c8,
  2445. .enable_mask = BIT(0),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "gcc_sdcc1_ahb_clk",
  2448. .parent_hws = (const struct clk_hw*[]){
  2449. &periph_noc_clk_src.clkr.hw,
  2450. },
  2451. .num_parents = 1,
  2452. .ops = &clk_branch2_ops,
  2453. },
  2454. },
  2455. };
  2456. static struct clk_branch gcc_sdcc1_apps_clk = {
  2457. .halt_reg = 0x04c4,
  2458. .clkr = {
  2459. .enable_reg = 0x04c4,
  2460. .enable_mask = BIT(0),
  2461. .hw.init = &(struct clk_init_data){
  2462. .name = "gcc_sdcc1_apps_clk",
  2463. .parent_hws = (const struct clk_hw*[]){
  2464. &sdcc1_apps_clk_src.clkr.hw,
  2465. },
  2466. .num_parents = 1,
  2467. .flags = CLK_SET_RATE_PARENT,
  2468. .ops = &clk_branch2_ops,
  2469. },
  2470. },
  2471. };
  2472. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  2473. .halt_reg = 0x04e8,
  2474. .clkr = {
  2475. .enable_reg = 0x04e8,
  2476. .enable_mask = BIT(0),
  2477. .hw.init = &(struct clk_init_data){
  2478. .name = "gcc_sdcc1_cdccal_ff_clk",
  2479. .parent_data = (const struct clk_parent_data[]){
  2480. { .fw_name = "xo", .name = "xo_board" }
  2481. },
  2482. .num_parents = 1,
  2483. .ops = &clk_branch2_ops,
  2484. },
  2485. },
  2486. };
  2487. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  2488. .halt_reg = 0x04e4,
  2489. .clkr = {
  2490. .enable_reg = 0x04e4,
  2491. .enable_mask = BIT(0),
  2492. .hw.init = &(struct clk_init_data){
  2493. .name = "gcc_sdcc1_cdccal_sleep_clk",
  2494. .parent_data = (const struct clk_parent_data[]){
  2495. { .fw_name = "sleep_clk", .name = "sleep_clk" }
  2496. },
  2497. .num_parents = 1,
  2498. .ops = &clk_branch2_ops,
  2499. },
  2500. },
  2501. };
  2502. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2503. .halt_reg = 0x0508,
  2504. .clkr = {
  2505. .enable_reg = 0x0508,
  2506. .enable_mask = BIT(0),
  2507. .hw.init = &(struct clk_init_data){
  2508. .name = "gcc_sdcc2_ahb_clk",
  2509. .parent_hws = (const struct clk_hw*[]){
  2510. &periph_noc_clk_src.clkr.hw,
  2511. },
  2512. .num_parents = 1,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_sdcc2_apps_clk = {
  2518. .halt_reg = 0x0504,
  2519. .clkr = {
  2520. .enable_reg = 0x0504,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(struct clk_init_data){
  2523. .name = "gcc_sdcc2_apps_clk",
  2524. .parent_hws = (const struct clk_hw*[]){
  2525. &sdcc2_apps_clk_src.clkr.hw,
  2526. },
  2527. .num_parents = 1,
  2528. .flags = CLK_SET_RATE_PARENT,
  2529. .ops = &clk_branch2_ops,
  2530. },
  2531. },
  2532. };
  2533. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2534. .halt_reg = 0x0548,
  2535. .clkr = {
  2536. .enable_reg = 0x0548,
  2537. .enable_mask = BIT(0),
  2538. .hw.init = &(struct clk_init_data){
  2539. .name = "gcc_sdcc3_ahb_clk",
  2540. .parent_hws = (const struct clk_hw*[]){
  2541. &periph_noc_clk_src.clkr.hw,
  2542. },
  2543. .num_parents = 1,
  2544. .ops = &clk_branch2_ops,
  2545. },
  2546. },
  2547. };
  2548. static struct clk_branch gcc_sdcc3_apps_clk = {
  2549. .halt_reg = 0x0544,
  2550. .clkr = {
  2551. .enable_reg = 0x0544,
  2552. .enable_mask = BIT(0),
  2553. .hw.init = &(struct clk_init_data){
  2554. .name = "gcc_sdcc3_apps_clk",
  2555. .parent_hws = (const struct clk_hw*[]){
  2556. &sdcc3_apps_clk_src.clkr.hw,
  2557. },
  2558. .num_parents = 1,
  2559. .flags = CLK_SET_RATE_PARENT,
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2565. .halt_reg = 0x0588,
  2566. .clkr = {
  2567. .enable_reg = 0x0588,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_sdcc4_ahb_clk",
  2571. .parent_hws = (const struct clk_hw*[]){
  2572. &periph_noc_clk_src.clkr.hw,
  2573. },
  2574. .num_parents = 1,
  2575. .ops = &clk_branch2_ops,
  2576. },
  2577. },
  2578. };
  2579. static struct clk_branch gcc_sdcc4_apps_clk = {
  2580. .halt_reg = 0x0584,
  2581. .clkr = {
  2582. .enable_reg = 0x0584,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "gcc_sdcc4_apps_clk",
  2586. .parent_hws = (const struct clk_hw*[]){
  2587. &sdcc4_apps_clk_src.clkr.hw,
  2588. },
  2589. .num_parents = 1,
  2590. .flags = CLK_SET_RATE_PARENT,
  2591. .ops = &clk_branch2_ops,
  2592. },
  2593. },
  2594. };
  2595. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  2596. .halt_reg = 0x013c,
  2597. .clkr = {
  2598. .enable_reg = 0x013c,
  2599. .enable_mask = BIT(0),
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "gcc_sys_noc_ufs_axi_clk",
  2602. .parent_hws = (const struct clk_hw*[]){
  2603. &ufs_axi_clk_src.clkr.hw,
  2604. },
  2605. .num_parents = 1,
  2606. .flags = CLK_SET_RATE_PARENT,
  2607. .ops = &clk_branch2_ops,
  2608. },
  2609. },
  2610. };
  2611. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2612. .halt_reg = 0x0108,
  2613. .clkr = {
  2614. .enable_reg = 0x0108,
  2615. .enable_mask = BIT(0),
  2616. .hw.init = &(struct clk_init_data){
  2617. .name = "gcc_sys_noc_usb3_axi_clk",
  2618. .parent_hws = (const struct clk_hw*[]){
  2619. &usb30_master_clk_src.clkr.hw,
  2620. },
  2621. .num_parents = 1,
  2622. .flags = CLK_SET_RATE_PARENT,
  2623. .ops = &clk_branch2_ops,
  2624. },
  2625. },
  2626. };
  2627. static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
  2628. .halt_reg = 0x0138,
  2629. .clkr = {
  2630. .enable_reg = 0x0138,
  2631. .enable_mask = BIT(0),
  2632. .hw.init = &(struct clk_init_data){
  2633. .name = "gcc_sys_noc_usb3_sec_axi_clk",
  2634. .parent_hws = (const struct clk_hw*[]){
  2635. &usb30_sec_master_clk_src.clkr.hw,
  2636. },
  2637. .num_parents = 1,
  2638. .flags = CLK_SET_RATE_PARENT,
  2639. .ops = &clk_branch2_ops,
  2640. },
  2641. },
  2642. };
  2643. static struct clk_branch gcc_tsif_ahb_clk = {
  2644. .halt_reg = 0x0d84,
  2645. .clkr = {
  2646. .enable_reg = 0x0d84,
  2647. .enable_mask = BIT(0),
  2648. .hw.init = &(struct clk_init_data){
  2649. .name = "gcc_tsif_ahb_clk",
  2650. .parent_hws = (const struct clk_hw*[]){
  2651. &periph_noc_clk_src.clkr.hw,
  2652. },
  2653. .num_parents = 1,
  2654. .ops = &clk_branch2_ops,
  2655. },
  2656. },
  2657. };
  2658. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2659. .halt_reg = 0x0d8c,
  2660. .clkr = {
  2661. .enable_reg = 0x0d8c,
  2662. .enable_mask = BIT(0),
  2663. .hw.init = &(struct clk_init_data){
  2664. .name = "gcc_tsif_inactivity_timers_clk",
  2665. .parent_data = &(const struct clk_parent_data){
  2666. .fw_name = "sleep_clk", .name = "sleep_clk",
  2667. },
  2668. .num_parents = 1,
  2669. .flags = CLK_SET_RATE_PARENT,
  2670. .ops = &clk_branch2_ops,
  2671. },
  2672. },
  2673. };
  2674. static struct clk_branch gcc_tsif_ref_clk = {
  2675. .halt_reg = 0x0d88,
  2676. .clkr = {
  2677. .enable_reg = 0x0d88,
  2678. .enable_mask = BIT(0),
  2679. .hw.init = &(struct clk_init_data){
  2680. .name = "gcc_tsif_ref_clk",
  2681. .parent_hws = (const struct clk_hw*[]){
  2682. &tsif_ref_clk_src.clkr.hw,
  2683. },
  2684. .num_parents = 1,
  2685. .flags = CLK_SET_RATE_PARENT,
  2686. .ops = &clk_branch2_ops,
  2687. },
  2688. },
  2689. };
  2690. static struct clk_branch gcc_ufs_ahb_clk = {
  2691. .halt_reg = 0x1d48,
  2692. .clkr = {
  2693. .enable_reg = 0x1d48,
  2694. .enable_mask = BIT(0),
  2695. .hw.init = &(struct clk_init_data){
  2696. .name = "gcc_ufs_ahb_clk",
  2697. .parent_hws = (const struct clk_hw*[]){
  2698. &config_noc_clk_src.clkr.hw,
  2699. },
  2700. .num_parents = 1,
  2701. .flags = CLK_SET_RATE_PARENT,
  2702. .ops = &clk_branch2_ops,
  2703. },
  2704. },
  2705. };
  2706. static struct clk_branch gcc_ufs_axi_clk = {
  2707. .halt_reg = 0x1d44,
  2708. .clkr = {
  2709. .enable_reg = 0x1d44,
  2710. .enable_mask = BIT(0),
  2711. .hw.init = &(struct clk_init_data){
  2712. .name = "gcc_ufs_axi_clk",
  2713. .parent_hws = (const struct clk_hw*[]){
  2714. &ufs_axi_clk_src.clkr.hw,
  2715. },
  2716. .num_parents = 1,
  2717. .flags = CLK_SET_RATE_PARENT,
  2718. .ops = &clk_branch2_ops,
  2719. },
  2720. },
  2721. };
  2722. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2723. .halt_reg = 0x1d50,
  2724. .clkr = {
  2725. .enable_reg = 0x1d50,
  2726. .enable_mask = BIT(0),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "gcc_ufs_rx_cfg_clk",
  2729. .parent_hws = (const struct clk_hw*[]){
  2730. &ufs_axi_clk_src.clkr.hw,
  2731. },
  2732. .num_parents = 1,
  2733. .flags = CLK_SET_RATE_PARENT,
  2734. .ops = &clk_branch2_ops,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2739. .halt_reg = 0x1d5c,
  2740. .clkr = {
  2741. .enable_reg = 0x1d5c,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(struct clk_init_data){
  2744. .name = "gcc_ufs_rx_symbol_0_clk",
  2745. .parent_data = &(const struct clk_parent_data){
  2746. .fw_name = "ufs_rx_symbol_0_clk_src", .name = "ufs_rx_symbol_0_clk_src",
  2747. },
  2748. .num_parents = 1,
  2749. .flags = CLK_SET_RATE_PARENT,
  2750. .ops = &clk_branch2_ops,
  2751. },
  2752. },
  2753. };
  2754. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2755. .halt_reg = 0x1d60,
  2756. .clkr = {
  2757. .enable_reg = 0x1d60,
  2758. .enable_mask = BIT(0),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "gcc_ufs_rx_symbol_1_clk",
  2761. .parent_data = &(const struct clk_parent_data){
  2762. .fw_name = "ufs_rx_symbol_1_clk_src", .name = "ufs_rx_symbol_1_clk_src",
  2763. },
  2764. .num_parents = 1,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. .ops = &clk_branch2_ops,
  2767. },
  2768. },
  2769. };
  2770. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2771. .halt_reg = 0x1d4c,
  2772. .clkr = {
  2773. .enable_reg = 0x1d4c,
  2774. .enable_mask = BIT(0),
  2775. .hw.init = &(struct clk_init_data){
  2776. .name = "gcc_ufs_tx_cfg_clk",
  2777. .parent_hws = (const struct clk_hw*[]){
  2778. &ufs_axi_clk_src.clkr.hw,
  2779. },
  2780. .num_parents = 1,
  2781. .flags = CLK_SET_RATE_PARENT,
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2787. .halt_reg = 0x1d54,
  2788. .clkr = {
  2789. .enable_reg = 0x1d54,
  2790. .enable_mask = BIT(0),
  2791. .hw.init = &(struct clk_init_data){
  2792. .name = "gcc_ufs_tx_symbol_0_clk",
  2793. .parent_data = &(const struct clk_parent_data){
  2794. .fw_name = "ufs_tx_symbol_0_clk_src", .name = "ufs_tx_symbol_0_clk_src",
  2795. },
  2796. .num_parents = 1,
  2797. .flags = CLK_SET_RATE_PARENT,
  2798. .ops = &clk_branch2_ops,
  2799. },
  2800. },
  2801. };
  2802. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2803. .halt_reg = 0x1d58,
  2804. .clkr = {
  2805. .enable_reg = 0x1d58,
  2806. .enable_mask = BIT(0),
  2807. .hw.init = &(struct clk_init_data){
  2808. .name = "gcc_ufs_tx_symbol_1_clk",
  2809. .parent_data = &(const struct clk_parent_data){
  2810. .fw_name = "ufs_tx_symbol_1_clk_src", .name = "ufs_tx_symbol_1_clk_src",
  2811. },
  2812. .num_parents = 1,
  2813. .flags = CLK_SET_RATE_PARENT,
  2814. .ops = &clk_branch2_ops,
  2815. },
  2816. },
  2817. };
  2818. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2819. .halt_reg = 0x04ac,
  2820. .clkr = {
  2821. .enable_reg = 0x04ac,
  2822. .enable_mask = BIT(0),
  2823. .hw.init = &(struct clk_init_data){
  2824. .name = "gcc_usb2a_phy_sleep_clk",
  2825. .parent_data = &(const struct clk_parent_data){
  2826. .fw_name = "sleep_clk", .name = "sleep_clk",
  2827. },
  2828. .num_parents = 1,
  2829. .ops = &clk_branch2_ops,
  2830. },
  2831. },
  2832. };
  2833. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2834. .halt_reg = 0x04b4,
  2835. .clkr = {
  2836. .enable_reg = 0x04b4,
  2837. .enable_mask = BIT(0),
  2838. .hw.init = &(struct clk_init_data){
  2839. .name = "gcc_usb2b_phy_sleep_clk",
  2840. .parent_data = &(const struct clk_parent_data){
  2841. .fw_name = "sleep_clk", .name = "sleep_clk",
  2842. },
  2843. .num_parents = 1,
  2844. .ops = &clk_branch2_ops,
  2845. },
  2846. },
  2847. };
  2848. static struct clk_branch gcc_usb30_master_clk = {
  2849. .halt_reg = 0x03c8,
  2850. .clkr = {
  2851. .enable_reg = 0x03c8,
  2852. .enable_mask = BIT(0),
  2853. .hw.init = &(struct clk_init_data){
  2854. .name = "gcc_usb30_master_clk",
  2855. .parent_hws = (const struct clk_hw*[]){
  2856. &usb30_master_clk_src.clkr.hw,
  2857. },
  2858. .num_parents = 1,
  2859. .flags = CLK_SET_RATE_PARENT,
  2860. .ops = &clk_branch2_ops,
  2861. },
  2862. },
  2863. };
  2864. static struct clk_branch gcc_usb30_sec_master_clk = {
  2865. .halt_reg = 0x1bc8,
  2866. .clkr = {
  2867. .enable_reg = 0x1bc8,
  2868. .enable_mask = BIT(0),
  2869. .hw.init = &(struct clk_init_data){
  2870. .name = "gcc_usb30_sec_master_clk",
  2871. .parent_hws = (const struct clk_hw*[]){
  2872. &usb30_sec_master_clk_src.clkr.hw,
  2873. },
  2874. .num_parents = 1,
  2875. .flags = CLK_SET_RATE_PARENT,
  2876. .ops = &clk_branch2_ops,
  2877. },
  2878. },
  2879. };
  2880. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2881. .halt_reg = 0x03d0,
  2882. .clkr = {
  2883. .enable_reg = 0x03d0,
  2884. .enable_mask = BIT(0),
  2885. .hw.init = &(struct clk_init_data){
  2886. .name = "gcc_usb30_mock_utmi_clk",
  2887. .parent_hws = (const struct clk_hw*[]){
  2888. &usb30_mock_utmi_clk_src.clkr.hw,
  2889. },
  2890. .num_parents = 1,
  2891. .flags = CLK_SET_RATE_PARENT,
  2892. .ops = &clk_branch2_ops,
  2893. },
  2894. },
  2895. };
  2896. static struct clk_branch gcc_usb30_sleep_clk = {
  2897. .halt_reg = 0x03cc,
  2898. .clkr = {
  2899. .enable_reg = 0x03cc,
  2900. .enable_mask = BIT(0),
  2901. .hw.init = &(struct clk_init_data){
  2902. .name = "gcc_usb30_sleep_clk",
  2903. .parent_data = &(const struct clk_parent_data){
  2904. .fw_name = "sleep_clk", .name = "sleep_clk",
  2905. },
  2906. .num_parents = 1,
  2907. .ops = &clk_branch2_ops,
  2908. },
  2909. },
  2910. };
  2911. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2912. .halt_reg = 0x0488,
  2913. .clkr = {
  2914. .enable_reg = 0x0488,
  2915. .enable_mask = BIT(0),
  2916. .hw.init = &(struct clk_init_data){
  2917. .name = "gcc_usb_hs_ahb_clk",
  2918. .parent_hws = (const struct clk_hw*[]){
  2919. &periph_noc_clk_src.clkr.hw,
  2920. },
  2921. .num_parents = 1,
  2922. .ops = &clk_branch2_ops,
  2923. },
  2924. },
  2925. };
  2926. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2927. .halt_reg = 0x048c,
  2928. .clkr = {
  2929. .enable_reg = 0x048c,
  2930. .enable_mask = BIT(0),
  2931. .hw.init = &(struct clk_init_data){
  2932. .name = "gcc_usb_hs_inactivity_timers_clk",
  2933. .parent_data = &(const struct clk_parent_data){
  2934. .fw_name = "sleep_clk", .name = "sleep_clk",
  2935. },
  2936. .num_parents = 1,
  2937. .flags = CLK_SET_RATE_PARENT,
  2938. .ops = &clk_branch2_ops,
  2939. },
  2940. },
  2941. };
  2942. static struct clk_branch gcc_usb_hs_system_clk = {
  2943. .halt_reg = 0x0484,
  2944. .clkr = {
  2945. .enable_reg = 0x0484,
  2946. .enable_mask = BIT(0),
  2947. .hw.init = &(struct clk_init_data){
  2948. .name = "gcc_usb_hs_system_clk",
  2949. .parent_hws = (const struct clk_hw*[]){
  2950. &usb_hs_system_clk_src.clkr.hw,
  2951. },
  2952. .num_parents = 1,
  2953. .flags = CLK_SET_RATE_PARENT,
  2954. .ops = &clk_branch2_ops,
  2955. },
  2956. },
  2957. };
  2958. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2959. .halt_reg = 0x0408,
  2960. .clkr = {
  2961. .enable_reg = 0x0408,
  2962. .enable_mask = BIT(0),
  2963. .hw.init = &(struct clk_init_data){
  2964. .name = "gcc_usb_hsic_ahb_clk",
  2965. .parent_hws = (const struct clk_hw*[]) {
  2966. &periph_noc_clk_src.clkr.hw,
  2967. },
  2968. .num_parents = 1,
  2969. .ops = &clk_branch2_ops,
  2970. },
  2971. },
  2972. };
  2973. static struct clk_branch gcc_usb_hsic_clk = {
  2974. .halt_reg = 0x0410,
  2975. .clkr = {
  2976. .enable_reg = 0x0410,
  2977. .enable_mask = BIT(0),
  2978. .hw.init = &(struct clk_init_data){
  2979. .name = "gcc_usb_hsic_clk",
  2980. .parent_hws = (const struct clk_hw*[]){
  2981. &usb_hsic_clk_src.clkr.hw,
  2982. },
  2983. .num_parents = 1,
  2984. .flags = CLK_SET_RATE_PARENT,
  2985. .ops = &clk_branch2_ops,
  2986. },
  2987. },
  2988. };
  2989. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2990. .halt_reg = 0x0414,
  2991. .clkr = {
  2992. .enable_reg = 0x0414,
  2993. .enable_mask = BIT(0),
  2994. .hw.init = &(struct clk_init_data){
  2995. .name = "gcc_usb_hsic_io_cal_clk",
  2996. .parent_hws = (const struct clk_hw*[]){
  2997. &usb_hsic_io_cal_clk_src.clkr.hw,
  2998. },
  2999. .num_parents = 1,
  3000. .flags = CLK_SET_RATE_PARENT,
  3001. .ops = &clk_branch2_ops,
  3002. },
  3003. },
  3004. };
  3005. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  3006. .halt_reg = 0x0418,
  3007. .clkr = {
  3008. .enable_reg = 0x0418,
  3009. .enable_mask = BIT(0),
  3010. .hw.init = &(struct clk_init_data){
  3011. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  3012. .parent_data = &(const struct clk_parent_data){
  3013. .fw_name = "sleep_clk", .name = "sleep_clk",
  3014. },
  3015. .num_parents = 1,
  3016. .ops = &clk_branch2_ops,
  3017. },
  3018. },
  3019. };
  3020. static struct clk_branch gcc_usb_hsic_system_clk = {
  3021. .halt_reg = 0x040c,
  3022. .clkr = {
  3023. .enable_reg = 0x040c,
  3024. .enable_mask = BIT(0),
  3025. .hw.init = &(struct clk_init_data){
  3026. .name = "gcc_usb_hsic_system_clk",
  3027. .parent_hws = (const struct clk_hw*[]){
  3028. &usb_hsic_system_clk_src.clkr.hw,
  3029. },
  3030. .num_parents = 1,
  3031. .flags = CLK_SET_RATE_PARENT,
  3032. .ops = &clk_branch2_ops,
  3033. },
  3034. },
  3035. };
  3036. static struct gdsc usb_hs_hsic_gdsc = {
  3037. .gdscr = 0x404,
  3038. .pd = {
  3039. .name = "usb_hs_hsic",
  3040. },
  3041. .pwrsts = PWRSTS_OFF_ON,
  3042. };
  3043. static struct gdsc pcie0_gdsc = {
  3044. .gdscr = 0x1ac4,
  3045. .pd = {
  3046. .name = "pcie0",
  3047. },
  3048. .pwrsts = PWRSTS_OFF_ON,
  3049. };
  3050. static struct gdsc pcie1_gdsc = {
  3051. .gdscr = 0x1b44,
  3052. .pd = {
  3053. .name = "pcie1",
  3054. },
  3055. .pwrsts = PWRSTS_OFF_ON,
  3056. };
  3057. static struct gdsc usb30_gdsc = {
  3058. .gdscr = 0x1e84,
  3059. .pd = {
  3060. .name = "usb30",
  3061. },
  3062. .pwrsts = PWRSTS_OFF_ON,
  3063. };
  3064. static struct clk_regmap *gcc_apq8084_clocks[] = {
  3065. [GPLL0] = &gpll0.clkr,
  3066. [GPLL0_VOTE] = &gpll0_vote,
  3067. [GPLL1] = &gpll1.clkr,
  3068. [GPLL1_VOTE] = &gpll1_vote,
  3069. [GPLL4] = &gpll4.clkr,
  3070. [GPLL4_VOTE] = &gpll4_vote,
  3071. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3072. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3073. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3074. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3075. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3076. [USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
  3077. [USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
  3078. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3079. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3080. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3081. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3082. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3083. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3084. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3085. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3086. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3087. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3088. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3089. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3090. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3091. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3092. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3093. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3094. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3095. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3096. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3097. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3098. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3099. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3100. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3101. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3102. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3103. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3104. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3105. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3106. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3107. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3108. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3109. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3110. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3111. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3112. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3113. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3114. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  3115. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  3116. [CE3_CLK_SRC] = &ce3_clk_src.clkr,
  3117. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3118. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3119. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3120. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  3121. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  3122. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  3123. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  3124. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3125. [SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
  3126. [SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
  3127. [SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
  3128. [SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
  3129. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3130. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3131. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3132. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3133. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3134. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3135. [USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
  3136. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3137. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  3138. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  3139. [USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
  3140. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  3141. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  3142. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3143. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3144. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3145. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3146. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3147. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3148. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3149. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3150. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3151. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3152. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3153. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3154. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3155. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3156. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3157. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3158. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3159. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3160. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3161. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3162. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3163. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3164. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3165. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3166. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3167. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3168. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3169. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3170. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3171. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3172. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3173. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3174. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3175. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3176. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3177. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3178. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3179. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3180. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3181. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3182. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3183. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3184. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  3185. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  3186. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  3187. [GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
  3188. [GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
  3189. [GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
  3190. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3191. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3192. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3193. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  3194. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3195. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3196. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3197. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3198. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3199. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3200. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3201. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3202. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3203. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3204. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3205. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3206. [GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
  3207. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3208. [GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
  3209. [GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
  3210. [GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
  3211. [GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
  3212. [GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
  3213. [GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
  3214. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3215. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3216. [GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
  3217. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
  3218. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3219. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3220. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3221. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3222. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3223. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3224. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3225. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3226. [GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
  3227. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3228. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3229. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3230. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3231. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3232. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3233. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3234. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3235. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3236. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3237. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  3238. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3239. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  3240. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3241. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3242. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3243. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3244. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3245. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3246. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3247. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
  3248. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3249. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  3250. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  3251. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  3252. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  3253. [GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
  3254. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  3255. [GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
  3256. };
  3257. static struct gdsc *gcc_apq8084_gdscs[] = {
  3258. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  3259. [PCIE0_GDSC] = &pcie0_gdsc,
  3260. [PCIE1_GDSC] = &pcie1_gdsc,
  3261. [USB30_GDSC] = &usb30_gdsc,
  3262. };
  3263. static const struct qcom_reset_map gcc_apq8084_resets[] = {
  3264. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  3265. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  3266. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  3267. [GCC_IMEM_BCR] = { 0x0200 },
  3268. [GCC_MMSS_BCR] = { 0x0240 },
  3269. [GCC_QDSS_BCR] = { 0x0300 },
  3270. [GCC_USB_30_BCR] = { 0x03c0 },
  3271. [GCC_USB3_PHY_BCR] = { 0x03fc },
  3272. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  3273. [GCC_USB_HS_BCR] = { 0x0480 },
  3274. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  3275. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  3276. [GCC_SDCC1_BCR] = { 0x04c0 },
  3277. [GCC_SDCC2_BCR] = { 0x0500 },
  3278. [GCC_SDCC3_BCR] = { 0x0540 },
  3279. [GCC_SDCC4_BCR] = { 0x0580 },
  3280. [GCC_BLSP1_BCR] = { 0x05c0 },
  3281. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  3282. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  3283. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  3284. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  3285. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  3286. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  3287. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  3288. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  3289. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  3290. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  3291. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  3292. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  3293. [GCC_BLSP2_BCR] = { 0x0940 },
  3294. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  3295. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  3296. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  3297. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  3298. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  3299. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  3300. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  3301. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  3302. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  3303. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  3304. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  3305. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  3306. [GCC_PDM_BCR] = { 0x0cc0 },
  3307. [GCC_PRNG_BCR] = { 0x0d00 },
  3308. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  3309. [GCC_TSIF_BCR] = { 0x0d80 },
  3310. [GCC_TCSR_BCR] = { 0x0dc0 },
  3311. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  3312. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  3313. [GCC_TLMM_BCR] = { 0x0e80 },
  3314. [GCC_MPM_BCR] = { 0x0ec0 },
  3315. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  3316. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  3317. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  3318. [GCC_SPMI_BCR] = { 0x0fc0 },
  3319. [GCC_SPDM_BCR] = { 0x1000 },
  3320. [GCC_CE1_BCR] = { 0x1040 },
  3321. [GCC_CE2_BCR] = { 0x1080 },
  3322. [GCC_BIMC_BCR] = { 0x1100 },
  3323. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  3324. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  3325. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  3326. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  3327. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  3328. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  3329. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  3330. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  3331. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  3332. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  3333. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  3334. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  3335. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  3336. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  3337. [GCC_DEHR_BCR] = { 0x1300 },
  3338. [GCC_RBCPR_BCR] = { 0x1380 },
  3339. [GCC_MSS_RESTART] = { 0x1680 },
  3340. [GCC_LPASS_RESTART] = { 0x16c0 },
  3341. [GCC_WCSS_RESTART] = { 0x1700 },
  3342. [GCC_VENUS_RESTART] = { 0x1740 },
  3343. [GCC_COPSS_SMMU_BCR] = { 0x1a40 },
  3344. [GCC_SPSS_BCR] = { 0x1a80 },
  3345. [GCC_PCIE_0_BCR] = { 0x1ac0 },
  3346. [GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
  3347. [GCC_PCIE_1_BCR] = { 0x1b40 },
  3348. [GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
  3349. [GCC_USB_30_SEC_BCR] = { 0x1bc0 },
  3350. [GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
  3351. [GCC_SATA_BCR] = { 0x1c40 },
  3352. [GCC_CE3_BCR] = { 0x1d00 },
  3353. [GCC_UFS_BCR] = { 0x1d40 },
  3354. [GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
  3355. };
  3356. static const struct regmap_config gcc_apq8084_regmap_config = {
  3357. .reg_bits = 32,
  3358. .reg_stride = 4,
  3359. .val_bits = 32,
  3360. .max_register = 0x1fc0,
  3361. .fast_io = true,
  3362. };
  3363. static const struct qcom_cc_desc gcc_apq8084_desc = {
  3364. .config = &gcc_apq8084_regmap_config,
  3365. .clks = gcc_apq8084_clocks,
  3366. .num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
  3367. .resets = gcc_apq8084_resets,
  3368. .num_resets = ARRAY_SIZE(gcc_apq8084_resets),
  3369. .gdscs = gcc_apq8084_gdscs,
  3370. .num_gdscs = ARRAY_SIZE(gcc_apq8084_gdscs),
  3371. };
  3372. static const struct of_device_id gcc_apq8084_match_table[] = {
  3373. { .compatible = "qcom,gcc-apq8084" },
  3374. { }
  3375. };
  3376. MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
  3377. static int gcc_apq8084_probe(struct platform_device *pdev)
  3378. {
  3379. int ret;
  3380. struct device *dev = &pdev->dev;
  3381. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3382. if (ret)
  3383. return ret;
  3384. ret = qcom_cc_register_sleep_clk(dev);
  3385. if (ret)
  3386. return ret;
  3387. return qcom_cc_probe(pdev, &gcc_apq8084_desc);
  3388. }
  3389. static struct platform_driver gcc_apq8084_driver = {
  3390. .probe = gcc_apq8084_probe,
  3391. .driver = {
  3392. .name = "gcc-apq8084",
  3393. .of_match_table = gcc_apq8084_match_table,
  3394. },
  3395. };
  3396. static int __init gcc_apq8084_init(void)
  3397. {
  3398. return platform_driver_register(&gcc_apq8084_driver);
  3399. }
  3400. core_initcall(gcc_apq8084_init);
  3401. static void __exit gcc_apq8084_exit(void)
  3402. {
  3403. platform_driver_unregister(&gcc_apq8084_driver);
  3404. }
  3405. module_exit(gcc_apq8084_exit);
  3406. MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
  3407. MODULE_LICENSE("GPL v2");
  3408. MODULE_ALIAS("platform:gcc-apq8084");