| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725 |
- // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
- /*
- * Copyright (c) 2023, The Linux Foundation. All rights reserved.
- */
- #include <linux/clk-provider.h>
- #include <linux/mod_devicetable.h>
- #include <linux/module.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,gcc-ipq5018.h>
- #include <dt-bindings/reset/qcom,gcc-ipq5018.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "clk-regmap-divider.h"
- #include "clk-regmap-mux.h"
- #include "clk-regmap-phy-mux.h"
- #include "reset.h"
- /* Need to match the order of clocks in DT binding */
- enum {
- DT_XO,
- DT_SLEEP_CLK,
- DT_PCIE20_PHY0_PIPE_CLK,
- DT_PCIE20_PHY1_PIPE_CLK,
- DT_USB3_PHY0_CC_PIPE_CLK,
- DT_GEPHY_RX_CLK,
- DT_GEPHY_TX_CLK,
- DT_UNIPHY_RX_CLK,
- DT_UNIPHY_TX_CLK,
- };
- enum {
- P_XO,
- P_CORE_PI_SLEEP_CLK,
- P_PCIE20_PHY0_PIPE,
- P_PCIE20_PHY1_PIPE,
- P_USB3PHY_0_PIPE,
- P_GEPHY_RX,
- P_GEPHY_TX,
- P_UNIPHY_RX,
- P_UNIPHY_TX,
- P_GPLL0,
- P_GPLL0_DIV2,
- P_GPLL2,
- P_GPLL4,
- P_UBI32_PLL,
- };
- static const struct clk_parent_data gcc_xo_data[] = {
- { .index = DT_XO },
- };
- static const struct clk_parent_data gcc_sleep_clk_data[] = {
- { .index = DT_SLEEP_CLK },
- };
- static struct clk_alpha_pll gpll0_main = {
- .offset = 0x21000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x0b000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gpll0_main",
- .parent_data = gcc_xo_data,
- .num_parents = ARRAY_SIZE(gcc_xo_data),
- .ops = &clk_alpha_pll_stromer_ops,
- },
- },
- };
- static struct clk_alpha_pll gpll2_main = {
- .offset = 0x4a000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x0b000,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data) {
- .name = "gpll2_main",
- .parent_data = gcc_xo_data,
- .num_parents = ARRAY_SIZE(gcc_xo_data),
- .ops = &clk_alpha_pll_stromer_ops,
- },
- },
- };
- static struct clk_alpha_pll gpll4_main = {
- .offset = 0x24000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x0b000,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data) {
- .name = "gpll4_main",
- .parent_data = gcc_xo_data,
- .num_parents = ARRAY_SIZE(gcc_xo_data),
- .ops = &clk_alpha_pll_stromer_ops,
- },
- },
- };
- static struct clk_alpha_pll ubi32_pll_main = {
- .offset = 0x25000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x0b000,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data) {
- .name = "ubi32_pll_main",
- .parent_data = gcc_xo_data,
- .num_parents = ARRAY_SIZE(gcc_xo_data),
- .ops = &clk_alpha_pll_stromer_ops,
- },
- },
- };
- static struct clk_alpha_pll_postdiv gpll0 = {
- .offset = 0x21000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .width = 4,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gpll0",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll0_main.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static struct clk_alpha_pll_postdiv gpll2 = {
- .offset = 0x4a000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .width = 4,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gpll2",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll2_main.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static struct clk_alpha_pll_postdiv gpll4 = {
- .offset = 0x24000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .width = 4,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gpll4",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll4_main.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static struct clk_alpha_pll_postdiv ubi32_pll = {
- .offset = 0x25000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .width = 4,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "ubi32_pll",
- .parent_hws = (const struct clk_hw *[]) {
- &ubi32_pll_main.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static struct clk_fixed_factor gpll0_out_main_div2 = {
- .mult = 1,
- .div = 2,
- .hw.init = &(struct clk_init_data) {
- .name = "gpll0_out_main_div2",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll0_main.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_main_div2.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL0_DIV2, 4 },
- };
- static const struct clk_parent_data gcc_xo_gpll0[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_gpll0_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_out_main_div2_gpll0[] = {
- { .index = DT_XO },
- { .hw = &gpll0_out_main_div2.hw },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
- { P_XO, 0 },
- { P_GPLL0_DIV2, 2 },
- { P_GPLL0, 1 },
- };
- static const struct clk_parent_data gcc_xo_ubi32_gpll0[] = {
- { .index = DT_XO },
- { .hw = &ubi32_pll.clkr.hw },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_ubi32_gpll0_map[] = {
- { P_XO, 0 },
- { P_UBI32_PLL, 1 },
- { P_GPLL0, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll2.clkr.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL2, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll2.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll2_gpll4_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL2, 2 },
- { P_GPLL4, 3 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL4, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_core_pi_sleep_clk[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .index = DT_SLEEP_CLK },
- };
- static const struct parent_map gcc_xo_gpll0_core_pi_sleep_clk_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 2 },
- { P_CORE_PI_SLEEP_CLK, 6 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_main_div2.hw },
- { .index = DT_SLEEP_CLK },
- };
- static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL0_DIV2, 4 },
- { P_CORE_PI_SLEEP_CLK, 6 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
- { .index = DT_XO },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll2.clkr.hw },
- { .hw = &gpll0_out_main_div2.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL2, 2 },
- { P_GPLL0_DIV2, 4 },
- };
- static const struct clk_parent_data gcc_xo_gpll4_gpll0_gpll0_out_main_div2[] = {
- { .index = DT_XO },
- { .hw = &gpll4.clkr.hw },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_main_div2.hw },
- };
- static const struct parent_map gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1[] = {
- { P_XO, 0 },
- { P_GPLL4, 1 },
- { P_GPLL0, 2 },
- { P_GPLL0_DIV2, 4 },
- };
- static const struct parent_map gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map2[] = {
- { P_XO, 0 },
- { P_GPLL4, 1 },
- { P_GPLL0, 3 },
- { P_GPLL0_DIV2, 4 },
- };
- static const struct clk_parent_data gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0[] = {
- { .index = DT_XO },
- { .index = DT_GEPHY_RX_CLK },
- { .index = DT_GEPHY_TX_CLK },
- { .hw = &ubi32_pll.clkr.hw },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0_map[] = {
- { P_XO, 0 },
- { P_GEPHY_RX, 1 },
- { P_GEPHY_TX, 2 },
- { P_UBI32_PLL, 3 },
- { P_GPLL0, 4 },
- };
- static const struct clk_parent_data gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0[] = {
- { .index = DT_XO },
- { .index = DT_GEPHY_TX_CLK },
- { .index = DT_GEPHY_RX_CLK },
- { .hw = &ubi32_pll.clkr.hw },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0_map[] = {
- { P_XO, 0 },
- { P_GEPHY_TX, 1 },
- { P_GEPHY_RX, 2 },
- { P_UBI32_PLL, 3 },
- { P_GPLL0, 4 },
- };
- static const struct clk_parent_data gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0[] = {
- { .index = DT_XO },
- { .index = DT_UNIPHY_RX_CLK },
- { .index = DT_UNIPHY_TX_CLK },
- { .hw = &ubi32_pll.clkr.hw },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0_map[] = {
- { P_XO, 0 },
- { P_UNIPHY_RX, 1 },
- { P_UNIPHY_TX, 2 },
- { P_UBI32_PLL, 3 },
- { P_GPLL0, 4 },
- };
- static const struct clk_parent_data gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0[] = {
- { .index = DT_XO },
- { .index = DT_UNIPHY_TX_CLK },
- { .index = DT_UNIPHY_RX_CLK },
- { .hw = &ubi32_pll.clkr.hw },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0_map[] = {
- { P_XO, 0 },
- { P_UNIPHY_TX, 1 },
- { P_UNIPHY_RX, 2 },
- { P_UBI32_PLL, 3 },
- { P_GPLL0, 4 },
- };
- static const struct clk_parent_data gcc_pcie20_phy0_pipe_clk_xo[] = {
- { .index = DT_PCIE20_PHY0_PIPE_CLK },
- { .index = DT_XO },
- };
- static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
- { P_PCIE20_PHY0_PIPE, 0 },
- { P_XO, 2 },
- };
- static const struct clk_parent_data gcc_pcie20_phy1_pipe_clk_xo[] = {
- { .index = DT_PCIE20_PHY1_PIPE_CLK },
- { .index = DT_XO },
- };
- static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
- { P_PCIE20_PHY1_PIPE, 0 },
- { P_XO, 2 },
- };
- static const struct clk_parent_data gcc_usb3phy_0_cc_pipe_clk_xo[] = {
- { .index = DT_USB3_PHY0_CC_PIPE_CLK },
- { .index = DT_XO },
- };
- static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
- { P_USB3PHY_0_PIPE, 0 },
- { P_XO, 2 },
- };
- static const struct freq_tbl ftbl_adss_pwm_clk_src[] = {
- F(24000000, P_XO, 1, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 adss_pwm_clk_src = {
- .cmd_rcgr = 0x1f008,
- .freq_tbl = ftbl_adss_pwm_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "adss_pwm_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
- F(50000000, P_GPLL0, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0x0200c,
- .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_qup1_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0x03000,
- .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_qup2_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0x04000,
- .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_qup3_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
- F(960000, P_XO, 10, 2, 5),
- F(4800000, P_XO, 5, 0, 0),
- F(9600000, P_XO, 2, 4, 5),
- F(16000000, P_GPLL0, 10, 1, 5),
- F(24000000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0x02024,
- .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_qup1_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0x03014,
- .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_qup2_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0x04014,
- .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_qup3_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
- F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
- F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
- F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
- F(24000000, P_XO, 1, 0, 0),
- F(25000000, P_GPLL0, 16, 1, 2),
- F(40000000, P_GPLL0, 1, 1, 20),
- F(46400000, P_GPLL0, 1, 29, 500),
- F(48000000, P_GPLL0, 1, 3, 50),
- F(51200000, P_GPLL0, 1, 8, 125),
- F(56000000, P_GPLL0, 1, 7, 100),
- F(58982400, P_GPLL0, 1, 1152, 15625),
- F(60000000, P_GPLL0, 1, 3, 40),
- F(64000000, P_GPLL0, 10, 4, 5),
- { }
- };
- static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
- .cmd_rcgr = 0x02044,
- .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_uart1_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
- .cmd_rcgr = 0x03034,
- .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "blsp1_uart2_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_crypto_clk_src[] = {
- F(160000000, P_GPLL0, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 crypto_clk_src = {
- .cmd_rcgr = 0x16004,
- .freq_tbl = ftbl_crypto_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "crypto_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gmac0_tx_clk_src[] = {
- F(2500000, P_GEPHY_TX, 5, 0, 0),
- F(24000000, P_XO, 1, 0, 0),
- F(25000000, P_GEPHY_TX, 5, 0, 0),
- F(125000000, P_GEPHY_TX, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gmac0_rx_clk_src = {
- .cmd_rcgr = 0x68020,
- .parent_map = gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0_map,
- .hid_width = 5,
- .freq_tbl = ftbl_gmac0_tx_clk_src,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gmac0_rx_clk_src",
- .parent_data = gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_div gmac0_rx_div_clk_src = {
- .reg = 0x68420,
- .shift = 0,
- .width = 4,
- .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "gmac0_rx_div_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac0_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_regmap_div_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg2 gmac0_tx_clk_src = {
- .cmd_rcgr = 0x68028,
- .parent_map = gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0_map,
- .hid_width = 5,
- .freq_tbl = ftbl_gmac0_tx_clk_src,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gmac0_tx_clk_src",
- .parent_data = gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_div gmac0_tx_div_clk_src = {
- .reg = 0x68424,
- .shift = 0,
- .width = 4,
- .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "gmac0_tx_div_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac0_tx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_regmap_div_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl ftbl_gmac1_rx_clk_src[] = {
- F(2500000, P_UNIPHY_RX, 12.5, 0, 0),
- F(24000000, P_XO, 1, 0, 0),
- F(25000000, P_UNIPHY_RX, 2.5, 0, 0),
- F(125000000, P_UNIPHY_RX, 2.5, 0, 0),
- F(125000000, P_UNIPHY_RX, 1, 0, 0),
- F(312500000, P_UNIPHY_RX, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gmac1_rx_clk_src = {
- .cmd_rcgr = 0x68030,
- .parent_map = gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0_map,
- .hid_width = 5,
- .freq_tbl = ftbl_gmac1_rx_clk_src,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gmac1_rx_clk_src",
- .parent_data = gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_div gmac1_rx_div_clk_src = {
- .reg = 0x68430,
- .shift = 0,
- .width = 4,
- .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "gmac1_rx_div_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac1_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_regmap_div_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl ftbl_gmac1_tx_clk_src[] = {
- F(2500000, P_UNIPHY_TX, 12.5, 0, 0),
- F(24000000, P_XO, 1, 0, 0),
- F(25000000, P_UNIPHY_TX, 2.5, 0, 0),
- F(125000000, P_UNIPHY_TX, 2.5, 0, 0),
- F(125000000, P_UNIPHY_TX, 1, 0, 0),
- F(312500000, P_UNIPHY_TX, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gmac1_tx_clk_src = {
- .cmd_rcgr = 0x68038,
- .parent_map = gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0_map,
- .hid_width = 5,
- .freq_tbl = ftbl_gmac1_tx_clk_src,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gmac1_tx_clk_src",
- .parent_data = gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_div gmac1_tx_div_clk_src = {
- .reg = 0x68434,
- .shift = 0,
- .width = 4,
- .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "gmac1_tx_div_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac1_tx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_regmap_div_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl ftbl_gmac_clk_src[] = {
- F(240000000, P_GPLL4, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 gmac_clk_src = {
- .cmd_rcgr = 0x68080,
- .parent_map = gcc_xo_gpll0_gpll4_map,
- .hid_width = 5,
- .freq_tbl = ftbl_gmac_clk_src,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gmac_clk_src",
- .parent_data = gcc_xo_gpll0_gpll4,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gp_clk_src[] = {
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 gp1_clk_src = {
- .cmd_rcgr = 0x08004,
- .freq_tbl = ftbl_gp_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gp1_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gp2_clk_src = {
- .cmd_rcgr = 0x09004,
- .freq_tbl = ftbl_gp_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gp2_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gp3_clk_src = {
- .cmd_rcgr = 0x0a004,
- .freq_tbl = ftbl_gp_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gp3_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_lpass_axim_clk_src[] = {
- F(133333334, P_GPLL0, 6, 0, 0),
- { }
- };
- static struct clk_rcg2 lpass_axim_clk_src = {
- .cmd_rcgr = 0x2e028,
- .freq_tbl = ftbl_lpass_axim_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "lpass_axim_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_lpass_sway_clk_src[] = {
- F(66666667, P_GPLL0, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 lpass_sway_clk_src = {
- .cmd_rcgr = 0x2e040,
- .freq_tbl = ftbl_lpass_sway_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "lpass_sway_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_pcie0_aux_clk_src[] = {
- F(2000000, P_XO, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 pcie0_aux_clk_src = {
- .cmd_rcgr = 0x75020,
- .freq_tbl = ftbl_pcie0_aux_clk_src,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "pcie0_aux_clk_src",
- .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_core_pi_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_pcie0_axi_clk_src[] = {
- F(240000000, P_GPLL4, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 pcie0_axi_clk_src = {
- .cmd_rcgr = 0x75050,
- .freq_tbl = ftbl_pcie0_axi_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll4_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "pcie0_axi_clk_src",
- .parent_data = gcc_xo_gpll0_gpll4,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 pcie1_aux_clk_src = {
- .cmd_rcgr = 0x76020,
- .freq_tbl = ftbl_pcie0_aux_clk_src,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "pcie1_aux_clk_src",
- .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_core_pi_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 pcie1_axi_clk_src = {
- .cmd_rcgr = 0x76050,
- .freq_tbl = ftbl_gp_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "pcie1_axi_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_mux pcie0_pipe_clk_src = {
- .reg = 0x7501c,
- .shift = 8,
- .width = 2,
- .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
- .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "pcie0_pipe_clk_src",
- .parent_data = gcc_pcie20_phy0_pipe_clk_xo,
- .num_parents = ARRAY_SIZE(gcc_pcie20_phy0_pipe_clk_xo),
- .ops = &clk_regmap_mux_closest_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_regmap_mux pcie1_pipe_clk_src = {
- .reg = 0x7601c,
- .shift = 8,
- .width = 2,
- .parent_map = gcc_pcie20_phy1_pipe_clk_xo_map, .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "pcie1_pipe_clk_src",
- .parent_data = gcc_pcie20_phy1_pipe_clk_xo,
- .num_parents = ARRAY_SIZE(gcc_pcie20_phy1_pipe_clk_xo),
- .ops = &clk_regmap_mux_closest_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
- F(100000000, P_GPLL0, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
- .cmd_rcgr = 0x27000,
- .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "pcnoc_bfdcd_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_fixed_factor pcnoc_clk_src = {
- .mult = 1,
- .div = 1,
- .hw.init = &(struct clk_init_data) {
- .name = "pcnoc_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_qdss_at_clk_src[] = {
- F(240000000, P_GPLL4, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 qdss_at_clk_src = {
- .cmd_rcgr = 0x2900c,
- .freq_tbl = ftbl_qdss_at_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "qdss_at_clk_src",
- .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_qdss_stm_clk_src[] = {
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 qdss_stm_clk_src = {
- .cmd_rcgr = 0x2902c,
- .freq_tbl = ftbl_qdss_stm_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "qdss_stm_clk_src",
- .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_qdss_traceclkin_clk_src[] = {
- F(266666667, P_GPLL0, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 qdss_traceclkin_clk_src = {
- .cmd_rcgr = 0x29048,
- .freq_tbl = ftbl_qdss_traceclkin_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "qdss_traceclkin_clk_src",
- .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_qdss_tsctr_clk_src[] = {
- F(600000000, P_GPLL4, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 qdss_tsctr_clk_src = {
- .cmd_rcgr = 0x29064,
- .freq_tbl = ftbl_qdss_tsctr_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "qdss_tsctr_clk_src",
- .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_fixed_factor qdss_tsctr_div2_clk_src = {
- .mult = 1,
- .div = 2,
- .hw.init = &(struct clk_init_data) {
- .name = "qdss_tsctr_div2_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_fixed_factor qdss_dap_sync_clk_src = {
- .mult = 1,
- .div = 4,
- .hw.init = &(struct clk_init_data) {
- .name = "qdss_dap_sync_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_fixed_factor eud_at_clk_src = {
- .mult = 1,
- .div = 6,
- .hw.init = &(struct clk_init_data) {
- .name = "eud_at_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_at_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_qpic_io_macro_clk_src[] = {
- F(24000000, P_XO, 1, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- F(320000000, P_GPLL0, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 qpic_io_macro_clk_src = {
- .cmd_rcgr = 0x57010,
- .freq_tbl = ftbl_qpic_io_macro_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "qpic_io_macro_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
- F(143713, P_XO, 1, 1, 167),
- F(400000, P_XO, 1, 1, 60),
- F(24000000, P_XO, 1, 0, 0),
- F(48000000, P_GPLL2, 12, 1, 2),
- F(96000000, P_GPLL2, 12, 0, 0),
- F(177777778, P_GPLL0, 1, 2, 9),
- F(192000000, P_GPLL2, 6, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc1_apps_clk_src = {
- .cmd_rcgr = 0x42004,
- .freq_tbl = ftbl_sdcc1_apps_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "sdcc1_apps_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll0_out_main_div2),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
- F(266666667, P_GPLL0, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 system_noc_bfdcd_clk_src = {
- .cmd_rcgr = 0x26004,
- .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "system_noc_bfdcd_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_fixed_factor system_noc_clk_src = {
- .mult = 1,
- .div = 1,
- .hw.init = &(struct clk_init_data) {
- .name = "system_noc_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_apss_axi_clk_src[] = {
- F(400000000, P_GPLL0, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 ubi0_axi_clk_src = {
- .cmd_rcgr = 0x68088,
- .freq_tbl = ftbl_apss_axi_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "ubi0_axi_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
- .ops = &clk_rcg2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_ubi0_core_clk_src[] = {
- F(850000000, P_UBI32_PLL, 1, 0, 0),
- F(1000000000, P_UBI32_PLL, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 ubi0_core_clk_src = {
- .cmd_rcgr = 0x68100,
- .freq_tbl = ftbl_ubi0_core_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_ubi32_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "ubi0_core_clk_src",
- .parent_data = gcc_xo_ubi32_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_ubi32_gpll0),
- .ops = &clk_rcg2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static struct clk_rcg2 usb0_aux_clk_src = {
- .cmd_rcgr = 0x3e05c,
- .freq_tbl = ftbl_pcie0_aux_clk_src,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "usb0_aux_clk_src",
- .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_core_pi_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb0_lfps_clk_src[] = {
- F(25000000, P_GPLL0, 16, 1, 2),
- { }
- };
- static struct clk_rcg2 usb0_lfps_clk_src = {
- .cmd_rcgr = 0x3e090,
- .freq_tbl = ftbl_usb0_lfps_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "usb0_lfps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 usb0_master_clk_src = {
- .cmd_rcgr = 0x3e00c,
- .freq_tbl = ftbl_gp_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "usb0_master_clk_src",
- .parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_out_main_div2_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb0_mock_utmi_clk_src[] = {
- F(60000000, P_GPLL4, 10, 1, 2),
- { }
- };
- static struct clk_rcg2 usb0_mock_utmi_clk_src = {
- .cmd_rcgr = 0x3e020,
- .freq_tbl = ftbl_usb0_mock_utmi_clk_src,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map2,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "usb0_mock_utmi_clk_src",
- .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_mux usb0_pipe_clk_src = {
- .reg = 0x3e048,
- .shift = 8,
- .width = 2,
- .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
- .clkr = {
- .hw.init = &(struct clk_init_data) {
- .name = "usb0_pipe_clk_src",
- .parent_data = gcc_usb3phy_0_cc_pipe_clk_xo,
- .num_parents = ARRAY_SIZE(gcc_usb3phy_0_cc_pipe_clk_xo),
- .ops = &clk_regmap_mux_closest_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl ftbl_q6_axi_clk_src[] = {
- F(400000000, P_GPLL0, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 q6_axi_clk_src = {
- .cmd_rcgr = 0x59120,
- .freq_tbl = ftbl_q6_axi_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_gpll4_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "q6_axi_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2_gpll4,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll4),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_wcss_ahb_clk_src[] = {
- F(133333333, P_GPLL0, 6, 0, 0),
- { }
- };
- static struct clk_rcg2 wcss_ahb_clk_src = {
- .cmd_rcgr = 0x59020,
- .freq_tbl = ftbl_wcss_ahb_clk_src,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "wcss_ahb_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_sleep_clk_src = {
- .halt_reg = 0x30000,
- .clkr = {
- .enable_reg = 0x30000,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sleep_clk_src",
- .parent_data = gcc_sleep_clk_data,
- .num_parents = ARRAY_SIZE(gcc_sleep_clk_data),
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_xo_clk_src = {
- .halt_reg = 0x30018,
- .clkr = {
- .enable_reg = 0x30018,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_xo_clk_src",
- .parent_data = gcc_xo_data,
- .num_parents = ARRAY_SIZE(gcc_xo_data),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_xo_clk = {
- .halt_reg = 0x30030,
- .clkr = {
- .enable_reg = 0x30030,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_xo_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gcc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_adss_pwm_clk = {
- .halt_reg = 0x1f020,
- .clkr = {
- .enable_reg = 0x1f020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_adss_pwm_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &adss_pwm_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_ahb_clk = {
- .halt_reg = 0x01008,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x0b004,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
- .halt_reg = 0x02008,
- .clkr = {
- .enable_reg = 0x02008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
- .halt_reg = 0x02004,
- .clkr = {
- .enable_reg = 0x02004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
- .halt_reg = 0x03010,
- .clkr = {
- .enable_reg = 0x03010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
- .halt_reg = 0x0300c,
- .clkr = {
- .enable_reg = 0x0300c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
- .halt_reg = 0x04010,
- .clkr = {
- .enable_reg = 0x04010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
- .halt_reg = 0x0400c,
- .clkr = {
- .enable_reg = 0x0400c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart1_apps_clk = {
- .halt_reg = 0x0203c,
- .clkr = {
- .enable_reg = 0x0203c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_uart1_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart2_apps_clk = {
- .halt_reg = 0x0302c,
- .clkr = {
- .enable_reg = 0x0302c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_uart2_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_btss_lpo_clk = {
- .halt_reg = 0x1c004,
- .clkr = {
- .enable_reg = 0x1c004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_btss_lpo_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cmn_blk_ahb_clk = {
- .halt_reg = 0x56308,
- .clkr = {
- .enable_reg = 0x56308,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_cmn_blk_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cmn_blk_sys_clk = {
- .halt_reg = 0x5630c,
- .clkr = {
- .enable_reg = 0x5630c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_cmn_blk_sys_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gcc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_ahb_clk = {
- .halt_reg = 0x16024,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x0b004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_crypto_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_axi_clk = {
- .halt_reg = 0x16020,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x0b004,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_crypto_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_clk = {
- .halt_reg = 0x1601c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x0b004,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_crypto_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &crypto_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_dcc_clk = {
- .halt_reg = 0x77004,
- .clkr = {
- .enable_reg = 0x77004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_dcc_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gephy_rx_clk = {
- .halt_reg = 0x56010,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x56010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gephy_rx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac0_rx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_gephy_tx_clk = {
- .halt_reg = 0x56014,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x56014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gephy_tx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac0_tx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_gmac0_cfg_clk = {
- .halt_reg = 0x68304,
- .clkr = {
- .enable_reg = 0x68304,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac0_cfg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gmac0_ptp_clk = {
- .halt_reg = 0x68300,
- .clkr = {
- .enable_reg = 0x68300,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac0_ptp_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gmac0_rx_clk = {
- .halt_reg = 0x68240,
- .clkr = {
- .enable_reg = 0x68240,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac0_rx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac0_rx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_gmac0_sys_clk = {
- .halt_reg = 0x68190,
- .halt_check = BRANCH_HALT_DELAY,
- .halt_bit = 31,
- .clkr = {
- .enable_reg = 0x68190,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac0_sys_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gmac0_tx_clk = {
- .halt_reg = 0x68244,
- .clkr = {
- .enable_reg = 0x68244,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac0_tx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac0_tx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_gmac1_cfg_clk = {
- .halt_reg = 0x68324,
- .clkr = {
- .enable_reg = 0x68324,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac1_cfg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gmac1_ptp_clk = {
- .halt_reg = 0x68320,
- .clkr = {
- .enable_reg = 0x68320,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac1_ptp_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gmac1_rx_clk = {
- .halt_reg = 0x68248,
- .clkr = {
- .enable_reg = 0x68248,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac1_rx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac1_rx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_gmac1_sys_clk = {
- .halt_reg = 0x68310,
- .clkr = {
- .enable_reg = 0x68310,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac1_sys_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gmac1_tx_clk = {
- .halt_reg = 0x6824c,
- .clkr = {
- .enable_reg = 0x6824c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gmac1_tx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac1_tx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x08000,
- .clkr = {
- .enable_reg = 0x08000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x09000,
- .clkr = {
- .enable_reg = 0x09000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x0a000,
- .clkr = {
- .enable_reg = 0x0a000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_lpass_core_axim_clk = {
- .halt_reg = 0x2e048,
- .halt_check = BRANCH_VOTED,
- .clkr = {
- .enable_reg = 0x2e048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_lpass_core_axim_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &lpass_axim_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_lpass_sway_clk = {
- .halt_reg = 0x2e04c,
- .clkr = {
- .enable_reg = 0x2e04c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_lpass_sway_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &lpass_sway_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdio0_ahb_clk = {
- .halt_reg = 0x58004,
- .clkr = {
- .enable_reg = 0x58004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdioi0_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdio1_ahb_clk = {
- .halt_reg = 0x58014,
- .clkr = {
- .enable_reg = 0x58014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdio1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_ahb_clk = {
- .halt_reg = 0x75010,
- .clkr = {
- .enable_reg = 0x75010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie0_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_aux_clk = {
- .halt_reg = 0x75014,
- .clkr = {
- .enable_reg = 0x75014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie0_aux_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie0_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_axi_m_clk = {
- .halt_reg = 0x75008,
- .clkr = {
- .enable_reg = 0x75008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie0_axi_m_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie0_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
- .halt_reg = 0x75048,
- .clkr = {
- .enable_reg = 0x75048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie0_axi_s_bridge_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie0_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_axi_s_clk = {
- .halt_reg = 0x7500c,
- .clkr = {
- .enable_reg = 0x7500c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie0_axi_s_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie0_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_pipe_clk = {
- .halt_reg = 0x75018,
- .halt_check = BRANCH_HALT_DELAY,
- .halt_bit = 31,
- .clkr = {
- .enable_reg = 0x75018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie0_pipe_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie0_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_ahb_clk = {
- .halt_reg = 0x76010,
- .clkr = {
- .enable_reg = 0x76010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_aux_clk = {
- .halt_reg = 0x76014,
- .clkr = {
- .enable_reg = 0x76014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie1_aux_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie1_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_axi_m_clk = {
- .halt_reg = 0x76008,
- .clkr = {
- .enable_reg = 0x76008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie1_axi_m_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie1_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_axi_s_bridge_clk = {
- .halt_reg = 0x76048,
- .clkr = {
- .enable_reg = 0x76048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie1_axi_s_bridge_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie1_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_axi_s_clk = {
- .halt_reg = 0x7600c,
- .clkr = {
- .enable_reg = 0x7600c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie1_axi_s_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie1_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_pipe_clk = {
- .halt_reg = 0x76018,
- .halt_check = BRANCH_HALT_DELAY,
- .halt_bit = 31,
- .clkr = {
- .enable_reg = 0x76018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pcie1_pipe_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie1_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_prng_ahb_clk = {
- .halt_reg = 0x13004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x0b004,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_prng_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6_ahb_clk = {
- .halt_reg = 0x59138,
- .clkr = {
- .enable_reg = 0x59138,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &wcss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6_ahb_s_clk = {
- .halt_reg = 0x5914c,
- .clkr = {
- .enable_reg = 0x5914c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6_ahb_s_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &wcss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6_axim_clk = {
- .halt_reg = 0x5913c,
- .clkr = {
- .enable_reg = 0x5913c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6_axim_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &q6_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6_axim2_clk = {
- .halt_reg = 0x59150,
- .clkr = {
- .enable_reg = 0x59150,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6_axim2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &q6_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6_axis_clk = {
- .halt_reg = 0x59154,
- .clkr = {
- .enable_reg = 0x59154,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6_axis_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6_tsctr_1to2_clk = {
- .halt_reg = 0x59148,
- .clkr = {
- .enable_reg = 0x59148,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6_tsctr_1to2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_div2_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6ss_atbm_clk = {
- .halt_reg = 0x59144,
- .clkr = {
- .enable_reg = 0x59144,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6ss_atbm_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_at_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6ss_pclkdbg_clk = {
- .halt_reg = 0x59140,
- .clkr = {
- .enable_reg = 0x59140,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6ss_pclkdbg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_dap_sync_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_q6ss_trig_clk = {
- .halt_reg = 0x59128,
- .clkr = {
- .enable_reg = 0x59128,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_q6ss_trig_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_dap_sync_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_at_clk = {
- .halt_reg = 0x29024,
- .clkr = {
- .enable_reg = 0x29024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_at_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_at_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_dap_clk = {
- .halt_reg = 0x29084,
- .clkr = {
- .enable_reg = 0x29084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_dap_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_cfg_ahb_clk = {
- .halt_reg = 0x29008,
- .clkr = {
- .enable_reg = 0x29008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_cfg_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_dap_ahb_clk = {
- .halt_reg = 0x29004,
- .clkr = {
- .enable_reg = 0x29004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_dap_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_etr_usb_clk = {
- .halt_reg = 0x29028,
- .clkr = {
- .enable_reg = 0x29028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_etr_usb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_eud_at_clk = {
- .halt_reg = 0x29020,
- .clkr = {
- .enable_reg = 0x29020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_eud_at_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &eud_at_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_stm_clk = {
- .halt_reg = 0x29044,
- .clkr = {
- .enable_reg = 0x29044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_stm_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_stm_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_traceclkin_clk = {
- .halt_reg = 0x29060,
- .clkr = {
- .enable_reg = 0x29060,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_traceclkin_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_traceclkin_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qdss_tsctr_div8_clk = {
- .halt_reg = 0x2908c,
- .clkr = {
- .enable_reg = 0x2908c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qdss_tsctr_div8_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qpic_ahb_clk = {
- .halt_reg = 0x57024,
- .clkr = {
- .enable_reg = 0x57024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qpic_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qpic_clk = {
- .halt_reg = 0x57020,
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qpic_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qpic_io_macro_clk = {
- .halt_reg = 0x5701c,
- .clkr = {
- .enable_reg = 0x5701c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_qpic_io_macro_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qpic_io_macro_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ahb_clk = {
- .halt_reg = 0x4201c,
- .clkr = {
- .enable_reg = 0x4201c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_apps_clk = {
- .halt_reg = 0x42018,
- .clkr = {
- .enable_reg = 0x42018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc1_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &sdcc1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_gmac0_ahb_clk = {
- .halt_reg = 0x260a0,
- .clkr = {
- .enable_reg = 0x260a0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_gmac0_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_gmac0_axi_clk = {
- .halt_reg = 0x26084,
- .clkr = {
- .enable_reg = 0x26084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_gmac0_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_gmac1_ahb_clk = {
- .halt_reg = 0x260a4,
- .clkr = {
- .enable_reg = 0x260a4,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_gmac1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_gmac1_axi_clk = {
- .halt_reg = 0x26088,
- .clkr = {
- .enable_reg = 0x26088,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_gmac1_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_lpass_axim_clk = {
- .halt_reg = 0x26074,
- .clkr = {
- .enable_reg = 0x26074,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_lpass_axim_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &lpass_axim_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_lpass_sway_clk = {
- .halt_reg = 0x26078,
- .clkr = {
- .enable_reg = 0x26078,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_lpass_sway_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &lpass_sway_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_snoc_ubi0_axi_clk = {
- .halt_reg = 0x26094,
- .clkr = {
- .enable_reg = 0x26094,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_snoc_ubi0_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &ubi0_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
- .halt_reg = 0x26048,
- .clkr = {
- .enable_reg = 0x26048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sys_noc_pcie0_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie0_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
- .halt_reg = 0x2604c,
- .clkr = {
- .enable_reg = 0x2604c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sys_noc_pcie1_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcie1_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_qdss_stm_axi_clk = {
- .halt_reg = 0x26024,
- .clkr = {
- .enable_reg = 0x26024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sys_noc_qdss_stm_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_stm_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
- .halt_reg = 0x26040,
- .clkr = {
- .enable_reg = 0x26040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sys_noc_usb0_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb0_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_wcss_ahb_clk = {
- .halt_reg = 0x26034,
- .clkr = {
- .enable_reg = 0x26034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sys_noc_wcss_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &wcss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ubi0_axi_clk = {
- .halt_reg = 0x68200,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x68200,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_ubi0_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &ubi0_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ubi0_cfg_clk = {
- .halt_reg = 0x68160,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x68160,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_ubi0_cfg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ubi0_dbg_clk = {
- .halt_reg = 0x68214,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x68214,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_ubi0_dbg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ubi0_core_clk = {
- .halt_reg = 0x68210,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x68210,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_ubi0_core_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &ubi0_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ubi0_nc_axi_clk = {
- .halt_reg = 0x68204,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x68204,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_ubi0_nc_axi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ubi0_utcm_clk = {
- .halt_reg = 0x68208,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x68208,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_ubi0_utcm_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_uniphy_ahb_clk = {
- .halt_reg = 0x56108,
- .clkr = {
- .enable_reg = 0x56108,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_uniphy_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_uniphy_rx_clk = {
- .halt_reg = 0x56110,
- .clkr = {
- .enable_reg = 0x56110,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_uniphy_rx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac1_rx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_uniphy_tx_clk = {
- .halt_reg = 0x56114,
- .clkr = {
- .enable_reg = 0x56114,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_uniphy_tx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gmac1_tx_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gcc_uniphy_sys_clk = {
- .halt_reg = 0x5610c,
- .clkr = {
- .enable_reg = 0x5610c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_uniphy_sys_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gcc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_aux_clk = {
- .halt_reg = 0x3e044,
- .clkr = {
- .enable_reg = 0x3e044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_aux_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb0_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_eud_at_clk = {
- .halt_reg = 0x3e04c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x3e04c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_eud_at_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &eud_at_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_lfps_clk = {
- .halt_reg = 0x3e050,
- .clkr = {
- .enable_reg = 0x3e050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_lfps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb0_lfps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_master_clk = {
- .halt_reg = 0x3e000,
- .clkr = {
- .enable_reg = 0x3e000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_master_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb0_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_mock_utmi_clk = {
- .halt_reg = 0x3e008,
- .clkr = {
- .enable_reg = 0x3e008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_mock_utmi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb0_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
- .halt_reg = 0x3e080,
- .clkr = {
- .enable_reg = 0x3e080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_phy_cfg_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pcnoc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_sleep_clk = {
- .halt_reg = 0x3e004,
- .clkr = {
- .enable_reg = 0x3e004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_sleep_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gcc_sleep_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb0_pipe_clk = {
- .halt_reg = 0x3e040,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x3e040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb0_pipe_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb0_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_acmt_clk = {
- .halt_reg = 0x59064,
- .clkr = {
- .enable_reg = 0x59064,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_acmt_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &wcss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_ahb_s_clk = {
- .halt_reg = 0x59034,
- .clkr = {
- .enable_reg = 0x59034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_ahb_s_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &wcss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_axi_m_clk = {
- .halt_reg = 0x5903c,
- .clkr = {
- .enable_reg = 0x5903c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_axi_m_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_axi_s_clk = {
- .halt_reg = 0x59068,
- .clkr = {
- .enable_reg = 0x59068,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wi_s_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &system_noc_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_apb_bdg_clk = {
- .halt_reg = 0x59050,
- .clkr = {
- .enable_reg = 0x59050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_apb_bdg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_dap_sync_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_apb_clk = {
- .halt_reg = 0x59040,
- .clkr = {
- .enable_reg = 0x59040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_apb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_dap_sync_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_atb_bdg_clk = {
- .halt_reg = 0x59054,
- .clkr = {
- .enable_reg = 0x59054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_atb_bdg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_at_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_atb_clk = {
- .halt_reg = 0x59044,
- .clkr = {
- .enable_reg = 0x59044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_atb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_at_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_dapbus_bdg_clk = {
- .halt_reg = 0x59060,
- .clkr = {
- .enable_reg = 0x59060,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_dapbus_bdg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_dap_sync_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_dapbus_clk = {
- .halt_reg = 0x5905c,
- .clkr = {
- .enable_reg = 0x5905c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_dapbus_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_dap_sync_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_nts_bdg_clk = {
- .halt_reg = 0x59058,
- .clkr = {
- .enable_reg = 0x59058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_nts_bdg_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_div2_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_dbg_ifc_nts_clk = {
- .halt_reg = 0x59048,
- .clkr = {
- .enable_reg = 0x59048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_dbg_ifc_nts_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &qdss_tsctr_div2_clk_src.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_wcss_ecahb_clk = {
- .halt_reg = 0x59038,
- .clkr = {
- .enable_reg = 0x59038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_wcss_ecahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &wcss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_hw *gcc_ipq5018_hws[] = {
- &gpll0_out_main_div2.hw,
- &pcnoc_clk_src.hw,
- &system_noc_clk_src.hw,
- &qdss_dap_sync_clk_src.hw,
- &qdss_tsctr_div2_clk_src.hw,
- &eud_at_clk_src.hw,
- };
- static const struct alpha_pll_config ubi32_pll_config = {
- .l = 0x29,
- .alpha = 0xaaaaaaaa,
- .alpha_hi = 0xaa,
- .config_ctl_val = 0x4001075b,
- .main_output_mask = BIT(0),
- .aux_output_mask = BIT(1),
- .alpha_en_mask = BIT(24),
- .vco_val = 0x1,
- .vco_mask = GENMASK(21, 20),
- .test_ctl_val = 0x0,
- .test_ctl_hi_val = 0x0,
- };
- static struct clk_regmap *gcc_ipq5018_clks[] = {
- [GPLL0_MAIN] = &gpll0_main.clkr,
- [GPLL0] = &gpll0.clkr,
- [GPLL2_MAIN] = &gpll2_main.clkr,
- [GPLL2] = &gpll2.clkr,
- [GPLL4_MAIN] = &gpll4_main.clkr,
- [GPLL4] = &gpll4.clkr,
- [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
- [UBI32_PLL] = &ubi32_pll.clkr,
- [ADSS_PWM_CLK_SRC] = &adss_pwm_clk_src.clkr,
- [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
- [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
- [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
- [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
- [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
- [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
- [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
- [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
- [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
- [GCC_ADSS_PWM_CLK] = &gcc_adss_pwm_clk.clkr,
- [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
- [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
- [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
- [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
- [GCC_BTSS_LPO_CLK] = &gcc_btss_lpo_clk.clkr,
- [GCC_CMN_BLK_AHB_CLK] = &gcc_cmn_blk_ahb_clk.clkr,
- [GCC_CMN_BLK_SYS_CLK] = &gcc_cmn_blk_sys_clk.clkr,
- [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
- [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
- [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
- [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
- [GCC_GEPHY_RX_CLK] = &gcc_gephy_rx_clk.clkr,
- [GCC_GEPHY_TX_CLK] = &gcc_gephy_tx_clk.clkr,
- [GCC_GMAC0_CFG_CLK] = &gcc_gmac0_cfg_clk.clkr,
- [GCC_GMAC0_PTP_CLK] = &gcc_gmac0_ptp_clk.clkr,
- [GCC_GMAC0_RX_CLK] = &gcc_gmac0_rx_clk.clkr,
- [GCC_GMAC0_SYS_CLK] = &gcc_gmac0_sys_clk.clkr,
- [GCC_GMAC0_TX_CLK] = &gcc_gmac0_tx_clk.clkr,
- [GCC_GMAC1_CFG_CLK] = &gcc_gmac1_cfg_clk.clkr,
- [GCC_GMAC1_PTP_CLK] = &gcc_gmac1_ptp_clk.clkr,
- [GCC_GMAC1_RX_CLK] = &gcc_gmac1_rx_clk.clkr,
- [GCC_GMAC1_SYS_CLK] = &gcc_gmac1_sys_clk.clkr,
- [GCC_GMAC1_TX_CLK] = &gcc_gmac1_tx_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_LPASS_CORE_AXIM_CLK] = &gcc_lpass_core_axim_clk.clkr,
- [GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr,
- [GCC_MDIO0_AHB_CLK] = &gcc_mdio0_ahb_clk.clkr,
- [GCC_MDIO1_AHB_CLK] = &gcc_mdio1_ahb_clk.clkr,
- [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
- [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
- [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
- [GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
- [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
- [GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
- [GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
- [GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
- [GCC_PCIE1_AXI_S_BRIDGE_CLK] = &gcc_pcie1_axi_s_bridge_clk.clkr,
- [GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
- [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
- [GCC_Q6_AXIM_CLK] = &gcc_q6_axim_clk.clkr,
- [GCC_Q6_AXIM2_CLK] = &gcc_q6_axim2_clk.clkr,
- [GCC_Q6_AXIS_CLK] = &gcc_q6_axis_clk.clkr,
- [GCC_Q6_AHB_CLK] = &gcc_q6_ahb_clk.clkr,
- [GCC_Q6_AHB_S_CLK] = &gcc_q6_ahb_s_clk.clkr,
- [GCC_Q6_TSCTR_1TO2_CLK] = &gcc_q6_tsctr_1to2_clk.clkr,
- [GCC_Q6SS_ATBM_CLK] = &gcc_q6ss_atbm_clk.clkr,
- [GCC_Q6SS_PCLKDBG_CLK] = &gcc_q6ss_pclkdbg_clk.clkr,
- [GCC_Q6SS_TRIG_CLK] = &gcc_q6ss_trig_clk.clkr,
- [GCC_QDSS_AT_CLK] = &gcc_qdss_at_clk.clkr,
- [GCC_QDSS_CFG_AHB_CLK] = &gcc_qdss_cfg_ahb_clk.clkr,
- [GCC_QDSS_DAP_AHB_CLK] = &gcc_qdss_dap_ahb_clk.clkr,
- [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
- [GCC_QDSS_ETR_USB_CLK] = &gcc_qdss_etr_usb_clk.clkr,
- [GCC_QDSS_EUD_AT_CLK] = &gcc_qdss_eud_at_clk.clkr,
- [GCC_QDSS_STM_CLK] = &gcc_qdss_stm_clk.clkr,
- [GCC_QDSS_TRACECLKIN_CLK] = &gcc_qdss_traceclkin_clk.clkr,
- [GCC_QDSS_TSCTR_DIV8_CLK] = &gcc_qdss_tsctr_div8_clk.clkr,
- [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
- [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
- [GCC_QPIC_IO_MACRO_CLK] = &gcc_qpic_io_macro_clk.clkr,
- [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
- [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
- [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
- [GCC_SNOC_GMAC0_AHB_CLK] = &gcc_snoc_gmac0_ahb_clk.clkr,
- [GCC_SNOC_GMAC0_AXI_CLK] = &gcc_snoc_gmac0_axi_clk.clkr,
- [GCC_SNOC_GMAC1_AHB_CLK] = &gcc_snoc_gmac1_ahb_clk.clkr,
- [GCC_SNOC_GMAC1_AXI_CLK] = &gcc_snoc_gmac1_axi_clk.clkr,
- [GCC_SNOC_LPASS_AXIM_CLK] = &gcc_snoc_lpass_axim_clk.clkr,
- [GCC_SNOC_LPASS_SWAY_CLK] = &gcc_snoc_lpass_sway_clk.clkr,
- [GCC_SNOC_UBI0_AXI_CLK] = &gcc_snoc_ubi0_axi_clk.clkr,
- [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
- [GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
- [GCC_SYS_NOC_QDSS_STM_AXI_CLK] = &gcc_sys_noc_qdss_stm_axi_clk.clkr,
- [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
- [GCC_SYS_NOC_WCSS_AHB_CLK] = &gcc_sys_noc_wcss_ahb_clk.clkr,
- [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
- [GCC_UBI0_CFG_CLK] = &gcc_ubi0_cfg_clk.clkr,
- [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
- [GCC_UBI0_DBG_CLK] = &gcc_ubi0_dbg_clk.clkr,
- [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
- [GCC_UBI0_UTCM_CLK] = &gcc_ubi0_utcm_clk.clkr,
- [GCC_UNIPHY_AHB_CLK] = &gcc_uniphy_ahb_clk.clkr,
- [GCC_UNIPHY_RX_CLK] = &gcc_uniphy_rx_clk.clkr,
- [GCC_UNIPHY_SYS_CLK] = &gcc_uniphy_sys_clk.clkr,
- [GCC_UNIPHY_TX_CLK] = &gcc_uniphy_tx_clk.clkr,
- [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
- [GCC_USB0_EUD_AT_CLK] = &gcc_usb0_eud_at_clk.clkr,
- [GCC_USB0_LFPS_CLK] = &gcc_usb0_lfps_clk.clkr,
- [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
- [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
- [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
- [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
- [GCC_WCSS_ACMT_CLK] = &gcc_wcss_acmt_clk.clkr,
- [GCC_WCSS_AHB_S_CLK] = &gcc_wcss_ahb_s_clk.clkr,
- [GCC_WCSS_AXI_M_CLK] = &gcc_wcss_axi_m_clk.clkr,
- [GCC_WCSS_AXI_S_CLK] = &gcc_wcss_axi_s_clk.clkr,
- [GCC_WCSS_DBG_IFC_APB_BDG_CLK] = &gcc_wcss_dbg_ifc_apb_bdg_clk.clkr,
- [GCC_WCSS_DBG_IFC_APB_CLK] = &gcc_wcss_dbg_ifc_apb_clk.clkr,
- [GCC_WCSS_DBG_IFC_ATB_BDG_CLK] = &gcc_wcss_dbg_ifc_atb_bdg_clk.clkr,
- [GCC_WCSS_DBG_IFC_ATB_CLK] = &gcc_wcss_dbg_ifc_atb_clk.clkr,
- [GCC_WCSS_DBG_IFC_DAPBUS_BDG_CLK] = &gcc_wcss_dbg_ifc_dapbus_bdg_clk.clkr,
- [GCC_WCSS_DBG_IFC_DAPBUS_CLK] = &gcc_wcss_dbg_ifc_dapbus_clk.clkr,
- [GCC_WCSS_DBG_IFC_NTS_BDG_CLK] = &gcc_wcss_dbg_ifc_nts_bdg_clk.clkr,
- [GCC_WCSS_DBG_IFC_NTS_CLK] = &gcc_wcss_dbg_ifc_nts_clk.clkr,
- [GCC_WCSS_ECAHB_CLK] = &gcc_wcss_ecahb_clk.clkr,
- [GCC_XO_CLK] = &gcc_xo_clk.clkr,
- [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
- [GMAC0_RX_CLK_SRC] = &gmac0_rx_clk_src.clkr,
- [GMAC0_RX_DIV_CLK_SRC] = &gmac0_rx_div_clk_src.clkr,
- [GMAC0_TX_CLK_SRC] = &gmac0_tx_clk_src.clkr,
- [GMAC0_TX_DIV_CLK_SRC] = &gmac0_tx_div_clk_src.clkr,
- [GMAC1_RX_CLK_SRC] = &gmac1_rx_clk_src.clkr,
- [GMAC1_RX_DIV_CLK_SRC] = &gmac1_rx_div_clk_src.clkr,
- [GMAC1_TX_CLK_SRC] = &gmac1_tx_clk_src.clkr,
- [GMAC1_TX_DIV_CLK_SRC] = &gmac1_tx_div_clk_src.clkr,
- [GMAC_CLK_SRC] = &gmac_clk_src.clkr,
- [GP1_CLK_SRC] = &gp1_clk_src.clkr,
- [GP2_CLK_SRC] = &gp2_clk_src.clkr,
- [GP3_CLK_SRC] = &gp3_clk_src.clkr,
- [LPASS_AXIM_CLK_SRC] = &lpass_axim_clk_src.clkr,
- [LPASS_SWAY_CLK_SRC] = &lpass_sway_clk_src.clkr,
- [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
- [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
- [PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
- [PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
- [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
- [Q6_AXI_CLK_SRC] = &q6_axi_clk_src.clkr,
- [QDSS_AT_CLK_SRC] = &qdss_at_clk_src.clkr,
- [QDSS_STM_CLK_SRC] = &qdss_stm_clk_src.clkr,
- [QDSS_TSCTR_CLK_SRC] = &qdss_tsctr_clk_src.clkr,
- [QDSS_TRACECLKIN_CLK_SRC] = &qdss_traceclkin_clk_src.clkr,
- [QPIC_IO_MACRO_CLK_SRC] = &qpic_io_macro_clk_src.clkr,
- [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
- [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
- [UBI0_AXI_CLK_SRC] = &ubi0_axi_clk_src.clkr,
- [UBI0_CORE_CLK_SRC] = &ubi0_core_clk_src.clkr,
- [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
- [USB0_LFPS_CLK_SRC] = &usb0_lfps_clk_src.clkr,
- [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
- [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
- [WCSS_AHB_CLK_SRC] = &wcss_ahb_clk_src.clkr,
- [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
- [PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
- [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
- [GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
- [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
- [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
- };
- static const struct qcom_reset_map gcc_ipq5018_resets[] = {
- [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
- [GCC_BLSP1_BCR] = { 0x01000, 0 },
- [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
- [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
- [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
- [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
- [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
- [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
- [GCC_BTSS_BCR] = { 0x1c000, 0 },
- [GCC_CMN_BLK_BCR] = { 0x56300, 0 },
- [GCC_CMN_LDO_BCR] = { 0x33000, 0 },
- [GCC_CE_BCR] = { 0x33014, 0 },
- [GCC_CRYPTO_BCR] = { 0x16000, 0 },
- [GCC_DCC_BCR] = { 0x77000, 0 },
- [GCC_DCD_BCR] = { 0x2a000, 0 },
- [GCC_DDRSS_BCR] = { 0x1e000, 0 },
- [GCC_EDPD_BCR] = { 0x3a000, 0 },
- [GCC_GEPHY_BCR] = { 0x56000, 0 },
- [GCC_GEPHY_MDC_SW_ARES] = { 0x56004, 0 },
- [GCC_GEPHY_DSP_HW_ARES] = { 0x56004, 1 },
- [GCC_GEPHY_RX_ARES] = { 0x56004, 2 },
- [GCC_GEPHY_TX_ARES] = { 0x56004, 3 },
- [GCC_GMAC0_BCR] = { 0x19000, 0 },
- [GCC_GMAC0_CFG_ARES] = { 0x68428, 0 },
- [GCC_GMAC0_SYS_ARES] = { 0x68428, 1 },
- [GCC_GMAC1_BCR] = { 0x19100, 0 },
- [GCC_GMAC1_CFG_ARES] = { 0x68438, 0 },
- [GCC_GMAC1_SYS_ARES] = { 0x68438, 1 },
- [GCC_IMEM_BCR] = { 0x0e000, 0 },
- [GCC_LPASS_BCR] = { 0x2e000, 0 },
- [GCC_MDIO0_BCR] = { 0x58000, 0 },
- [GCC_MDIO1_BCR] = { 0x58010, 0 },
- [GCC_MPM_BCR] = { 0x2c000, 0 },
- [GCC_PCIE0_BCR] = { 0x75004, 0 },
- [GCC_PCIE0_LINK_DOWN_BCR] = { 0x750a8, 0 },
- [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
- [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
- [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
- [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
- [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
- [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
- [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
- [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
- [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
- [GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
- [GCC_PCIE1_BCR] = { 0x76004, 0 },
- [GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
- [GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
- [GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
- [GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
- [GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
- [GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
- [GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
- [GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
- [GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
- [GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
- [GCC_PCIE1_AXI_SLAVE_STICKY_ARES] = { 0x76040, 7 },
- [GCC_PCNOC_BCR] = { 0x27018, 0 },
- [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
- [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
- [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
- [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
- [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
- [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
- [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
- [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
- [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
- [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
- [GCC_PCNOC_BUS_TIMEOUT10_BCR] = { 0x48050, 0 },
- [GCC_PCNOC_BUS_TIMEOUT11_BCR] = { 0x48058, 0 },
- [GCC_PRNG_BCR] = { 0x13000, 0 },
- [GCC_Q6SS_DBG_ARES] = { 0x59110, 0 },
- [GCC_Q6_AHB_S_ARES] = { 0x59110, 1 },
- [GCC_Q6_AHB_ARES] = { 0x59110, 2 },
- [GCC_Q6_AXIM2_ARES] = { 0x59110, 3 },
- [GCC_Q6_AXIM_ARES] = { 0x59110, 4 },
- [GCC_Q6_AXIS_ARES] = { 0x59158, 0 },
- [GCC_QDSS_BCR] = { 0x29000, 0 },
- [GCC_QPIC_BCR] = { 0x57018, 0 },
- [GCC_QUSB2_0_PHY_BCR] = { 0x41030, 0 },
- [GCC_SDCC1_BCR] = { 0x42000, 0 },
- [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
- [GCC_SPDM_BCR] = { 0x2f000, 0 },
- [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
- [GCC_TCSR_BCR] = { 0x28000, 0 },
- [GCC_TLMM_BCR] = { 0x34000, 0 },
- [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
- [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
- [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
- [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
- [GCC_UBI0_UTCM_ARES] = { 0x68010, 6 },
- [GCC_UBI0_CORE_ARES] = { 0x68010, 7 },
- [GCC_UBI32_BCR] = { 0x19064, 0 },
- [GCC_UNIPHY_BCR] = { 0x56100, 0 },
- [GCC_UNIPHY_AHB_ARES] = { 0x56104, 0 },
- [GCC_UNIPHY_SYS_ARES] = { 0x56104, 1 },
- [GCC_UNIPHY_RX_ARES] = { 0x56104, 4 },
- [GCC_UNIPHY_TX_ARES] = { 0x56104, 5 },
- [GCC_UNIPHY_SOFT_RESET] = {0x56104, 0 },
- [GCC_USB0_BCR] = { 0x3e070, 0 },
- [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
- [GCC_WCSS_BCR] = { 0x18000, 0 },
- [GCC_WCSS_DBG_ARES] = { 0x59008, 0 },
- [GCC_WCSS_ECAHB_ARES] = { 0x59008, 1 },
- [GCC_WCSS_ACMT_ARES] = { 0x59008, 2 },
- [GCC_WCSS_DBG_BDG_ARES] = { 0x59008, 3 },
- [GCC_WCSS_AHB_S_ARES] = { 0x59008, 4 },
- [GCC_WCSS_AXI_M_ARES] = { 0x59008, 5 },
- [GCC_WCSS_AXI_S_ARES] = { 0x59008, 6 },
- [GCC_WCSS_Q6_BCR] = { 0x18004, 0 },
- [GCC_WCSSAON_RESET] = { 0x59010, 0},
- [GCC_GEPHY_MISC_ARES] = { 0x56004, 0 },
- };
- static const struct of_device_id gcc_ipq5018_match_table[] = {
- { .compatible = "qcom,gcc-ipq5018" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_ipq5018_match_table);
- static const struct regmap_config gcc_ipq5018_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x7fffc,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_ipq5018_desc = {
- .config = &gcc_ipq5018_regmap_config,
- .clks = gcc_ipq5018_clks,
- .num_clks = ARRAY_SIZE(gcc_ipq5018_clks),
- .resets = gcc_ipq5018_resets,
- .num_resets = ARRAY_SIZE(gcc_ipq5018_resets),
- .clk_hws = gcc_ipq5018_hws,
- .num_clk_hws = ARRAY_SIZE(gcc_ipq5018_hws),
- };
- static int gcc_ipq5018_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- struct qcom_cc_desc ipq5018_desc = gcc_ipq5018_desc;
- regmap = qcom_cc_map(pdev, &ipq5018_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
- return qcom_cc_really_probe(&pdev->dev, &ipq5018_desc, regmap);
- }
- static struct platform_driver gcc_ipq5018_driver = {
- .probe = gcc_ipq5018_probe,
- .driver = {
- .name = "qcom,gcc-ipq5018",
- .of_match_table = gcc_ipq5018_match_table,
- },
- };
- static int __init gcc_ipq5018_init(void)
- {
- return platform_driver_register(&gcc_ipq5018_driver);
- }
- core_initcall(gcc_ipq5018_init);
- static void __exit gcc_ipq5018_exit(void)
- {
- platform_driver_unregister(&gcc_ipq5018_driver);
- }
- module_exit(gcc_ipq5018_exit);
- MODULE_DESCRIPTION("Qualcomm Technologies, Inc. GCC IPQ5018 Driver");
- MODULE_LICENSE("GPL");
|