gcc-ipq5018.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725
  1. // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2. /*
  3. * Copyright (c) 2023, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,gcc-ipq5018.h>
  11. #include <dt-bindings/reset/qcom,gcc-ipq5018.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "clk-regmap-divider.h"
  17. #include "clk-regmap-mux.h"
  18. #include "clk-regmap-phy-mux.h"
  19. #include "reset.h"
  20. /* Need to match the order of clocks in DT binding */
  21. enum {
  22. DT_XO,
  23. DT_SLEEP_CLK,
  24. DT_PCIE20_PHY0_PIPE_CLK,
  25. DT_PCIE20_PHY1_PIPE_CLK,
  26. DT_USB3_PHY0_CC_PIPE_CLK,
  27. DT_GEPHY_RX_CLK,
  28. DT_GEPHY_TX_CLK,
  29. DT_UNIPHY_RX_CLK,
  30. DT_UNIPHY_TX_CLK,
  31. };
  32. enum {
  33. P_XO,
  34. P_CORE_PI_SLEEP_CLK,
  35. P_PCIE20_PHY0_PIPE,
  36. P_PCIE20_PHY1_PIPE,
  37. P_USB3PHY_0_PIPE,
  38. P_GEPHY_RX,
  39. P_GEPHY_TX,
  40. P_UNIPHY_RX,
  41. P_UNIPHY_TX,
  42. P_GPLL0,
  43. P_GPLL0_DIV2,
  44. P_GPLL2,
  45. P_GPLL4,
  46. P_UBI32_PLL,
  47. };
  48. static const struct clk_parent_data gcc_xo_data[] = {
  49. { .index = DT_XO },
  50. };
  51. static const struct clk_parent_data gcc_sleep_clk_data[] = {
  52. { .index = DT_SLEEP_CLK },
  53. };
  54. static struct clk_alpha_pll gpll0_main = {
  55. .offset = 0x21000,
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  57. .clkr = {
  58. .enable_reg = 0x0b000,
  59. .enable_mask = BIT(0),
  60. .hw.init = &(struct clk_init_data) {
  61. .name = "gpll0_main",
  62. .parent_data = gcc_xo_data,
  63. .num_parents = ARRAY_SIZE(gcc_xo_data),
  64. .ops = &clk_alpha_pll_stromer_ops,
  65. },
  66. },
  67. };
  68. static struct clk_alpha_pll gpll2_main = {
  69. .offset = 0x4a000,
  70. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  71. .clkr = {
  72. .enable_reg = 0x0b000,
  73. .enable_mask = BIT(2),
  74. .hw.init = &(struct clk_init_data) {
  75. .name = "gpll2_main",
  76. .parent_data = gcc_xo_data,
  77. .num_parents = ARRAY_SIZE(gcc_xo_data),
  78. .ops = &clk_alpha_pll_stromer_ops,
  79. },
  80. },
  81. };
  82. static struct clk_alpha_pll gpll4_main = {
  83. .offset = 0x24000,
  84. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  85. .clkr = {
  86. .enable_reg = 0x0b000,
  87. .enable_mask = BIT(5),
  88. .hw.init = &(struct clk_init_data) {
  89. .name = "gpll4_main",
  90. .parent_data = gcc_xo_data,
  91. .num_parents = ARRAY_SIZE(gcc_xo_data),
  92. .ops = &clk_alpha_pll_stromer_ops,
  93. },
  94. },
  95. };
  96. static struct clk_alpha_pll ubi32_pll_main = {
  97. .offset = 0x25000,
  98. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  99. .clkr = {
  100. .enable_reg = 0x0b000,
  101. .enable_mask = BIT(6),
  102. .hw.init = &(struct clk_init_data) {
  103. .name = "ubi32_pll_main",
  104. .parent_data = gcc_xo_data,
  105. .num_parents = ARRAY_SIZE(gcc_xo_data),
  106. .ops = &clk_alpha_pll_stromer_ops,
  107. },
  108. },
  109. };
  110. static struct clk_alpha_pll_postdiv gpll0 = {
  111. .offset = 0x21000,
  112. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  113. .width = 4,
  114. .clkr.hw.init = &(struct clk_init_data) {
  115. .name = "gpll0",
  116. .parent_hws = (const struct clk_hw *[]) {
  117. &gpll0_main.clkr.hw,
  118. },
  119. .num_parents = 1,
  120. .ops = &clk_alpha_pll_postdiv_ro_ops,
  121. },
  122. };
  123. static struct clk_alpha_pll_postdiv gpll2 = {
  124. .offset = 0x4a000,
  125. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  126. .width = 4,
  127. .clkr.hw.init = &(struct clk_init_data) {
  128. .name = "gpll2",
  129. .parent_hws = (const struct clk_hw *[]) {
  130. &gpll2_main.clkr.hw,
  131. },
  132. .num_parents = 1,
  133. .ops = &clk_alpha_pll_postdiv_ro_ops,
  134. },
  135. };
  136. static struct clk_alpha_pll_postdiv gpll4 = {
  137. .offset = 0x24000,
  138. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  139. .width = 4,
  140. .clkr.hw.init = &(struct clk_init_data) {
  141. .name = "gpll4",
  142. .parent_hws = (const struct clk_hw *[]) {
  143. &gpll4_main.clkr.hw,
  144. },
  145. .num_parents = 1,
  146. .ops = &clk_alpha_pll_postdiv_ro_ops,
  147. },
  148. };
  149. static struct clk_alpha_pll_postdiv ubi32_pll = {
  150. .offset = 0x25000,
  151. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  152. .width = 4,
  153. .clkr.hw.init = &(struct clk_init_data) {
  154. .name = "ubi32_pll",
  155. .parent_hws = (const struct clk_hw *[]) {
  156. &ubi32_pll_main.clkr.hw,
  157. },
  158. .num_parents = 1,
  159. .ops = &clk_alpha_pll_postdiv_ro_ops,
  160. .flags = CLK_SET_RATE_PARENT,
  161. },
  162. };
  163. static struct clk_fixed_factor gpll0_out_main_div2 = {
  164. .mult = 1,
  165. .div = 2,
  166. .hw.init = &(struct clk_init_data) {
  167. .name = "gpll0_out_main_div2",
  168. .parent_hws = (const struct clk_hw *[]) {
  169. &gpll0_main.clkr.hw,
  170. },
  171. .num_parents = 1,
  172. .ops = &clk_fixed_factor_ops,
  173. .flags = CLK_SET_RATE_PARENT,
  174. },
  175. };
  176. static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2[] = {
  177. { .index = DT_XO },
  178. { .hw = &gpll0.clkr.hw },
  179. { .hw = &gpll0_out_main_div2.hw },
  180. };
  181. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
  182. { P_XO, 0 },
  183. { P_GPLL0, 1 },
  184. { P_GPLL0_DIV2, 4 },
  185. };
  186. static const struct clk_parent_data gcc_xo_gpll0[] = {
  187. { .index = DT_XO },
  188. { .hw = &gpll0.clkr.hw },
  189. };
  190. static const struct parent_map gcc_xo_gpll0_map[] = {
  191. { P_XO, 0 },
  192. { P_GPLL0, 1 },
  193. };
  194. static const struct clk_parent_data gcc_xo_gpll0_out_main_div2_gpll0[] = {
  195. { .index = DT_XO },
  196. { .hw = &gpll0_out_main_div2.hw },
  197. { .hw = &gpll0.clkr.hw },
  198. };
  199. static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
  200. { P_XO, 0 },
  201. { P_GPLL0_DIV2, 2 },
  202. { P_GPLL0, 1 },
  203. };
  204. static const struct clk_parent_data gcc_xo_ubi32_gpll0[] = {
  205. { .index = DT_XO },
  206. { .hw = &ubi32_pll.clkr.hw },
  207. { .hw = &gpll0.clkr.hw },
  208. };
  209. static const struct parent_map gcc_xo_ubi32_gpll0_map[] = {
  210. { P_XO, 0 },
  211. { P_UBI32_PLL, 1 },
  212. { P_GPLL0, 2 },
  213. };
  214. static const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
  215. { .index = DT_XO },
  216. { .hw = &gpll0.clkr.hw },
  217. { .hw = &gpll2.clkr.hw },
  218. };
  219. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  220. { P_XO, 0 },
  221. { P_GPLL0, 1 },
  222. { P_GPLL2, 2 },
  223. };
  224. static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4[] = {
  225. { .index = DT_XO },
  226. { .hw = &gpll0.clkr.hw },
  227. { .hw = &gpll2.clkr.hw },
  228. { .hw = &gpll4.clkr.hw },
  229. };
  230. static const struct parent_map gcc_xo_gpll0_gpll2_gpll4_map[] = {
  231. { P_XO, 0 },
  232. { P_GPLL0, 1 },
  233. { P_GPLL2, 2 },
  234. { P_GPLL4, 3 },
  235. };
  236. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  237. { .index = DT_XO },
  238. { .hw = &gpll0.clkr.hw },
  239. { .hw = &gpll4.clkr.hw },
  240. };
  241. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  242. { P_XO, 0 },
  243. { P_GPLL0, 1 },
  244. { P_GPLL4, 2 },
  245. };
  246. static const struct clk_parent_data gcc_xo_gpll0_core_pi_sleep_clk[] = {
  247. { .index = DT_XO },
  248. { .hw = &gpll0.clkr.hw },
  249. { .index = DT_SLEEP_CLK },
  250. };
  251. static const struct parent_map gcc_xo_gpll0_core_pi_sleep_clk_map[] = {
  252. { P_XO, 0 },
  253. { P_GPLL0, 2 },
  254. { P_CORE_PI_SLEEP_CLK, 6 },
  255. };
  256. static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk[] = {
  257. { .index = DT_XO },
  258. { .hw = &gpll0.clkr.hw },
  259. { .hw = &gpll0_out_main_div2.hw },
  260. { .index = DT_SLEEP_CLK },
  261. };
  262. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map[] = {
  263. { P_XO, 0 },
  264. { P_GPLL0, 1 },
  265. { P_GPLL0_DIV2, 4 },
  266. { P_CORE_PI_SLEEP_CLK, 6 },
  267. };
  268. static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
  269. { .index = DT_XO },
  270. { .hw = &gpll0.clkr.hw },
  271. { .hw = &gpll2.clkr.hw },
  272. { .hw = &gpll0_out_main_div2.hw },
  273. };
  274. static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
  275. { P_XO, 0 },
  276. { P_GPLL0, 1 },
  277. { P_GPLL2, 2 },
  278. { P_GPLL0_DIV2, 4 },
  279. };
  280. static const struct clk_parent_data gcc_xo_gpll4_gpll0_gpll0_out_main_div2[] = {
  281. { .index = DT_XO },
  282. { .hw = &gpll4.clkr.hw },
  283. { .hw = &gpll0.clkr.hw },
  284. { .hw = &gpll0_out_main_div2.hw },
  285. };
  286. static const struct parent_map gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1[] = {
  287. { P_XO, 0 },
  288. { P_GPLL4, 1 },
  289. { P_GPLL0, 2 },
  290. { P_GPLL0_DIV2, 4 },
  291. };
  292. static const struct parent_map gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map2[] = {
  293. { P_XO, 0 },
  294. { P_GPLL4, 1 },
  295. { P_GPLL0, 3 },
  296. { P_GPLL0_DIV2, 4 },
  297. };
  298. static const struct clk_parent_data gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0[] = {
  299. { .index = DT_XO },
  300. { .index = DT_GEPHY_RX_CLK },
  301. { .index = DT_GEPHY_TX_CLK },
  302. { .hw = &ubi32_pll.clkr.hw },
  303. { .hw = &gpll0.clkr.hw },
  304. };
  305. static const struct parent_map gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0_map[] = {
  306. { P_XO, 0 },
  307. { P_GEPHY_RX, 1 },
  308. { P_GEPHY_TX, 2 },
  309. { P_UBI32_PLL, 3 },
  310. { P_GPLL0, 4 },
  311. };
  312. static const struct clk_parent_data gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0[] = {
  313. { .index = DT_XO },
  314. { .index = DT_GEPHY_TX_CLK },
  315. { .index = DT_GEPHY_RX_CLK },
  316. { .hw = &ubi32_pll.clkr.hw },
  317. { .hw = &gpll0.clkr.hw },
  318. };
  319. static const struct parent_map gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0_map[] = {
  320. { P_XO, 0 },
  321. { P_GEPHY_TX, 1 },
  322. { P_GEPHY_RX, 2 },
  323. { P_UBI32_PLL, 3 },
  324. { P_GPLL0, 4 },
  325. };
  326. static const struct clk_parent_data gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0[] = {
  327. { .index = DT_XO },
  328. { .index = DT_UNIPHY_RX_CLK },
  329. { .index = DT_UNIPHY_TX_CLK },
  330. { .hw = &ubi32_pll.clkr.hw },
  331. { .hw = &gpll0.clkr.hw },
  332. };
  333. static const struct parent_map gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0_map[] = {
  334. { P_XO, 0 },
  335. { P_UNIPHY_RX, 1 },
  336. { P_UNIPHY_TX, 2 },
  337. { P_UBI32_PLL, 3 },
  338. { P_GPLL0, 4 },
  339. };
  340. static const struct clk_parent_data gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0[] = {
  341. { .index = DT_XO },
  342. { .index = DT_UNIPHY_TX_CLK },
  343. { .index = DT_UNIPHY_RX_CLK },
  344. { .hw = &ubi32_pll.clkr.hw },
  345. { .hw = &gpll0.clkr.hw },
  346. };
  347. static const struct parent_map gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0_map[] = {
  348. { P_XO, 0 },
  349. { P_UNIPHY_TX, 1 },
  350. { P_UNIPHY_RX, 2 },
  351. { P_UBI32_PLL, 3 },
  352. { P_GPLL0, 4 },
  353. };
  354. static const struct clk_parent_data gcc_pcie20_phy0_pipe_clk_xo[] = {
  355. { .index = DT_PCIE20_PHY0_PIPE_CLK },
  356. { .index = DT_XO },
  357. };
  358. static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
  359. { P_PCIE20_PHY0_PIPE, 0 },
  360. { P_XO, 2 },
  361. };
  362. static const struct clk_parent_data gcc_pcie20_phy1_pipe_clk_xo[] = {
  363. { .index = DT_PCIE20_PHY1_PIPE_CLK },
  364. { .index = DT_XO },
  365. };
  366. static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
  367. { P_PCIE20_PHY1_PIPE, 0 },
  368. { P_XO, 2 },
  369. };
  370. static const struct clk_parent_data gcc_usb3phy_0_cc_pipe_clk_xo[] = {
  371. { .index = DT_USB3_PHY0_CC_PIPE_CLK },
  372. { .index = DT_XO },
  373. };
  374. static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
  375. { P_USB3PHY_0_PIPE, 0 },
  376. { P_XO, 2 },
  377. };
  378. static const struct freq_tbl ftbl_adss_pwm_clk_src[] = {
  379. F(24000000, P_XO, 1, 0, 0),
  380. F(100000000, P_GPLL0, 8, 0, 0),
  381. { }
  382. };
  383. static struct clk_rcg2 adss_pwm_clk_src = {
  384. .cmd_rcgr = 0x1f008,
  385. .freq_tbl = ftbl_adss_pwm_clk_src,
  386. .hid_width = 5,
  387. .parent_map = gcc_xo_gpll0_map,
  388. .clkr.hw.init = &(struct clk_init_data) {
  389. .name = "adss_pwm_clk_src",
  390. .parent_data = gcc_xo_gpll0,
  391. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  392. .ops = &clk_rcg2_ops,
  393. },
  394. };
  395. static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
  396. F(50000000, P_GPLL0, 16, 0, 0),
  397. { }
  398. };
  399. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  400. .cmd_rcgr = 0x0200c,
  401. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  402. .hid_width = 5,
  403. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  404. .clkr.hw.init = &(struct clk_init_data) {
  405. .name = "blsp1_qup1_i2c_apps_clk_src",
  406. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  407. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  408. .ops = &clk_rcg2_ops,
  409. },
  410. };
  411. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  412. .cmd_rcgr = 0x03000,
  413. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  414. .hid_width = 5,
  415. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  416. .clkr.hw.init = &(struct clk_init_data) {
  417. .name = "blsp1_qup2_i2c_apps_clk_src",
  418. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  419. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  420. .ops = &clk_rcg2_ops,
  421. },
  422. };
  423. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  424. .cmd_rcgr = 0x04000,
  425. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  426. .hid_width = 5,
  427. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  428. .clkr.hw.init = &(struct clk_init_data) {
  429. .name = "blsp1_qup3_i2c_apps_clk_src",
  430. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  431. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  432. .ops = &clk_rcg2_ops,
  433. },
  434. };
  435. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
  436. F(960000, P_XO, 10, 2, 5),
  437. F(4800000, P_XO, 5, 0, 0),
  438. F(9600000, P_XO, 2, 4, 5),
  439. F(16000000, P_GPLL0, 10, 1, 5),
  440. F(24000000, P_XO, 1, 0, 0),
  441. F(50000000, P_GPLL0, 16, 0, 0),
  442. { }
  443. };
  444. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  445. .cmd_rcgr = 0x02024,
  446. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  447. .mnd_width = 8,
  448. .hid_width = 5,
  449. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  450. .clkr.hw.init = &(struct clk_init_data) {
  451. .name = "blsp1_qup1_spi_apps_clk_src",
  452. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  453. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  454. .ops = &clk_rcg2_ops,
  455. },
  456. };
  457. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  458. .cmd_rcgr = 0x03014,
  459. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  460. .mnd_width = 8,
  461. .hid_width = 5,
  462. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  463. .clkr.hw.init = &(struct clk_init_data) {
  464. .name = "blsp1_qup2_spi_apps_clk_src",
  465. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  466. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  467. .ops = &clk_rcg2_ops,
  468. },
  469. };
  470. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  471. .cmd_rcgr = 0x04014,
  472. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  473. .mnd_width = 8,
  474. .hid_width = 5,
  475. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  476. .clkr.hw.init = &(struct clk_init_data) {
  477. .name = "blsp1_qup3_spi_apps_clk_src",
  478. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  479. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  480. .ops = &clk_rcg2_ops,
  481. },
  482. };
  483. static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
  484. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  485. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  486. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  487. F(24000000, P_XO, 1, 0, 0),
  488. F(25000000, P_GPLL0, 16, 1, 2),
  489. F(40000000, P_GPLL0, 1, 1, 20),
  490. F(46400000, P_GPLL0, 1, 29, 500),
  491. F(48000000, P_GPLL0, 1, 3, 50),
  492. F(51200000, P_GPLL0, 1, 8, 125),
  493. F(56000000, P_GPLL0, 1, 7, 100),
  494. F(58982400, P_GPLL0, 1, 1152, 15625),
  495. F(60000000, P_GPLL0, 1, 3, 40),
  496. F(64000000, P_GPLL0, 10, 4, 5),
  497. { }
  498. };
  499. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  500. .cmd_rcgr = 0x02044,
  501. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  502. .mnd_width = 16,
  503. .hid_width = 5,
  504. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  505. .clkr.hw.init = &(struct clk_init_data) {
  506. .name = "blsp1_uart1_apps_clk_src",
  507. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  508. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  509. .ops = &clk_rcg2_ops,
  510. },
  511. };
  512. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  513. .cmd_rcgr = 0x03034,
  514. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  515. .mnd_width = 16,
  516. .hid_width = 5,
  517. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  518. .clkr.hw.init = &(struct clk_init_data) {
  519. .name = "blsp1_uart2_apps_clk_src",
  520. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  521. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  522. .ops = &clk_rcg2_ops,
  523. },
  524. };
  525. static const struct freq_tbl ftbl_crypto_clk_src[] = {
  526. F(160000000, P_GPLL0, 5, 0, 0),
  527. { }
  528. };
  529. static struct clk_rcg2 crypto_clk_src = {
  530. .cmd_rcgr = 0x16004,
  531. .freq_tbl = ftbl_crypto_clk_src,
  532. .hid_width = 5,
  533. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  534. .clkr.hw.init = &(struct clk_init_data) {
  535. .name = "crypto_clk_src",
  536. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  537. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static const struct freq_tbl ftbl_gmac0_tx_clk_src[] = {
  542. F(2500000, P_GEPHY_TX, 5, 0, 0),
  543. F(24000000, P_XO, 1, 0, 0),
  544. F(25000000, P_GEPHY_TX, 5, 0, 0),
  545. F(125000000, P_GEPHY_TX, 1, 0, 0),
  546. { }
  547. };
  548. static struct clk_rcg2 gmac0_rx_clk_src = {
  549. .cmd_rcgr = 0x68020,
  550. .parent_map = gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0_map,
  551. .hid_width = 5,
  552. .freq_tbl = ftbl_gmac0_tx_clk_src,
  553. .clkr.hw.init = &(struct clk_init_data) {
  554. .name = "gmac0_rx_clk_src",
  555. .parent_data = gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0,
  556. .num_parents = ARRAY_SIZE(gcc_xo_gephy_gcc_rx_gephy_gcc_tx_ubi32_pll_gpll0),
  557. .ops = &clk_rcg2_ops,
  558. },
  559. };
  560. static struct clk_regmap_div gmac0_rx_div_clk_src = {
  561. .reg = 0x68420,
  562. .shift = 0,
  563. .width = 4,
  564. .clkr = {
  565. .hw.init = &(struct clk_init_data) {
  566. .name = "gmac0_rx_div_clk_src",
  567. .parent_hws = (const struct clk_hw *[]) {
  568. &gmac0_rx_clk_src.clkr.hw,
  569. },
  570. .num_parents = 1,
  571. .ops = &clk_regmap_div_ops,
  572. .flags = CLK_SET_RATE_PARENT,
  573. },
  574. },
  575. };
  576. static struct clk_rcg2 gmac0_tx_clk_src = {
  577. .cmd_rcgr = 0x68028,
  578. .parent_map = gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0_map,
  579. .hid_width = 5,
  580. .freq_tbl = ftbl_gmac0_tx_clk_src,
  581. .clkr.hw.init = &(struct clk_init_data) {
  582. .name = "gmac0_tx_clk_src",
  583. .parent_data = gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0,
  584. .num_parents = ARRAY_SIZE(gcc_xo_gephy_gcc_tx_gephy_gcc_rx_ubi32_pll_gpll0),
  585. .ops = &clk_rcg2_ops,
  586. },
  587. };
  588. static struct clk_regmap_div gmac0_tx_div_clk_src = {
  589. .reg = 0x68424,
  590. .shift = 0,
  591. .width = 4,
  592. .clkr = {
  593. .hw.init = &(struct clk_init_data) {
  594. .name = "gmac0_tx_div_clk_src",
  595. .parent_hws = (const struct clk_hw *[]) {
  596. &gmac0_tx_clk_src.clkr.hw,
  597. },
  598. .num_parents = 1,
  599. .ops = &clk_regmap_div_ops,
  600. .flags = CLK_SET_RATE_PARENT,
  601. },
  602. },
  603. };
  604. static const struct freq_tbl ftbl_gmac1_rx_clk_src[] = {
  605. F(2500000, P_UNIPHY_RX, 12.5, 0, 0),
  606. F(24000000, P_XO, 1, 0, 0),
  607. F(25000000, P_UNIPHY_RX, 2.5, 0, 0),
  608. F(125000000, P_UNIPHY_RX, 2.5, 0, 0),
  609. F(125000000, P_UNIPHY_RX, 1, 0, 0),
  610. F(312500000, P_UNIPHY_RX, 1, 0, 0),
  611. { }
  612. };
  613. static struct clk_rcg2 gmac1_rx_clk_src = {
  614. .cmd_rcgr = 0x68030,
  615. .parent_map = gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0_map,
  616. .hid_width = 5,
  617. .freq_tbl = ftbl_gmac1_rx_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data) {
  619. .name = "gmac1_rx_clk_src",
  620. .parent_data = gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0,
  621. .num_parents = ARRAY_SIZE(gcc_xo_uniphy_gcc_rx_uniphy_gcc_tx_ubi32_pll_gpll0),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_regmap_div gmac1_rx_div_clk_src = {
  626. .reg = 0x68430,
  627. .shift = 0,
  628. .width = 4,
  629. .clkr = {
  630. .hw.init = &(struct clk_init_data) {
  631. .name = "gmac1_rx_div_clk_src",
  632. .parent_hws = (const struct clk_hw *[]) {
  633. &gmac1_rx_clk_src.clkr.hw,
  634. },
  635. .num_parents = 1,
  636. .ops = &clk_regmap_div_ops,
  637. .flags = CLK_SET_RATE_PARENT,
  638. },
  639. },
  640. };
  641. static const struct freq_tbl ftbl_gmac1_tx_clk_src[] = {
  642. F(2500000, P_UNIPHY_TX, 12.5, 0, 0),
  643. F(24000000, P_XO, 1, 0, 0),
  644. F(25000000, P_UNIPHY_TX, 2.5, 0, 0),
  645. F(125000000, P_UNIPHY_TX, 2.5, 0, 0),
  646. F(125000000, P_UNIPHY_TX, 1, 0, 0),
  647. F(312500000, P_UNIPHY_TX, 1, 0, 0),
  648. { }
  649. };
  650. static struct clk_rcg2 gmac1_tx_clk_src = {
  651. .cmd_rcgr = 0x68038,
  652. .parent_map = gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0_map,
  653. .hid_width = 5,
  654. .freq_tbl = ftbl_gmac1_tx_clk_src,
  655. .clkr.hw.init = &(struct clk_init_data) {
  656. .name = "gmac1_tx_clk_src",
  657. .parent_data = gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0,
  658. .num_parents = ARRAY_SIZE(gcc_xo_uniphy_gcc_tx_uniphy_gcc_rx_ubi32_pll_gpll0),
  659. .ops = &clk_rcg2_ops,
  660. },
  661. };
  662. static struct clk_regmap_div gmac1_tx_div_clk_src = {
  663. .reg = 0x68434,
  664. .shift = 0,
  665. .width = 4,
  666. .clkr = {
  667. .hw.init = &(struct clk_init_data) {
  668. .name = "gmac1_tx_div_clk_src",
  669. .parent_hws = (const struct clk_hw *[]) {
  670. &gmac1_tx_clk_src.clkr.hw,
  671. },
  672. .num_parents = 1,
  673. .ops = &clk_regmap_div_ops,
  674. .flags = CLK_SET_RATE_PARENT,
  675. },
  676. },
  677. };
  678. static const struct freq_tbl ftbl_gmac_clk_src[] = {
  679. F(240000000, P_GPLL4, 5, 0, 0),
  680. { }
  681. };
  682. static struct clk_rcg2 gmac_clk_src = {
  683. .cmd_rcgr = 0x68080,
  684. .parent_map = gcc_xo_gpll0_gpll4_map,
  685. .hid_width = 5,
  686. .freq_tbl = ftbl_gmac_clk_src,
  687. .clkr.hw.init = &(struct clk_init_data) {
  688. .name = "gmac_clk_src",
  689. .parent_data = gcc_xo_gpll0_gpll4,
  690. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static const struct freq_tbl ftbl_gp_clk_src[] = {
  695. F(200000000, P_GPLL0, 4, 0, 0),
  696. { }
  697. };
  698. static struct clk_rcg2 gp1_clk_src = {
  699. .cmd_rcgr = 0x08004,
  700. .freq_tbl = ftbl_gp_clk_src,
  701. .mnd_width = 8,
  702. .hid_width = 5,
  703. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map,
  704. .clkr.hw.init = &(struct clk_init_data) {
  705. .name = "gp1_clk_src",
  706. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk,
  707. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk),
  708. .ops = &clk_rcg2_ops,
  709. },
  710. };
  711. static struct clk_rcg2 gp2_clk_src = {
  712. .cmd_rcgr = 0x09004,
  713. .freq_tbl = ftbl_gp_clk_src,
  714. .mnd_width = 8,
  715. .hid_width = 5,
  716. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map,
  717. .clkr.hw.init = &(struct clk_init_data) {
  718. .name = "gp2_clk_src",
  719. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk,
  720. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk),
  721. .ops = &clk_rcg2_ops,
  722. },
  723. };
  724. static struct clk_rcg2 gp3_clk_src = {
  725. .cmd_rcgr = 0x0a004,
  726. .freq_tbl = ftbl_gp_clk_src,
  727. .mnd_width = 8,
  728. .hid_width = 5,
  729. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk_map,
  730. .clkr.hw.init = &(struct clk_init_data) {
  731. .name = "gp3_clk_src",
  732. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk,
  733. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2_sleep_clk),
  734. .ops = &clk_rcg2_ops,
  735. },
  736. };
  737. static const struct freq_tbl ftbl_lpass_axim_clk_src[] = {
  738. F(133333334, P_GPLL0, 6, 0, 0),
  739. { }
  740. };
  741. static struct clk_rcg2 lpass_axim_clk_src = {
  742. .cmd_rcgr = 0x2e028,
  743. .freq_tbl = ftbl_lpass_axim_clk_src,
  744. .hid_width = 5,
  745. .parent_map = gcc_xo_gpll0_map,
  746. .clkr.hw.init = &(struct clk_init_data) {
  747. .name = "lpass_axim_clk_src",
  748. .parent_data = gcc_xo_gpll0,
  749. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  750. .ops = &clk_rcg2_ops,
  751. },
  752. };
  753. static const struct freq_tbl ftbl_lpass_sway_clk_src[] = {
  754. F(66666667, P_GPLL0, 12, 0, 0),
  755. { }
  756. };
  757. static struct clk_rcg2 lpass_sway_clk_src = {
  758. .cmd_rcgr = 0x2e040,
  759. .freq_tbl = ftbl_lpass_sway_clk_src,
  760. .hid_width = 5,
  761. .parent_map = gcc_xo_gpll0_map,
  762. .clkr.hw.init = &(struct clk_init_data) {
  763. .name = "lpass_sway_clk_src",
  764. .parent_data = gcc_xo_gpll0,
  765. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  766. .ops = &clk_rcg2_ops,
  767. },
  768. };
  769. static const struct freq_tbl ftbl_pcie0_aux_clk_src[] = {
  770. F(2000000, P_XO, 12, 0, 0),
  771. { }
  772. };
  773. static struct clk_rcg2 pcie0_aux_clk_src = {
  774. .cmd_rcgr = 0x75020,
  775. .freq_tbl = ftbl_pcie0_aux_clk_src,
  776. .mnd_width = 16,
  777. .hid_width = 5,
  778. .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
  779. .clkr.hw.init = &(struct clk_init_data) {
  780. .name = "pcie0_aux_clk_src",
  781. .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
  782. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_core_pi_sleep_clk),
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static const struct freq_tbl ftbl_pcie0_axi_clk_src[] = {
  787. F(240000000, P_GPLL4, 5, 0, 0),
  788. { }
  789. };
  790. static struct clk_rcg2 pcie0_axi_clk_src = {
  791. .cmd_rcgr = 0x75050,
  792. .freq_tbl = ftbl_pcie0_axi_clk_src,
  793. .hid_width = 5,
  794. .parent_map = gcc_xo_gpll0_gpll4_map,
  795. .clkr.hw.init = &(struct clk_init_data) {
  796. .name = "pcie0_axi_clk_src",
  797. .parent_data = gcc_xo_gpll0_gpll4,
  798. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  799. .ops = &clk_rcg2_ops,
  800. },
  801. };
  802. static struct clk_rcg2 pcie1_aux_clk_src = {
  803. .cmd_rcgr = 0x76020,
  804. .freq_tbl = ftbl_pcie0_aux_clk_src,
  805. .mnd_width = 16,
  806. .hid_width = 5,
  807. .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
  808. .clkr.hw.init = &(struct clk_init_data) {
  809. .name = "pcie1_aux_clk_src",
  810. .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
  811. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_core_pi_sleep_clk),
  812. .ops = &clk_rcg2_ops,
  813. },
  814. };
  815. static struct clk_rcg2 pcie1_axi_clk_src = {
  816. .cmd_rcgr = 0x76050,
  817. .freq_tbl = ftbl_gp_clk_src,
  818. .hid_width = 5,
  819. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  820. .clkr.hw.init = &(struct clk_init_data) {
  821. .name = "pcie1_axi_clk_src",
  822. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  823. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  824. .ops = &clk_rcg2_ops,
  825. },
  826. };
  827. static struct clk_regmap_mux pcie0_pipe_clk_src = {
  828. .reg = 0x7501c,
  829. .shift = 8,
  830. .width = 2,
  831. .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
  832. .clkr = {
  833. .hw.init = &(struct clk_init_data) {
  834. .name = "pcie0_pipe_clk_src",
  835. .parent_data = gcc_pcie20_phy0_pipe_clk_xo,
  836. .num_parents = ARRAY_SIZE(gcc_pcie20_phy0_pipe_clk_xo),
  837. .ops = &clk_regmap_mux_closest_ops,
  838. .flags = CLK_SET_RATE_PARENT,
  839. },
  840. },
  841. };
  842. static struct clk_regmap_mux pcie1_pipe_clk_src = {
  843. .reg = 0x7601c,
  844. .shift = 8,
  845. .width = 2,
  846. .parent_map = gcc_pcie20_phy1_pipe_clk_xo_map, .clkr = {
  847. .hw.init = &(struct clk_init_data) {
  848. .name = "pcie1_pipe_clk_src",
  849. .parent_data = gcc_pcie20_phy1_pipe_clk_xo,
  850. .num_parents = ARRAY_SIZE(gcc_pcie20_phy1_pipe_clk_xo),
  851. .ops = &clk_regmap_mux_closest_ops,
  852. .flags = CLK_SET_RATE_PARENT,
  853. },
  854. },
  855. };
  856. static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
  857. F(100000000, P_GPLL0, 8, 0, 0),
  858. { }
  859. };
  860. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  861. .cmd_rcgr = 0x27000,
  862. .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
  863. .hid_width = 5,
  864. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  865. .clkr.hw.init = &(struct clk_init_data) {
  866. .name = "pcnoc_bfdcd_clk_src",
  867. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  868. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  869. .ops = &clk_rcg2_ops,
  870. },
  871. };
  872. static struct clk_fixed_factor pcnoc_clk_src = {
  873. .mult = 1,
  874. .div = 1,
  875. .hw.init = &(struct clk_init_data) {
  876. .name = "pcnoc_clk_src",
  877. .parent_hws = (const struct clk_hw *[]) {
  878. &pcnoc_bfdcd_clk_src.clkr.hw,
  879. },
  880. .num_parents = 1,
  881. .ops = &clk_fixed_factor_ops,
  882. .flags = CLK_SET_RATE_PARENT,
  883. },
  884. };
  885. static const struct freq_tbl ftbl_qdss_at_clk_src[] = {
  886. F(240000000, P_GPLL4, 5, 0, 0),
  887. { }
  888. };
  889. static struct clk_rcg2 qdss_at_clk_src = {
  890. .cmd_rcgr = 0x2900c,
  891. .freq_tbl = ftbl_qdss_at_clk_src,
  892. .hid_width = 5,
  893. .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1,
  894. .clkr.hw.init = &(struct clk_init_data) {
  895. .name = "qdss_at_clk_src",
  896. .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
  897. .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
  898. .ops = &clk_rcg2_ops,
  899. },
  900. };
  901. static const struct freq_tbl ftbl_qdss_stm_clk_src[] = {
  902. F(200000000, P_GPLL0, 4, 0, 0),
  903. { }
  904. };
  905. static struct clk_rcg2 qdss_stm_clk_src = {
  906. .cmd_rcgr = 0x2902c,
  907. .freq_tbl = ftbl_qdss_stm_clk_src,
  908. .hid_width = 5,
  909. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  910. .clkr.hw.init = &(struct clk_init_data) {
  911. .name = "qdss_stm_clk_src",
  912. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  913. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  914. .ops = &clk_rcg2_ops,
  915. },
  916. };
  917. static const struct freq_tbl ftbl_qdss_traceclkin_clk_src[] = {
  918. F(266666667, P_GPLL0, 3, 0, 0),
  919. { }
  920. };
  921. static struct clk_rcg2 qdss_traceclkin_clk_src = {
  922. .cmd_rcgr = 0x29048,
  923. .freq_tbl = ftbl_qdss_traceclkin_clk_src,
  924. .hid_width = 5,
  925. .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1,
  926. .clkr.hw.init = &(struct clk_init_data) {
  927. .name = "qdss_traceclkin_clk_src",
  928. .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
  929. .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
  930. .ops = &clk_rcg2_ops,
  931. },
  932. };
  933. static const struct freq_tbl ftbl_qdss_tsctr_clk_src[] = {
  934. F(600000000, P_GPLL4, 2, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 qdss_tsctr_clk_src = {
  938. .cmd_rcgr = 0x29064,
  939. .freq_tbl = ftbl_qdss_tsctr_clk_src,
  940. .hid_width = 5,
  941. .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map1,
  942. .clkr.hw.init = &(struct clk_init_data) {
  943. .name = "qdss_tsctr_clk_src",
  944. .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
  945. .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static struct clk_fixed_factor qdss_tsctr_div2_clk_src = {
  950. .mult = 1,
  951. .div = 2,
  952. .hw.init = &(struct clk_init_data) {
  953. .name = "qdss_tsctr_div2_clk_src",
  954. .parent_hws = (const struct clk_hw *[]) {
  955. &qdss_tsctr_clk_src.clkr.hw,
  956. },
  957. .num_parents = 1,
  958. .flags = CLK_SET_RATE_PARENT,
  959. .ops = &clk_fixed_factor_ops,
  960. },
  961. };
  962. static struct clk_fixed_factor qdss_dap_sync_clk_src = {
  963. .mult = 1,
  964. .div = 4,
  965. .hw.init = &(struct clk_init_data) {
  966. .name = "qdss_dap_sync_clk_src",
  967. .parent_hws = (const struct clk_hw *[]) {
  968. &qdss_tsctr_clk_src.clkr.hw,
  969. },
  970. .num_parents = 1,
  971. .ops = &clk_fixed_factor_ops,
  972. },
  973. };
  974. static struct clk_fixed_factor eud_at_clk_src = {
  975. .mult = 1,
  976. .div = 6,
  977. .hw.init = &(struct clk_init_data) {
  978. .name = "eud_at_clk_src",
  979. .parent_hws = (const struct clk_hw *[]) {
  980. &qdss_at_clk_src.clkr.hw,
  981. },
  982. .num_parents = 1,
  983. .ops = &clk_fixed_factor_ops,
  984. .flags = CLK_SET_RATE_PARENT,
  985. },
  986. };
  987. static const struct freq_tbl ftbl_qpic_io_macro_clk_src[] = {
  988. F(24000000, P_XO, 1, 0, 0),
  989. F(100000000, P_GPLL0, 8, 0, 0),
  990. F(200000000, P_GPLL0, 4, 0, 0),
  991. F(320000000, P_GPLL0, 2.5, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 qpic_io_macro_clk_src = {
  995. .cmd_rcgr = 0x57010,
  996. .freq_tbl = ftbl_qpic_io_macro_clk_src,
  997. .hid_width = 5,
  998. .parent_map = gcc_xo_gpll0_gpll2_map,
  999. .clkr.hw.init = &(struct clk_init_data) {
  1000. .name = "qpic_io_macro_clk_src",
  1001. .parent_data = gcc_xo_gpll0_gpll2,
  1002. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
  1003. .ops = &clk_rcg2_ops,
  1004. },
  1005. };
  1006. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  1007. F(143713, P_XO, 1, 1, 167),
  1008. F(400000, P_XO, 1, 1, 60),
  1009. F(24000000, P_XO, 1, 0, 0),
  1010. F(48000000, P_GPLL2, 12, 1, 2),
  1011. F(96000000, P_GPLL2, 12, 0, 0),
  1012. F(177777778, P_GPLL0, 1, 2, 9),
  1013. F(192000000, P_GPLL2, 6, 0, 0),
  1014. F(200000000, P_GPLL0, 4, 0, 0),
  1015. { }
  1016. };
  1017. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1018. .cmd_rcgr = 0x42004,
  1019. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  1020. .mnd_width = 8,
  1021. .hid_width = 5,
  1022. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  1023. .clkr.hw.init = &(struct clk_init_data) {
  1024. .name = "sdcc1_apps_clk_src",
  1025. .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  1026. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll0_out_main_div2),
  1027. .ops = &clk_rcg2_floor_ops,
  1028. },
  1029. };
  1030. static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
  1031. F(266666667, P_GPLL0, 3, 0, 0),
  1032. { }
  1033. };
  1034. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  1035. .cmd_rcgr = 0x26004,
  1036. .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
  1037. .hid_width = 5,
  1038. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  1039. .clkr.hw.init = &(struct clk_init_data) {
  1040. .name = "system_noc_bfdcd_clk_src",
  1041. .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  1042. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll0_out_main_div2),
  1043. .ops = &clk_rcg2_ops,
  1044. },
  1045. };
  1046. static struct clk_fixed_factor system_noc_clk_src = {
  1047. .mult = 1,
  1048. .div = 1,
  1049. .hw.init = &(struct clk_init_data) {
  1050. .name = "system_noc_clk_src",
  1051. .parent_hws = (const struct clk_hw *[]) {
  1052. &system_noc_bfdcd_clk_src.clkr.hw,
  1053. },
  1054. .num_parents = 1,
  1055. .ops = &clk_fixed_factor_ops,
  1056. .flags = CLK_SET_RATE_PARENT,
  1057. },
  1058. };
  1059. static const struct freq_tbl ftbl_apss_axi_clk_src[] = {
  1060. F(400000000, P_GPLL0, 2, 0, 0),
  1061. { }
  1062. };
  1063. static struct clk_rcg2 ubi0_axi_clk_src = {
  1064. .cmd_rcgr = 0x68088,
  1065. .freq_tbl = ftbl_apss_axi_clk_src,
  1066. .hid_width = 5,
  1067. .parent_map = gcc_xo_gpll0_gpll2_map,
  1068. .clkr.hw.init = &(struct clk_init_data) {
  1069. .name = "ubi0_axi_clk_src",
  1070. .parent_data = gcc_xo_gpll0_gpll2,
  1071. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
  1072. .ops = &clk_rcg2_ops,
  1073. .flags = CLK_SET_RATE_PARENT,
  1074. },
  1075. };
  1076. static const struct freq_tbl ftbl_ubi0_core_clk_src[] = {
  1077. F(850000000, P_UBI32_PLL, 1, 0, 0),
  1078. F(1000000000, P_UBI32_PLL, 1, 0, 0),
  1079. { }
  1080. };
  1081. static struct clk_rcg2 ubi0_core_clk_src = {
  1082. .cmd_rcgr = 0x68100,
  1083. .freq_tbl = ftbl_ubi0_core_clk_src,
  1084. .hid_width = 5,
  1085. .parent_map = gcc_xo_ubi32_gpll0_map,
  1086. .clkr.hw.init = &(struct clk_init_data) {
  1087. .name = "ubi0_core_clk_src",
  1088. .parent_data = gcc_xo_ubi32_gpll0,
  1089. .num_parents = ARRAY_SIZE(gcc_xo_ubi32_gpll0),
  1090. .ops = &clk_rcg2_ops,
  1091. .flags = CLK_SET_RATE_PARENT,
  1092. },
  1093. };
  1094. static struct clk_rcg2 usb0_aux_clk_src = {
  1095. .cmd_rcgr = 0x3e05c,
  1096. .freq_tbl = ftbl_pcie0_aux_clk_src,
  1097. .mnd_width = 16,
  1098. .hid_width = 5,
  1099. .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
  1100. .clkr.hw.init = &(struct clk_init_data) {
  1101. .name = "usb0_aux_clk_src",
  1102. .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
  1103. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_core_pi_sleep_clk),
  1104. .ops = &clk_rcg2_ops,
  1105. },
  1106. };
  1107. static const struct freq_tbl ftbl_usb0_lfps_clk_src[] = {
  1108. F(25000000, P_GPLL0, 16, 1, 2),
  1109. { }
  1110. };
  1111. static struct clk_rcg2 usb0_lfps_clk_src = {
  1112. .cmd_rcgr = 0x3e090,
  1113. .freq_tbl = ftbl_usb0_lfps_clk_src,
  1114. .mnd_width = 8,
  1115. .hid_width = 5,
  1116. .parent_map = gcc_xo_gpll0_map,
  1117. .clkr.hw.init = &(struct clk_init_data) {
  1118. .name = "usb0_lfps_clk_src",
  1119. .parent_data = gcc_xo_gpll0,
  1120. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1121. .ops = &clk_rcg2_ops,
  1122. },
  1123. };
  1124. static struct clk_rcg2 usb0_master_clk_src = {
  1125. .cmd_rcgr = 0x3e00c,
  1126. .freq_tbl = ftbl_gp_clk_src,
  1127. .mnd_width = 8,
  1128. .hid_width = 5,
  1129. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1130. .clkr.hw.init = &(struct clk_init_data) {
  1131. .name = "usb0_master_clk_src",
  1132. .parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
  1133. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_out_main_div2_gpll0),
  1134. .ops = &clk_rcg2_ops,
  1135. },
  1136. };
  1137. static const struct freq_tbl ftbl_usb0_mock_utmi_clk_src[] = {
  1138. F(60000000, P_GPLL4, 10, 1, 2),
  1139. { }
  1140. };
  1141. static struct clk_rcg2 usb0_mock_utmi_clk_src = {
  1142. .cmd_rcgr = 0x3e020,
  1143. .freq_tbl = ftbl_usb0_mock_utmi_clk_src,
  1144. .mnd_width = 8,
  1145. .hid_width = 5,
  1146. .parent_map = gcc_xo_gpll4_gpll0_gpll0_out_main_div2_map2,
  1147. .clkr.hw.init = &(struct clk_init_data) {
  1148. .name = "usb0_mock_utmi_clk_src",
  1149. .parent_data = gcc_xo_gpll4_gpll0_gpll0_out_main_div2,
  1150. .num_parents = ARRAY_SIZE(gcc_xo_gpll4_gpll0_gpll0_out_main_div2),
  1151. .ops = &clk_rcg2_ops,
  1152. },
  1153. };
  1154. static struct clk_regmap_mux usb0_pipe_clk_src = {
  1155. .reg = 0x3e048,
  1156. .shift = 8,
  1157. .width = 2,
  1158. .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
  1159. .clkr = {
  1160. .hw.init = &(struct clk_init_data) {
  1161. .name = "usb0_pipe_clk_src",
  1162. .parent_data = gcc_usb3phy_0_cc_pipe_clk_xo,
  1163. .num_parents = ARRAY_SIZE(gcc_usb3phy_0_cc_pipe_clk_xo),
  1164. .ops = &clk_regmap_mux_closest_ops,
  1165. .flags = CLK_SET_RATE_PARENT,
  1166. },
  1167. },
  1168. };
  1169. static const struct freq_tbl ftbl_q6_axi_clk_src[] = {
  1170. F(400000000, P_GPLL0, 2, 0, 0),
  1171. { }
  1172. };
  1173. static struct clk_rcg2 q6_axi_clk_src = {
  1174. .cmd_rcgr = 0x59120,
  1175. .freq_tbl = ftbl_q6_axi_clk_src,
  1176. .hid_width = 5,
  1177. .parent_map = gcc_xo_gpll0_gpll2_gpll4_map,
  1178. .clkr.hw.init = &(struct clk_init_data) {
  1179. .name = "q6_axi_clk_src",
  1180. .parent_data = gcc_xo_gpll0_gpll2_gpll4,
  1181. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll4),
  1182. .ops = &clk_rcg2_ops,
  1183. },
  1184. };
  1185. static const struct freq_tbl ftbl_wcss_ahb_clk_src[] = {
  1186. F(133333333, P_GPLL0, 6, 0, 0),
  1187. { }
  1188. };
  1189. static struct clk_rcg2 wcss_ahb_clk_src = {
  1190. .cmd_rcgr = 0x59020,
  1191. .freq_tbl = ftbl_wcss_ahb_clk_src,
  1192. .hid_width = 5,
  1193. .parent_map = gcc_xo_gpll0_map,
  1194. .clkr.hw.init = &(struct clk_init_data) {
  1195. .name = "wcss_ahb_clk_src",
  1196. .parent_data = gcc_xo_gpll0,
  1197. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1198. .ops = &clk_rcg2_ops,
  1199. },
  1200. };
  1201. static struct clk_branch gcc_sleep_clk_src = {
  1202. .halt_reg = 0x30000,
  1203. .clkr = {
  1204. .enable_reg = 0x30000,
  1205. .enable_mask = BIT(1),
  1206. .hw.init = &(struct clk_init_data) {
  1207. .name = "gcc_sleep_clk_src",
  1208. .parent_data = gcc_sleep_clk_data,
  1209. .num_parents = ARRAY_SIZE(gcc_sleep_clk_data),
  1210. .ops = &clk_branch2_ops,
  1211. },
  1212. },
  1213. };
  1214. static struct clk_branch gcc_xo_clk_src = {
  1215. .halt_reg = 0x30018,
  1216. .clkr = {
  1217. .enable_reg = 0x30018,
  1218. .enable_mask = BIT(1),
  1219. .hw.init = &(struct clk_init_data) {
  1220. .name = "gcc_xo_clk_src",
  1221. .parent_data = gcc_xo_data,
  1222. .num_parents = ARRAY_SIZE(gcc_xo_data),
  1223. .flags = CLK_SET_RATE_PARENT,
  1224. .ops = &clk_branch2_ops,
  1225. },
  1226. },
  1227. };
  1228. static struct clk_branch gcc_xo_clk = {
  1229. .halt_reg = 0x30030,
  1230. .clkr = {
  1231. .enable_reg = 0x30030,
  1232. .enable_mask = BIT(0),
  1233. .hw.init = &(struct clk_init_data) {
  1234. .name = "gcc_xo_clk",
  1235. .parent_hws = (const struct clk_hw *[]) {
  1236. &gcc_xo_clk_src.clkr.hw,
  1237. },
  1238. .num_parents = 1,
  1239. .flags = CLK_SET_RATE_PARENT,
  1240. .ops = &clk_branch2_ops,
  1241. },
  1242. },
  1243. };
  1244. static struct clk_branch gcc_adss_pwm_clk = {
  1245. .halt_reg = 0x1f020,
  1246. .clkr = {
  1247. .enable_reg = 0x1f020,
  1248. .enable_mask = BIT(0),
  1249. .hw.init = &(struct clk_init_data) {
  1250. .name = "gcc_adss_pwm_clk",
  1251. .parent_hws = (const struct clk_hw *[]) {
  1252. &adss_pwm_clk_src.clkr.hw,
  1253. },
  1254. .num_parents = 1,
  1255. .flags = CLK_SET_RATE_PARENT,
  1256. .ops = &clk_branch2_ops,
  1257. },
  1258. },
  1259. };
  1260. static struct clk_branch gcc_blsp1_ahb_clk = {
  1261. .halt_reg = 0x01008,
  1262. .halt_check = BRANCH_HALT_VOTED,
  1263. .clkr = {
  1264. .enable_reg = 0x0b004,
  1265. .enable_mask = BIT(10),
  1266. .hw.init = &(struct clk_init_data) {
  1267. .name = "gcc_blsp1_ahb_clk",
  1268. .parent_hws = (const struct clk_hw *[]) {
  1269. &pcnoc_clk_src.hw,
  1270. },
  1271. .num_parents = 1,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. .ops = &clk_branch2_ops,
  1274. },
  1275. },
  1276. };
  1277. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1278. .halt_reg = 0x02008,
  1279. .clkr = {
  1280. .enable_reg = 0x02008,
  1281. .enable_mask = BIT(0),
  1282. .hw.init = &(struct clk_init_data) {
  1283. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1284. .parent_hws = (const struct clk_hw *[]) {
  1285. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1286. },
  1287. .num_parents = 1,
  1288. .flags = CLK_SET_RATE_PARENT,
  1289. .ops = &clk_branch2_ops,
  1290. },
  1291. },
  1292. };
  1293. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1294. .halt_reg = 0x02004,
  1295. .clkr = {
  1296. .enable_reg = 0x02004,
  1297. .enable_mask = BIT(0),
  1298. .hw.init = &(struct clk_init_data) {
  1299. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1300. .parent_hws = (const struct clk_hw *[]) {
  1301. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1302. },
  1303. .num_parents = 1,
  1304. .flags = CLK_SET_RATE_PARENT,
  1305. .ops = &clk_branch2_ops,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1310. .halt_reg = 0x03010,
  1311. .clkr = {
  1312. .enable_reg = 0x03010,
  1313. .enable_mask = BIT(0),
  1314. .hw.init = &(struct clk_init_data) {
  1315. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1316. .parent_hws = (const struct clk_hw *[]) {
  1317. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1318. },
  1319. .num_parents = 1,
  1320. .flags = CLK_SET_RATE_PARENT,
  1321. .ops = &clk_branch2_ops,
  1322. },
  1323. },
  1324. };
  1325. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1326. .halt_reg = 0x0300c,
  1327. .clkr = {
  1328. .enable_reg = 0x0300c,
  1329. .enable_mask = BIT(0),
  1330. .hw.init = &(struct clk_init_data) {
  1331. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1332. .parent_hws = (const struct clk_hw *[]) {
  1333. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1334. },
  1335. .num_parents = 1,
  1336. .flags = CLK_SET_RATE_PARENT,
  1337. .ops = &clk_branch2_ops,
  1338. },
  1339. },
  1340. };
  1341. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1342. .halt_reg = 0x04010,
  1343. .clkr = {
  1344. .enable_reg = 0x04010,
  1345. .enable_mask = BIT(0),
  1346. .hw.init = &(struct clk_init_data) {
  1347. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1348. .parent_hws = (const struct clk_hw *[]) {
  1349. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1350. },
  1351. .num_parents = 1,
  1352. .flags = CLK_SET_RATE_PARENT,
  1353. .ops = &clk_branch2_ops,
  1354. },
  1355. },
  1356. };
  1357. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1358. .halt_reg = 0x0400c,
  1359. .clkr = {
  1360. .enable_reg = 0x0400c,
  1361. .enable_mask = BIT(0),
  1362. .hw.init = &(struct clk_init_data) {
  1363. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1364. .parent_hws = (const struct clk_hw *[]) {
  1365. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1366. },
  1367. .num_parents = 1,
  1368. .flags = CLK_SET_RATE_PARENT,
  1369. .ops = &clk_branch2_ops,
  1370. },
  1371. },
  1372. };
  1373. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1374. .halt_reg = 0x0203c,
  1375. .clkr = {
  1376. .enable_reg = 0x0203c,
  1377. .enable_mask = BIT(0),
  1378. .hw.init = &(struct clk_init_data) {
  1379. .name = "gcc_blsp1_uart1_apps_clk",
  1380. .parent_hws = (const struct clk_hw *[]) {
  1381. &blsp1_uart1_apps_clk_src.clkr.hw,
  1382. },
  1383. .num_parents = 1,
  1384. .flags = CLK_SET_RATE_PARENT,
  1385. .ops = &clk_branch2_ops,
  1386. },
  1387. },
  1388. };
  1389. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1390. .halt_reg = 0x0302c,
  1391. .clkr = {
  1392. .enable_reg = 0x0302c,
  1393. .enable_mask = BIT(0),
  1394. .hw.init = &(struct clk_init_data) {
  1395. .name = "gcc_blsp1_uart2_apps_clk",
  1396. .parent_hws = (const struct clk_hw *[]) {
  1397. &blsp1_uart2_apps_clk_src.clkr.hw,
  1398. },
  1399. .num_parents = 1,
  1400. .flags = CLK_SET_RATE_PARENT,
  1401. .ops = &clk_branch2_ops,
  1402. },
  1403. },
  1404. };
  1405. static struct clk_branch gcc_btss_lpo_clk = {
  1406. .halt_reg = 0x1c004,
  1407. .clkr = {
  1408. .enable_reg = 0x1c004,
  1409. .enable_mask = BIT(0),
  1410. .hw.init = &(struct clk_init_data) {
  1411. .name = "gcc_btss_lpo_clk",
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch gcc_cmn_blk_ahb_clk = {
  1417. .halt_reg = 0x56308,
  1418. .clkr = {
  1419. .enable_reg = 0x56308,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(struct clk_init_data) {
  1422. .name = "gcc_cmn_blk_ahb_clk",
  1423. .parent_hws = (const struct clk_hw *[]) {
  1424. &pcnoc_clk_src.hw,
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_cmn_blk_sys_clk = {
  1433. .halt_reg = 0x5630c,
  1434. .clkr = {
  1435. .enable_reg = 0x5630c,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data) {
  1438. .name = "gcc_cmn_blk_sys_clk",
  1439. .parent_hws = (const struct clk_hw *[]) {
  1440. &gcc_xo_clk_src.clkr.hw,
  1441. },
  1442. .num_parents = 1,
  1443. .flags = CLK_SET_RATE_PARENT,
  1444. .ops = &clk_branch2_ops,
  1445. },
  1446. },
  1447. };
  1448. static struct clk_branch gcc_crypto_ahb_clk = {
  1449. .halt_reg = 0x16024,
  1450. .halt_check = BRANCH_HALT_VOTED,
  1451. .clkr = {
  1452. .enable_reg = 0x0b004,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data) {
  1455. .name = "gcc_crypto_ahb_clk",
  1456. .parent_hws = (const struct clk_hw *[]) {
  1457. &pcnoc_clk_src.hw,
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_crypto_axi_clk = {
  1466. .halt_reg = 0x16020,
  1467. .halt_check = BRANCH_HALT_VOTED,
  1468. .clkr = {
  1469. .enable_reg = 0x0b004,
  1470. .enable_mask = BIT(1),
  1471. .hw.init = &(struct clk_init_data) {
  1472. .name = "gcc_crypto_axi_clk",
  1473. .parent_hws = (const struct clk_hw *[]) {
  1474. &pcnoc_clk_src.hw,
  1475. },
  1476. .num_parents = 1,
  1477. .flags = CLK_SET_RATE_PARENT,
  1478. .ops = &clk_branch2_ops,
  1479. },
  1480. },
  1481. };
  1482. static struct clk_branch gcc_crypto_clk = {
  1483. .halt_reg = 0x1601c,
  1484. .halt_check = BRANCH_HALT_VOTED,
  1485. .clkr = {
  1486. .enable_reg = 0x0b004,
  1487. .enable_mask = BIT(2),
  1488. .hw.init = &(struct clk_init_data) {
  1489. .name = "gcc_crypto_clk",
  1490. .parent_hws = (const struct clk_hw *[]) {
  1491. &crypto_clk_src.clkr.hw,
  1492. },
  1493. .num_parents = 1,
  1494. .flags = CLK_SET_RATE_PARENT,
  1495. .ops = &clk_branch2_ops,
  1496. },
  1497. },
  1498. };
  1499. static struct clk_branch gcc_dcc_clk = {
  1500. .halt_reg = 0x77004,
  1501. .clkr = {
  1502. .enable_reg = 0x77004,
  1503. .enable_mask = BIT(0),
  1504. .hw.init = &(struct clk_init_data) {
  1505. .name = "gcc_dcc_clk",
  1506. .parent_hws = (const struct clk_hw *[]) {
  1507. &pcnoc_clk_src.hw,
  1508. },
  1509. .num_parents = 1,
  1510. .flags = CLK_SET_RATE_PARENT,
  1511. .ops = &clk_branch2_ops,
  1512. },
  1513. },
  1514. };
  1515. static struct clk_branch gcc_gephy_rx_clk = {
  1516. .halt_reg = 0x56010,
  1517. .halt_check = BRANCH_HALT_DELAY,
  1518. .clkr = {
  1519. .enable_reg = 0x56010,
  1520. .enable_mask = BIT(0),
  1521. .hw.init = &(struct clk_init_data) {
  1522. .name = "gcc_gephy_rx_clk",
  1523. .parent_hws = (const struct clk_hw *[]) {
  1524. &gmac0_rx_div_clk_src.clkr.hw,
  1525. },
  1526. .num_parents = 1,
  1527. .ops = &clk_branch2_ops,
  1528. .flags = CLK_SET_RATE_PARENT,
  1529. },
  1530. },
  1531. };
  1532. static struct clk_branch gcc_gephy_tx_clk = {
  1533. .halt_reg = 0x56014,
  1534. .halt_check = BRANCH_HALT_DELAY,
  1535. .clkr = {
  1536. .enable_reg = 0x56014,
  1537. .enable_mask = BIT(0),
  1538. .hw.init = &(struct clk_init_data) {
  1539. .name = "gcc_gephy_tx_clk",
  1540. .parent_hws = (const struct clk_hw *[]) {
  1541. &gmac0_tx_div_clk_src.clkr.hw,
  1542. },
  1543. .num_parents = 1,
  1544. .ops = &clk_branch2_ops,
  1545. .flags = CLK_SET_RATE_PARENT,
  1546. },
  1547. },
  1548. };
  1549. static struct clk_branch gcc_gmac0_cfg_clk = {
  1550. .halt_reg = 0x68304,
  1551. .clkr = {
  1552. .enable_reg = 0x68304,
  1553. .enable_mask = BIT(0),
  1554. .hw.init = &(struct clk_init_data) {
  1555. .name = "gcc_gmac0_cfg_clk",
  1556. .parent_hws = (const struct clk_hw *[]) {
  1557. &gmac_clk_src.clkr.hw,
  1558. },
  1559. .num_parents = 1,
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. .ops = &clk_branch2_ops,
  1562. },
  1563. },
  1564. };
  1565. static struct clk_branch gcc_gmac0_ptp_clk = {
  1566. .halt_reg = 0x68300,
  1567. .clkr = {
  1568. .enable_reg = 0x68300,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(struct clk_init_data) {
  1571. .name = "gcc_gmac0_ptp_clk",
  1572. .parent_hws = (const struct clk_hw *[]) {
  1573. &gmac_clk_src.clkr.hw,
  1574. },
  1575. .num_parents = 1,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. .ops = &clk_branch2_ops,
  1578. },
  1579. },
  1580. };
  1581. static struct clk_branch gcc_gmac0_rx_clk = {
  1582. .halt_reg = 0x68240,
  1583. .clkr = {
  1584. .enable_reg = 0x68240,
  1585. .enable_mask = BIT(0),
  1586. .hw.init = &(struct clk_init_data) {
  1587. .name = "gcc_gmac0_rx_clk",
  1588. .parent_hws = (const struct clk_hw *[]) {
  1589. &gmac0_rx_div_clk_src.clkr.hw,
  1590. },
  1591. .num_parents = 1,
  1592. .ops = &clk_branch2_ops,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_branch gcc_gmac0_sys_clk = {
  1598. .halt_reg = 0x68190,
  1599. .halt_check = BRANCH_HALT_DELAY,
  1600. .halt_bit = 31,
  1601. .clkr = {
  1602. .enable_reg = 0x68190,
  1603. .enable_mask = BIT(0),
  1604. .hw.init = &(struct clk_init_data) {
  1605. .name = "gcc_gmac0_sys_clk",
  1606. .parent_hws = (const struct clk_hw *[]) {
  1607. &gmac_clk_src.clkr.hw,
  1608. },
  1609. .num_parents = 1,
  1610. .flags = CLK_SET_RATE_PARENT,
  1611. .ops = &clk_branch2_ops,
  1612. },
  1613. },
  1614. };
  1615. static struct clk_branch gcc_gmac0_tx_clk = {
  1616. .halt_reg = 0x68244,
  1617. .clkr = {
  1618. .enable_reg = 0x68244,
  1619. .enable_mask = BIT(0),
  1620. .hw.init = &(struct clk_init_data) {
  1621. .name = "gcc_gmac0_tx_clk",
  1622. .parent_hws = (const struct clk_hw *[]) {
  1623. &gmac0_tx_div_clk_src.clkr.hw,
  1624. },
  1625. .num_parents = 1,
  1626. .ops = &clk_branch2_ops,
  1627. .flags = CLK_SET_RATE_PARENT,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch gcc_gmac1_cfg_clk = {
  1632. .halt_reg = 0x68324,
  1633. .clkr = {
  1634. .enable_reg = 0x68324,
  1635. .enable_mask = BIT(0),
  1636. .hw.init = &(struct clk_init_data) {
  1637. .name = "gcc_gmac1_cfg_clk",
  1638. .parent_hws = (const struct clk_hw *[]) {
  1639. &gmac_clk_src.clkr.hw,
  1640. },
  1641. .num_parents = 1,
  1642. .flags = CLK_SET_RATE_PARENT,
  1643. .ops = &clk_branch2_ops,
  1644. },
  1645. },
  1646. };
  1647. static struct clk_branch gcc_gmac1_ptp_clk = {
  1648. .halt_reg = 0x68320,
  1649. .clkr = {
  1650. .enable_reg = 0x68320,
  1651. .enable_mask = BIT(0),
  1652. .hw.init = &(struct clk_init_data) {
  1653. .name = "gcc_gmac1_ptp_clk",
  1654. .parent_hws = (const struct clk_hw *[]) {
  1655. &gmac_clk_src.clkr.hw,
  1656. },
  1657. .num_parents = 1,
  1658. .flags = CLK_SET_RATE_PARENT,
  1659. .ops = &clk_branch2_ops,
  1660. },
  1661. },
  1662. };
  1663. static struct clk_branch gcc_gmac1_rx_clk = {
  1664. .halt_reg = 0x68248,
  1665. .clkr = {
  1666. .enable_reg = 0x68248,
  1667. .enable_mask = BIT(0),
  1668. .hw.init = &(struct clk_init_data) {
  1669. .name = "gcc_gmac1_rx_clk",
  1670. .parent_hws = (const struct clk_hw *[]) {
  1671. &gmac1_rx_div_clk_src.clkr.hw,
  1672. },
  1673. .num_parents = 1,
  1674. .ops = &clk_branch2_ops,
  1675. .flags = CLK_SET_RATE_PARENT,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_branch gcc_gmac1_sys_clk = {
  1680. .halt_reg = 0x68310,
  1681. .clkr = {
  1682. .enable_reg = 0x68310,
  1683. .enable_mask = BIT(0),
  1684. .hw.init = &(struct clk_init_data) {
  1685. .name = "gcc_gmac1_sys_clk",
  1686. .parent_hws = (const struct clk_hw *[]) {
  1687. &gmac_clk_src.clkr.hw,
  1688. },
  1689. .num_parents = 1,
  1690. .flags = CLK_SET_RATE_PARENT,
  1691. .ops = &clk_branch2_ops,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch gcc_gmac1_tx_clk = {
  1696. .halt_reg = 0x6824c,
  1697. .clkr = {
  1698. .enable_reg = 0x6824c,
  1699. .enable_mask = BIT(0),
  1700. .hw.init = &(struct clk_init_data) {
  1701. .name = "gcc_gmac1_tx_clk",
  1702. .parent_hws = (const struct clk_hw *[]) {
  1703. &gmac1_tx_div_clk_src.clkr.hw,
  1704. },
  1705. .num_parents = 1,
  1706. .ops = &clk_branch2_ops,
  1707. .flags = CLK_SET_RATE_PARENT,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch gcc_gp1_clk = {
  1712. .halt_reg = 0x08000,
  1713. .clkr = {
  1714. .enable_reg = 0x08000,
  1715. .enable_mask = BIT(0),
  1716. .hw.init = &(struct clk_init_data) {
  1717. .name = "gcc_gp1_clk",
  1718. .parent_hws = (const struct clk_hw *[]) {
  1719. &gp1_clk_src.clkr.hw,
  1720. },
  1721. .num_parents = 1,
  1722. .flags = CLK_SET_RATE_PARENT,
  1723. .ops = &clk_branch2_ops,
  1724. },
  1725. },
  1726. };
  1727. static struct clk_branch gcc_gp2_clk = {
  1728. .halt_reg = 0x09000,
  1729. .clkr = {
  1730. .enable_reg = 0x09000,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data) {
  1733. .name = "gcc_gp2_clk",
  1734. .parent_hws = (const struct clk_hw *[]) {
  1735. &gp2_clk_src.clkr.hw,
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch gcc_gp3_clk = {
  1744. .halt_reg = 0x0a000,
  1745. .clkr = {
  1746. .enable_reg = 0x0a000,
  1747. .enable_mask = BIT(0),
  1748. .hw.init = &(struct clk_init_data) {
  1749. .name = "gcc_gp3_clk",
  1750. .parent_hws = (const struct clk_hw *[]) {
  1751. &gp3_clk_src.clkr.hw,
  1752. },
  1753. .num_parents = 1,
  1754. .flags = CLK_SET_RATE_PARENT,
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch gcc_lpass_core_axim_clk = {
  1760. .halt_reg = 0x2e048,
  1761. .halt_check = BRANCH_VOTED,
  1762. .clkr = {
  1763. .enable_reg = 0x2e048,
  1764. .enable_mask = BIT(0),
  1765. .hw.init = &(struct clk_init_data) {
  1766. .name = "gcc_lpass_core_axim_clk",
  1767. .parent_hws = (const struct clk_hw *[]) {
  1768. &lpass_axim_clk_src.clkr.hw,
  1769. },
  1770. .num_parents = 1,
  1771. .flags = CLK_SET_RATE_PARENT,
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch gcc_lpass_sway_clk = {
  1777. .halt_reg = 0x2e04c,
  1778. .clkr = {
  1779. .enable_reg = 0x2e04c,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data) {
  1782. .name = "gcc_lpass_sway_clk",
  1783. .parent_hws = (const struct clk_hw *[]) {
  1784. &lpass_sway_clk_src.clkr.hw,
  1785. },
  1786. .num_parents = 1,
  1787. .flags = CLK_SET_RATE_PARENT,
  1788. .ops = &clk_branch2_ops,
  1789. },
  1790. },
  1791. };
  1792. static struct clk_branch gcc_mdio0_ahb_clk = {
  1793. .halt_reg = 0x58004,
  1794. .clkr = {
  1795. .enable_reg = 0x58004,
  1796. .enable_mask = BIT(0),
  1797. .hw.init = &(struct clk_init_data) {
  1798. .name = "gcc_mdioi0_ahb_clk",
  1799. .parent_hws = (const struct clk_hw *[]) {
  1800. &pcnoc_clk_src.hw,
  1801. },
  1802. .num_parents = 1,
  1803. .flags = CLK_SET_RATE_PARENT,
  1804. .ops = &clk_branch2_ops,
  1805. },
  1806. },
  1807. };
  1808. static struct clk_branch gcc_mdio1_ahb_clk = {
  1809. .halt_reg = 0x58014,
  1810. .clkr = {
  1811. .enable_reg = 0x58014,
  1812. .enable_mask = BIT(0),
  1813. .hw.init = &(struct clk_init_data) {
  1814. .name = "gcc_mdio1_ahb_clk",
  1815. .parent_hws = (const struct clk_hw *[]) {
  1816. &pcnoc_clk_src.hw,
  1817. },
  1818. .num_parents = 1,
  1819. .flags = CLK_SET_RATE_PARENT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch gcc_pcie0_ahb_clk = {
  1825. .halt_reg = 0x75010,
  1826. .clkr = {
  1827. .enable_reg = 0x75010,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data) {
  1830. .name = "gcc_pcie0_ahb_clk",
  1831. .parent_hws = (const struct clk_hw *[]) {
  1832. &pcnoc_clk_src.hw,
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch gcc_pcie0_aux_clk = {
  1841. .halt_reg = 0x75014,
  1842. .clkr = {
  1843. .enable_reg = 0x75014,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data) {
  1846. .name = "gcc_pcie0_aux_clk",
  1847. .parent_hws = (const struct clk_hw *[]) {
  1848. &pcie0_aux_clk_src.clkr.hw,
  1849. },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch gcc_pcie0_axi_m_clk = {
  1857. .halt_reg = 0x75008,
  1858. .clkr = {
  1859. .enable_reg = 0x75008,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(struct clk_init_data) {
  1862. .name = "gcc_pcie0_axi_m_clk",
  1863. .parent_hws = (const struct clk_hw *[]) {
  1864. &pcie0_axi_clk_src.clkr.hw,
  1865. },
  1866. .num_parents = 1,
  1867. .flags = CLK_SET_RATE_PARENT,
  1868. .ops = &clk_branch2_ops,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
  1873. .halt_reg = 0x75048,
  1874. .clkr = {
  1875. .enable_reg = 0x75048,
  1876. .enable_mask = BIT(0),
  1877. .hw.init = &(struct clk_init_data) {
  1878. .name = "gcc_pcie0_axi_s_bridge_clk",
  1879. .parent_hws = (const struct clk_hw *[]) {
  1880. &pcie0_axi_clk_src.clkr.hw,
  1881. },
  1882. .num_parents = 1,
  1883. .flags = CLK_SET_RATE_PARENT,
  1884. .ops = &clk_branch2_ops,
  1885. },
  1886. },
  1887. };
  1888. static struct clk_branch gcc_pcie0_axi_s_clk = {
  1889. .halt_reg = 0x7500c,
  1890. .clkr = {
  1891. .enable_reg = 0x7500c,
  1892. .enable_mask = BIT(0),
  1893. .hw.init = &(struct clk_init_data) {
  1894. .name = "gcc_pcie0_axi_s_clk",
  1895. .parent_hws = (const struct clk_hw *[]) {
  1896. &pcie0_axi_clk_src.clkr.hw,
  1897. },
  1898. .num_parents = 1,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_pcie0_pipe_clk = {
  1905. .halt_reg = 0x75018,
  1906. .halt_check = BRANCH_HALT_DELAY,
  1907. .halt_bit = 31,
  1908. .clkr = {
  1909. .enable_reg = 0x75018,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data) {
  1912. .name = "gcc_pcie0_pipe_clk",
  1913. .parent_hws = (const struct clk_hw *[]) {
  1914. &pcie0_pipe_clk_src.clkr.hw,
  1915. },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gcc_pcie1_ahb_clk = {
  1923. .halt_reg = 0x76010,
  1924. .clkr = {
  1925. .enable_reg = 0x76010,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data) {
  1928. .name = "gcc_pcie1_ahb_clk",
  1929. .parent_hws = (const struct clk_hw *[]) {
  1930. &pcnoc_clk_src.hw,
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_pcie1_aux_clk = {
  1939. .halt_reg = 0x76014,
  1940. .clkr = {
  1941. .enable_reg = 0x76014,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(struct clk_init_data) {
  1944. .name = "gcc_pcie1_aux_clk",
  1945. .parent_hws = (const struct clk_hw *[]) {
  1946. &pcie1_aux_clk_src.clkr.hw,
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_pcie1_axi_m_clk = {
  1955. .halt_reg = 0x76008,
  1956. .clkr = {
  1957. .enable_reg = 0x76008,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data) {
  1960. .name = "gcc_pcie1_axi_m_clk",
  1961. .parent_hws = (const struct clk_hw *[]) {
  1962. &pcie1_axi_clk_src.clkr.hw,
  1963. },
  1964. .num_parents = 1,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. .ops = &clk_branch2_ops,
  1967. },
  1968. },
  1969. };
  1970. static struct clk_branch gcc_pcie1_axi_s_bridge_clk = {
  1971. .halt_reg = 0x76048,
  1972. .clkr = {
  1973. .enable_reg = 0x76048,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(struct clk_init_data) {
  1976. .name = "gcc_pcie1_axi_s_bridge_clk",
  1977. .parent_hws = (const struct clk_hw *[]) {
  1978. &pcie1_axi_clk_src.clkr.hw,
  1979. },
  1980. .num_parents = 1,
  1981. .flags = CLK_SET_RATE_PARENT,
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch gcc_pcie1_axi_s_clk = {
  1987. .halt_reg = 0x7600c,
  1988. .clkr = {
  1989. .enable_reg = 0x7600c,
  1990. .enable_mask = BIT(0),
  1991. .hw.init = &(struct clk_init_data) {
  1992. .name = "gcc_pcie1_axi_s_clk",
  1993. .parent_hws = (const struct clk_hw *[]) {
  1994. &pcie1_axi_clk_src.clkr.hw,
  1995. },
  1996. .num_parents = 1,
  1997. .flags = CLK_SET_RATE_PARENT,
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch gcc_pcie1_pipe_clk = {
  2003. .halt_reg = 0x76018,
  2004. .halt_check = BRANCH_HALT_DELAY,
  2005. .halt_bit = 31,
  2006. .clkr = {
  2007. .enable_reg = 0x76018,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(struct clk_init_data) {
  2010. .name = "gcc_pcie1_pipe_clk",
  2011. .parent_hws = (const struct clk_hw *[]) {
  2012. &pcie1_pipe_clk_src.clkr.hw,
  2013. },
  2014. .num_parents = 1,
  2015. .flags = CLK_SET_RATE_PARENT,
  2016. .ops = &clk_branch2_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch gcc_prng_ahb_clk = {
  2021. .halt_reg = 0x13004,
  2022. .halt_check = BRANCH_HALT_VOTED,
  2023. .clkr = {
  2024. .enable_reg = 0x0b004,
  2025. .enable_mask = BIT(8),
  2026. .hw.init = &(struct clk_init_data) {
  2027. .name = "gcc_prng_ahb_clk",
  2028. .parent_hws = (const struct clk_hw *[]) {
  2029. &pcnoc_clk_src.hw,
  2030. },
  2031. .num_parents = 1,
  2032. .flags = CLK_SET_RATE_PARENT,
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch gcc_q6_ahb_clk = {
  2038. .halt_reg = 0x59138,
  2039. .clkr = {
  2040. .enable_reg = 0x59138,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(struct clk_init_data) {
  2043. .name = "gcc_q6_ahb_clk",
  2044. .parent_hws = (const struct clk_hw *[]) {
  2045. &wcss_ahb_clk_src.clkr.hw,
  2046. },
  2047. .num_parents = 1,
  2048. .flags = CLK_SET_RATE_PARENT,
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch gcc_q6_ahb_s_clk = {
  2054. .halt_reg = 0x5914c,
  2055. .clkr = {
  2056. .enable_reg = 0x5914c,
  2057. .enable_mask = BIT(0),
  2058. .hw.init = &(struct clk_init_data) {
  2059. .name = "gcc_q6_ahb_s_clk",
  2060. .parent_hws = (const struct clk_hw *[]) {
  2061. &wcss_ahb_clk_src.clkr.hw,
  2062. },
  2063. .num_parents = 1,
  2064. .flags = CLK_SET_RATE_PARENT,
  2065. .ops = &clk_branch2_ops,
  2066. },
  2067. },
  2068. };
  2069. static struct clk_branch gcc_q6_axim_clk = {
  2070. .halt_reg = 0x5913c,
  2071. .clkr = {
  2072. .enable_reg = 0x5913c,
  2073. .enable_mask = BIT(0),
  2074. .hw.init = &(struct clk_init_data) {
  2075. .name = "gcc_q6_axim_clk",
  2076. .parent_hws = (const struct clk_hw *[]) {
  2077. &q6_axi_clk_src.clkr.hw,
  2078. },
  2079. .num_parents = 1,
  2080. .flags = CLK_SET_RATE_PARENT,
  2081. .ops = &clk_branch2_ops,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch gcc_q6_axim2_clk = {
  2086. .halt_reg = 0x59150,
  2087. .clkr = {
  2088. .enable_reg = 0x59150,
  2089. .enable_mask = BIT(0),
  2090. .hw.init = &(struct clk_init_data) {
  2091. .name = "gcc_q6_axim2_clk",
  2092. .parent_hws = (const struct clk_hw *[]) {
  2093. &q6_axi_clk_src.clkr.hw,
  2094. },
  2095. .num_parents = 1,
  2096. .flags = CLK_SET_RATE_PARENT,
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch gcc_q6_axis_clk = {
  2102. .halt_reg = 0x59154,
  2103. .clkr = {
  2104. .enable_reg = 0x59154,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data) {
  2107. .name = "gcc_q6_axis_clk",
  2108. .parent_hws = (const struct clk_hw *[]) {
  2109. &system_noc_clk_src.hw,
  2110. },
  2111. .num_parents = 1,
  2112. .flags = CLK_SET_RATE_PARENT,
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch gcc_q6_tsctr_1to2_clk = {
  2118. .halt_reg = 0x59148,
  2119. .clkr = {
  2120. .enable_reg = 0x59148,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data) {
  2123. .name = "gcc_q6_tsctr_1to2_clk",
  2124. .parent_hws = (const struct clk_hw *[]) {
  2125. &qdss_tsctr_div2_clk_src.hw,
  2126. },
  2127. .num_parents = 1,
  2128. .flags = CLK_SET_RATE_PARENT,
  2129. .ops = &clk_branch2_ops,
  2130. },
  2131. },
  2132. };
  2133. static struct clk_branch gcc_q6ss_atbm_clk = {
  2134. .halt_reg = 0x59144,
  2135. .clkr = {
  2136. .enable_reg = 0x59144,
  2137. .enable_mask = BIT(0),
  2138. .hw.init = &(struct clk_init_data) {
  2139. .name = "gcc_q6ss_atbm_clk",
  2140. .parent_hws = (const struct clk_hw *[]) {
  2141. &qdss_at_clk_src.clkr.hw,
  2142. },
  2143. .num_parents = 1,
  2144. .flags = CLK_SET_RATE_PARENT,
  2145. .ops = &clk_branch2_ops,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch gcc_q6ss_pclkdbg_clk = {
  2150. .halt_reg = 0x59140,
  2151. .clkr = {
  2152. .enable_reg = 0x59140,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data) {
  2155. .name = "gcc_q6ss_pclkdbg_clk",
  2156. .parent_hws = (const struct clk_hw *[]) {
  2157. &qdss_dap_sync_clk_src.hw,
  2158. },
  2159. .num_parents = 1,
  2160. .flags = CLK_SET_RATE_PARENT,
  2161. .ops = &clk_branch2_ops,
  2162. },
  2163. },
  2164. };
  2165. static struct clk_branch gcc_q6ss_trig_clk = {
  2166. .halt_reg = 0x59128,
  2167. .clkr = {
  2168. .enable_reg = 0x59128,
  2169. .enable_mask = BIT(0),
  2170. .hw.init = &(struct clk_init_data) {
  2171. .name = "gcc_q6ss_trig_clk",
  2172. .parent_hws = (const struct clk_hw *[]) {
  2173. &qdss_dap_sync_clk_src.hw,
  2174. },
  2175. .num_parents = 1,
  2176. .flags = CLK_SET_RATE_PARENT,
  2177. .ops = &clk_branch2_ops,
  2178. },
  2179. },
  2180. };
  2181. static struct clk_branch gcc_qdss_at_clk = {
  2182. .halt_reg = 0x29024,
  2183. .clkr = {
  2184. .enable_reg = 0x29024,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(struct clk_init_data) {
  2187. .name = "gcc_qdss_at_clk",
  2188. .parent_hws = (const struct clk_hw *[]) {
  2189. &qdss_at_clk_src.clkr.hw,
  2190. },
  2191. .num_parents = 1,
  2192. .flags = CLK_SET_RATE_PARENT,
  2193. .ops = &clk_branch2_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch gcc_qdss_dap_clk = {
  2198. .halt_reg = 0x29084,
  2199. .clkr = {
  2200. .enable_reg = 0x29084,
  2201. .enable_mask = BIT(0),
  2202. .hw.init = &(struct clk_init_data) {
  2203. .name = "gcc_qdss_dap_clk",
  2204. .parent_hws = (const struct clk_hw *[]) {
  2205. &qdss_tsctr_clk_src.clkr.hw,
  2206. },
  2207. .num_parents = 1,
  2208. .flags = CLK_SET_RATE_PARENT,
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch gcc_qdss_cfg_ahb_clk = {
  2214. .halt_reg = 0x29008,
  2215. .clkr = {
  2216. .enable_reg = 0x29008,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(struct clk_init_data) {
  2219. .name = "gcc_qdss_cfg_ahb_clk",
  2220. .parent_hws = (const struct clk_hw *[]) {
  2221. &pcnoc_clk_src.hw,
  2222. },
  2223. .num_parents = 1,
  2224. .flags = CLK_SET_RATE_PARENT,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gcc_qdss_dap_ahb_clk = {
  2230. .halt_reg = 0x29004,
  2231. .clkr = {
  2232. .enable_reg = 0x29004,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data) {
  2235. .name = "gcc_qdss_dap_ahb_clk",
  2236. .parent_hws = (const struct clk_hw *[]) {
  2237. &pcnoc_clk_src.hw,
  2238. },
  2239. .num_parents = 1,
  2240. .flags = CLK_SET_RATE_PARENT,
  2241. .ops = &clk_branch2_ops,
  2242. },
  2243. },
  2244. };
  2245. static struct clk_branch gcc_qdss_etr_usb_clk = {
  2246. .halt_reg = 0x29028,
  2247. .clkr = {
  2248. .enable_reg = 0x29028,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data) {
  2251. .name = "gcc_qdss_etr_usb_clk",
  2252. .parent_hws = (const struct clk_hw *[]) {
  2253. &system_noc_clk_src.hw,
  2254. },
  2255. .num_parents = 1,
  2256. .flags = CLK_SET_RATE_PARENT,
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_qdss_eud_at_clk = {
  2262. .halt_reg = 0x29020,
  2263. .clkr = {
  2264. .enable_reg = 0x29020,
  2265. .enable_mask = BIT(0),
  2266. .hw.init = &(struct clk_init_data) {
  2267. .name = "gcc_qdss_eud_at_clk",
  2268. .parent_hws = (const struct clk_hw *[]) {
  2269. &eud_at_clk_src.hw,
  2270. },
  2271. .num_parents = 1,
  2272. .flags = CLK_SET_RATE_PARENT,
  2273. .ops = &clk_branch2_ops,
  2274. },
  2275. },
  2276. };
  2277. static struct clk_branch gcc_qdss_stm_clk = {
  2278. .halt_reg = 0x29044,
  2279. .clkr = {
  2280. .enable_reg = 0x29044,
  2281. .enable_mask = BIT(0),
  2282. .hw.init = &(struct clk_init_data) {
  2283. .name = "gcc_qdss_stm_clk",
  2284. .parent_hws = (const struct clk_hw *[]) {
  2285. &qdss_stm_clk_src.clkr.hw,
  2286. },
  2287. .num_parents = 1,
  2288. .flags = CLK_SET_RATE_PARENT,
  2289. .ops = &clk_branch2_ops,
  2290. },
  2291. },
  2292. };
  2293. static struct clk_branch gcc_qdss_traceclkin_clk = {
  2294. .halt_reg = 0x29060,
  2295. .clkr = {
  2296. .enable_reg = 0x29060,
  2297. .enable_mask = BIT(0),
  2298. .hw.init = &(struct clk_init_data) {
  2299. .name = "gcc_qdss_traceclkin_clk",
  2300. .parent_hws = (const struct clk_hw *[]) {
  2301. &qdss_traceclkin_clk_src.clkr.hw,
  2302. },
  2303. .num_parents = 1,
  2304. .flags = CLK_SET_RATE_PARENT,
  2305. .ops = &clk_branch2_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch gcc_qdss_tsctr_div8_clk = {
  2310. .halt_reg = 0x2908c,
  2311. .clkr = {
  2312. .enable_reg = 0x2908c,
  2313. .enable_mask = BIT(0),
  2314. .hw.init = &(struct clk_init_data) {
  2315. .name = "gcc_qdss_tsctr_div8_clk",
  2316. .parent_hws = (const struct clk_hw *[]) {
  2317. &qdss_tsctr_clk_src.clkr.hw,
  2318. },
  2319. .num_parents = 1,
  2320. .flags = CLK_SET_RATE_PARENT,
  2321. .ops = &clk_branch2_ops,
  2322. },
  2323. },
  2324. };
  2325. static struct clk_branch gcc_qpic_ahb_clk = {
  2326. .halt_reg = 0x57024,
  2327. .clkr = {
  2328. .enable_reg = 0x57024,
  2329. .enable_mask = BIT(0),
  2330. .hw.init = &(struct clk_init_data) {
  2331. .name = "gcc_qpic_ahb_clk",
  2332. .parent_hws = (const struct clk_hw *[]) {
  2333. &pcnoc_clk_src.hw,
  2334. },
  2335. .num_parents = 1,
  2336. .flags = CLK_SET_RATE_PARENT,
  2337. .ops = &clk_branch2_ops,
  2338. },
  2339. },
  2340. };
  2341. static struct clk_branch gcc_qpic_clk = {
  2342. .halt_reg = 0x57020,
  2343. .clkr = {
  2344. .enable_reg = 0x57020,
  2345. .enable_mask = BIT(0),
  2346. .hw.init = &(struct clk_init_data) {
  2347. .name = "gcc_qpic_clk",
  2348. .parent_hws = (const struct clk_hw *[]) {
  2349. &pcnoc_clk_src.hw,
  2350. },
  2351. .num_parents = 1,
  2352. .flags = CLK_SET_RATE_PARENT,
  2353. .ops = &clk_branch2_ops,
  2354. },
  2355. },
  2356. };
  2357. static struct clk_branch gcc_qpic_io_macro_clk = {
  2358. .halt_reg = 0x5701c,
  2359. .clkr = {
  2360. .enable_reg = 0x5701c,
  2361. .enable_mask = BIT(0),
  2362. .hw.init = &(struct clk_init_data) {
  2363. .name = "gcc_qpic_io_macro_clk",
  2364. .parent_hws = (const struct clk_hw *[]) {
  2365. &qpic_io_macro_clk_src.clkr.hw,
  2366. },
  2367. .num_parents = 1,
  2368. .flags = CLK_SET_RATE_PARENT,
  2369. .ops = &clk_branch2_ops,
  2370. },
  2371. },
  2372. };
  2373. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2374. .halt_reg = 0x4201c,
  2375. .clkr = {
  2376. .enable_reg = 0x4201c,
  2377. .enable_mask = BIT(0),
  2378. .hw.init = &(struct clk_init_data) {
  2379. .name = "gcc_sdcc1_ahb_clk",
  2380. .parent_hws = (const struct clk_hw *[]) {
  2381. &pcnoc_clk_src.hw,
  2382. },
  2383. .num_parents = 1,
  2384. .flags = CLK_SET_RATE_PARENT,
  2385. .ops = &clk_branch2_ops,
  2386. },
  2387. },
  2388. };
  2389. static struct clk_branch gcc_sdcc1_apps_clk = {
  2390. .halt_reg = 0x42018,
  2391. .clkr = {
  2392. .enable_reg = 0x42018,
  2393. .enable_mask = BIT(0),
  2394. .hw.init = &(struct clk_init_data) {
  2395. .name = "gcc_sdcc1_apps_clk",
  2396. .parent_hws = (const struct clk_hw *[]) {
  2397. &sdcc1_apps_clk_src.clkr.hw,
  2398. },
  2399. .num_parents = 1,
  2400. .flags = CLK_SET_RATE_PARENT,
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_snoc_gmac0_ahb_clk = {
  2406. .halt_reg = 0x260a0,
  2407. .clkr = {
  2408. .enable_reg = 0x260a0,
  2409. .enable_mask = BIT(0),
  2410. .hw.init = &(struct clk_init_data) {
  2411. .name = "gcc_snoc_gmac0_ahb_clk",
  2412. .parent_hws = (const struct clk_hw *[]) {
  2413. &gmac_clk_src.clkr.hw,
  2414. },
  2415. .num_parents = 1,
  2416. .flags = CLK_SET_RATE_PARENT,
  2417. .ops = &clk_branch2_ops,
  2418. },
  2419. },
  2420. };
  2421. static struct clk_branch gcc_snoc_gmac0_axi_clk = {
  2422. .halt_reg = 0x26084,
  2423. .clkr = {
  2424. .enable_reg = 0x26084,
  2425. .enable_mask = BIT(0),
  2426. .hw.init = &(struct clk_init_data) {
  2427. .name = "gcc_snoc_gmac0_axi_clk",
  2428. .parent_hws = (const struct clk_hw *[]) {
  2429. &gmac_clk_src.clkr.hw,
  2430. },
  2431. .num_parents = 1,
  2432. .flags = CLK_SET_RATE_PARENT,
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gcc_snoc_gmac1_ahb_clk = {
  2438. .halt_reg = 0x260a4,
  2439. .clkr = {
  2440. .enable_reg = 0x260a4,
  2441. .enable_mask = BIT(0),
  2442. .hw.init = &(struct clk_init_data) {
  2443. .name = "gcc_snoc_gmac1_ahb_clk",
  2444. .parent_hws = (const struct clk_hw *[]) {
  2445. &gmac_clk_src.clkr.hw,
  2446. },
  2447. .num_parents = 1,
  2448. .flags = CLK_SET_RATE_PARENT,
  2449. .ops = &clk_branch2_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch gcc_snoc_gmac1_axi_clk = {
  2454. .halt_reg = 0x26088,
  2455. .clkr = {
  2456. .enable_reg = 0x26088,
  2457. .enable_mask = BIT(0),
  2458. .hw.init = &(struct clk_init_data) {
  2459. .name = "gcc_snoc_gmac1_axi_clk",
  2460. .parent_hws = (const struct clk_hw *[]) {
  2461. &gmac_clk_src.clkr.hw,
  2462. },
  2463. .num_parents = 1,
  2464. .flags = CLK_SET_RATE_PARENT,
  2465. .ops = &clk_branch2_ops,
  2466. },
  2467. },
  2468. };
  2469. static struct clk_branch gcc_snoc_lpass_axim_clk = {
  2470. .halt_reg = 0x26074,
  2471. .clkr = {
  2472. .enable_reg = 0x26074,
  2473. .enable_mask = BIT(0),
  2474. .hw.init = &(struct clk_init_data) {
  2475. .name = "gcc_snoc_lpass_axim_clk",
  2476. .parent_hws = (const struct clk_hw *[]) {
  2477. &lpass_axim_clk_src.clkr.hw,
  2478. },
  2479. .num_parents = 1,
  2480. .flags = CLK_SET_RATE_PARENT,
  2481. .ops = &clk_branch2_ops,
  2482. },
  2483. },
  2484. };
  2485. static struct clk_branch gcc_snoc_lpass_sway_clk = {
  2486. .halt_reg = 0x26078,
  2487. .clkr = {
  2488. .enable_reg = 0x26078,
  2489. .enable_mask = BIT(0),
  2490. .hw.init = &(struct clk_init_data) {
  2491. .name = "gcc_snoc_lpass_sway_clk",
  2492. .parent_hws = (const struct clk_hw *[]) {
  2493. &lpass_sway_clk_src.clkr.hw,
  2494. },
  2495. .num_parents = 1,
  2496. .flags = CLK_SET_RATE_PARENT,
  2497. .ops = &clk_branch2_ops,
  2498. },
  2499. },
  2500. };
  2501. static struct clk_branch gcc_snoc_ubi0_axi_clk = {
  2502. .halt_reg = 0x26094,
  2503. .clkr = {
  2504. .enable_reg = 0x26094,
  2505. .enable_mask = BIT(0),
  2506. .hw.init = &(struct clk_init_data) {
  2507. .name = "gcc_snoc_ubi0_axi_clk",
  2508. .parent_hws = (const struct clk_hw *[]) {
  2509. &ubi0_axi_clk_src.clkr.hw,
  2510. },
  2511. .num_parents = 1,
  2512. .flags = CLK_SET_RATE_PARENT,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
  2518. .halt_reg = 0x26048,
  2519. .clkr = {
  2520. .enable_reg = 0x26048,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(struct clk_init_data) {
  2523. .name = "gcc_sys_noc_pcie0_axi_clk",
  2524. .parent_hws = (const struct clk_hw *[]) {
  2525. &pcie0_axi_clk_src.clkr.hw,
  2526. },
  2527. .num_parents = 1,
  2528. .flags = CLK_SET_RATE_PARENT,
  2529. .ops = &clk_branch2_ops,
  2530. },
  2531. },
  2532. };
  2533. static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
  2534. .halt_reg = 0x2604c,
  2535. .clkr = {
  2536. .enable_reg = 0x2604c,
  2537. .enable_mask = BIT(0),
  2538. .hw.init = &(struct clk_init_data) {
  2539. .name = "gcc_sys_noc_pcie1_axi_clk",
  2540. .parent_hws = (const struct clk_hw *[]) {
  2541. &pcie1_axi_clk_src.clkr.hw,
  2542. },
  2543. .num_parents = 1,
  2544. .flags = CLK_SET_RATE_PARENT,
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch gcc_sys_noc_qdss_stm_axi_clk = {
  2550. .halt_reg = 0x26024,
  2551. .clkr = {
  2552. .enable_reg = 0x26024,
  2553. .enable_mask = BIT(0),
  2554. .hw.init = &(struct clk_init_data) {
  2555. .name = "gcc_sys_noc_qdss_stm_axi_clk",
  2556. .parent_hws = (const struct clk_hw *[]) {
  2557. &qdss_stm_clk_src.clkr.hw,
  2558. },
  2559. .num_parents = 1,
  2560. .flags = CLK_SET_RATE_PARENT,
  2561. .ops = &clk_branch2_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
  2566. .halt_reg = 0x26040,
  2567. .clkr = {
  2568. .enable_reg = 0x26040,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(struct clk_init_data) {
  2571. .name = "gcc_sys_noc_usb0_axi_clk",
  2572. .parent_hws = (const struct clk_hw *[]) {
  2573. &usb0_master_clk_src.clkr.hw,
  2574. },
  2575. .num_parents = 1,
  2576. .flags = CLK_SET_RATE_PARENT,
  2577. .ops = &clk_branch2_ops,
  2578. },
  2579. },
  2580. };
  2581. static struct clk_branch gcc_sys_noc_wcss_ahb_clk = {
  2582. .halt_reg = 0x26034,
  2583. .clkr = {
  2584. .enable_reg = 0x26034,
  2585. .enable_mask = BIT(0),
  2586. .hw.init = &(struct clk_init_data) {
  2587. .name = "gcc_sys_noc_wcss_ahb_clk",
  2588. .parent_hws = (const struct clk_hw *[]) {
  2589. &wcss_ahb_clk_src.clkr.hw,
  2590. },
  2591. .num_parents = 1,
  2592. .flags = CLK_SET_RATE_PARENT,
  2593. .ops = &clk_branch2_ops,
  2594. },
  2595. },
  2596. };
  2597. static struct clk_branch gcc_ubi0_axi_clk = {
  2598. .halt_reg = 0x68200,
  2599. .halt_check = BRANCH_HALT_DELAY,
  2600. .clkr = {
  2601. .enable_reg = 0x68200,
  2602. .enable_mask = BIT(0),
  2603. .hw.init = &(struct clk_init_data) {
  2604. .name = "gcc_ubi0_axi_clk",
  2605. .parent_hws = (const struct clk_hw *[]) {
  2606. &ubi0_axi_clk_src.clkr.hw,
  2607. },
  2608. .num_parents = 1,
  2609. .flags = CLK_SET_RATE_PARENT,
  2610. .ops = &clk_branch2_ops,
  2611. },
  2612. },
  2613. };
  2614. static struct clk_branch gcc_ubi0_cfg_clk = {
  2615. .halt_reg = 0x68160,
  2616. .halt_check = BRANCH_HALT_DELAY,
  2617. .clkr = {
  2618. .enable_reg = 0x68160,
  2619. .enable_mask = BIT(0),
  2620. .hw.init = &(struct clk_init_data) {
  2621. .name = "gcc_ubi0_cfg_clk",
  2622. .parent_hws = (const struct clk_hw *[]) {
  2623. &pcnoc_clk_src.hw,
  2624. },
  2625. .num_parents = 1,
  2626. .flags = CLK_SET_RATE_PARENT,
  2627. .ops = &clk_branch2_ops,
  2628. },
  2629. },
  2630. };
  2631. static struct clk_branch gcc_ubi0_dbg_clk = {
  2632. .halt_reg = 0x68214,
  2633. .halt_check = BRANCH_HALT_DELAY,
  2634. .clkr = {
  2635. .enable_reg = 0x68214,
  2636. .enable_mask = BIT(0),
  2637. .hw.init = &(struct clk_init_data) {
  2638. .name = "gcc_ubi0_dbg_clk",
  2639. .parent_hws = (const struct clk_hw *[]) {
  2640. &qdss_tsctr_clk_src.clkr.hw,
  2641. },
  2642. .num_parents = 1,
  2643. .flags = CLK_SET_RATE_PARENT,
  2644. .ops = &clk_branch2_ops,
  2645. },
  2646. },
  2647. };
  2648. static struct clk_branch gcc_ubi0_core_clk = {
  2649. .halt_reg = 0x68210,
  2650. .halt_check = BRANCH_HALT_DELAY,
  2651. .clkr = {
  2652. .enable_reg = 0x68210,
  2653. .enable_mask = BIT(0),
  2654. .hw.init = &(struct clk_init_data) {
  2655. .name = "gcc_ubi0_core_clk",
  2656. .parent_hws = (const struct clk_hw *[]) {
  2657. &ubi0_core_clk_src.clkr.hw,
  2658. },
  2659. .num_parents = 1,
  2660. .flags = CLK_SET_RATE_PARENT,
  2661. .ops = &clk_branch2_ops,
  2662. },
  2663. },
  2664. };
  2665. static struct clk_branch gcc_ubi0_nc_axi_clk = {
  2666. .halt_reg = 0x68204,
  2667. .halt_check = BRANCH_HALT_DELAY,
  2668. .clkr = {
  2669. .enable_reg = 0x68204,
  2670. .enable_mask = BIT(0),
  2671. .hw.init = &(struct clk_init_data) {
  2672. .name = "gcc_ubi0_nc_axi_clk",
  2673. .parent_hws = (const struct clk_hw *[]) {
  2674. &system_noc_clk_src.hw,
  2675. },
  2676. .num_parents = 1,
  2677. .flags = CLK_SET_RATE_PARENT,
  2678. .ops = &clk_branch2_ops,
  2679. },
  2680. },
  2681. };
  2682. static struct clk_branch gcc_ubi0_utcm_clk = {
  2683. .halt_reg = 0x68208,
  2684. .halt_check = BRANCH_HALT_DELAY,
  2685. .clkr = {
  2686. .enable_reg = 0x68208,
  2687. .enable_mask = BIT(0),
  2688. .hw.init = &(struct clk_init_data) {
  2689. .name = "gcc_ubi0_utcm_clk",
  2690. .parent_hws = (const struct clk_hw *[]) {
  2691. &system_noc_clk_src.hw,
  2692. },
  2693. .num_parents = 1,
  2694. .flags = CLK_SET_RATE_PARENT,
  2695. .ops = &clk_branch2_ops,
  2696. },
  2697. },
  2698. };
  2699. static struct clk_branch gcc_uniphy_ahb_clk = {
  2700. .halt_reg = 0x56108,
  2701. .clkr = {
  2702. .enable_reg = 0x56108,
  2703. .enable_mask = BIT(0),
  2704. .hw.init = &(struct clk_init_data) {
  2705. .name = "gcc_uniphy_ahb_clk",
  2706. .parent_hws = (const struct clk_hw *[]) {
  2707. &pcnoc_clk_src.hw,
  2708. },
  2709. .num_parents = 1,
  2710. .flags = CLK_SET_RATE_PARENT,
  2711. .ops = &clk_branch2_ops,
  2712. },
  2713. },
  2714. };
  2715. static struct clk_branch gcc_uniphy_rx_clk = {
  2716. .halt_reg = 0x56110,
  2717. .clkr = {
  2718. .enable_reg = 0x56110,
  2719. .enable_mask = BIT(0),
  2720. .hw.init = &(struct clk_init_data) {
  2721. .name = "gcc_uniphy_rx_clk",
  2722. .parent_hws = (const struct clk_hw *[]) {
  2723. &gmac1_rx_div_clk_src.clkr.hw,
  2724. },
  2725. .num_parents = 1,
  2726. .ops = &clk_branch2_ops,
  2727. .flags = CLK_SET_RATE_PARENT,
  2728. },
  2729. },
  2730. };
  2731. static struct clk_branch gcc_uniphy_tx_clk = {
  2732. .halt_reg = 0x56114,
  2733. .clkr = {
  2734. .enable_reg = 0x56114,
  2735. .enable_mask = BIT(0),
  2736. .hw.init = &(struct clk_init_data) {
  2737. .name = "gcc_uniphy_tx_clk",
  2738. .parent_hws = (const struct clk_hw *[]) {
  2739. &gmac1_tx_div_clk_src.clkr.hw,
  2740. },
  2741. .num_parents = 1,
  2742. .ops = &clk_branch2_ops,
  2743. .flags = CLK_SET_RATE_PARENT,
  2744. },
  2745. },
  2746. };
  2747. static struct clk_branch gcc_uniphy_sys_clk = {
  2748. .halt_reg = 0x5610c,
  2749. .clkr = {
  2750. .enable_reg = 0x5610c,
  2751. .enable_mask = BIT(0),
  2752. .hw.init = &(struct clk_init_data) {
  2753. .name = "gcc_uniphy_sys_clk",
  2754. .parent_hws = (const struct clk_hw *[]) {
  2755. &gcc_xo_clk_src.clkr.hw,
  2756. },
  2757. .num_parents = 1,
  2758. .flags = CLK_SET_RATE_PARENT,
  2759. .ops = &clk_branch2_ops,
  2760. },
  2761. },
  2762. };
  2763. static struct clk_branch gcc_usb0_aux_clk = {
  2764. .halt_reg = 0x3e044,
  2765. .clkr = {
  2766. .enable_reg = 0x3e044,
  2767. .enable_mask = BIT(0),
  2768. .hw.init = &(struct clk_init_data) {
  2769. .name = "gcc_usb0_aux_clk",
  2770. .parent_hws = (const struct clk_hw *[]) {
  2771. &usb0_aux_clk_src.clkr.hw,
  2772. },
  2773. .num_parents = 1,
  2774. .flags = CLK_SET_RATE_PARENT,
  2775. .ops = &clk_branch2_ops,
  2776. },
  2777. },
  2778. };
  2779. static struct clk_branch gcc_usb0_eud_at_clk = {
  2780. .halt_reg = 0x3e04c,
  2781. .halt_check = BRANCH_HALT_VOTED,
  2782. .clkr = {
  2783. .enable_reg = 0x3e04c,
  2784. .enable_mask = BIT(0),
  2785. .hw.init = &(struct clk_init_data) {
  2786. .name = "gcc_usb0_eud_at_clk",
  2787. .parent_hws = (const struct clk_hw *[]) {
  2788. &eud_at_clk_src.hw,
  2789. },
  2790. .num_parents = 1,
  2791. .flags = CLK_SET_RATE_PARENT,
  2792. .ops = &clk_branch2_ops,
  2793. },
  2794. },
  2795. };
  2796. static struct clk_branch gcc_usb0_lfps_clk = {
  2797. .halt_reg = 0x3e050,
  2798. .clkr = {
  2799. .enable_reg = 0x3e050,
  2800. .enable_mask = BIT(0),
  2801. .hw.init = &(struct clk_init_data) {
  2802. .name = "gcc_usb0_lfps_clk",
  2803. .parent_hws = (const struct clk_hw *[]) {
  2804. &usb0_lfps_clk_src.clkr.hw,
  2805. },
  2806. .num_parents = 1,
  2807. .flags = CLK_SET_RATE_PARENT,
  2808. .ops = &clk_branch2_ops,
  2809. },
  2810. },
  2811. };
  2812. static struct clk_branch gcc_usb0_master_clk = {
  2813. .halt_reg = 0x3e000,
  2814. .clkr = {
  2815. .enable_reg = 0x3e000,
  2816. .enable_mask = BIT(0),
  2817. .hw.init = &(struct clk_init_data) {
  2818. .name = "gcc_usb0_master_clk",
  2819. .parent_hws = (const struct clk_hw *[]) {
  2820. &usb0_master_clk_src.clkr.hw,
  2821. },
  2822. .num_parents = 1,
  2823. .flags = CLK_SET_RATE_PARENT,
  2824. .ops = &clk_branch2_ops,
  2825. },
  2826. },
  2827. };
  2828. static struct clk_branch gcc_usb0_mock_utmi_clk = {
  2829. .halt_reg = 0x3e008,
  2830. .clkr = {
  2831. .enable_reg = 0x3e008,
  2832. .enable_mask = BIT(0),
  2833. .hw.init = &(struct clk_init_data) {
  2834. .name = "gcc_usb0_mock_utmi_clk",
  2835. .parent_hws = (const struct clk_hw *[]) {
  2836. &usb0_mock_utmi_clk_src.clkr.hw,
  2837. },
  2838. .num_parents = 1,
  2839. .flags = CLK_SET_RATE_PARENT,
  2840. .ops = &clk_branch2_ops,
  2841. },
  2842. },
  2843. };
  2844. static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
  2845. .halt_reg = 0x3e080,
  2846. .clkr = {
  2847. .enable_reg = 0x3e080,
  2848. .enable_mask = BIT(0),
  2849. .hw.init = &(struct clk_init_data) {
  2850. .name = "gcc_usb0_phy_cfg_ahb_clk",
  2851. .parent_hws = (const struct clk_hw *[]) {
  2852. &pcnoc_clk_src.hw,
  2853. },
  2854. .num_parents = 1,
  2855. .flags = CLK_SET_RATE_PARENT,
  2856. .ops = &clk_branch2_ops,
  2857. },
  2858. },
  2859. };
  2860. static struct clk_branch gcc_usb0_sleep_clk = {
  2861. .halt_reg = 0x3e004,
  2862. .clkr = {
  2863. .enable_reg = 0x3e004,
  2864. .enable_mask = BIT(0),
  2865. .hw.init = &(struct clk_init_data) {
  2866. .name = "gcc_usb0_sleep_clk",
  2867. .parent_hws = (const struct clk_hw *[]) {
  2868. &gcc_sleep_clk_src.clkr.hw,
  2869. },
  2870. .num_parents = 1,
  2871. .flags = CLK_SET_RATE_PARENT,
  2872. .ops = &clk_branch2_ops,
  2873. },
  2874. },
  2875. };
  2876. static struct clk_branch gcc_usb0_pipe_clk = {
  2877. .halt_reg = 0x3e040,
  2878. .halt_check = BRANCH_HALT_DELAY,
  2879. .clkr = {
  2880. .enable_reg = 0x3e040,
  2881. .enable_mask = BIT(0),
  2882. .hw.init = &(struct clk_init_data) {
  2883. .name = "gcc_usb0_pipe_clk",
  2884. .parent_hws = (const struct clk_hw *[]) {
  2885. &usb0_pipe_clk_src.clkr.hw,
  2886. },
  2887. .num_parents = 1,
  2888. .flags = CLK_SET_RATE_PARENT,
  2889. .ops = &clk_branch2_ops,
  2890. },
  2891. },
  2892. };
  2893. static struct clk_branch gcc_wcss_acmt_clk = {
  2894. .halt_reg = 0x59064,
  2895. .clkr = {
  2896. .enable_reg = 0x59064,
  2897. .enable_mask = BIT(0),
  2898. .hw.init = &(struct clk_init_data) {
  2899. .name = "gcc_wcss_acmt_clk",
  2900. .parent_hws = (const struct clk_hw *[]) {
  2901. &wcss_ahb_clk_src.clkr.hw,
  2902. },
  2903. .num_parents = 1,
  2904. .flags = CLK_SET_RATE_PARENT,
  2905. .ops = &clk_branch2_ops,
  2906. },
  2907. },
  2908. };
  2909. static struct clk_branch gcc_wcss_ahb_s_clk = {
  2910. .halt_reg = 0x59034,
  2911. .clkr = {
  2912. .enable_reg = 0x59034,
  2913. .enable_mask = BIT(0),
  2914. .hw.init = &(struct clk_init_data) {
  2915. .name = "gcc_wcss_ahb_s_clk",
  2916. .parent_hws = (const struct clk_hw *[]) {
  2917. &wcss_ahb_clk_src.clkr.hw,
  2918. },
  2919. .num_parents = 1,
  2920. .flags = CLK_SET_RATE_PARENT,
  2921. .ops = &clk_branch2_ops,
  2922. },
  2923. },
  2924. };
  2925. static struct clk_branch gcc_wcss_axi_m_clk = {
  2926. .halt_reg = 0x5903c,
  2927. .clkr = {
  2928. .enable_reg = 0x5903c,
  2929. .enable_mask = BIT(0),
  2930. .hw.init = &(struct clk_init_data) {
  2931. .name = "gcc_wcss_axi_m_clk",
  2932. .parent_hws = (const struct clk_hw *[]) {
  2933. &system_noc_clk_src.hw,
  2934. },
  2935. .num_parents = 1,
  2936. .flags = CLK_SET_RATE_PARENT,
  2937. .ops = &clk_branch2_ops,
  2938. },
  2939. },
  2940. };
  2941. static struct clk_branch gcc_wcss_axi_s_clk = {
  2942. .halt_reg = 0x59068,
  2943. .clkr = {
  2944. .enable_reg = 0x59068,
  2945. .enable_mask = BIT(0),
  2946. .hw.init = &(struct clk_init_data) {
  2947. .name = "gcc_wi_s_clk",
  2948. .parent_hws = (const struct clk_hw *[]) {
  2949. &system_noc_clk_src.hw,
  2950. },
  2951. .num_parents = 1,
  2952. .flags = CLK_SET_RATE_PARENT,
  2953. .ops = &clk_branch2_ops,
  2954. },
  2955. },
  2956. };
  2957. static struct clk_branch gcc_wcss_dbg_ifc_apb_bdg_clk = {
  2958. .halt_reg = 0x59050,
  2959. .clkr = {
  2960. .enable_reg = 0x59050,
  2961. .enable_mask = BIT(0),
  2962. .hw.init = &(struct clk_init_data) {
  2963. .name = "gcc_wcss_dbg_ifc_apb_bdg_clk",
  2964. .parent_hws = (const struct clk_hw *[]) {
  2965. &qdss_dap_sync_clk_src.hw,
  2966. },
  2967. .num_parents = 1,
  2968. .flags = CLK_SET_RATE_PARENT,
  2969. .ops = &clk_branch2_ops,
  2970. },
  2971. },
  2972. };
  2973. static struct clk_branch gcc_wcss_dbg_ifc_apb_clk = {
  2974. .halt_reg = 0x59040,
  2975. .clkr = {
  2976. .enable_reg = 0x59040,
  2977. .enable_mask = BIT(0),
  2978. .hw.init = &(struct clk_init_data) {
  2979. .name = "gcc_wcss_dbg_ifc_apb_clk",
  2980. .parent_hws = (const struct clk_hw *[]) {
  2981. &qdss_dap_sync_clk_src.hw,
  2982. },
  2983. .num_parents = 1,
  2984. .flags = CLK_SET_RATE_PARENT,
  2985. .ops = &clk_branch2_ops,
  2986. },
  2987. },
  2988. };
  2989. static struct clk_branch gcc_wcss_dbg_ifc_atb_bdg_clk = {
  2990. .halt_reg = 0x59054,
  2991. .clkr = {
  2992. .enable_reg = 0x59054,
  2993. .enable_mask = BIT(0),
  2994. .hw.init = &(struct clk_init_data) {
  2995. .name = "gcc_wcss_dbg_ifc_atb_bdg_clk",
  2996. .parent_hws = (const struct clk_hw *[]) {
  2997. &qdss_at_clk_src.clkr.hw,
  2998. },
  2999. .num_parents = 1,
  3000. .flags = CLK_SET_RATE_PARENT,
  3001. .ops = &clk_branch2_ops,
  3002. },
  3003. },
  3004. };
  3005. static struct clk_branch gcc_wcss_dbg_ifc_atb_clk = {
  3006. .halt_reg = 0x59044,
  3007. .clkr = {
  3008. .enable_reg = 0x59044,
  3009. .enable_mask = BIT(0),
  3010. .hw.init = &(struct clk_init_data) {
  3011. .name = "gcc_wcss_dbg_ifc_atb_clk",
  3012. .parent_hws = (const struct clk_hw *[]) {
  3013. &qdss_at_clk_src.clkr.hw,
  3014. },
  3015. .num_parents = 1,
  3016. .flags = CLK_SET_RATE_PARENT,
  3017. .ops = &clk_branch2_ops,
  3018. },
  3019. },
  3020. };
  3021. static struct clk_branch gcc_wcss_dbg_ifc_dapbus_bdg_clk = {
  3022. .halt_reg = 0x59060,
  3023. .clkr = {
  3024. .enable_reg = 0x59060,
  3025. .enable_mask = BIT(0),
  3026. .hw.init = &(struct clk_init_data) {
  3027. .name = "gcc_wcss_dbg_ifc_dapbus_bdg_clk",
  3028. .parent_hws = (const struct clk_hw *[]) {
  3029. &qdss_dap_sync_clk_src.hw,
  3030. },
  3031. .num_parents = 1,
  3032. .flags = CLK_SET_RATE_PARENT,
  3033. .ops = &clk_branch2_ops,
  3034. },
  3035. },
  3036. };
  3037. static struct clk_branch gcc_wcss_dbg_ifc_dapbus_clk = {
  3038. .halt_reg = 0x5905c,
  3039. .clkr = {
  3040. .enable_reg = 0x5905c,
  3041. .enable_mask = BIT(0),
  3042. .hw.init = &(struct clk_init_data) {
  3043. .name = "gcc_wcss_dbg_ifc_dapbus_clk",
  3044. .parent_hws = (const struct clk_hw *[]) {
  3045. &qdss_dap_sync_clk_src.hw,
  3046. },
  3047. .num_parents = 1,
  3048. .flags = CLK_SET_RATE_PARENT,
  3049. .ops = &clk_branch2_ops,
  3050. },
  3051. },
  3052. };
  3053. static struct clk_branch gcc_wcss_dbg_ifc_nts_bdg_clk = {
  3054. .halt_reg = 0x59058,
  3055. .clkr = {
  3056. .enable_reg = 0x59058,
  3057. .enable_mask = BIT(0),
  3058. .hw.init = &(struct clk_init_data) {
  3059. .name = "gcc_wcss_dbg_ifc_nts_bdg_clk",
  3060. .parent_hws = (const struct clk_hw *[]) {
  3061. &qdss_tsctr_div2_clk_src.hw,
  3062. },
  3063. .num_parents = 1,
  3064. .flags = CLK_SET_RATE_PARENT,
  3065. .ops = &clk_branch2_ops,
  3066. },
  3067. },
  3068. };
  3069. static struct clk_branch gcc_wcss_dbg_ifc_nts_clk = {
  3070. .halt_reg = 0x59048,
  3071. .clkr = {
  3072. .enable_reg = 0x59048,
  3073. .enable_mask = BIT(0),
  3074. .hw.init = &(struct clk_init_data) {
  3075. .name = "gcc_wcss_dbg_ifc_nts_clk",
  3076. .parent_hws = (const struct clk_hw *[]) {
  3077. &qdss_tsctr_div2_clk_src.hw,
  3078. },
  3079. .num_parents = 1,
  3080. .flags = CLK_SET_RATE_PARENT,
  3081. .ops = &clk_branch2_ops,
  3082. },
  3083. },
  3084. };
  3085. static struct clk_branch gcc_wcss_ecahb_clk = {
  3086. .halt_reg = 0x59038,
  3087. .clkr = {
  3088. .enable_reg = 0x59038,
  3089. .enable_mask = BIT(0),
  3090. .hw.init = &(struct clk_init_data) {
  3091. .name = "gcc_wcss_ecahb_clk",
  3092. .parent_hws = (const struct clk_hw *[]) {
  3093. &wcss_ahb_clk_src.clkr.hw,
  3094. },
  3095. .num_parents = 1,
  3096. .flags = CLK_SET_RATE_PARENT,
  3097. .ops = &clk_branch2_ops,
  3098. },
  3099. },
  3100. };
  3101. static struct clk_hw *gcc_ipq5018_hws[] = {
  3102. &gpll0_out_main_div2.hw,
  3103. &pcnoc_clk_src.hw,
  3104. &system_noc_clk_src.hw,
  3105. &qdss_dap_sync_clk_src.hw,
  3106. &qdss_tsctr_div2_clk_src.hw,
  3107. &eud_at_clk_src.hw,
  3108. };
  3109. static const struct alpha_pll_config ubi32_pll_config = {
  3110. .l = 0x29,
  3111. .alpha = 0xaaaaaaaa,
  3112. .alpha_hi = 0xaa,
  3113. .config_ctl_val = 0x4001075b,
  3114. .main_output_mask = BIT(0),
  3115. .aux_output_mask = BIT(1),
  3116. .alpha_en_mask = BIT(24),
  3117. .vco_val = 0x1,
  3118. .vco_mask = GENMASK(21, 20),
  3119. .test_ctl_val = 0x0,
  3120. .test_ctl_hi_val = 0x0,
  3121. };
  3122. static struct clk_regmap *gcc_ipq5018_clks[] = {
  3123. [GPLL0_MAIN] = &gpll0_main.clkr,
  3124. [GPLL0] = &gpll0.clkr,
  3125. [GPLL2_MAIN] = &gpll2_main.clkr,
  3126. [GPLL2] = &gpll2.clkr,
  3127. [GPLL4_MAIN] = &gpll4_main.clkr,
  3128. [GPLL4] = &gpll4.clkr,
  3129. [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
  3130. [UBI32_PLL] = &ubi32_pll.clkr,
  3131. [ADSS_PWM_CLK_SRC] = &adss_pwm_clk_src.clkr,
  3132. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3133. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3134. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3135. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3136. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3137. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3138. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3139. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3140. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  3141. [GCC_ADSS_PWM_CLK] = &gcc_adss_pwm_clk.clkr,
  3142. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3143. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3144. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3145. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3146. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3147. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3148. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3149. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3150. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3151. [GCC_BTSS_LPO_CLK] = &gcc_btss_lpo_clk.clkr,
  3152. [GCC_CMN_BLK_AHB_CLK] = &gcc_cmn_blk_ahb_clk.clkr,
  3153. [GCC_CMN_BLK_SYS_CLK] = &gcc_cmn_blk_sys_clk.clkr,
  3154. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3155. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3156. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3157. [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
  3158. [GCC_GEPHY_RX_CLK] = &gcc_gephy_rx_clk.clkr,
  3159. [GCC_GEPHY_TX_CLK] = &gcc_gephy_tx_clk.clkr,
  3160. [GCC_GMAC0_CFG_CLK] = &gcc_gmac0_cfg_clk.clkr,
  3161. [GCC_GMAC0_PTP_CLK] = &gcc_gmac0_ptp_clk.clkr,
  3162. [GCC_GMAC0_RX_CLK] = &gcc_gmac0_rx_clk.clkr,
  3163. [GCC_GMAC0_SYS_CLK] = &gcc_gmac0_sys_clk.clkr,
  3164. [GCC_GMAC0_TX_CLK] = &gcc_gmac0_tx_clk.clkr,
  3165. [GCC_GMAC1_CFG_CLK] = &gcc_gmac1_cfg_clk.clkr,
  3166. [GCC_GMAC1_PTP_CLK] = &gcc_gmac1_ptp_clk.clkr,
  3167. [GCC_GMAC1_RX_CLK] = &gcc_gmac1_rx_clk.clkr,
  3168. [GCC_GMAC1_SYS_CLK] = &gcc_gmac1_sys_clk.clkr,
  3169. [GCC_GMAC1_TX_CLK] = &gcc_gmac1_tx_clk.clkr,
  3170. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3171. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3172. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3173. [GCC_LPASS_CORE_AXIM_CLK] = &gcc_lpass_core_axim_clk.clkr,
  3174. [GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr,
  3175. [GCC_MDIO0_AHB_CLK] = &gcc_mdio0_ahb_clk.clkr,
  3176. [GCC_MDIO1_AHB_CLK] = &gcc_mdio1_ahb_clk.clkr,
  3177. [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
  3178. [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
  3179. [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
  3180. [GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
  3181. [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
  3182. [GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
  3183. [GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
  3184. [GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
  3185. [GCC_PCIE1_AXI_S_BRIDGE_CLK] = &gcc_pcie1_axi_s_bridge_clk.clkr,
  3186. [GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
  3187. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3188. [GCC_Q6_AXIM_CLK] = &gcc_q6_axim_clk.clkr,
  3189. [GCC_Q6_AXIM2_CLK] = &gcc_q6_axim2_clk.clkr,
  3190. [GCC_Q6_AXIS_CLK] = &gcc_q6_axis_clk.clkr,
  3191. [GCC_Q6_AHB_CLK] = &gcc_q6_ahb_clk.clkr,
  3192. [GCC_Q6_AHB_S_CLK] = &gcc_q6_ahb_s_clk.clkr,
  3193. [GCC_Q6_TSCTR_1TO2_CLK] = &gcc_q6_tsctr_1to2_clk.clkr,
  3194. [GCC_Q6SS_ATBM_CLK] = &gcc_q6ss_atbm_clk.clkr,
  3195. [GCC_Q6SS_PCLKDBG_CLK] = &gcc_q6ss_pclkdbg_clk.clkr,
  3196. [GCC_Q6SS_TRIG_CLK] = &gcc_q6ss_trig_clk.clkr,
  3197. [GCC_QDSS_AT_CLK] = &gcc_qdss_at_clk.clkr,
  3198. [GCC_QDSS_CFG_AHB_CLK] = &gcc_qdss_cfg_ahb_clk.clkr,
  3199. [GCC_QDSS_DAP_AHB_CLK] = &gcc_qdss_dap_ahb_clk.clkr,
  3200. [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
  3201. [GCC_QDSS_ETR_USB_CLK] = &gcc_qdss_etr_usb_clk.clkr,
  3202. [GCC_QDSS_EUD_AT_CLK] = &gcc_qdss_eud_at_clk.clkr,
  3203. [GCC_QDSS_STM_CLK] = &gcc_qdss_stm_clk.clkr,
  3204. [GCC_QDSS_TRACECLKIN_CLK] = &gcc_qdss_traceclkin_clk.clkr,
  3205. [GCC_QDSS_TSCTR_DIV8_CLK] = &gcc_qdss_tsctr_div8_clk.clkr,
  3206. [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
  3207. [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
  3208. [GCC_QPIC_IO_MACRO_CLK] = &gcc_qpic_io_macro_clk.clkr,
  3209. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3210. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3211. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  3212. [GCC_SNOC_GMAC0_AHB_CLK] = &gcc_snoc_gmac0_ahb_clk.clkr,
  3213. [GCC_SNOC_GMAC0_AXI_CLK] = &gcc_snoc_gmac0_axi_clk.clkr,
  3214. [GCC_SNOC_GMAC1_AHB_CLK] = &gcc_snoc_gmac1_ahb_clk.clkr,
  3215. [GCC_SNOC_GMAC1_AXI_CLK] = &gcc_snoc_gmac1_axi_clk.clkr,
  3216. [GCC_SNOC_LPASS_AXIM_CLK] = &gcc_snoc_lpass_axim_clk.clkr,
  3217. [GCC_SNOC_LPASS_SWAY_CLK] = &gcc_snoc_lpass_sway_clk.clkr,
  3218. [GCC_SNOC_UBI0_AXI_CLK] = &gcc_snoc_ubi0_axi_clk.clkr,
  3219. [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
  3220. [GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
  3221. [GCC_SYS_NOC_QDSS_STM_AXI_CLK] = &gcc_sys_noc_qdss_stm_axi_clk.clkr,
  3222. [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
  3223. [GCC_SYS_NOC_WCSS_AHB_CLK] = &gcc_sys_noc_wcss_ahb_clk.clkr,
  3224. [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
  3225. [GCC_UBI0_CFG_CLK] = &gcc_ubi0_cfg_clk.clkr,
  3226. [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
  3227. [GCC_UBI0_DBG_CLK] = &gcc_ubi0_dbg_clk.clkr,
  3228. [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
  3229. [GCC_UBI0_UTCM_CLK] = &gcc_ubi0_utcm_clk.clkr,
  3230. [GCC_UNIPHY_AHB_CLK] = &gcc_uniphy_ahb_clk.clkr,
  3231. [GCC_UNIPHY_RX_CLK] = &gcc_uniphy_rx_clk.clkr,
  3232. [GCC_UNIPHY_SYS_CLK] = &gcc_uniphy_sys_clk.clkr,
  3233. [GCC_UNIPHY_TX_CLK] = &gcc_uniphy_tx_clk.clkr,
  3234. [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
  3235. [GCC_USB0_EUD_AT_CLK] = &gcc_usb0_eud_at_clk.clkr,
  3236. [GCC_USB0_LFPS_CLK] = &gcc_usb0_lfps_clk.clkr,
  3237. [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
  3238. [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
  3239. [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
  3240. [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
  3241. [GCC_WCSS_ACMT_CLK] = &gcc_wcss_acmt_clk.clkr,
  3242. [GCC_WCSS_AHB_S_CLK] = &gcc_wcss_ahb_s_clk.clkr,
  3243. [GCC_WCSS_AXI_M_CLK] = &gcc_wcss_axi_m_clk.clkr,
  3244. [GCC_WCSS_AXI_S_CLK] = &gcc_wcss_axi_s_clk.clkr,
  3245. [GCC_WCSS_DBG_IFC_APB_BDG_CLK] = &gcc_wcss_dbg_ifc_apb_bdg_clk.clkr,
  3246. [GCC_WCSS_DBG_IFC_APB_CLK] = &gcc_wcss_dbg_ifc_apb_clk.clkr,
  3247. [GCC_WCSS_DBG_IFC_ATB_BDG_CLK] = &gcc_wcss_dbg_ifc_atb_bdg_clk.clkr,
  3248. [GCC_WCSS_DBG_IFC_ATB_CLK] = &gcc_wcss_dbg_ifc_atb_clk.clkr,
  3249. [GCC_WCSS_DBG_IFC_DAPBUS_BDG_CLK] = &gcc_wcss_dbg_ifc_dapbus_bdg_clk.clkr,
  3250. [GCC_WCSS_DBG_IFC_DAPBUS_CLK] = &gcc_wcss_dbg_ifc_dapbus_clk.clkr,
  3251. [GCC_WCSS_DBG_IFC_NTS_BDG_CLK] = &gcc_wcss_dbg_ifc_nts_bdg_clk.clkr,
  3252. [GCC_WCSS_DBG_IFC_NTS_CLK] = &gcc_wcss_dbg_ifc_nts_clk.clkr,
  3253. [GCC_WCSS_ECAHB_CLK] = &gcc_wcss_ecahb_clk.clkr,
  3254. [GCC_XO_CLK] = &gcc_xo_clk.clkr,
  3255. [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
  3256. [GMAC0_RX_CLK_SRC] = &gmac0_rx_clk_src.clkr,
  3257. [GMAC0_RX_DIV_CLK_SRC] = &gmac0_rx_div_clk_src.clkr,
  3258. [GMAC0_TX_CLK_SRC] = &gmac0_tx_clk_src.clkr,
  3259. [GMAC0_TX_DIV_CLK_SRC] = &gmac0_tx_div_clk_src.clkr,
  3260. [GMAC1_RX_CLK_SRC] = &gmac1_rx_clk_src.clkr,
  3261. [GMAC1_RX_DIV_CLK_SRC] = &gmac1_rx_div_clk_src.clkr,
  3262. [GMAC1_TX_CLK_SRC] = &gmac1_tx_clk_src.clkr,
  3263. [GMAC1_TX_DIV_CLK_SRC] = &gmac1_tx_div_clk_src.clkr,
  3264. [GMAC_CLK_SRC] = &gmac_clk_src.clkr,
  3265. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3266. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3267. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3268. [LPASS_AXIM_CLK_SRC] = &lpass_axim_clk_src.clkr,
  3269. [LPASS_SWAY_CLK_SRC] = &lpass_sway_clk_src.clkr,
  3270. [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
  3271. [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
  3272. [PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
  3273. [PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
  3274. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  3275. [Q6_AXI_CLK_SRC] = &q6_axi_clk_src.clkr,
  3276. [QDSS_AT_CLK_SRC] = &qdss_at_clk_src.clkr,
  3277. [QDSS_STM_CLK_SRC] = &qdss_stm_clk_src.clkr,
  3278. [QDSS_TSCTR_CLK_SRC] = &qdss_tsctr_clk_src.clkr,
  3279. [QDSS_TRACECLKIN_CLK_SRC] = &qdss_traceclkin_clk_src.clkr,
  3280. [QPIC_IO_MACRO_CLK_SRC] = &qpic_io_macro_clk_src.clkr,
  3281. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3282. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  3283. [UBI0_AXI_CLK_SRC] = &ubi0_axi_clk_src.clkr,
  3284. [UBI0_CORE_CLK_SRC] = &ubi0_core_clk_src.clkr,
  3285. [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
  3286. [USB0_LFPS_CLK_SRC] = &usb0_lfps_clk_src.clkr,
  3287. [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
  3288. [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
  3289. [WCSS_AHB_CLK_SRC] = &wcss_ahb_clk_src.clkr,
  3290. [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
  3291. [PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
  3292. [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
  3293. [GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
  3294. [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
  3295. [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
  3296. };
  3297. static const struct qcom_reset_map gcc_ipq5018_resets[] = {
  3298. [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
  3299. [GCC_BLSP1_BCR] = { 0x01000, 0 },
  3300. [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
  3301. [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
  3302. [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
  3303. [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
  3304. [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
  3305. [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
  3306. [GCC_BTSS_BCR] = { 0x1c000, 0 },
  3307. [GCC_CMN_BLK_BCR] = { 0x56300, 0 },
  3308. [GCC_CMN_LDO_BCR] = { 0x33000, 0 },
  3309. [GCC_CE_BCR] = { 0x33014, 0 },
  3310. [GCC_CRYPTO_BCR] = { 0x16000, 0 },
  3311. [GCC_DCC_BCR] = { 0x77000, 0 },
  3312. [GCC_DCD_BCR] = { 0x2a000, 0 },
  3313. [GCC_DDRSS_BCR] = { 0x1e000, 0 },
  3314. [GCC_EDPD_BCR] = { 0x3a000, 0 },
  3315. [GCC_GEPHY_BCR] = { 0x56000, 0 },
  3316. [GCC_GEPHY_MDC_SW_ARES] = { 0x56004, 0 },
  3317. [GCC_GEPHY_DSP_HW_ARES] = { 0x56004, 1 },
  3318. [GCC_GEPHY_RX_ARES] = { 0x56004, 2 },
  3319. [GCC_GEPHY_TX_ARES] = { 0x56004, 3 },
  3320. [GCC_GMAC0_BCR] = { 0x19000, 0 },
  3321. [GCC_GMAC0_CFG_ARES] = { 0x68428, 0 },
  3322. [GCC_GMAC0_SYS_ARES] = { 0x68428, 1 },
  3323. [GCC_GMAC1_BCR] = { 0x19100, 0 },
  3324. [GCC_GMAC1_CFG_ARES] = { 0x68438, 0 },
  3325. [GCC_GMAC1_SYS_ARES] = { 0x68438, 1 },
  3326. [GCC_IMEM_BCR] = { 0x0e000, 0 },
  3327. [GCC_LPASS_BCR] = { 0x2e000, 0 },
  3328. [GCC_MDIO0_BCR] = { 0x58000, 0 },
  3329. [GCC_MDIO1_BCR] = { 0x58010, 0 },
  3330. [GCC_MPM_BCR] = { 0x2c000, 0 },
  3331. [GCC_PCIE0_BCR] = { 0x75004, 0 },
  3332. [GCC_PCIE0_LINK_DOWN_BCR] = { 0x750a8, 0 },
  3333. [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
  3334. [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
  3335. [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
  3336. [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
  3337. [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
  3338. [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
  3339. [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
  3340. [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
  3341. [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
  3342. [GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
  3343. [GCC_PCIE1_BCR] = { 0x76004, 0 },
  3344. [GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
  3345. [GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
  3346. [GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
  3347. [GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
  3348. [GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
  3349. [GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
  3350. [GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
  3351. [GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
  3352. [GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
  3353. [GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
  3354. [GCC_PCIE1_AXI_SLAVE_STICKY_ARES] = { 0x76040, 7 },
  3355. [GCC_PCNOC_BCR] = { 0x27018, 0 },
  3356. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
  3357. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
  3358. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
  3359. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
  3360. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
  3361. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
  3362. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
  3363. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
  3364. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
  3365. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
  3366. [GCC_PCNOC_BUS_TIMEOUT10_BCR] = { 0x48050, 0 },
  3367. [GCC_PCNOC_BUS_TIMEOUT11_BCR] = { 0x48058, 0 },
  3368. [GCC_PRNG_BCR] = { 0x13000, 0 },
  3369. [GCC_Q6SS_DBG_ARES] = { 0x59110, 0 },
  3370. [GCC_Q6_AHB_S_ARES] = { 0x59110, 1 },
  3371. [GCC_Q6_AHB_ARES] = { 0x59110, 2 },
  3372. [GCC_Q6_AXIM2_ARES] = { 0x59110, 3 },
  3373. [GCC_Q6_AXIM_ARES] = { 0x59110, 4 },
  3374. [GCC_Q6_AXIS_ARES] = { 0x59158, 0 },
  3375. [GCC_QDSS_BCR] = { 0x29000, 0 },
  3376. [GCC_QPIC_BCR] = { 0x57018, 0 },
  3377. [GCC_QUSB2_0_PHY_BCR] = { 0x41030, 0 },
  3378. [GCC_SDCC1_BCR] = { 0x42000, 0 },
  3379. [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
  3380. [GCC_SPDM_BCR] = { 0x2f000, 0 },
  3381. [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
  3382. [GCC_TCSR_BCR] = { 0x28000, 0 },
  3383. [GCC_TLMM_BCR] = { 0x34000, 0 },
  3384. [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
  3385. [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
  3386. [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
  3387. [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
  3388. [GCC_UBI0_UTCM_ARES] = { 0x68010, 6 },
  3389. [GCC_UBI0_CORE_ARES] = { 0x68010, 7 },
  3390. [GCC_UBI32_BCR] = { 0x19064, 0 },
  3391. [GCC_UNIPHY_BCR] = { 0x56100, 0 },
  3392. [GCC_UNIPHY_AHB_ARES] = { 0x56104, 0 },
  3393. [GCC_UNIPHY_SYS_ARES] = { 0x56104, 1 },
  3394. [GCC_UNIPHY_RX_ARES] = { 0x56104, 4 },
  3395. [GCC_UNIPHY_TX_ARES] = { 0x56104, 5 },
  3396. [GCC_UNIPHY_SOFT_RESET] = {0x56104, 0 },
  3397. [GCC_USB0_BCR] = { 0x3e070, 0 },
  3398. [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
  3399. [GCC_WCSS_BCR] = { 0x18000, 0 },
  3400. [GCC_WCSS_DBG_ARES] = { 0x59008, 0 },
  3401. [GCC_WCSS_ECAHB_ARES] = { 0x59008, 1 },
  3402. [GCC_WCSS_ACMT_ARES] = { 0x59008, 2 },
  3403. [GCC_WCSS_DBG_BDG_ARES] = { 0x59008, 3 },
  3404. [GCC_WCSS_AHB_S_ARES] = { 0x59008, 4 },
  3405. [GCC_WCSS_AXI_M_ARES] = { 0x59008, 5 },
  3406. [GCC_WCSS_AXI_S_ARES] = { 0x59008, 6 },
  3407. [GCC_WCSS_Q6_BCR] = { 0x18004, 0 },
  3408. [GCC_WCSSAON_RESET] = { 0x59010, 0},
  3409. [GCC_GEPHY_MISC_ARES] = { 0x56004, 0 },
  3410. };
  3411. static const struct of_device_id gcc_ipq5018_match_table[] = {
  3412. { .compatible = "qcom,gcc-ipq5018" },
  3413. { }
  3414. };
  3415. MODULE_DEVICE_TABLE(of, gcc_ipq5018_match_table);
  3416. static const struct regmap_config gcc_ipq5018_regmap_config = {
  3417. .reg_bits = 32,
  3418. .reg_stride = 4,
  3419. .val_bits = 32,
  3420. .max_register = 0x7fffc,
  3421. .fast_io = true,
  3422. };
  3423. static const struct qcom_cc_desc gcc_ipq5018_desc = {
  3424. .config = &gcc_ipq5018_regmap_config,
  3425. .clks = gcc_ipq5018_clks,
  3426. .num_clks = ARRAY_SIZE(gcc_ipq5018_clks),
  3427. .resets = gcc_ipq5018_resets,
  3428. .num_resets = ARRAY_SIZE(gcc_ipq5018_resets),
  3429. .clk_hws = gcc_ipq5018_hws,
  3430. .num_clk_hws = ARRAY_SIZE(gcc_ipq5018_hws),
  3431. };
  3432. static int gcc_ipq5018_probe(struct platform_device *pdev)
  3433. {
  3434. struct regmap *regmap;
  3435. struct qcom_cc_desc ipq5018_desc = gcc_ipq5018_desc;
  3436. regmap = qcom_cc_map(pdev, &ipq5018_desc);
  3437. if (IS_ERR(regmap))
  3438. return PTR_ERR(regmap);
  3439. clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
  3440. return qcom_cc_really_probe(&pdev->dev, &ipq5018_desc, regmap);
  3441. }
  3442. static struct platform_driver gcc_ipq5018_driver = {
  3443. .probe = gcc_ipq5018_probe,
  3444. .driver = {
  3445. .name = "qcom,gcc-ipq5018",
  3446. .of_match_table = gcc_ipq5018_match_table,
  3447. },
  3448. };
  3449. static int __init gcc_ipq5018_init(void)
  3450. {
  3451. return platform_driver_register(&gcc_ipq5018_driver);
  3452. }
  3453. core_initcall(gcc_ipq5018_init);
  3454. static void __exit gcc_ipq5018_exit(void)
  3455. {
  3456. platform_driver_unregister(&gcc_ipq5018_driver);
  3457. }
  3458. module_exit(gcc_ipq5018_exit);
  3459. MODULE_DESCRIPTION("Qualcomm Technologies, Inc. GCC IPQ5018 Driver");
  3460. MODULE_LICENSE("GPL");