gcc-ipq8074.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/err.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,gcc-ipq8074.h>
  13. #include "common.h"
  14. #include "clk-regmap.h"
  15. #include "clk-pll.h"
  16. #include "clk-rcg.h"
  17. #include "clk-branch.h"
  18. #include "clk-alpha-pll.h"
  19. #include "clk-regmap-divider.h"
  20. #include "clk-regmap-mux.h"
  21. #include "gdsc.h"
  22. #include "reset.h"
  23. enum {
  24. P_XO,
  25. P_GPLL0,
  26. P_GPLL0_DIV2,
  27. P_GPLL2,
  28. P_GPLL4,
  29. P_GPLL6,
  30. P_SLEEP_CLK,
  31. P_PCIE20_PHY0_PIPE,
  32. P_PCIE20_PHY1_PIPE,
  33. P_USB3PHY_0_PIPE,
  34. P_USB3PHY_1_PIPE,
  35. P_UBI32_PLL,
  36. P_NSS_CRYPTO_PLL,
  37. P_BIAS_PLL,
  38. P_BIAS_PLL_NSS_NOC,
  39. P_UNIPHY0_RX,
  40. P_UNIPHY0_TX,
  41. P_UNIPHY1_RX,
  42. P_UNIPHY1_TX,
  43. P_UNIPHY2_RX,
  44. P_UNIPHY2_TX,
  45. };
  46. static struct clk_alpha_pll gpll0_main = {
  47. .offset = 0x21000,
  48. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  49. .clkr = {
  50. .enable_reg = 0x0b000,
  51. .enable_mask = BIT(0),
  52. .hw.init = &(struct clk_init_data){
  53. .name = "gpll0_main",
  54. .parent_data = &(const struct clk_parent_data){
  55. .fw_name = "xo",
  56. .name = "xo",
  57. },
  58. .num_parents = 1,
  59. .ops = &clk_alpha_pll_ops,
  60. },
  61. },
  62. };
  63. static struct clk_fixed_factor gpll0_out_main_div2 = {
  64. .mult = 1,
  65. .div = 2,
  66. .hw.init = &(struct clk_init_data){
  67. .name = "gpll0_out_main_div2",
  68. .parent_hws = (const struct clk_hw *[]){
  69. &gpll0_main.clkr.hw },
  70. .num_parents = 1,
  71. .ops = &clk_fixed_factor_ops,
  72. },
  73. };
  74. static struct clk_alpha_pll_postdiv gpll0 = {
  75. .offset = 0x21000,
  76. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  77. .width = 4,
  78. .clkr.hw.init = &(struct clk_init_data){
  79. .name = "gpll0",
  80. .parent_hws = (const struct clk_hw *[]){
  81. &gpll0_main.clkr.hw },
  82. .num_parents = 1,
  83. .ops = &clk_alpha_pll_postdiv_ro_ops,
  84. },
  85. };
  86. static struct clk_alpha_pll gpll2_main = {
  87. .offset = 0x4a000,
  88. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  89. .clkr = {
  90. .enable_reg = 0x0b000,
  91. .enable_mask = BIT(2),
  92. .hw.init = &(struct clk_init_data){
  93. .name = "gpll2_main",
  94. .parent_data = &(const struct clk_parent_data){
  95. .fw_name = "xo",
  96. .name = "xo",
  97. },
  98. .num_parents = 1,
  99. .ops = &clk_alpha_pll_ops,
  100. .flags = CLK_IS_CRITICAL,
  101. },
  102. },
  103. };
  104. static struct clk_alpha_pll_postdiv gpll2 = {
  105. .offset = 0x4a000,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  107. .width = 4,
  108. .clkr.hw.init = &(struct clk_init_data){
  109. .name = "gpll2",
  110. .parent_hws = (const struct clk_hw *[]){
  111. &gpll2_main.clkr.hw },
  112. .num_parents = 1,
  113. .ops = &clk_alpha_pll_postdiv_ro_ops,
  114. },
  115. };
  116. static struct clk_alpha_pll gpll4_main = {
  117. .offset = 0x24000,
  118. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  119. .clkr = {
  120. .enable_reg = 0x0b000,
  121. .enable_mask = BIT(5),
  122. .hw.init = &(struct clk_init_data){
  123. .name = "gpll4_main",
  124. .parent_data = &(const struct clk_parent_data){
  125. .fw_name = "xo",
  126. .name = "xo",
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_alpha_pll_ops,
  130. .flags = CLK_IS_CRITICAL,
  131. },
  132. },
  133. };
  134. static struct clk_alpha_pll_postdiv gpll4 = {
  135. .offset = 0x24000,
  136. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  137. .width = 4,
  138. .clkr.hw.init = &(struct clk_init_data){
  139. .name = "gpll4",
  140. .parent_hws = (const struct clk_hw *[]){
  141. &gpll4_main.clkr.hw },
  142. .num_parents = 1,
  143. .ops = &clk_alpha_pll_postdiv_ro_ops,
  144. },
  145. };
  146. static struct clk_alpha_pll gpll6_main = {
  147. .offset = 0x37000,
  148. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  149. .flags = SUPPORTS_DYNAMIC_UPDATE,
  150. .clkr = {
  151. .enable_reg = 0x0b000,
  152. .enable_mask = BIT(7),
  153. .hw.init = &(struct clk_init_data){
  154. .name = "gpll6_main",
  155. .parent_data = &(const struct clk_parent_data){
  156. .fw_name = "xo",
  157. .name = "xo",
  158. },
  159. .num_parents = 1,
  160. .ops = &clk_alpha_pll_ops,
  161. .flags = CLK_IS_CRITICAL,
  162. },
  163. },
  164. };
  165. static struct clk_alpha_pll_postdiv gpll6 = {
  166. .offset = 0x37000,
  167. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  168. .width = 2,
  169. .clkr.hw.init = &(struct clk_init_data){
  170. .name = "gpll6",
  171. .parent_hws = (const struct clk_hw *[]){
  172. &gpll6_main.clkr.hw },
  173. .num_parents = 1,
  174. .ops = &clk_alpha_pll_postdiv_ro_ops,
  175. },
  176. };
  177. static struct clk_fixed_factor gpll6_out_main_div2 = {
  178. .mult = 1,
  179. .div = 2,
  180. .hw.init = &(struct clk_init_data){
  181. .name = "gpll6_out_main_div2",
  182. .parent_hws = (const struct clk_hw *[]){
  183. &gpll6_main.clkr.hw },
  184. .num_parents = 1,
  185. .ops = &clk_fixed_factor_ops,
  186. },
  187. };
  188. static struct clk_alpha_pll ubi32_pll_main = {
  189. .offset = 0x25000,
  190. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  191. .flags = SUPPORTS_DYNAMIC_UPDATE,
  192. .clkr = {
  193. .enable_reg = 0x0b000,
  194. .enable_mask = BIT(6),
  195. .hw.init = &(struct clk_init_data){
  196. .name = "ubi32_pll_main",
  197. .parent_data = &(const struct clk_parent_data){
  198. .fw_name = "xo",
  199. .name = "xo",
  200. },
  201. .num_parents = 1,
  202. .ops = &clk_alpha_pll_huayra_ops,
  203. },
  204. },
  205. };
  206. static struct clk_alpha_pll_postdiv ubi32_pll = {
  207. .offset = 0x25000,
  208. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  209. .width = 2,
  210. .clkr.hw.init = &(struct clk_init_data){
  211. .name = "ubi32_pll",
  212. .parent_hws = (const struct clk_hw *[]){
  213. &ubi32_pll_main.clkr.hw },
  214. .num_parents = 1,
  215. .ops = &clk_alpha_pll_postdiv_ro_ops,
  216. .flags = CLK_SET_RATE_PARENT,
  217. },
  218. };
  219. static struct clk_alpha_pll nss_crypto_pll_main = {
  220. .offset = 0x22000,
  221. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  222. .clkr = {
  223. .enable_reg = 0x0b000,
  224. .enable_mask = BIT(4),
  225. .hw.init = &(struct clk_init_data){
  226. .name = "nss_crypto_pll_main",
  227. .parent_data = &(const struct clk_parent_data){
  228. .fw_name = "xo",
  229. .name = "xo",
  230. },
  231. .num_parents = 1,
  232. .ops = &clk_alpha_pll_ops,
  233. },
  234. },
  235. };
  236. static struct clk_alpha_pll_postdiv nss_crypto_pll = {
  237. .offset = 0x22000,
  238. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  239. .width = 4,
  240. .clkr.hw.init = &(struct clk_init_data){
  241. .name = "nss_crypto_pll",
  242. .parent_hws = (const struct clk_hw *[]){
  243. &nss_crypto_pll_main.clkr.hw },
  244. .num_parents = 1,
  245. .ops = &clk_alpha_pll_postdiv_ro_ops,
  246. },
  247. };
  248. static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
  249. F(19200000, P_XO, 1, 0, 0),
  250. F(50000000, P_GPLL0, 16, 0, 0),
  251. F(100000000, P_GPLL0, 8, 0, 0),
  252. { }
  253. };
  254. static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2[] = {
  255. { .fw_name = "xo", .name = "xo" },
  256. { .hw = &gpll0.clkr.hw},
  257. { .hw = &gpll0_out_main_div2.hw},
  258. };
  259. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
  260. { P_XO, 0 },
  261. { P_GPLL0, 1 },
  262. { P_GPLL0_DIV2, 4 },
  263. };
  264. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  265. .cmd_rcgr = 0x27000,
  266. .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
  267. .hid_width = 5,
  268. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "pcnoc_bfdcd_clk_src",
  271. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  272. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  273. .ops = &clk_rcg2_ops,
  274. .flags = CLK_IS_CRITICAL,
  275. },
  276. };
  277. static struct clk_fixed_factor pcnoc_clk_src = {
  278. .mult = 1,
  279. .div = 1,
  280. .hw.init = &(struct clk_init_data){
  281. .name = "pcnoc_clk_src",
  282. .parent_hws = (const struct clk_hw *[]){
  283. &pcnoc_bfdcd_clk_src.clkr.hw },
  284. .num_parents = 1,
  285. .ops = &clk_fixed_factor_ops,
  286. .flags = CLK_SET_RATE_PARENT,
  287. },
  288. };
  289. static struct clk_branch gcc_sleep_clk_src = {
  290. .halt_reg = 0x30000,
  291. .clkr = {
  292. .enable_reg = 0x30000,
  293. .enable_mask = BIT(1),
  294. .hw.init = &(struct clk_init_data){
  295. .name = "gcc_sleep_clk_src",
  296. .parent_data = &(const struct clk_parent_data){
  297. .fw_name = "sleep_clk",
  298. .name = "sleep_clk",
  299. },
  300. .num_parents = 1,
  301. .ops = &clk_branch2_ops,
  302. .flags = CLK_IS_CRITICAL,
  303. },
  304. },
  305. };
  306. static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
  307. F(19200000, P_XO, 1, 0, 0),
  308. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  309. F(50000000, P_GPLL0, 16, 0, 0),
  310. { }
  311. };
  312. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  313. .cmd_rcgr = 0x0200c,
  314. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  315. .hid_width = 5,
  316. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  317. .clkr.hw.init = &(struct clk_init_data){
  318. .name = "blsp1_qup1_i2c_apps_clk_src",
  319. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  320. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  321. .ops = &clk_rcg2_ops,
  322. },
  323. };
  324. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
  325. F(960000, P_XO, 10, 1, 2),
  326. F(4800000, P_XO, 4, 0, 0),
  327. F(9600000, P_XO, 2, 0, 0),
  328. F(12500000, P_GPLL0_DIV2, 16, 1, 2),
  329. F(16000000, P_GPLL0, 10, 1, 5),
  330. F(19200000, P_XO, 1, 0, 0),
  331. F(25000000, P_GPLL0, 16, 1, 2),
  332. F(50000000, P_GPLL0, 16, 0, 0),
  333. { }
  334. };
  335. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  336. .cmd_rcgr = 0x02024,
  337. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  338. .mnd_width = 8,
  339. .hid_width = 5,
  340. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  341. .clkr.hw.init = &(struct clk_init_data){
  342. .name = "blsp1_qup1_spi_apps_clk_src",
  343. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  344. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  345. .ops = &clk_rcg2_ops,
  346. },
  347. };
  348. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  349. .cmd_rcgr = 0x03000,
  350. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  351. .hid_width = 5,
  352. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "blsp1_qup2_i2c_apps_clk_src",
  355. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  356. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  357. .ops = &clk_rcg2_ops,
  358. },
  359. };
  360. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  361. .cmd_rcgr = 0x03014,
  362. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  363. .mnd_width = 8,
  364. .hid_width = 5,
  365. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "blsp1_qup2_spi_apps_clk_src",
  368. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  369. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  370. .ops = &clk_rcg2_ops,
  371. },
  372. };
  373. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  374. .cmd_rcgr = 0x04000,
  375. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  376. .hid_width = 5,
  377. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  378. .clkr.hw.init = &(struct clk_init_data){
  379. .name = "blsp1_qup3_i2c_apps_clk_src",
  380. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  381. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  382. .ops = &clk_rcg2_ops,
  383. },
  384. };
  385. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  386. .cmd_rcgr = 0x04014,
  387. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  388. .mnd_width = 8,
  389. .hid_width = 5,
  390. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  391. .clkr.hw.init = &(struct clk_init_data){
  392. .name = "blsp1_qup3_spi_apps_clk_src",
  393. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  394. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  395. .ops = &clk_rcg2_ops,
  396. },
  397. };
  398. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  399. .cmd_rcgr = 0x05000,
  400. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  401. .hid_width = 5,
  402. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  403. .clkr.hw.init = &(struct clk_init_data){
  404. .name = "blsp1_qup4_i2c_apps_clk_src",
  405. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  406. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  407. .ops = &clk_rcg2_ops,
  408. },
  409. };
  410. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  411. .cmd_rcgr = 0x05014,
  412. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  413. .mnd_width = 8,
  414. .hid_width = 5,
  415. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  416. .clkr.hw.init = &(struct clk_init_data){
  417. .name = "blsp1_qup4_spi_apps_clk_src",
  418. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  419. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  420. .ops = &clk_rcg2_ops,
  421. },
  422. };
  423. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  424. .cmd_rcgr = 0x06000,
  425. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  426. .hid_width = 5,
  427. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  428. .clkr.hw.init = &(struct clk_init_data){
  429. .name = "blsp1_qup5_i2c_apps_clk_src",
  430. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  431. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  432. .ops = &clk_rcg2_ops,
  433. },
  434. };
  435. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  436. .cmd_rcgr = 0x06014,
  437. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  438. .mnd_width = 8,
  439. .hid_width = 5,
  440. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  441. .clkr.hw.init = &(struct clk_init_data){
  442. .name = "blsp1_qup5_spi_apps_clk_src",
  443. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  444. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  445. .ops = &clk_rcg2_ops,
  446. },
  447. };
  448. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  449. .cmd_rcgr = 0x07000,
  450. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  451. .hid_width = 5,
  452. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  453. .clkr.hw.init = &(struct clk_init_data){
  454. .name = "blsp1_qup6_i2c_apps_clk_src",
  455. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  456. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  457. .ops = &clk_rcg2_ops,
  458. },
  459. };
  460. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  461. .cmd_rcgr = 0x07014,
  462. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  463. .mnd_width = 8,
  464. .hid_width = 5,
  465. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  466. .clkr.hw.init = &(struct clk_init_data){
  467. .name = "blsp1_qup6_spi_apps_clk_src",
  468. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  469. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  470. .ops = &clk_rcg2_ops,
  471. },
  472. };
  473. static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
  474. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  475. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  476. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  477. F(16000000, P_GPLL0_DIV2, 5, 1, 5),
  478. F(19200000, P_XO, 1, 0, 0),
  479. F(24000000, P_GPLL0, 1, 3, 100),
  480. F(25000000, P_GPLL0, 16, 1, 2),
  481. F(32000000, P_GPLL0, 1, 1, 25),
  482. F(40000000, P_GPLL0, 1, 1, 20),
  483. F(46400000, P_GPLL0, 1, 29, 500),
  484. F(48000000, P_GPLL0, 1, 3, 50),
  485. F(51200000, P_GPLL0, 1, 8, 125),
  486. F(56000000, P_GPLL0, 1, 7, 100),
  487. F(58982400, P_GPLL0, 1, 1152, 15625),
  488. F(60000000, P_GPLL0, 1, 3, 40),
  489. F(64000000, P_GPLL0, 12.5, 1, 1),
  490. { }
  491. };
  492. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  493. .cmd_rcgr = 0x02044,
  494. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  495. .mnd_width = 16,
  496. .hid_width = 5,
  497. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "blsp1_uart1_apps_clk_src",
  500. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  501. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  506. .cmd_rcgr = 0x03034,
  507. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  508. .mnd_width = 16,
  509. .hid_width = 5,
  510. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  511. .clkr.hw.init = &(struct clk_init_data){
  512. .name = "blsp1_uart2_apps_clk_src",
  513. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  514. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  515. .ops = &clk_rcg2_ops,
  516. },
  517. };
  518. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  519. .cmd_rcgr = 0x04034,
  520. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  521. .mnd_width = 16,
  522. .hid_width = 5,
  523. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  524. .clkr.hw.init = &(struct clk_init_data){
  525. .name = "blsp1_uart3_apps_clk_src",
  526. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  527. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  532. .cmd_rcgr = 0x05034,
  533. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  534. .mnd_width = 16,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  537. .clkr.hw.init = &(struct clk_init_data){
  538. .name = "blsp1_uart4_apps_clk_src",
  539. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  540. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  541. .ops = &clk_rcg2_ops,
  542. },
  543. };
  544. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  545. .cmd_rcgr = 0x06034,
  546. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  547. .mnd_width = 16,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  550. .clkr.hw.init = &(struct clk_init_data){
  551. .name = "blsp1_uart5_apps_clk_src",
  552. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  553. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  558. .cmd_rcgr = 0x07034,
  559. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  560. .mnd_width = 16,
  561. .hid_width = 5,
  562. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "blsp1_uart6_apps_clk_src",
  565. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  566. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static const struct clk_parent_data gcc_xo_gpll0[] = {
  571. { .fw_name = "xo" },
  572. { .hw = &gpll0.clkr.hw },
  573. };
  574. static const struct parent_map gcc_xo_gpll0_map[] = {
  575. { P_XO, 0 },
  576. { P_GPLL0, 1 },
  577. };
  578. static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
  579. F(19200000, P_XO, 1, 0, 0),
  580. F(200000000, P_GPLL0, 4, 0, 0),
  581. { }
  582. };
  583. static struct clk_rcg2 pcie0_axi_clk_src = {
  584. .cmd_rcgr = 0x75054,
  585. .freq_tbl = ftbl_pcie_axi_clk_src,
  586. .hid_width = 5,
  587. .parent_map = gcc_xo_gpll0_map,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "pcie0_axi_clk_src",
  590. .parent_data = gcc_xo_gpll0,
  591. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  596. F(19200000, P_XO, 1, 0, 0),
  597. { }
  598. };
  599. static const struct clk_parent_data gcc_xo_gpll0_sleep_clk[] = {
  600. { .fw_name = "xo", .name = "xo" },
  601. { .hw = &gpll0.clkr.hw },
  602. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  603. };
  604. static const struct parent_map gcc_xo_gpll0_sleep_clk_map[] = {
  605. { P_XO, 0 },
  606. { P_GPLL0, 2 },
  607. { P_SLEEP_CLK, 6 },
  608. };
  609. static struct clk_rcg2 pcie0_aux_clk_src = {
  610. .cmd_rcgr = 0x75024,
  611. .freq_tbl = ftbl_pcie_aux_clk_src,
  612. .mnd_width = 16,
  613. .hid_width = 5,
  614. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  615. .clkr.hw.init = &(struct clk_init_data){
  616. .name = "pcie0_aux_clk_src",
  617. .parent_data = gcc_xo_gpll0_sleep_clk,
  618. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk),
  619. .ops = &clk_rcg2_ops,
  620. },
  621. };
  622. static const struct clk_parent_data gcc_pcie20_phy0_pipe_clk_xo[] = {
  623. { .fw_name = "pcie0_pipe", .name = "pcie20_phy0_pipe_clk" },
  624. { .fw_name = "xo", .name = "xo" },
  625. };
  626. static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
  627. { P_PCIE20_PHY0_PIPE, 0 },
  628. { P_XO, 2 },
  629. };
  630. static struct clk_regmap_mux pcie0_pipe_clk_src = {
  631. .reg = 0x7501c,
  632. .shift = 8,
  633. .width = 2,
  634. .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
  635. .clkr = {
  636. .hw.init = &(struct clk_init_data){
  637. .name = "pcie0_pipe_clk_src",
  638. .parent_data = gcc_pcie20_phy0_pipe_clk_xo,
  639. .num_parents = ARRAY_SIZE(gcc_pcie20_phy0_pipe_clk_xo),
  640. .ops = &clk_regmap_mux_closest_ops,
  641. .flags = CLK_SET_RATE_PARENT,
  642. },
  643. },
  644. };
  645. static struct clk_rcg2 pcie1_axi_clk_src = {
  646. .cmd_rcgr = 0x76054,
  647. .freq_tbl = ftbl_pcie_axi_clk_src,
  648. .hid_width = 5,
  649. .parent_map = gcc_xo_gpll0_map,
  650. .clkr.hw.init = &(struct clk_init_data){
  651. .name = "pcie1_axi_clk_src",
  652. .parent_data = gcc_xo_gpll0,
  653. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  654. .ops = &clk_rcg2_ops,
  655. },
  656. };
  657. static struct clk_rcg2 pcie1_aux_clk_src = {
  658. .cmd_rcgr = 0x76024,
  659. .freq_tbl = ftbl_pcie_aux_clk_src,
  660. .mnd_width = 16,
  661. .hid_width = 5,
  662. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  663. .clkr.hw.init = &(struct clk_init_data){
  664. .name = "pcie1_aux_clk_src",
  665. .parent_data = gcc_xo_gpll0_sleep_clk,
  666. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk),
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static const struct clk_parent_data gcc_pcie20_phy1_pipe_clk_xo[] = {
  671. { .fw_name = "pcie1_pipe", .name = "pcie20_phy1_pipe_clk" },
  672. { .fw_name = "xo", .name = "xo" },
  673. };
  674. static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
  675. { P_PCIE20_PHY1_PIPE, 0 },
  676. { P_XO, 2 },
  677. };
  678. static struct clk_regmap_mux pcie1_pipe_clk_src = {
  679. .reg = 0x7601c,
  680. .shift = 8,
  681. .width = 2,
  682. .parent_map = gcc_pcie20_phy1_pipe_clk_xo_map,
  683. .clkr = {
  684. .hw.init = &(struct clk_init_data){
  685. .name = "pcie1_pipe_clk_src",
  686. .parent_data = gcc_pcie20_phy1_pipe_clk_xo,
  687. .num_parents = ARRAY_SIZE(gcc_pcie20_phy1_pipe_clk_xo),
  688. .ops = &clk_regmap_mux_closest_ops,
  689. .flags = CLK_SET_RATE_PARENT,
  690. },
  691. },
  692. };
  693. static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
  694. F(144000, P_XO, 16, 3, 25),
  695. F(400000, P_XO, 12, 1, 4),
  696. F(24000000, P_GPLL2, 12, 1, 4),
  697. F(48000000, P_GPLL2, 12, 1, 2),
  698. F(96000000, P_GPLL2, 12, 0, 0),
  699. F(177777778, P_GPLL0, 4.5, 0, 0),
  700. F(192000000, P_GPLL2, 6, 0, 0),
  701. F(384000000, P_GPLL2, 3, 0, 0),
  702. { }
  703. };
  704. static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
  705. { .fw_name = "xo", .name = "xo" },
  706. { .hw = &gpll0.clkr.hw },
  707. { .hw = &gpll2.clkr.hw },
  708. { .hw = &gpll0_out_main_div2.hw },
  709. };
  710. static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
  711. { P_XO, 0 },
  712. { P_GPLL0, 1 },
  713. { P_GPLL2, 2 },
  714. { P_GPLL0_DIV2, 4 },
  715. };
  716. static struct clk_rcg2 sdcc1_apps_clk_src = {
  717. .cmd_rcgr = 0x42004,
  718. .freq_tbl = ftbl_sdcc_apps_clk_src,
  719. .mnd_width = 8,
  720. .hid_width = 5,
  721. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  722. .clkr.hw.init = &(struct clk_init_data){
  723. .name = "sdcc1_apps_clk_src",
  724. .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  725. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll0_out_main_div2),
  726. .ops = &clk_rcg2_floor_ops,
  727. },
  728. };
  729. static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
  730. F(19200000, P_XO, 1, 0, 0),
  731. F(160000000, P_GPLL0, 5, 0, 0),
  732. F(308570000, P_GPLL6, 3.5, 0, 0),
  733. { }
  734. };
  735. static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_div2[] = {
  736. { .fw_name = "xo", .name = "xo" },
  737. { .hw = &gpll0.clkr.hw },
  738. { .hw = &gpll6.clkr.hw },
  739. { .hw = &gpll0_out_main_div2.hw },
  740. };
  741. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
  742. { P_XO, 0 },
  743. { P_GPLL0, 1 },
  744. { P_GPLL6, 2 },
  745. { P_GPLL0_DIV2, 4 },
  746. };
  747. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  748. .cmd_rcgr = 0x5d000,
  749. .freq_tbl = ftbl_sdcc_ice_core_clk_src,
  750. .mnd_width = 8,
  751. .hid_width = 5,
  752. .parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "sdcc1_ice_core_clk_src",
  755. .parent_data = gcc_xo_gpll0_gpll6_gpll0_div2,
  756. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll0_div2),
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct clk_rcg2 sdcc2_apps_clk_src = {
  761. .cmd_rcgr = 0x43004,
  762. .freq_tbl = ftbl_sdcc_apps_clk_src,
  763. .mnd_width = 8,
  764. .hid_width = 5,
  765. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "sdcc2_apps_clk_src",
  768. .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  769. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll0_out_main_div2),
  770. .ops = &clk_rcg2_floor_ops,
  771. },
  772. };
  773. static const struct freq_tbl ftbl_usb_master_clk_src[] = {
  774. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  775. F(100000000, P_GPLL0, 8, 0, 0),
  776. F(133330000, P_GPLL0, 6, 0, 0),
  777. { }
  778. };
  779. static const struct clk_parent_data gcc_xo_gpll0_out_main_div2_gpll0[] = {
  780. { .fw_name = "xo", .name = "xo" },
  781. { .hw = &gpll0_out_main_div2.hw },
  782. { .hw = &gpll0.clkr.hw },
  783. };
  784. static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
  785. { P_XO, 0 },
  786. { P_GPLL0_DIV2, 2 },
  787. { P_GPLL0, 1 },
  788. };
  789. static struct clk_rcg2 usb0_master_clk_src = {
  790. .cmd_rcgr = 0x3e00c,
  791. .freq_tbl = ftbl_usb_master_clk_src,
  792. .mnd_width = 8,
  793. .hid_width = 5,
  794. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  795. .clkr.hw.init = &(struct clk_init_data){
  796. .name = "usb0_master_clk_src",
  797. .parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
  798. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_out_main_div2_gpll0),
  799. .ops = &clk_rcg2_ops,
  800. },
  801. };
  802. static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
  803. F(19200000, P_XO, 1, 0, 0),
  804. { }
  805. };
  806. static struct clk_rcg2 usb0_aux_clk_src = {
  807. .cmd_rcgr = 0x3e05c,
  808. .freq_tbl = ftbl_usb_aux_clk_src,
  809. .mnd_width = 16,
  810. .hid_width = 5,
  811. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  812. .clkr.hw.init = &(struct clk_init_data){
  813. .name = "usb0_aux_clk_src",
  814. .parent_data = gcc_xo_gpll0_sleep_clk,
  815. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk),
  816. .ops = &clk_rcg2_ops,
  817. },
  818. };
  819. static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
  820. F(19200000, P_XO, 1, 0, 0),
  821. F(20000000, P_GPLL6, 6, 1, 9),
  822. F(60000000, P_GPLL6, 6, 1, 3),
  823. { }
  824. };
  825. static const struct clk_parent_data gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
  826. { .fw_name = "xo", .name = "xo" },
  827. { .hw = &gpll6.clkr.hw },
  828. { .hw = &gpll0.clkr.hw },
  829. { .hw = &gpll0_out_main_div2.hw },
  830. };
  831. static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
  832. { P_XO, 0 },
  833. { P_GPLL6, 1 },
  834. { P_GPLL0, 3 },
  835. { P_GPLL0_DIV2, 4 },
  836. };
  837. static struct clk_rcg2 usb0_mock_utmi_clk_src = {
  838. .cmd_rcgr = 0x3e020,
  839. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  840. .mnd_width = 8,
  841. .hid_width = 5,
  842. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "usb0_mock_utmi_clk_src",
  845. .parent_data = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  846. .num_parents = ARRAY_SIZE(gcc_xo_gpll6_gpll0_gpll0_out_main_div2),
  847. .ops = &clk_rcg2_ops,
  848. },
  849. };
  850. static const struct clk_parent_data gcc_usb3phy_0_cc_pipe_clk_xo[] = {
  851. { .fw_name = "usb3phy_0_cc_pipe_clk", .name = "usb3phy_0_cc_pipe_clk" },
  852. { .fw_name = "xo", .name = "xo" },
  853. };
  854. static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
  855. { P_USB3PHY_0_PIPE, 0 },
  856. { P_XO, 2 },
  857. };
  858. static struct clk_regmap_mux usb0_pipe_clk_src = {
  859. .reg = 0x3e048,
  860. .shift = 8,
  861. .width = 2,
  862. .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
  863. .clkr = {
  864. .hw.init = &(struct clk_init_data){
  865. .name = "usb0_pipe_clk_src",
  866. .parent_data = gcc_usb3phy_0_cc_pipe_clk_xo,
  867. .num_parents = ARRAY_SIZE(gcc_usb3phy_0_cc_pipe_clk_xo),
  868. .ops = &clk_regmap_mux_closest_ops,
  869. .flags = CLK_SET_RATE_PARENT,
  870. },
  871. },
  872. };
  873. static struct clk_rcg2 usb1_master_clk_src = {
  874. .cmd_rcgr = 0x3f00c,
  875. .freq_tbl = ftbl_usb_master_clk_src,
  876. .mnd_width = 8,
  877. .hid_width = 5,
  878. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  879. .clkr.hw.init = &(struct clk_init_data){
  880. .name = "usb1_master_clk_src",
  881. .parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
  882. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_out_main_div2_gpll0),
  883. .ops = &clk_rcg2_ops,
  884. },
  885. };
  886. static struct clk_rcg2 usb1_aux_clk_src = {
  887. .cmd_rcgr = 0x3f05c,
  888. .freq_tbl = ftbl_usb_aux_clk_src,
  889. .mnd_width = 16,
  890. .hid_width = 5,
  891. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  892. .clkr.hw.init = &(struct clk_init_data){
  893. .name = "usb1_aux_clk_src",
  894. .parent_data = gcc_xo_gpll0_sleep_clk,
  895. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk),
  896. .ops = &clk_rcg2_ops,
  897. },
  898. };
  899. static struct clk_rcg2 usb1_mock_utmi_clk_src = {
  900. .cmd_rcgr = 0x3f020,
  901. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  902. .mnd_width = 8,
  903. .hid_width = 5,
  904. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  905. .clkr.hw.init = &(struct clk_init_data){
  906. .name = "usb1_mock_utmi_clk_src",
  907. .parent_data = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  908. .num_parents = ARRAY_SIZE(gcc_xo_gpll6_gpll0_gpll0_out_main_div2),
  909. .ops = &clk_rcg2_ops,
  910. },
  911. };
  912. static const struct clk_parent_data gcc_usb3phy_1_cc_pipe_clk_xo[] = {
  913. { .fw_name = "usb3phy_1_cc_pipe_clk", .name = "usb3phy_1_cc_pipe_clk" },
  914. { .fw_name = "xo", .name = "xo" },
  915. };
  916. static const struct parent_map gcc_usb3phy_1_cc_pipe_clk_xo_map[] = {
  917. { P_USB3PHY_1_PIPE, 0 },
  918. { P_XO, 2 },
  919. };
  920. static struct clk_regmap_mux usb1_pipe_clk_src = {
  921. .reg = 0x3f048,
  922. .shift = 8,
  923. .width = 2,
  924. .parent_map = gcc_usb3phy_1_cc_pipe_clk_xo_map,
  925. .clkr = {
  926. .hw.init = &(struct clk_init_data){
  927. .name = "usb1_pipe_clk_src",
  928. .parent_data = gcc_usb3phy_1_cc_pipe_clk_xo,
  929. .num_parents = ARRAY_SIZE(gcc_usb3phy_1_cc_pipe_clk_xo),
  930. .ops = &clk_regmap_mux_closest_ops,
  931. .flags = CLK_SET_RATE_PARENT,
  932. },
  933. },
  934. };
  935. static struct clk_branch gcc_xo_clk_src = {
  936. .halt_reg = 0x30018,
  937. .clkr = {
  938. .enable_reg = 0x30018,
  939. .enable_mask = BIT(1),
  940. .hw.init = &(struct clk_init_data){
  941. .name = "gcc_xo_clk_src",
  942. .parent_data = &(const struct clk_parent_data){
  943. .fw_name = "xo",
  944. .name = "xo",
  945. },
  946. .num_parents = 1,
  947. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  948. .ops = &clk_branch2_ops,
  949. },
  950. },
  951. };
  952. static struct clk_fixed_factor gcc_xo_div4_clk_src = {
  953. .mult = 1,
  954. .div = 4,
  955. .hw.init = &(struct clk_init_data){
  956. .name = "gcc_xo_div4_clk_src",
  957. .parent_hws = (const struct clk_hw *[]){
  958. &gcc_xo_clk_src.clkr.hw },
  959. .num_parents = 1,
  960. .ops = &clk_fixed_factor_ops,
  961. .flags = CLK_SET_RATE_PARENT,
  962. },
  963. };
  964. static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
  965. F(19200000, P_XO, 1, 0, 0),
  966. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  967. F(100000000, P_GPLL0, 8, 0, 0),
  968. F(133333333, P_GPLL0, 6, 0, 0),
  969. F(160000000, P_GPLL0, 5, 0, 0),
  970. F(200000000, P_GPLL0, 4, 0, 0),
  971. F(266666667, P_GPLL0, 3, 0, 0),
  972. { }
  973. };
  974. static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
  975. { .fw_name = "xo", .name = "xo" },
  976. { .hw = &gpll0.clkr.hw },
  977. { .hw = &gpll6.clkr.hw },
  978. { .hw = &gpll0_out_main_div2.hw },
  979. };
  980. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
  981. { P_XO, 0 },
  982. { P_GPLL0, 1 },
  983. { P_GPLL6, 2 },
  984. { P_GPLL0_DIV2, 3 },
  985. };
  986. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  987. .cmd_rcgr = 0x26004,
  988. .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
  989. .hid_width = 5,
  990. .parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
  991. .clkr.hw.init = &(struct clk_init_data){
  992. .name = "system_noc_bfdcd_clk_src",
  993. .parent_data = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
  994. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll0_out_main_div2),
  995. .ops = &clk_rcg2_ops,
  996. .flags = CLK_IS_CRITICAL,
  997. },
  998. };
  999. static struct clk_fixed_factor system_noc_clk_src = {
  1000. .mult = 1,
  1001. .div = 1,
  1002. .hw.init = &(struct clk_init_data){
  1003. .name = "system_noc_clk_src",
  1004. .parent_hws = (const struct clk_hw *[]){
  1005. &system_noc_bfdcd_clk_src.clkr.hw },
  1006. .num_parents = 1,
  1007. .ops = &clk_fixed_factor_ops,
  1008. .flags = CLK_SET_RATE_PARENT,
  1009. },
  1010. };
  1011. static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
  1012. F(19200000, P_XO, 1, 0, 0),
  1013. F(200000000, P_GPLL0, 4, 0, 0),
  1014. { }
  1015. };
  1016. static struct clk_rcg2 nss_ce_clk_src = {
  1017. .cmd_rcgr = 0x68098,
  1018. .freq_tbl = ftbl_nss_ce_clk_src,
  1019. .hid_width = 5,
  1020. .parent_map = gcc_xo_gpll0_map,
  1021. .clkr.hw.init = &(struct clk_init_data){
  1022. .name = "nss_ce_clk_src",
  1023. .parent_data = gcc_xo_gpll0,
  1024. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1025. .ops = &clk_rcg2_ops,
  1026. },
  1027. };
  1028. static const struct freq_tbl ftbl_nss_noc_bfdcd_clk_src[] = {
  1029. F(19200000, P_XO, 1, 0, 0),
  1030. F(461500000, P_BIAS_PLL_NSS_NOC, 1, 0, 0),
  1031. { }
  1032. };
  1033. static const struct clk_parent_data gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2[] = {
  1034. { .fw_name = "xo", .name = "xo" },
  1035. { .fw_name = "bias_pll_nss_noc_clk", .name = "bias_pll_nss_noc_clk" },
  1036. { .hw = &gpll0.clkr.hw },
  1037. { .hw = &gpll2.clkr.hw },
  1038. };
  1039. static const struct parent_map gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map[] = {
  1040. { P_XO, 0 },
  1041. { P_BIAS_PLL_NSS_NOC, 1 },
  1042. { P_GPLL0, 2 },
  1043. { P_GPLL2, 3 },
  1044. };
  1045. static struct clk_rcg2 nss_noc_bfdcd_clk_src = {
  1046. .cmd_rcgr = 0x68088,
  1047. .freq_tbl = ftbl_nss_noc_bfdcd_clk_src,
  1048. .hid_width = 5,
  1049. .parent_map = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map,
  1050. .clkr.hw.init = &(struct clk_init_data){
  1051. .name = "nss_noc_bfdcd_clk_src",
  1052. .parent_data = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2,
  1053. .num_parents = ARRAY_SIZE(gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2),
  1054. .ops = &clk_rcg2_ops,
  1055. },
  1056. };
  1057. static struct clk_fixed_factor nss_noc_clk_src = {
  1058. .mult = 1,
  1059. .div = 1,
  1060. .hw.init = &(struct clk_init_data){
  1061. .name = "nss_noc_clk_src",
  1062. .parent_hws = (const struct clk_hw *[]){
  1063. &nss_noc_bfdcd_clk_src.clkr.hw },
  1064. .num_parents = 1,
  1065. .ops = &clk_fixed_factor_ops,
  1066. .flags = CLK_SET_RATE_PARENT,
  1067. },
  1068. };
  1069. static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
  1070. F(19200000, P_XO, 1, 0, 0),
  1071. F(600000000, P_NSS_CRYPTO_PLL, 1, 0, 0),
  1072. { }
  1073. };
  1074. static const struct clk_parent_data gcc_xo_nss_crypto_pll_gpll0[] = {
  1075. { .fw_name = "xo", .name = "xo" },
  1076. { .hw = &nss_crypto_pll.clkr.hw },
  1077. { .hw = &gpll0.clkr.hw },
  1078. };
  1079. static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
  1080. { P_XO, 0 },
  1081. { P_NSS_CRYPTO_PLL, 1 },
  1082. { P_GPLL0, 2 },
  1083. };
  1084. static struct clk_rcg2 nss_crypto_clk_src = {
  1085. .cmd_rcgr = 0x68144,
  1086. .freq_tbl = ftbl_nss_crypto_clk_src,
  1087. .mnd_width = 16,
  1088. .hid_width = 5,
  1089. .parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
  1090. .clkr.hw.init = &(struct clk_init_data){
  1091. .name = "nss_crypto_clk_src",
  1092. .parent_data = gcc_xo_nss_crypto_pll_gpll0,
  1093. .num_parents = ARRAY_SIZE(gcc_xo_nss_crypto_pll_gpll0),
  1094. .ops = &clk_rcg2_ops,
  1095. },
  1096. };
  1097. static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
  1098. F(19200000, P_XO, 1, 0, 0),
  1099. F(187200000, P_UBI32_PLL, 8, 0, 0),
  1100. F(748800000, P_UBI32_PLL, 2, 0, 0),
  1101. F(1497600000, P_UBI32_PLL, 1, 0, 0),
  1102. F(1689600000, P_UBI32_PLL, 1, 0, 0),
  1103. { }
  1104. };
  1105. static const struct clk_parent_data gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
  1106. { .fw_name = "xo", .name = "xo" },
  1107. { .hw = &ubi32_pll.clkr.hw },
  1108. { .hw = &gpll0.clkr.hw },
  1109. { .hw = &gpll2.clkr.hw },
  1110. { .hw = &gpll4.clkr.hw },
  1111. { .hw = &gpll6.clkr.hw },
  1112. };
  1113. static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
  1114. { P_XO, 0 },
  1115. { P_UBI32_PLL, 1 },
  1116. { P_GPLL0, 2 },
  1117. { P_GPLL2, 3 },
  1118. { P_GPLL4, 4 },
  1119. { P_GPLL6, 5 },
  1120. };
  1121. static struct clk_rcg2 nss_ubi0_clk_src = {
  1122. .cmd_rcgr = 0x68104,
  1123. .freq_tbl = ftbl_nss_ubi_clk_src,
  1124. .hid_width = 5,
  1125. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1126. .clkr.hw.init = &(struct clk_init_data){
  1127. .name = "nss_ubi0_clk_src",
  1128. .parent_data = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1129. .num_parents = ARRAY_SIZE(gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6),
  1130. .ops = &clk_rcg2_ops,
  1131. .flags = CLK_SET_RATE_PARENT,
  1132. },
  1133. };
  1134. static struct clk_regmap_div nss_ubi0_div_clk_src = {
  1135. .reg = 0x68118,
  1136. .shift = 0,
  1137. .width = 4,
  1138. .clkr = {
  1139. .hw.init = &(struct clk_init_data){
  1140. .name = "nss_ubi0_div_clk_src",
  1141. .parent_hws = (const struct clk_hw *[]){
  1142. &nss_ubi0_clk_src.clkr.hw },
  1143. .num_parents = 1,
  1144. .ops = &clk_regmap_div_ro_ops,
  1145. .flags = CLK_SET_RATE_PARENT,
  1146. },
  1147. },
  1148. };
  1149. static struct clk_rcg2 nss_ubi1_clk_src = {
  1150. .cmd_rcgr = 0x68124,
  1151. .freq_tbl = ftbl_nss_ubi_clk_src,
  1152. .hid_width = 5,
  1153. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1154. .clkr.hw.init = &(struct clk_init_data){
  1155. .name = "nss_ubi1_clk_src",
  1156. .parent_data = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1157. .num_parents = ARRAY_SIZE(gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6),
  1158. .ops = &clk_rcg2_ops,
  1159. .flags = CLK_SET_RATE_PARENT,
  1160. },
  1161. };
  1162. static struct clk_regmap_div nss_ubi1_div_clk_src = {
  1163. .reg = 0x68138,
  1164. .shift = 0,
  1165. .width = 4,
  1166. .clkr = {
  1167. .hw.init = &(struct clk_init_data){
  1168. .name = "nss_ubi1_div_clk_src",
  1169. .parent_hws = (const struct clk_hw *[]){
  1170. &nss_ubi1_clk_src.clkr.hw },
  1171. .num_parents = 1,
  1172. .ops = &clk_regmap_div_ro_ops,
  1173. .flags = CLK_SET_RATE_PARENT,
  1174. },
  1175. },
  1176. };
  1177. static const struct freq_tbl ftbl_ubi_mpt_clk_src[] = {
  1178. F(19200000, P_XO, 1, 0, 0),
  1179. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1180. { }
  1181. };
  1182. static const struct clk_parent_data gcc_xo_gpll0_out_main_div2[] = {
  1183. { .fw_name = "xo", .name = "xo" },
  1184. { .hw = &gpll0_out_main_div2.hw },
  1185. };
  1186. static const struct parent_map gcc_xo_gpll0_out_main_div2_map[] = {
  1187. { P_XO, 0 },
  1188. { P_GPLL0_DIV2, 1 },
  1189. };
  1190. static struct clk_rcg2 ubi_mpt_clk_src = {
  1191. .cmd_rcgr = 0x68090,
  1192. .freq_tbl = ftbl_ubi_mpt_clk_src,
  1193. .hid_width = 5,
  1194. .parent_map = gcc_xo_gpll0_out_main_div2_map,
  1195. .clkr.hw.init = &(struct clk_init_data){
  1196. .name = "ubi_mpt_clk_src",
  1197. .parent_data = gcc_xo_gpll0_out_main_div2,
  1198. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_out_main_div2),
  1199. .ops = &clk_rcg2_ops,
  1200. },
  1201. };
  1202. static const struct freq_tbl ftbl_nss_imem_clk_src[] = {
  1203. F(19200000, P_XO, 1, 0, 0),
  1204. F(400000000, P_GPLL0, 2, 0, 0),
  1205. { }
  1206. };
  1207. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  1208. { .fw_name = "xo", .name = "xo" },
  1209. { .hw = &gpll0.clkr.hw },
  1210. { .hw = &gpll4.clkr.hw },
  1211. };
  1212. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  1213. { P_XO, 0 },
  1214. { P_GPLL0, 1 },
  1215. { P_GPLL4, 2 },
  1216. };
  1217. static struct clk_rcg2 nss_imem_clk_src = {
  1218. .cmd_rcgr = 0x68158,
  1219. .freq_tbl = ftbl_nss_imem_clk_src,
  1220. .hid_width = 5,
  1221. .parent_map = gcc_xo_gpll0_gpll4_map,
  1222. .clkr.hw.init = &(struct clk_init_data){
  1223. .name = "nss_imem_clk_src",
  1224. .parent_data = gcc_xo_gpll0_gpll4,
  1225. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  1226. .ops = &clk_rcg2_ops,
  1227. },
  1228. };
  1229. static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
  1230. F(19200000, P_XO, 1, 0, 0),
  1231. F(300000000, P_BIAS_PLL, 1, 0, 0),
  1232. { }
  1233. };
  1234. static const struct clk_parent_data gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
  1235. { .fw_name = "xo", .name = "xo" },
  1236. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1237. { .hw = &gpll0.clkr.hw },
  1238. { .hw = &gpll4.clkr.hw },
  1239. { .hw = &nss_crypto_pll.clkr.hw },
  1240. { .hw = &ubi32_pll.clkr.hw },
  1241. };
  1242. static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
  1243. { P_XO, 0 },
  1244. { P_BIAS_PLL, 1 },
  1245. { P_GPLL0, 2 },
  1246. { P_GPLL4, 3 },
  1247. { P_NSS_CRYPTO_PLL, 4 },
  1248. { P_UBI32_PLL, 5 },
  1249. };
  1250. static struct clk_rcg2 nss_ppe_clk_src = {
  1251. .cmd_rcgr = 0x68080,
  1252. .freq_tbl = ftbl_nss_ppe_clk_src,
  1253. .hid_width = 5,
  1254. .parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
  1255. .clkr.hw.init = &(struct clk_init_data){
  1256. .name = "nss_ppe_clk_src",
  1257. .parent_data = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
  1258. .num_parents = ARRAY_SIZE(gcc_xo_bias_gpll0_gpll4_nss_ubi32),
  1259. .ops = &clk_rcg2_ops,
  1260. },
  1261. };
  1262. static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
  1263. .mult = 1,
  1264. .div = 4,
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "nss_ppe_cdiv_clk_src",
  1267. .parent_hws = (const struct clk_hw *[]){
  1268. &nss_ppe_clk_src.clkr.hw },
  1269. .num_parents = 1,
  1270. .ops = &clk_fixed_factor_ops,
  1271. .flags = CLK_SET_RATE_PARENT,
  1272. },
  1273. };
  1274. static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
  1275. F(19200000, P_XO, 1, 0, 0),
  1276. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  1277. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  1278. { }
  1279. };
  1280. static const struct clk_parent_data gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
  1281. { .fw_name = "xo", .name = "xo" },
  1282. { .fw_name = "uniphy0_gcc_rx_clk", .name = "uniphy0_gcc_rx_clk" },
  1283. { .fw_name = "uniphy0_gcc_tx_clk", .name = "uniphy0_gcc_tx_clk" },
  1284. { .hw = &ubi32_pll.clkr.hw },
  1285. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1286. };
  1287. static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
  1288. { P_XO, 0 },
  1289. { P_UNIPHY0_RX, 1 },
  1290. { P_UNIPHY0_TX, 2 },
  1291. { P_UBI32_PLL, 5 },
  1292. { P_BIAS_PLL, 6 },
  1293. };
  1294. static struct clk_rcg2 nss_port1_rx_clk_src = {
  1295. .cmd_rcgr = 0x68020,
  1296. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1297. .hid_width = 5,
  1298. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1299. .clkr.hw.init = &(struct clk_init_data){
  1300. .name = "nss_port1_rx_clk_src",
  1301. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1302. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_rx_tx_ubi32_bias),
  1303. .ops = &clk_rcg2_ops,
  1304. },
  1305. };
  1306. static struct clk_regmap_div nss_port1_rx_div_clk_src = {
  1307. .reg = 0x68400,
  1308. .shift = 0,
  1309. .width = 4,
  1310. .clkr = {
  1311. .hw.init = &(struct clk_init_data){
  1312. .name = "nss_port1_rx_div_clk_src",
  1313. .parent_hws = (const struct clk_hw *[]){
  1314. &nss_port1_rx_clk_src.clkr.hw },
  1315. .num_parents = 1,
  1316. .ops = &clk_regmap_div_ops,
  1317. .flags = CLK_SET_RATE_PARENT,
  1318. },
  1319. },
  1320. };
  1321. static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
  1322. F(19200000, P_XO, 1, 0, 0),
  1323. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  1324. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  1325. { }
  1326. };
  1327. static const struct clk_parent_data gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
  1328. { .fw_name = "xo", .name = "xo" },
  1329. { .fw_name = "uniphy0_gcc_tx_clk", .name = "uniphy0_gcc_tx_clk" },
  1330. { .fw_name = "uniphy0_gcc_rx_clk", .name = "uniphy0_gcc_rx_clk" },
  1331. { .hw = &ubi32_pll.clkr.hw },
  1332. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1333. };
  1334. static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
  1335. { P_XO, 0 },
  1336. { P_UNIPHY0_TX, 1 },
  1337. { P_UNIPHY0_RX, 2 },
  1338. { P_UBI32_PLL, 5 },
  1339. { P_BIAS_PLL, 6 },
  1340. };
  1341. static struct clk_rcg2 nss_port1_tx_clk_src = {
  1342. .cmd_rcgr = 0x68028,
  1343. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1344. .hid_width = 5,
  1345. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1346. .clkr.hw.init = &(struct clk_init_data){
  1347. .name = "nss_port1_tx_clk_src",
  1348. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1349. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_tx_rx_ubi32_bias),
  1350. .ops = &clk_rcg2_ops,
  1351. },
  1352. };
  1353. static struct clk_regmap_div nss_port1_tx_div_clk_src = {
  1354. .reg = 0x68404,
  1355. .shift = 0,
  1356. .width = 4,
  1357. .clkr = {
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "nss_port1_tx_div_clk_src",
  1360. .parent_hws = (const struct clk_hw *[]){
  1361. &nss_port1_tx_clk_src.clkr.hw },
  1362. .num_parents = 1,
  1363. .ops = &clk_regmap_div_ops,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_rcg2 nss_port2_rx_clk_src = {
  1369. .cmd_rcgr = 0x68030,
  1370. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1371. .hid_width = 5,
  1372. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1373. .clkr.hw.init = &(struct clk_init_data){
  1374. .name = "nss_port2_rx_clk_src",
  1375. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1376. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_rx_tx_ubi32_bias),
  1377. .ops = &clk_rcg2_ops,
  1378. },
  1379. };
  1380. static struct clk_regmap_div nss_port2_rx_div_clk_src = {
  1381. .reg = 0x68410,
  1382. .shift = 0,
  1383. .width = 4,
  1384. .clkr = {
  1385. .hw.init = &(struct clk_init_data){
  1386. .name = "nss_port2_rx_div_clk_src",
  1387. .parent_hws = (const struct clk_hw *[]){
  1388. &nss_port2_rx_clk_src.clkr.hw },
  1389. .num_parents = 1,
  1390. .ops = &clk_regmap_div_ops,
  1391. .flags = CLK_SET_RATE_PARENT,
  1392. },
  1393. },
  1394. };
  1395. static struct clk_rcg2 nss_port2_tx_clk_src = {
  1396. .cmd_rcgr = 0x68038,
  1397. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1398. .hid_width = 5,
  1399. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1400. .clkr.hw.init = &(struct clk_init_data){
  1401. .name = "nss_port2_tx_clk_src",
  1402. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1403. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_tx_rx_ubi32_bias),
  1404. .ops = &clk_rcg2_ops,
  1405. },
  1406. };
  1407. static struct clk_regmap_div nss_port2_tx_div_clk_src = {
  1408. .reg = 0x68414,
  1409. .shift = 0,
  1410. .width = 4,
  1411. .clkr = {
  1412. .hw.init = &(struct clk_init_data){
  1413. .name = "nss_port2_tx_div_clk_src",
  1414. .parent_hws = (const struct clk_hw *[]){
  1415. &nss_port2_tx_clk_src.clkr.hw },
  1416. .num_parents = 1,
  1417. .ops = &clk_regmap_div_ops,
  1418. .flags = CLK_SET_RATE_PARENT,
  1419. },
  1420. },
  1421. };
  1422. static struct clk_rcg2 nss_port3_rx_clk_src = {
  1423. .cmd_rcgr = 0x68040,
  1424. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1425. .hid_width = 5,
  1426. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1427. .clkr.hw.init = &(struct clk_init_data){
  1428. .name = "nss_port3_rx_clk_src",
  1429. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1430. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_rx_tx_ubi32_bias),
  1431. .ops = &clk_rcg2_ops,
  1432. },
  1433. };
  1434. static struct clk_regmap_div nss_port3_rx_div_clk_src = {
  1435. .reg = 0x68420,
  1436. .shift = 0,
  1437. .width = 4,
  1438. .clkr = {
  1439. .hw.init = &(struct clk_init_data){
  1440. .name = "nss_port3_rx_div_clk_src",
  1441. .parent_hws = (const struct clk_hw *[]){
  1442. &nss_port3_rx_clk_src.clkr.hw },
  1443. .num_parents = 1,
  1444. .ops = &clk_regmap_div_ops,
  1445. .flags = CLK_SET_RATE_PARENT,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_rcg2 nss_port3_tx_clk_src = {
  1450. .cmd_rcgr = 0x68048,
  1451. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1452. .hid_width = 5,
  1453. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1454. .clkr.hw.init = &(struct clk_init_data){
  1455. .name = "nss_port3_tx_clk_src",
  1456. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1457. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_tx_rx_ubi32_bias),
  1458. .ops = &clk_rcg2_ops,
  1459. },
  1460. };
  1461. static struct clk_regmap_div nss_port3_tx_div_clk_src = {
  1462. .reg = 0x68424,
  1463. .shift = 0,
  1464. .width = 4,
  1465. .clkr = {
  1466. .hw.init = &(struct clk_init_data){
  1467. .name = "nss_port3_tx_div_clk_src",
  1468. .parent_hws = (const struct clk_hw *[]){
  1469. &nss_port3_tx_clk_src.clkr.hw },
  1470. .num_parents = 1,
  1471. .ops = &clk_regmap_div_ops,
  1472. .flags = CLK_SET_RATE_PARENT,
  1473. },
  1474. },
  1475. };
  1476. static struct clk_rcg2 nss_port4_rx_clk_src = {
  1477. .cmd_rcgr = 0x68050,
  1478. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1479. .hid_width = 5,
  1480. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1481. .clkr.hw.init = &(struct clk_init_data){
  1482. .name = "nss_port4_rx_clk_src",
  1483. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1484. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_rx_tx_ubi32_bias),
  1485. .ops = &clk_rcg2_ops,
  1486. },
  1487. };
  1488. static struct clk_regmap_div nss_port4_rx_div_clk_src = {
  1489. .reg = 0x68430,
  1490. .shift = 0,
  1491. .width = 4,
  1492. .clkr = {
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "nss_port4_rx_div_clk_src",
  1495. .parent_hws = (const struct clk_hw *[]){
  1496. &nss_port4_rx_clk_src.clkr.hw },
  1497. .num_parents = 1,
  1498. .ops = &clk_regmap_div_ops,
  1499. .flags = CLK_SET_RATE_PARENT,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_rcg2 nss_port4_tx_clk_src = {
  1504. .cmd_rcgr = 0x68058,
  1505. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1506. .hid_width = 5,
  1507. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1508. .clkr.hw.init = &(struct clk_init_data){
  1509. .name = "nss_port4_tx_clk_src",
  1510. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1511. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_tx_rx_ubi32_bias),
  1512. .ops = &clk_rcg2_ops,
  1513. },
  1514. };
  1515. static struct clk_regmap_div nss_port4_tx_div_clk_src = {
  1516. .reg = 0x68434,
  1517. .shift = 0,
  1518. .width = 4,
  1519. .clkr = {
  1520. .hw.init = &(struct clk_init_data){
  1521. .name = "nss_port4_tx_div_clk_src",
  1522. .parent_hws = (const struct clk_hw *[]){
  1523. &nss_port4_tx_clk_src.clkr.hw },
  1524. .num_parents = 1,
  1525. .ops = &clk_regmap_div_ops,
  1526. .flags = CLK_SET_RATE_PARENT,
  1527. },
  1528. },
  1529. };
  1530. static const struct freq_conf ftbl_nss_port5_rx_clk_src_25[] = {
  1531. C(P_UNIPHY1_RX, 12.5, 0, 0),
  1532. C(P_UNIPHY0_RX, 5, 0, 0),
  1533. };
  1534. static const struct freq_conf ftbl_nss_port5_rx_clk_src_125[] = {
  1535. C(P_UNIPHY1_RX, 2.5, 0, 0),
  1536. C(P_UNIPHY0_RX, 1, 0, 0),
  1537. };
  1538. static const struct freq_multi_tbl ftbl_nss_port5_rx_clk_src[] = {
  1539. FMS(19200000, P_XO, 1, 0, 0),
  1540. FM(25000000, ftbl_nss_port5_rx_clk_src_25),
  1541. FMS(78125000, P_UNIPHY1_RX, 4, 0, 0),
  1542. FM(125000000, ftbl_nss_port5_rx_clk_src_125),
  1543. FMS(156250000, P_UNIPHY1_RX, 2, 0, 0),
  1544. FMS(312500000, P_UNIPHY1_RX, 1, 0, 0),
  1545. { }
  1546. };
  1547. static const struct clk_parent_data gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
  1548. { .fw_name = "xo", .name = "xo" },
  1549. { .fw_name = "uniphy0_gcc_rx_clk", .name = "uniphy0_gcc_rx_clk" },
  1550. { .fw_name = "uniphy0_gcc_tx_clk", .name = "uniphy0_gcc_tx_clk" },
  1551. { .fw_name = "uniphy1_gcc_rx_clk", .name = "uniphy1_gcc_rx_clk" },
  1552. { .fw_name = "uniphy1_gcc_tx_clk", .name = "uniphy1_gcc_tx_clk" },
  1553. { .hw = &ubi32_pll.clkr.hw },
  1554. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1555. };
  1556. static const struct parent_map
  1557. gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
  1558. { P_XO, 0 },
  1559. { P_UNIPHY0_RX, 1 },
  1560. { P_UNIPHY0_TX, 2 },
  1561. { P_UNIPHY1_RX, 3 },
  1562. { P_UNIPHY1_TX, 4 },
  1563. { P_UBI32_PLL, 5 },
  1564. { P_BIAS_PLL, 6 },
  1565. };
  1566. static struct clk_rcg2 nss_port5_rx_clk_src = {
  1567. .cmd_rcgr = 0x68060,
  1568. .freq_multi_tbl = ftbl_nss_port5_rx_clk_src,
  1569. .hid_width = 5,
  1570. .parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
  1571. .clkr.hw.init = &(struct clk_init_data){
  1572. .name = "nss_port5_rx_clk_src",
  1573. .parent_data = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
  1574. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias),
  1575. .ops = &clk_rcg2_fm_ops,
  1576. },
  1577. };
  1578. static struct clk_regmap_div nss_port5_rx_div_clk_src = {
  1579. .reg = 0x68440,
  1580. .shift = 0,
  1581. .width = 4,
  1582. .clkr = {
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "nss_port5_rx_div_clk_src",
  1585. .parent_hws = (const struct clk_hw *[]){
  1586. &nss_port5_rx_clk_src.clkr.hw },
  1587. .num_parents = 1,
  1588. .ops = &clk_regmap_div_ops,
  1589. .flags = CLK_SET_RATE_PARENT,
  1590. },
  1591. },
  1592. };
  1593. static const struct freq_conf ftbl_nss_port5_tx_clk_src_25[] = {
  1594. C(P_UNIPHY1_TX, 12.5, 0, 0),
  1595. C(P_UNIPHY0_TX, 5, 0, 0),
  1596. };
  1597. static const struct freq_conf ftbl_nss_port5_tx_clk_src_125[] = {
  1598. C(P_UNIPHY1_TX, 2.5, 0, 0),
  1599. C(P_UNIPHY0_TX, 1, 0, 0),
  1600. };
  1601. static const struct freq_multi_tbl ftbl_nss_port5_tx_clk_src[] = {
  1602. FMS(19200000, P_XO, 1, 0, 0),
  1603. FM(25000000, ftbl_nss_port5_tx_clk_src_25),
  1604. FMS(78125000, P_UNIPHY1_TX, 4, 0, 0),
  1605. FM(125000000, ftbl_nss_port5_tx_clk_src_125),
  1606. FMS(156250000, P_UNIPHY1_TX, 2, 0, 0),
  1607. FMS(312500000, P_UNIPHY1_TX, 1, 0, 0),
  1608. { }
  1609. };
  1610. static const struct clk_parent_data gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
  1611. { .fw_name = "xo", .name = "xo" },
  1612. { .fw_name = "uniphy0_gcc_tx_clk", .name = "uniphy0_gcc_tx_clk" },
  1613. { .fw_name = "uniphy0_gcc_rx_clk", .name = "uniphy0_gcc_rx_clk" },
  1614. { .fw_name = "uniphy1_gcc_tx_clk", .name = "uniphy1_gcc_tx_clk" },
  1615. { .fw_name = "uniphy1_gcc_rx_clk", .name = "uniphy1_gcc_rx_clk" },
  1616. { .hw = &ubi32_pll.clkr.hw },
  1617. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1618. };
  1619. static const struct parent_map
  1620. gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
  1621. { P_XO, 0 },
  1622. { P_UNIPHY0_TX, 1 },
  1623. { P_UNIPHY0_RX, 2 },
  1624. { P_UNIPHY1_TX, 3 },
  1625. { P_UNIPHY1_RX, 4 },
  1626. { P_UBI32_PLL, 5 },
  1627. { P_BIAS_PLL, 6 },
  1628. };
  1629. static struct clk_rcg2 nss_port5_tx_clk_src = {
  1630. .cmd_rcgr = 0x68068,
  1631. .freq_multi_tbl = ftbl_nss_port5_tx_clk_src,
  1632. .hid_width = 5,
  1633. .parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
  1634. .clkr.hw.init = &(struct clk_init_data){
  1635. .name = "nss_port5_tx_clk_src",
  1636. .parent_data = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
  1637. .num_parents = ARRAY_SIZE(gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias),
  1638. .ops = &clk_rcg2_fm_ops,
  1639. },
  1640. };
  1641. static struct clk_regmap_div nss_port5_tx_div_clk_src = {
  1642. .reg = 0x68444,
  1643. .shift = 0,
  1644. .width = 4,
  1645. .clkr = {
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "nss_port5_tx_div_clk_src",
  1648. .parent_hws = (const struct clk_hw *[]){
  1649. &nss_port5_tx_clk_src.clkr.hw },
  1650. .num_parents = 1,
  1651. .ops = &clk_regmap_div_ops,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. },
  1654. },
  1655. };
  1656. static const struct freq_conf ftbl_nss_port6_rx_clk_src_25[] = {
  1657. C(P_UNIPHY2_RX, 5, 0, 0),
  1658. C(P_UNIPHY2_RX, 12.5, 0, 0),
  1659. };
  1660. static const struct freq_conf ftbl_nss_port6_rx_clk_src_125[] = {
  1661. C(P_UNIPHY2_RX, 1, 0, 0),
  1662. C(P_UNIPHY2_RX, 2.5, 0, 0),
  1663. };
  1664. static const struct freq_multi_tbl ftbl_nss_port6_rx_clk_src[] = {
  1665. FMS(19200000, P_XO, 1, 0, 0),
  1666. FM(25000000, ftbl_nss_port6_rx_clk_src_25),
  1667. FMS(78125000, P_UNIPHY2_RX, 4, 0, 0),
  1668. FM(125000000, ftbl_nss_port6_rx_clk_src_125),
  1669. FMS(156250000, P_UNIPHY2_RX, 2, 0, 0),
  1670. FMS(312500000, P_UNIPHY2_RX, 1, 0, 0),
  1671. { }
  1672. };
  1673. static const struct clk_parent_data gcc_xo_uniphy2_rx_tx_ubi32_bias[] = {
  1674. { .fw_name = "xo", .name = "xo" },
  1675. { .fw_name = "uniphy2_gcc_rx_clk", .name = "uniphy2_gcc_rx_clk" },
  1676. { .fw_name = "uniphy2_gcc_tx_clk", .name = "uniphy2_gcc_tx_clk" },
  1677. { .hw = &ubi32_pll.clkr.hw },
  1678. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1679. };
  1680. static const struct parent_map gcc_xo_uniphy2_rx_tx_ubi32_bias_map[] = {
  1681. { P_XO, 0 },
  1682. { P_UNIPHY2_RX, 1 },
  1683. { P_UNIPHY2_TX, 2 },
  1684. { P_UBI32_PLL, 5 },
  1685. { P_BIAS_PLL, 6 },
  1686. };
  1687. static struct clk_rcg2 nss_port6_rx_clk_src = {
  1688. .cmd_rcgr = 0x68070,
  1689. .freq_multi_tbl = ftbl_nss_port6_rx_clk_src,
  1690. .hid_width = 5,
  1691. .parent_map = gcc_xo_uniphy2_rx_tx_ubi32_bias_map,
  1692. .clkr.hw.init = &(struct clk_init_data){
  1693. .name = "nss_port6_rx_clk_src",
  1694. .parent_data = gcc_xo_uniphy2_rx_tx_ubi32_bias,
  1695. .num_parents = ARRAY_SIZE(gcc_xo_uniphy2_rx_tx_ubi32_bias),
  1696. .ops = &clk_rcg2_fm_ops,
  1697. },
  1698. };
  1699. static struct clk_regmap_div nss_port6_rx_div_clk_src = {
  1700. .reg = 0x68450,
  1701. .shift = 0,
  1702. .width = 4,
  1703. .clkr = {
  1704. .hw.init = &(struct clk_init_data){
  1705. .name = "nss_port6_rx_div_clk_src",
  1706. .parent_hws = (const struct clk_hw *[]){
  1707. &nss_port6_rx_clk_src.clkr.hw },
  1708. .num_parents = 1,
  1709. .ops = &clk_regmap_div_ops,
  1710. .flags = CLK_SET_RATE_PARENT,
  1711. },
  1712. },
  1713. };
  1714. static const struct freq_conf ftbl_nss_port6_tx_clk_src_25[] = {
  1715. C(P_UNIPHY2_TX, 5, 0, 0),
  1716. C(P_UNIPHY2_TX, 12.5, 0, 0),
  1717. };
  1718. static const struct freq_conf ftbl_nss_port6_tx_clk_src_125[] = {
  1719. C(P_UNIPHY2_TX, 1, 0, 0),
  1720. C(P_UNIPHY2_TX, 2.5, 0, 0),
  1721. };
  1722. static const struct freq_multi_tbl ftbl_nss_port6_tx_clk_src[] = {
  1723. FMS(19200000, P_XO, 1, 0, 0),
  1724. FM(25000000, ftbl_nss_port6_tx_clk_src_25),
  1725. FMS(78125000, P_UNIPHY1_RX, 4, 0, 0),
  1726. FM(125000000, ftbl_nss_port6_tx_clk_src_125),
  1727. FMS(156250000, P_UNIPHY1_RX, 2, 0, 0),
  1728. FMS(312500000, P_UNIPHY1_RX, 1, 0, 0),
  1729. { }
  1730. };
  1731. static const struct clk_parent_data gcc_xo_uniphy2_tx_rx_ubi32_bias[] = {
  1732. { .fw_name = "xo", .name = "xo" },
  1733. { .fw_name = "uniphy2_gcc_tx_clk", .name = "uniphy2_gcc_tx_clk" },
  1734. { .fw_name = "uniphy2_gcc_rx_clk", .name = "uniphy2_gcc_rx_clk" },
  1735. { .hw = &ubi32_pll.clkr.hw },
  1736. { .fw_name = "bias_pll_cc_clk", .name = "bias_pll_cc_clk" },
  1737. };
  1738. static const struct parent_map gcc_xo_uniphy2_tx_rx_ubi32_bias_map[] = {
  1739. { P_XO, 0 },
  1740. { P_UNIPHY2_TX, 1 },
  1741. { P_UNIPHY2_RX, 2 },
  1742. { P_UBI32_PLL, 5 },
  1743. { P_BIAS_PLL, 6 },
  1744. };
  1745. static struct clk_rcg2 nss_port6_tx_clk_src = {
  1746. .cmd_rcgr = 0x68078,
  1747. .freq_multi_tbl = ftbl_nss_port6_tx_clk_src,
  1748. .hid_width = 5,
  1749. .parent_map = gcc_xo_uniphy2_tx_rx_ubi32_bias_map,
  1750. .clkr.hw.init = &(struct clk_init_data){
  1751. .name = "nss_port6_tx_clk_src",
  1752. .parent_data = gcc_xo_uniphy2_tx_rx_ubi32_bias,
  1753. .num_parents = ARRAY_SIZE(gcc_xo_uniphy2_tx_rx_ubi32_bias),
  1754. .ops = &clk_rcg2_fm_ops,
  1755. },
  1756. };
  1757. static struct clk_regmap_div nss_port6_tx_div_clk_src = {
  1758. .reg = 0x68454,
  1759. .shift = 0,
  1760. .width = 4,
  1761. .clkr = {
  1762. .hw.init = &(struct clk_init_data){
  1763. .name = "nss_port6_tx_div_clk_src",
  1764. .parent_hws = (const struct clk_hw *[]){
  1765. &nss_port6_tx_clk_src.clkr.hw },
  1766. .num_parents = 1,
  1767. .ops = &clk_regmap_div_ops,
  1768. .flags = CLK_SET_RATE_PARENT,
  1769. },
  1770. },
  1771. };
  1772. static const struct freq_tbl ftbl_crypto_clk_src[] = {
  1773. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  1774. F(80000000, P_GPLL0, 10, 0, 0),
  1775. F(100000000, P_GPLL0, 8, 0, 0),
  1776. F(160000000, P_GPLL0, 5, 0, 0),
  1777. { }
  1778. };
  1779. static struct clk_rcg2 crypto_clk_src = {
  1780. .cmd_rcgr = 0x16004,
  1781. .freq_tbl = ftbl_crypto_clk_src,
  1782. .hid_width = 5,
  1783. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1784. .clkr.hw.init = &(struct clk_init_data){
  1785. .name = "crypto_clk_src",
  1786. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1787. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_out_main_div2),
  1788. .ops = &clk_rcg2_ops,
  1789. },
  1790. };
  1791. static const struct freq_tbl ftbl_gp_clk_src[] = {
  1792. F(19200000, P_XO, 1, 0, 0),
  1793. { }
  1794. };
  1795. static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
  1796. { .fw_name = "xo", .name = "xo" },
  1797. { .hw = &gpll0.clkr.hw },
  1798. { .hw = &gpll6.clkr.hw },
  1799. { .hw = &gpll0_out_main_div2.hw },
  1800. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  1801. };
  1802. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
  1803. { P_XO, 0 },
  1804. { P_GPLL0, 1 },
  1805. { P_GPLL6, 2 },
  1806. { P_GPLL0_DIV2, 4 },
  1807. { P_SLEEP_CLK, 6 },
  1808. };
  1809. static struct clk_rcg2 gp1_clk_src = {
  1810. .cmd_rcgr = 0x08004,
  1811. .freq_tbl = ftbl_gp_clk_src,
  1812. .mnd_width = 8,
  1813. .hid_width = 5,
  1814. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1815. .clkr.hw.init = &(struct clk_init_data){
  1816. .name = "gp1_clk_src",
  1817. .parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1818. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll0_sleep_clk),
  1819. .ops = &clk_rcg2_ops,
  1820. },
  1821. };
  1822. static struct clk_rcg2 gp2_clk_src = {
  1823. .cmd_rcgr = 0x09004,
  1824. .freq_tbl = ftbl_gp_clk_src,
  1825. .mnd_width = 8,
  1826. .hid_width = 5,
  1827. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1828. .clkr.hw.init = &(struct clk_init_data){
  1829. .name = "gp2_clk_src",
  1830. .parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1831. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll0_sleep_clk),
  1832. .ops = &clk_rcg2_ops,
  1833. },
  1834. };
  1835. static struct clk_rcg2 gp3_clk_src = {
  1836. .cmd_rcgr = 0x0a004,
  1837. .freq_tbl = ftbl_gp_clk_src,
  1838. .mnd_width = 8,
  1839. .hid_width = 5,
  1840. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1841. .clkr.hw.init = &(struct clk_init_data){
  1842. .name = "gp3_clk_src",
  1843. .parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1844. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll0_sleep_clk),
  1845. .ops = &clk_rcg2_ops,
  1846. },
  1847. };
  1848. static struct clk_branch gcc_blsp1_ahb_clk = {
  1849. .halt_reg = 0x01008,
  1850. .clkr = {
  1851. .enable_reg = 0x01008,
  1852. .enable_mask = BIT(0),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "gcc_blsp1_ahb_clk",
  1855. .parent_hws = (const struct clk_hw *[]){
  1856. &pcnoc_clk_src.hw },
  1857. .num_parents = 1,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1864. .halt_reg = 0x02008,
  1865. .clkr = {
  1866. .enable_reg = 0x02008,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1870. .parent_hws = (const struct clk_hw *[]){
  1871. &blsp1_qup1_i2c_apps_clk_src.clkr.hw },
  1872. .num_parents = 1,
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1879. .halt_reg = 0x02004,
  1880. .clkr = {
  1881. .enable_reg = 0x02004,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1885. .parent_hws = (const struct clk_hw *[]){
  1886. &blsp1_qup1_spi_apps_clk_src.clkr.hw },
  1887. .num_parents = 1,
  1888. .flags = CLK_SET_RATE_PARENT,
  1889. .ops = &clk_branch2_ops,
  1890. },
  1891. },
  1892. };
  1893. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1894. .halt_reg = 0x03010,
  1895. .clkr = {
  1896. .enable_reg = 0x03010,
  1897. .enable_mask = BIT(0),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1900. .parent_hws = (const struct clk_hw *[]){
  1901. &blsp1_qup2_i2c_apps_clk_src.clkr.hw },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1909. .halt_reg = 0x0300c,
  1910. .clkr = {
  1911. .enable_reg = 0x0300c,
  1912. .enable_mask = BIT(0),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1915. .parent_hws = (const struct clk_hw *[]){
  1916. &blsp1_qup2_spi_apps_clk_src.clkr.hw },
  1917. .num_parents = 1,
  1918. .flags = CLK_SET_RATE_PARENT,
  1919. .ops = &clk_branch2_ops,
  1920. },
  1921. },
  1922. };
  1923. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1924. .halt_reg = 0x04010,
  1925. .clkr = {
  1926. .enable_reg = 0x04010,
  1927. .enable_mask = BIT(0),
  1928. .hw.init = &(struct clk_init_data){
  1929. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1930. .parent_hws = (const struct clk_hw *[]){
  1931. &blsp1_qup3_i2c_apps_clk_src.clkr.hw },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1939. .halt_reg = 0x0400c,
  1940. .clkr = {
  1941. .enable_reg = 0x0400c,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1945. .parent_hws = (const struct clk_hw *[]){
  1946. &blsp1_qup3_spi_apps_clk_src.clkr.hw },
  1947. .num_parents = 1,
  1948. .flags = CLK_SET_RATE_PARENT,
  1949. .ops = &clk_branch2_ops,
  1950. },
  1951. },
  1952. };
  1953. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1954. .halt_reg = 0x05010,
  1955. .clkr = {
  1956. .enable_reg = 0x05010,
  1957. .enable_mask = BIT(0),
  1958. .hw.init = &(struct clk_init_data){
  1959. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1960. .parent_hws = (const struct clk_hw *[]){
  1961. &blsp1_qup4_i2c_apps_clk_src.clkr.hw },
  1962. .num_parents = 1,
  1963. .flags = CLK_SET_RATE_PARENT,
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1969. .halt_reg = 0x0500c,
  1970. .clkr = {
  1971. .enable_reg = 0x0500c,
  1972. .enable_mask = BIT(0),
  1973. .hw.init = &(struct clk_init_data){
  1974. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1975. .parent_hws = (const struct clk_hw *[]){
  1976. &blsp1_qup4_spi_apps_clk_src.clkr.hw },
  1977. .num_parents = 1,
  1978. .flags = CLK_SET_RATE_PARENT,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1984. .halt_reg = 0x06010,
  1985. .clkr = {
  1986. .enable_reg = 0x06010,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1990. .parent_hws = (const struct clk_hw *[]){
  1991. &blsp1_qup5_i2c_apps_clk_src.clkr.hw },
  1992. .num_parents = 1,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1999. .halt_reg = 0x0600c,
  2000. .clkr = {
  2001. .enable_reg = 0x0600c,
  2002. .enable_mask = BIT(0),
  2003. .hw.init = &(struct clk_init_data){
  2004. .name = "gcc_blsp1_qup5_spi_apps_clk",
  2005. .parent_hws = (const struct clk_hw *[]){
  2006. &blsp1_qup5_spi_apps_clk_src.clkr.hw },
  2007. .num_parents = 1,
  2008. .flags = CLK_SET_RATE_PARENT,
  2009. .ops = &clk_branch2_ops,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  2014. .halt_reg = 0x07010,
  2015. .clkr = {
  2016. .enable_reg = 0x07010,
  2017. .enable_mask = BIT(0),
  2018. .hw.init = &(struct clk_init_data){
  2019. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  2020. .parent_hws = (const struct clk_hw *[]){
  2021. &blsp1_qup6_i2c_apps_clk_src.clkr.hw },
  2022. .num_parents = 1,
  2023. .flags = CLK_SET_RATE_PARENT,
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  2029. .halt_reg = 0x0700c,
  2030. .clkr = {
  2031. .enable_reg = 0x0700c,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "gcc_blsp1_qup6_spi_apps_clk",
  2035. .parent_hws = (const struct clk_hw *[]){
  2036. &blsp1_qup6_spi_apps_clk_src.clkr.hw },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  2044. .halt_reg = 0x0203c,
  2045. .clkr = {
  2046. .enable_reg = 0x0203c,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_blsp1_uart1_apps_clk",
  2050. .parent_hws = (const struct clk_hw *[]){
  2051. &blsp1_uart1_apps_clk_src.clkr.hw },
  2052. .num_parents = 1,
  2053. .flags = CLK_SET_RATE_PARENT,
  2054. .ops = &clk_branch2_ops,
  2055. },
  2056. },
  2057. };
  2058. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  2059. .halt_reg = 0x0302c,
  2060. .clkr = {
  2061. .enable_reg = 0x0302c,
  2062. .enable_mask = BIT(0),
  2063. .hw.init = &(struct clk_init_data){
  2064. .name = "gcc_blsp1_uart2_apps_clk",
  2065. .parent_hws = (const struct clk_hw *[]){
  2066. &blsp1_uart2_apps_clk_src.clkr.hw },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  2074. .halt_reg = 0x0402c,
  2075. .clkr = {
  2076. .enable_reg = 0x0402c,
  2077. .enable_mask = BIT(0),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gcc_blsp1_uart3_apps_clk",
  2080. .parent_hws = (const struct clk_hw *[]){
  2081. &blsp1_uart3_apps_clk_src.clkr.hw },
  2082. .num_parents = 1,
  2083. .flags = CLK_SET_RATE_PARENT,
  2084. .ops = &clk_branch2_ops,
  2085. },
  2086. },
  2087. };
  2088. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  2089. .halt_reg = 0x0502c,
  2090. .clkr = {
  2091. .enable_reg = 0x0502c,
  2092. .enable_mask = BIT(0),
  2093. .hw.init = &(struct clk_init_data){
  2094. .name = "gcc_blsp1_uart4_apps_clk",
  2095. .parent_hws = (const struct clk_hw *[]){
  2096. &blsp1_uart4_apps_clk_src.clkr.hw },
  2097. .num_parents = 1,
  2098. .flags = CLK_SET_RATE_PARENT,
  2099. .ops = &clk_branch2_ops,
  2100. },
  2101. },
  2102. };
  2103. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  2104. .halt_reg = 0x0602c,
  2105. .clkr = {
  2106. .enable_reg = 0x0602c,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "gcc_blsp1_uart5_apps_clk",
  2110. .parent_hws = (const struct clk_hw *[]){
  2111. &blsp1_uart5_apps_clk_src.clkr.hw },
  2112. .num_parents = 1,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. .ops = &clk_branch2_ops,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  2119. .halt_reg = 0x0702c,
  2120. .clkr = {
  2121. .enable_reg = 0x0702c,
  2122. .enable_mask = BIT(0),
  2123. .hw.init = &(struct clk_init_data){
  2124. .name = "gcc_blsp1_uart6_apps_clk",
  2125. .parent_hws = (const struct clk_hw *[]){
  2126. &blsp1_uart6_apps_clk_src.clkr.hw },
  2127. .num_parents = 1,
  2128. .flags = CLK_SET_RATE_PARENT,
  2129. .ops = &clk_branch2_ops,
  2130. },
  2131. },
  2132. };
  2133. static struct clk_branch gcc_prng_ahb_clk = {
  2134. .halt_reg = 0x13004,
  2135. .halt_check = BRANCH_HALT_VOTED,
  2136. .clkr = {
  2137. .enable_reg = 0x0b004,
  2138. .enable_mask = BIT(8),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "gcc_prng_ahb_clk",
  2141. .parent_hws = (const struct clk_hw *[]){
  2142. &pcnoc_clk_src.hw },
  2143. .num_parents = 1,
  2144. .flags = CLK_SET_RATE_PARENT,
  2145. .ops = &clk_branch2_ops,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch gcc_qpic_ahb_clk = {
  2150. .halt_reg = 0x57024,
  2151. .clkr = {
  2152. .enable_reg = 0x57024,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "gcc_qpic_ahb_clk",
  2156. .parent_hws = (const struct clk_hw *[]){
  2157. &pcnoc_clk_src.hw },
  2158. .num_parents = 1,
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_qpic_clk = {
  2165. .halt_reg = 0x57020,
  2166. .clkr = {
  2167. .enable_reg = 0x57020,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_qpic_clk",
  2171. .parent_hws = (const struct clk_hw *[]){
  2172. &pcnoc_clk_src.hw },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_pcie0_ahb_clk = {
  2180. .halt_reg = 0x75010,
  2181. .clkr = {
  2182. .enable_reg = 0x75010,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "gcc_pcie0_ahb_clk",
  2186. .parent_hws = (const struct clk_hw *[]){
  2187. &pcnoc_clk_src.hw },
  2188. .num_parents = 1,
  2189. .flags = CLK_SET_RATE_PARENT,
  2190. .ops = &clk_branch2_ops,
  2191. },
  2192. },
  2193. };
  2194. static struct clk_branch gcc_pcie0_aux_clk = {
  2195. .halt_reg = 0x75014,
  2196. .clkr = {
  2197. .enable_reg = 0x75014,
  2198. .enable_mask = BIT(0),
  2199. .hw.init = &(struct clk_init_data){
  2200. .name = "gcc_pcie0_aux_clk",
  2201. .parent_hws = (const struct clk_hw *[]){
  2202. &pcie0_aux_clk_src.clkr.hw },
  2203. .num_parents = 1,
  2204. .flags = CLK_SET_RATE_PARENT,
  2205. .ops = &clk_branch2_ops,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch gcc_pcie0_axi_m_clk = {
  2210. .halt_reg = 0x75008,
  2211. .clkr = {
  2212. .enable_reg = 0x75008,
  2213. .enable_mask = BIT(0),
  2214. .hw.init = &(struct clk_init_data){
  2215. .name = "gcc_pcie0_axi_m_clk",
  2216. .parent_hws = (const struct clk_hw *[]){
  2217. &pcie0_axi_clk_src.clkr.hw },
  2218. .num_parents = 1,
  2219. .flags = CLK_SET_RATE_PARENT,
  2220. .ops = &clk_branch2_ops,
  2221. },
  2222. },
  2223. };
  2224. static struct clk_branch gcc_pcie0_axi_s_clk = {
  2225. .halt_reg = 0x7500c,
  2226. .clkr = {
  2227. .enable_reg = 0x7500c,
  2228. .enable_mask = BIT(0),
  2229. .hw.init = &(struct clk_init_data){
  2230. .name = "gcc_pcie0_axi_s_clk",
  2231. .parent_hws = (const struct clk_hw *[]){
  2232. &pcie0_axi_clk_src.clkr.hw },
  2233. .num_parents = 1,
  2234. .flags = CLK_SET_RATE_PARENT,
  2235. .ops = &clk_branch2_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch gcc_pcie0_pipe_clk = {
  2240. .halt_reg = 0x75018,
  2241. .halt_check = BRANCH_HALT_DELAY,
  2242. .clkr = {
  2243. .enable_reg = 0x75018,
  2244. .enable_mask = BIT(0),
  2245. .hw.init = &(struct clk_init_data){
  2246. .name = "gcc_pcie0_pipe_clk",
  2247. .parent_hws = (const struct clk_hw *[]){
  2248. &pcie0_pipe_clk_src.clkr.hw },
  2249. .num_parents = 1,
  2250. .flags = CLK_SET_RATE_PARENT,
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
  2256. .halt_reg = 0x26048,
  2257. .clkr = {
  2258. .enable_reg = 0x26048,
  2259. .enable_mask = BIT(0),
  2260. .hw.init = &(struct clk_init_data){
  2261. .name = "gcc_sys_noc_pcie0_axi_clk",
  2262. .parent_hws = (const struct clk_hw *[]){
  2263. &pcie0_axi_clk_src.clkr.hw },
  2264. .num_parents = 1,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. .ops = &clk_branch2_ops,
  2267. },
  2268. },
  2269. };
  2270. static struct clk_branch gcc_pcie1_ahb_clk = {
  2271. .halt_reg = 0x76010,
  2272. .clkr = {
  2273. .enable_reg = 0x76010,
  2274. .enable_mask = BIT(0),
  2275. .hw.init = &(struct clk_init_data){
  2276. .name = "gcc_pcie1_ahb_clk",
  2277. .parent_hws = (const struct clk_hw *[]){
  2278. &pcnoc_clk_src.hw },
  2279. .num_parents = 1,
  2280. .flags = CLK_SET_RATE_PARENT,
  2281. .ops = &clk_branch2_ops,
  2282. },
  2283. },
  2284. };
  2285. static struct clk_branch gcc_pcie1_aux_clk = {
  2286. .halt_reg = 0x76014,
  2287. .clkr = {
  2288. .enable_reg = 0x76014,
  2289. .enable_mask = BIT(0),
  2290. .hw.init = &(struct clk_init_data){
  2291. .name = "gcc_pcie1_aux_clk",
  2292. .parent_hws = (const struct clk_hw *[]){
  2293. &pcie1_aux_clk_src.clkr.hw },
  2294. .num_parents = 1,
  2295. .flags = CLK_SET_RATE_PARENT,
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_pcie1_axi_m_clk = {
  2301. .halt_reg = 0x76008,
  2302. .clkr = {
  2303. .enable_reg = 0x76008,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_pcie1_axi_m_clk",
  2307. .parent_hws = (const struct clk_hw *[]){
  2308. &pcie1_axi_clk_src.clkr.hw },
  2309. .num_parents = 1,
  2310. .flags = CLK_SET_RATE_PARENT,
  2311. .ops = &clk_branch2_ops,
  2312. },
  2313. },
  2314. };
  2315. static struct clk_branch gcc_pcie1_axi_s_clk = {
  2316. .halt_reg = 0x7600c,
  2317. .clkr = {
  2318. .enable_reg = 0x7600c,
  2319. .enable_mask = BIT(0),
  2320. .hw.init = &(struct clk_init_data){
  2321. .name = "gcc_pcie1_axi_s_clk",
  2322. .parent_hws = (const struct clk_hw *[]){
  2323. &pcie1_axi_clk_src.clkr.hw },
  2324. .num_parents = 1,
  2325. .flags = CLK_SET_RATE_PARENT,
  2326. .ops = &clk_branch2_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch gcc_pcie1_pipe_clk = {
  2331. .halt_reg = 0x76018,
  2332. .halt_check = BRANCH_HALT_DELAY,
  2333. .clkr = {
  2334. .enable_reg = 0x76018,
  2335. .enable_mask = BIT(0),
  2336. .hw.init = &(struct clk_init_data){
  2337. .name = "gcc_pcie1_pipe_clk",
  2338. .parent_hws = (const struct clk_hw *[]){
  2339. &pcie1_pipe_clk_src.clkr.hw },
  2340. .num_parents = 1,
  2341. .flags = CLK_SET_RATE_PARENT,
  2342. .ops = &clk_branch2_ops,
  2343. },
  2344. },
  2345. };
  2346. static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
  2347. .halt_reg = 0x2604c,
  2348. .clkr = {
  2349. .enable_reg = 0x2604c,
  2350. .enable_mask = BIT(0),
  2351. .hw.init = &(struct clk_init_data){
  2352. .name = "gcc_sys_noc_pcie1_axi_clk",
  2353. .parent_hws = (const struct clk_hw *[]){
  2354. &pcie1_axi_clk_src.clkr.hw },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_usb0_aux_clk = {
  2362. .halt_reg = 0x3e044,
  2363. .clkr = {
  2364. .enable_reg = 0x3e044,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(struct clk_init_data){
  2367. .name = "gcc_usb0_aux_clk",
  2368. .parent_hws = (const struct clk_hw *[]){
  2369. &usb0_aux_clk_src.clkr.hw },
  2370. .num_parents = 1,
  2371. .flags = CLK_SET_RATE_PARENT,
  2372. .ops = &clk_branch2_ops,
  2373. },
  2374. },
  2375. };
  2376. static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
  2377. .halt_reg = 0x26040,
  2378. .clkr = {
  2379. .enable_reg = 0x26040,
  2380. .enable_mask = BIT(0),
  2381. .hw.init = &(struct clk_init_data){
  2382. .name = "gcc_sys_noc_usb0_axi_clk",
  2383. .parent_hws = (const struct clk_hw *[]){
  2384. &usb0_master_clk_src.clkr.hw },
  2385. .num_parents = 1,
  2386. .flags = CLK_SET_RATE_PARENT,
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gcc_usb0_master_clk = {
  2392. .halt_reg = 0x3e000,
  2393. .clkr = {
  2394. .enable_reg = 0x3e000,
  2395. .enable_mask = BIT(0),
  2396. .hw.init = &(struct clk_init_data){
  2397. .name = "gcc_usb0_master_clk",
  2398. .parent_hws = (const struct clk_hw *[]){
  2399. &usb0_master_clk_src.clkr.hw },
  2400. .num_parents = 1,
  2401. .flags = CLK_SET_RATE_PARENT,
  2402. .ops = &clk_branch2_ops,
  2403. },
  2404. },
  2405. };
  2406. static struct clk_branch gcc_usb0_mock_utmi_clk = {
  2407. .halt_reg = 0x3e008,
  2408. .clkr = {
  2409. .enable_reg = 0x3e008,
  2410. .enable_mask = BIT(0),
  2411. .hw.init = &(struct clk_init_data){
  2412. .name = "gcc_usb0_mock_utmi_clk",
  2413. .parent_hws = (const struct clk_hw *[]){
  2414. &usb0_mock_utmi_clk_src.clkr.hw },
  2415. .num_parents = 1,
  2416. .flags = CLK_SET_RATE_PARENT,
  2417. .ops = &clk_branch2_ops,
  2418. },
  2419. },
  2420. };
  2421. static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
  2422. .halt_reg = 0x3e080,
  2423. .clkr = {
  2424. .enable_reg = 0x3e080,
  2425. .enable_mask = BIT(0),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "gcc_usb0_phy_cfg_ahb_clk",
  2428. .parent_hws = (const struct clk_hw *[]){
  2429. &pcnoc_clk_src.hw },
  2430. .num_parents = 1,
  2431. .flags = CLK_SET_RATE_PARENT,
  2432. .ops = &clk_branch2_ops,
  2433. },
  2434. },
  2435. };
  2436. static struct clk_branch gcc_usb0_pipe_clk = {
  2437. .halt_reg = 0x3e040,
  2438. .halt_check = BRANCH_HALT_DELAY,
  2439. .clkr = {
  2440. .enable_reg = 0x3e040,
  2441. .enable_mask = BIT(0),
  2442. .hw.init = &(struct clk_init_data){
  2443. .name = "gcc_usb0_pipe_clk",
  2444. .parent_hws = (const struct clk_hw *[]){
  2445. &usb0_pipe_clk_src.clkr.hw },
  2446. .num_parents = 1,
  2447. .flags = CLK_SET_RATE_PARENT,
  2448. .ops = &clk_branch2_ops,
  2449. },
  2450. },
  2451. };
  2452. static struct clk_branch gcc_usb0_sleep_clk = {
  2453. .halt_reg = 0x3e004,
  2454. .clkr = {
  2455. .enable_reg = 0x3e004,
  2456. .enable_mask = BIT(0),
  2457. .hw.init = &(struct clk_init_data){
  2458. .name = "gcc_usb0_sleep_clk",
  2459. .parent_hws = (const struct clk_hw *[]){
  2460. &gcc_sleep_clk_src.clkr.hw },
  2461. .num_parents = 1,
  2462. .flags = CLK_SET_RATE_PARENT,
  2463. .ops = &clk_branch2_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch gcc_usb1_aux_clk = {
  2468. .halt_reg = 0x3f044,
  2469. .clkr = {
  2470. .enable_reg = 0x3f044,
  2471. .enable_mask = BIT(0),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "gcc_usb1_aux_clk",
  2474. .parent_hws = (const struct clk_hw *[]){
  2475. &usb1_aux_clk_src.clkr.hw },
  2476. .num_parents = 1,
  2477. .flags = CLK_SET_RATE_PARENT,
  2478. .ops = &clk_branch2_ops,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_branch gcc_sys_noc_usb1_axi_clk = {
  2483. .halt_reg = 0x26044,
  2484. .clkr = {
  2485. .enable_reg = 0x26044,
  2486. .enable_mask = BIT(0),
  2487. .hw.init = &(struct clk_init_data){
  2488. .name = "gcc_sys_noc_usb1_axi_clk",
  2489. .parent_hws = (const struct clk_hw *[]){
  2490. &usb1_master_clk_src.clkr.hw },
  2491. .num_parents = 1,
  2492. .flags = CLK_SET_RATE_PARENT,
  2493. .ops = &clk_branch2_ops,
  2494. },
  2495. },
  2496. };
  2497. static struct clk_branch gcc_usb1_master_clk = {
  2498. .halt_reg = 0x3f000,
  2499. .clkr = {
  2500. .enable_reg = 0x3f000,
  2501. .enable_mask = BIT(0),
  2502. .hw.init = &(struct clk_init_data){
  2503. .name = "gcc_usb1_master_clk",
  2504. .parent_hws = (const struct clk_hw *[]){
  2505. &usb1_master_clk_src.clkr.hw },
  2506. .num_parents = 1,
  2507. .flags = CLK_SET_RATE_PARENT,
  2508. .ops = &clk_branch2_ops,
  2509. },
  2510. },
  2511. };
  2512. static struct clk_branch gcc_usb1_mock_utmi_clk = {
  2513. .halt_reg = 0x3f008,
  2514. .clkr = {
  2515. .enable_reg = 0x3f008,
  2516. .enable_mask = BIT(0),
  2517. .hw.init = &(struct clk_init_data){
  2518. .name = "gcc_usb1_mock_utmi_clk",
  2519. .parent_hws = (const struct clk_hw *[]){
  2520. &usb1_mock_utmi_clk_src.clkr.hw },
  2521. .num_parents = 1,
  2522. .flags = CLK_SET_RATE_PARENT,
  2523. .ops = &clk_branch2_ops,
  2524. },
  2525. },
  2526. };
  2527. static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
  2528. .halt_reg = 0x3f080,
  2529. .clkr = {
  2530. .enable_reg = 0x3f080,
  2531. .enable_mask = BIT(0),
  2532. .hw.init = &(struct clk_init_data){
  2533. .name = "gcc_usb1_phy_cfg_ahb_clk",
  2534. .parent_hws = (const struct clk_hw *[]){
  2535. &pcnoc_clk_src.hw },
  2536. .num_parents = 1,
  2537. .flags = CLK_SET_RATE_PARENT,
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_branch gcc_usb1_pipe_clk = {
  2543. .halt_reg = 0x3f040,
  2544. .halt_check = BRANCH_HALT_DELAY,
  2545. .clkr = {
  2546. .enable_reg = 0x3f040,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "gcc_usb1_pipe_clk",
  2550. .parent_hws = (const struct clk_hw *[]){
  2551. &usb1_pipe_clk_src.clkr.hw },
  2552. .num_parents = 1,
  2553. .flags = CLK_SET_RATE_PARENT,
  2554. .ops = &clk_branch2_ops,
  2555. },
  2556. },
  2557. };
  2558. static struct clk_branch gcc_usb1_sleep_clk = {
  2559. .halt_reg = 0x3f004,
  2560. .clkr = {
  2561. .enable_reg = 0x3f004,
  2562. .enable_mask = BIT(0),
  2563. .hw.init = &(struct clk_init_data){
  2564. .name = "gcc_usb1_sleep_clk",
  2565. .parent_hws = (const struct clk_hw *[]){
  2566. &gcc_sleep_clk_src.clkr.hw },
  2567. .num_parents = 1,
  2568. .flags = CLK_SET_RATE_PARENT,
  2569. .ops = &clk_branch2_ops,
  2570. },
  2571. },
  2572. };
  2573. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2574. .halt_reg = 0x4201c,
  2575. .clkr = {
  2576. .enable_reg = 0x4201c,
  2577. .enable_mask = BIT(0),
  2578. .hw.init = &(struct clk_init_data){
  2579. .name = "gcc_sdcc1_ahb_clk",
  2580. .parent_hws = (const struct clk_hw *[]){
  2581. &pcnoc_clk_src.hw },
  2582. .num_parents = 1,
  2583. .flags = CLK_SET_RATE_PARENT,
  2584. .ops = &clk_branch2_ops,
  2585. },
  2586. },
  2587. };
  2588. static struct clk_branch gcc_sdcc1_apps_clk = {
  2589. .halt_reg = 0x42018,
  2590. .clkr = {
  2591. .enable_reg = 0x42018,
  2592. .enable_mask = BIT(0),
  2593. .hw.init = &(struct clk_init_data){
  2594. .name = "gcc_sdcc1_apps_clk",
  2595. .parent_hws = (const struct clk_hw *[]){
  2596. &sdcc1_apps_clk_src.clkr.hw },
  2597. .num_parents = 1,
  2598. .flags = CLK_SET_RATE_PARENT,
  2599. .ops = &clk_branch2_ops,
  2600. },
  2601. },
  2602. };
  2603. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2604. .halt_reg = 0x5d014,
  2605. .clkr = {
  2606. .enable_reg = 0x5d014,
  2607. .enable_mask = BIT(0),
  2608. .hw.init = &(struct clk_init_data){
  2609. .name = "gcc_sdcc1_ice_core_clk",
  2610. .parent_hws = (const struct clk_hw *[]){
  2611. &sdcc1_ice_core_clk_src.clkr.hw },
  2612. .num_parents = 1,
  2613. .flags = CLK_SET_RATE_PARENT,
  2614. .ops = &clk_branch2_ops,
  2615. },
  2616. },
  2617. };
  2618. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2619. .halt_reg = 0x4301c,
  2620. .clkr = {
  2621. .enable_reg = 0x4301c,
  2622. .enable_mask = BIT(0),
  2623. .hw.init = &(struct clk_init_data){
  2624. .name = "gcc_sdcc2_ahb_clk",
  2625. .parent_hws = (const struct clk_hw *[]){
  2626. &pcnoc_clk_src.hw },
  2627. .num_parents = 1,
  2628. .flags = CLK_SET_RATE_PARENT,
  2629. .ops = &clk_branch2_ops,
  2630. },
  2631. },
  2632. };
  2633. static struct clk_branch gcc_sdcc2_apps_clk = {
  2634. .halt_reg = 0x43018,
  2635. .clkr = {
  2636. .enable_reg = 0x43018,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "gcc_sdcc2_apps_clk",
  2640. .parent_hws = (const struct clk_hw *[]){
  2641. &sdcc2_apps_clk_src.clkr.hw },
  2642. .num_parents = 1,
  2643. .flags = CLK_SET_RATE_PARENT,
  2644. .ops = &clk_branch2_ops,
  2645. },
  2646. },
  2647. };
  2648. static struct clk_branch gcc_mem_noc_nss_axi_clk = {
  2649. .halt_reg = 0x1d03c,
  2650. .clkr = {
  2651. .enable_reg = 0x1d03c,
  2652. .enable_mask = BIT(0),
  2653. .hw.init = &(struct clk_init_data){
  2654. .name = "gcc_mem_noc_nss_axi_clk",
  2655. .parent_hws = (const struct clk_hw *[]){
  2656. &nss_noc_clk_src.hw },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch gcc_nss_ce_apb_clk = {
  2664. .halt_reg = 0x68174,
  2665. .clkr = {
  2666. .enable_reg = 0x68174,
  2667. .enable_mask = BIT(0),
  2668. .hw.init = &(struct clk_init_data){
  2669. .name = "gcc_nss_ce_apb_clk",
  2670. .parent_hws = (const struct clk_hw *[]){
  2671. &nss_ce_clk_src.clkr.hw },
  2672. .num_parents = 1,
  2673. .flags = CLK_SET_RATE_PARENT,
  2674. .ops = &clk_branch2_ops,
  2675. },
  2676. },
  2677. };
  2678. static struct clk_branch gcc_nss_ce_axi_clk = {
  2679. .halt_reg = 0x68170,
  2680. .clkr = {
  2681. .enable_reg = 0x68170,
  2682. .enable_mask = BIT(0),
  2683. .hw.init = &(struct clk_init_data){
  2684. .name = "gcc_nss_ce_axi_clk",
  2685. .parent_hws = (const struct clk_hw *[]){
  2686. &nss_ce_clk_src.clkr.hw },
  2687. .num_parents = 1,
  2688. .flags = CLK_SET_RATE_PARENT,
  2689. .ops = &clk_branch2_ops,
  2690. },
  2691. },
  2692. };
  2693. static struct clk_branch gcc_nss_cfg_clk = {
  2694. .halt_reg = 0x68160,
  2695. .clkr = {
  2696. .enable_reg = 0x68160,
  2697. .enable_mask = BIT(0),
  2698. .hw.init = &(struct clk_init_data){
  2699. .name = "gcc_nss_cfg_clk",
  2700. .parent_hws = (const struct clk_hw *[]){
  2701. &pcnoc_clk_src.hw },
  2702. .num_parents = 1,
  2703. .flags = CLK_SET_RATE_PARENT,
  2704. .ops = &clk_branch2_ops,
  2705. },
  2706. },
  2707. };
  2708. static struct clk_branch gcc_nss_crypto_clk = {
  2709. .halt_reg = 0x68164,
  2710. .clkr = {
  2711. .enable_reg = 0x68164,
  2712. .enable_mask = BIT(0),
  2713. .hw.init = &(struct clk_init_data){
  2714. .name = "gcc_nss_crypto_clk",
  2715. .parent_hws = (const struct clk_hw *[]){
  2716. &nss_crypto_clk_src.clkr.hw },
  2717. .num_parents = 1,
  2718. .flags = CLK_SET_RATE_PARENT,
  2719. .ops = &clk_branch2_ops,
  2720. },
  2721. },
  2722. };
  2723. static struct clk_branch gcc_nss_csr_clk = {
  2724. .halt_reg = 0x68318,
  2725. .clkr = {
  2726. .enable_reg = 0x68318,
  2727. .enable_mask = BIT(0),
  2728. .hw.init = &(struct clk_init_data){
  2729. .name = "gcc_nss_csr_clk",
  2730. .parent_hws = (const struct clk_hw *[]){
  2731. &nss_ce_clk_src.clkr.hw },
  2732. .num_parents = 1,
  2733. .flags = CLK_SET_RATE_PARENT,
  2734. .ops = &clk_branch2_ops,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch gcc_nss_edma_cfg_clk = {
  2739. .halt_reg = 0x6819c,
  2740. .clkr = {
  2741. .enable_reg = 0x6819c,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(struct clk_init_data){
  2744. .name = "gcc_nss_edma_cfg_clk",
  2745. .parent_hws = (const struct clk_hw *[]){
  2746. &nss_ppe_clk_src.clkr.hw },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. .ops = &clk_branch2_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch gcc_nss_edma_clk = {
  2754. .halt_reg = 0x68198,
  2755. .clkr = {
  2756. .enable_reg = 0x68198,
  2757. .enable_mask = BIT(0),
  2758. .hw.init = &(struct clk_init_data){
  2759. .name = "gcc_nss_edma_clk",
  2760. .parent_hws = (const struct clk_hw *[]){
  2761. &nss_ppe_clk_src.clkr.hw },
  2762. .num_parents = 1,
  2763. .flags = CLK_SET_RATE_PARENT,
  2764. .ops = &clk_branch2_ops,
  2765. },
  2766. },
  2767. };
  2768. static struct clk_branch gcc_nss_imem_clk = {
  2769. .halt_reg = 0x68178,
  2770. .clkr = {
  2771. .enable_reg = 0x68178,
  2772. .enable_mask = BIT(0),
  2773. .hw.init = &(struct clk_init_data){
  2774. .name = "gcc_nss_imem_clk",
  2775. .parent_hws = (const struct clk_hw *[]){
  2776. &nss_imem_clk_src.clkr.hw },
  2777. .num_parents = 1,
  2778. .flags = CLK_SET_RATE_PARENT,
  2779. .ops = &clk_branch2_ops,
  2780. },
  2781. },
  2782. };
  2783. static struct clk_branch gcc_nss_noc_clk = {
  2784. .halt_reg = 0x68168,
  2785. .clkr = {
  2786. .enable_reg = 0x68168,
  2787. .enable_mask = BIT(0),
  2788. .hw.init = &(struct clk_init_data){
  2789. .name = "gcc_nss_noc_clk",
  2790. .parent_hws = (const struct clk_hw *[]){
  2791. &nss_noc_clk_src.hw },
  2792. .num_parents = 1,
  2793. .flags = CLK_SET_RATE_PARENT,
  2794. .ops = &clk_branch2_ops,
  2795. },
  2796. },
  2797. };
  2798. static struct clk_branch gcc_nss_ppe_btq_clk = {
  2799. .halt_reg = 0x6833c,
  2800. .clkr = {
  2801. .enable_reg = 0x6833c,
  2802. .enable_mask = BIT(0),
  2803. .hw.init = &(struct clk_init_data){
  2804. .name = "gcc_nss_ppe_btq_clk",
  2805. .parent_hws = (const struct clk_hw *[]){
  2806. &nss_ppe_clk_src.clkr.hw },
  2807. .num_parents = 1,
  2808. .flags = CLK_SET_RATE_PARENT,
  2809. .ops = &clk_branch2_ops,
  2810. },
  2811. },
  2812. };
  2813. static struct clk_branch gcc_nss_ppe_cfg_clk = {
  2814. .halt_reg = 0x68194,
  2815. .clkr = {
  2816. .enable_reg = 0x68194,
  2817. .enable_mask = BIT(0),
  2818. .hw.init = &(struct clk_init_data){
  2819. .name = "gcc_nss_ppe_cfg_clk",
  2820. .parent_hws = (const struct clk_hw *[]){
  2821. &nss_ppe_clk_src.clkr.hw },
  2822. .num_parents = 1,
  2823. .flags = CLK_SET_RATE_PARENT,
  2824. .ops = &clk_branch2_ops,
  2825. },
  2826. },
  2827. };
  2828. static struct clk_branch gcc_nss_ppe_clk = {
  2829. .halt_reg = 0x68190,
  2830. .clkr = {
  2831. .enable_reg = 0x68190,
  2832. .enable_mask = BIT(0),
  2833. .hw.init = &(struct clk_init_data){
  2834. .name = "gcc_nss_ppe_clk",
  2835. .parent_hws = (const struct clk_hw *[]){
  2836. &nss_ppe_clk_src.clkr.hw },
  2837. .num_parents = 1,
  2838. .flags = CLK_SET_RATE_PARENT,
  2839. .ops = &clk_branch2_ops,
  2840. },
  2841. },
  2842. };
  2843. static struct clk_branch gcc_nss_ppe_ipe_clk = {
  2844. .halt_reg = 0x68338,
  2845. .clkr = {
  2846. .enable_reg = 0x68338,
  2847. .enable_mask = BIT(0),
  2848. .hw.init = &(struct clk_init_data){
  2849. .name = "gcc_nss_ppe_ipe_clk",
  2850. .parent_hws = (const struct clk_hw *[]){
  2851. &nss_ppe_clk_src.clkr.hw },
  2852. .num_parents = 1,
  2853. .flags = CLK_SET_RATE_PARENT,
  2854. .ops = &clk_branch2_ops,
  2855. },
  2856. },
  2857. };
  2858. static struct clk_branch gcc_nss_ptp_ref_clk = {
  2859. .halt_reg = 0x6816c,
  2860. .clkr = {
  2861. .enable_reg = 0x6816c,
  2862. .enable_mask = BIT(0),
  2863. .hw.init = &(struct clk_init_data){
  2864. .name = "gcc_nss_ptp_ref_clk",
  2865. .parent_hws = (const struct clk_hw *[]){
  2866. &nss_ppe_cdiv_clk_src.hw },
  2867. .num_parents = 1,
  2868. .flags = CLK_SET_RATE_PARENT,
  2869. .ops = &clk_branch2_ops,
  2870. },
  2871. },
  2872. };
  2873. static struct clk_branch gcc_crypto_ppe_clk = {
  2874. .halt_reg = 0x68310,
  2875. .halt_bit = 31,
  2876. .clkr = {
  2877. .enable_reg = 0x68310,
  2878. .enable_mask = BIT(0),
  2879. .hw.init = &(struct clk_init_data){
  2880. .name = "gcc_crypto_ppe_clk",
  2881. .parent_hws = (const struct clk_hw *[]){
  2882. &nss_ppe_clk_src.clkr.hw },
  2883. .num_parents = 1,
  2884. .flags = CLK_SET_RATE_PARENT,
  2885. .ops = &clk_branch2_ops,
  2886. },
  2887. },
  2888. };
  2889. static struct clk_branch gcc_nssnoc_ce_apb_clk = {
  2890. .halt_reg = 0x6830c,
  2891. .clkr = {
  2892. .enable_reg = 0x6830c,
  2893. .enable_mask = BIT(0),
  2894. .hw.init = &(struct clk_init_data){
  2895. .name = "gcc_nssnoc_ce_apb_clk",
  2896. .parent_hws = (const struct clk_hw *[]){
  2897. &nss_ce_clk_src.clkr.hw },
  2898. .num_parents = 1,
  2899. .flags = CLK_SET_RATE_PARENT,
  2900. .ops = &clk_branch2_ops,
  2901. },
  2902. },
  2903. };
  2904. static struct clk_branch gcc_nssnoc_ce_axi_clk = {
  2905. .halt_reg = 0x68308,
  2906. .clkr = {
  2907. .enable_reg = 0x68308,
  2908. .enable_mask = BIT(0),
  2909. .hw.init = &(struct clk_init_data){
  2910. .name = "gcc_nssnoc_ce_axi_clk",
  2911. .parent_hws = (const struct clk_hw *[]){
  2912. &nss_ce_clk_src.clkr.hw },
  2913. .num_parents = 1,
  2914. .flags = CLK_SET_RATE_PARENT,
  2915. .ops = &clk_branch2_ops,
  2916. },
  2917. },
  2918. };
  2919. static struct clk_branch gcc_nssnoc_crypto_clk = {
  2920. .halt_reg = 0x68314,
  2921. .clkr = {
  2922. .enable_reg = 0x68314,
  2923. .enable_mask = BIT(0),
  2924. .hw.init = &(struct clk_init_data){
  2925. .name = "gcc_nssnoc_crypto_clk",
  2926. .parent_hws = (const struct clk_hw *[]){
  2927. &nss_crypto_clk_src.clkr.hw },
  2928. .num_parents = 1,
  2929. .flags = CLK_SET_RATE_PARENT,
  2930. .ops = &clk_branch2_ops,
  2931. },
  2932. },
  2933. };
  2934. static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
  2935. .halt_reg = 0x68304,
  2936. .clkr = {
  2937. .enable_reg = 0x68304,
  2938. .enable_mask = BIT(0),
  2939. .hw.init = &(struct clk_init_data){
  2940. .name = "gcc_nssnoc_ppe_cfg_clk",
  2941. .parent_hws = (const struct clk_hw *[]){
  2942. &nss_ppe_clk_src.clkr.hw },
  2943. .num_parents = 1,
  2944. .flags = CLK_SET_RATE_PARENT,
  2945. .ops = &clk_branch2_ops,
  2946. },
  2947. },
  2948. };
  2949. static struct clk_branch gcc_nssnoc_ppe_clk = {
  2950. .halt_reg = 0x68300,
  2951. .clkr = {
  2952. .enable_reg = 0x68300,
  2953. .enable_mask = BIT(0),
  2954. .hw.init = &(struct clk_init_data){
  2955. .name = "gcc_nssnoc_ppe_clk",
  2956. .parent_hws = (const struct clk_hw *[]){
  2957. &nss_ppe_clk_src.clkr.hw },
  2958. .num_parents = 1,
  2959. .flags = CLK_SET_RATE_PARENT,
  2960. .ops = &clk_branch2_ops,
  2961. },
  2962. },
  2963. };
  2964. static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
  2965. .halt_reg = 0x68180,
  2966. .clkr = {
  2967. .enable_reg = 0x68180,
  2968. .enable_mask = BIT(0),
  2969. .hw.init = &(struct clk_init_data){
  2970. .name = "gcc_nssnoc_qosgen_ref_clk",
  2971. .parent_hws = (const struct clk_hw *[]){
  2972. &gcc_xo_clk_src.clkr.hw },
  2973. .num_parents = 1,
  2974. .flags = CLK_SET_RATE_PARENT,
  2975. .ops = &clk_branch2_ops,
  2976. },
  2977. },
  2978. };
  2979. static struct clk_branch gcc_nssnoc_snoc_clk = {
  2980. .halt_reg = 0x68188,
  2981. .clkr = {
  2982. .enable_reg = 0x68188,
  2983. .enable_mask = BIT(0),
  2984. .hw.init = &(struct clk_init_data){
  2985. .name = "gcc_nssnoc_snoc_clk",
  2986. .parent_hws = (const struct clk_hw *[]){
  2987. &system_noc_clk_src.hw },
  2988. .num_parents = 1,
  2989. .flags = CLK_SET_RATE_PARENT,
  2990. .ops = &clk_branch2_ops,
  2991. },
  2992. },
  2993. };
  2994. static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
  2995. .halt_reg = 0x68184,
  2996. .clkr = {
  2997. .enable_reg = 0x68184,
  2998. .enable_mask = BIT(0),
  2999. .hw.init = &(struct clk_init_data){
  3000. .name = "gcc_nssnoc_timeout_ref_clk",
  3001. .parent_hws = (const struct clk_hw *[]){
  3002. &gcc_xo_div4_clk_src.hw },
  3003. .num_parents = 1,
  3004. .flags = CLK_SET_RATE_PARENT,
  3005. .ops = &clk_branch2_ops,
  3006. },
  3007. },
  3008. };
  3009. static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
  3010. .halt_reg = 0x68270,
  3011. .clkr = {
  3012. .enable_reg = 0x68270,
  3013. .enable_mask = BIT(0),
  3014. .hw.init = &(struct clk_init_data){
  3015. .name = "gcc_nssnoc_ubi0_ahb_clk",
  3016. .parent_hws = (const struct clk_hw *[]){
  3017. &nss_ce_clk_src.clkr.hw },
  3018. .num_parents = 1,
  3019. .flags = CLK_SET_RATE_PARENT,
  3020. .ops = &clk_branch2_ops,
  3021. },
  3022. },
  3023. };
  3024. static struct clk_branch gcc_nssnoc_ubi1_ahb_clk = {
  3025. .halt_reg = 0x68274,
  3026. .clkr = {
  3027. .enable_reg = 0x68274,
  3028. .enable_mask = BIT(0),
  3029. .hw.init = &(struct clk_init_data){
  3030. .name = "gcc_nssnoc_ubi1_ahb_clk",
  3031. .parent_hws = (const struct clk_hw *[]){
  3032. &nss_ce_clk_src.clkr.hw },
  3033. .num_parents = 1,
  3034. .flags = CLK_SET_RATE_PARENT,
  3035. .ops = &clk_branch2_ops,
  3036. },
  3037. },
  3038. };
  3039. static struct clk_branch gcc_ubi0_ahb_clk = {
  3040. .halt_reg = 0x6820c,
  3041. .halt_check = BRANCH_HALT_DELAY,
  3042. .clkr = {
  3043. .enable_reg = 0x6820c,
  3044. .enable_mask = BIT(0),
  3045. .hw.init = &(struct clk_init_data){
  3046. .name = "gcc_ubi0_ahb_clk",
  3047. .parent_hws = (const struct clk_hw *[]){
  3048. &nss_ce_clk_src.clkr.hw },
  3049. .num_parents = 1,
  3050. .flags = CLK_SET_RATE_PARENT,
  3051. .ops = &clk_branch2_ops,
  3052. },
  3053. },
  3054. };
  3055. static struct clk_branch gcc_ubi0_axi_clk = {
  3056. .halt_reg = 0x68200,
  3057. .halt_check = BRANCH_HALT_DELAY,
  3058. .clkr = {
  3059. .enable_reg = 0x68200,
  3060. .enable_mask = BIT(0),
  3061. .hw.init = &(struct clk_init_data){
  3062. .name = "gcc_ubi0_axi_clk",
  3063. .parent_hws = (const struct clk_hw *[]){
  3064. &nss_noc_clk_src.hw },
  3065. .num_parents = 1,
  3066. .flags = CLK_SET_RATE_PARENT,
  3067. .ops = &clk_branch2_ops,
  3068. },
  3069. },
  3070. };
  3071. static struct clk_branch gcc_ubi0_nc_axi_clk = {
  3072. .halt_reg = 0x68204,
  3073. .halt_check = BRANCH_HALT_DELAY,
  3074. .clkr = {
  3075. .enable_reg = 0x68204,
  3076. .enable_mask = BIT(0),
  3077. .hw.init = &(struct clk_init_data){
  3078. .name = "gcc_ubi0_nc_axi_clk",
  3079. .parent_hws = (const struct clk_hw *[]){
  3080. &nss_noc_clk_src.hw },
  3081. .num_parents = 1,
  3082. .flags = CLK_SET_RATE_PARENT,
  3083. .ops = &clk_branch2_ops,
  3084. },
  3085. },
  3086. };
  3087. static struct clk_branch gcc_ubi0_core_clk = {
  3088. .halt_reg = 0x68210,
  3089. .halt_check = BRANCH_HALT_DELAY,
  3090. .clkr = {
  3091. .enable_reg = 0x68210,
  3092. .enable_mask = BIT(0),
  3093. .hw.init = &(struct clk_init_data){
  3094. .name = "gcc_ubi0_core_clk",
  3095. .parent_hws = (const struct clk_hw *[]){
  3096. &nss_ubi0_div_clk_src.clkr.hw },
  3097. .num_parents = 1,
  3098. .flags = CLK_SET_RATE_PARENT,
  3099. .ops = &clk_branch2_ops,
  3100. },
  3101. },
  3102. };
  3103. static struct clk_branch gcc_ubi0_mpt_clk = {
  3104. .halt_reg = 0x68208,
  3105. .halt_check = BRANCH_HALT_DELAY,
  3106. .clkr = {
  3107. .enable_reg = 0x68208,
  3108. .enable_mask = BIT(0),
  3109. .hw.init = &(struct clk_init_data){
  3110. .name = "gcc_ubi0_mpt_clk",
  3111. .parent_hws = (const struct clk_hw *[]){
  3112. &ubi_mpt_clk_src.clkr.hw },
  3113. .num_parents = 1,
  3114. .flags = CLK_SET_RATE_PARENT,
  3115. .ops = &clk_branch2_ops,
  3116. },
  3117. },
  3118. };
  3119. static struct clk_branch gcc_ubi1_ahb_clk = {
  3120. .halt_reg = 0x6822c,
  3121. .halt_check = BRANCH_HALT_DELAY,
  3122. .clkr = {
  3123. .enable_reg = 0x6822c,
  3124. .enable_mask = BIT(0),
  3125. .hw.init = &(struct clk_init_data){
  3126. .name = "gcc_ubi1_ahb_clk",
  3127. .parent_hws = (const struct clk_hw *[]){
  3128. &nss_ce_clk_src.clkr.hw },
  3129. .num_parents = 1,
  3130. .flags = CLK_SET_RATE_PARENT,
  3131. .ops = &clk_branch2_ops,
  3132. },
  3133. },
  3134. };
  3135. static struct clk_branch gcc_ubi1_axi_clk = {
  3136. .halt_reg = 0x68220,
  3137. .halt_check = BRANCH_HALT_DELAY,
  3138. .clkr = {
  3139. .enable_reg = 0x68220,
  3140. .enable_mask = BIT(0),
  3141. .hw.init = &(struct clk_init_data){
  3142. .name = "gcc_ubi1_axi_clk",
  3143. .parent_hws = (const struct clk_hw *[]){
  3144. &nss_noc_clk_src.hw },
  3145. .num_parents = 1,
  3146. .flags = CLK_SET_RATE_PARENT,
  3147. .ops = &clk_branch2_ops,
  3148. },
  3149. },
  3150. };
  3151. static struct clk_branch gcc_ubi1_nc_axi_clk = {
  3152. .halt_reg = 0x68224,
  3153. .halt_check = BRANCH_HALT_DELAY,
  3154. .clkr = {
  3155. .enable_reg = 0x68224,
  3156. .enable_mask = BIT(0),
  3157. .hw.init = &(struct clk_init_data){
  3158. .name = "gcc_ubi1_nc_axi_clk",
  3159. .parent_hws = (const struct clk_hw *[]){
  3160. &nss_noc_clk_src.hw },
  3161. .num_parents = 1,
  3162. .flags = CLK_SET_RATE_PARENT,
  3163. .ops = &clk_branch2_ops,
  3164. },
  3165. },
  3166. };
  3167. static struct clk_branch gcc_ubi1_core_clk = {
  3168. .halt_reg = 0x68230,
  3169. .halt_check = BRANCH_HALT_DELAY,
  3170. .clkr = {
  3171. .enable_reg = 0x68230,
  3172. .enable_mask = BIT(0),
  3173. .hw.init = &(struct clk_init_data){
  3174. .name = "gcc_ubi1_core_clk",
  3175. .parent_hws = (const struct clk_hw *[]){
  3176. &nss_ubi1_div_clk_src.clkr.hw },
  3177. .num_parents = 1,
  3178. .flags = CLK_SET_RATE_PARENT,
  3179. .ops = &clk_branch2_ops,
  3180. },
  3181. },
  3182. };
  3183. static struct clk_branch gcc_ubi1_mpt_clk = {
  3184. .halt_reg = 0x68228,
  3185. .halt_check = BRANCH_HALT_DELAY,
  3186. .clkr = {
  3187. .enable_reg = 0x68228,
  3188. .enable_mask = BIT(0),
  3189. .hw.init = &(struct clk_init_data){
  3190. .name = "gcc_ubi1_mpt_clk",
  3191. .parent_hws = (const struct clk_hw *[]){
  3192. &ubi_mpt_clk_src.clkr.hw },
  3193. .num_parents = 1,
  3194. .flags = CLK_SET_RATE_PARENT,
  3195. .ops = &clk_branch2_ops,
  3196. },
  3197. },
  3198. };
  3199. static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
  3200. .halt_reg = 0x56308,
  3201. .clkr = {
  3202. .enable_reg = 0x56308,
  3203. .enable_mask = BIT(0),
  3204. .hw.init = &(struct clk_init_data){
  3205. .name = "gcc_cmn_12gpll_ahb_clk",
  3206. .parent_hws = (const struct clk_hw *[]){
  3207. &pcnoc_clk_src.hw },
  3208. .num_parents = 1,
  3209. .flags = CLK_SET_RATE_PARENT,
  3210. .ops = &clk_branch2_ops,
  3211. },
  3212. },
  3213. };
  3214. static struct clk_branch gcc_cmn_12gpll_sys_clk = {
  3215. .halt_reg = 0x5630c,
  3216. .clkr = {
  3217. .enable_reg = 0x5630c,
  3218. .enable_mask = BIT(0),
  3219. .hw.init = &(struct clk_init_data){
  3220. .name = "gcc_cmn_12gpll_sys_clk",
  3221. .parent_hws = (const struct clk_hw *[]){
  3222. &gcc_xo_clk_src.clkr.hw },
  3223. .num_parents = 1,
  3224. .flags = CLK_SET_RATE_PARENT,
  3225. .ops = &clk_branch2_ops,
  3226. },
  3227. },
  3228. };
  3229. static struct clk_branch gcc_mdio_ahb_clk = {
  3230. .halt_reg = 0x58004,
  3231. .clkr = {
  3232. .enable_reg = 0x58004,
  3233. .enable_mask = BIT(0),
  3234. .hw.init = &(struct clk_init_data){
  3235. .name = "gcc_mdio_ahb_clk",
  3236. .parent_hws = (const struct clk_hw *[]){
  3237. &pcnoc_clk_src.hw },
  3238. .num_parents = 1,
  3239. .flags = CLK_SET_RATE_PARENT,
  3240. .ops = &clk_branch2_ops,
  3241. },
  3242. },
  3243. };
  3244. static struct clk_branch gcc_uniphy0_ahb_clk = {
  3245. .halt_reg = 0x56008,
  3246. .clkr = {
  3247. .enable_reg = 0x56008,
  3248. .enable_mask = BIT(0),
  3249. .hw.init = &(struct clk_init_data){
  3250. .name = "gcc_uniphy0_ahb_clk",
  3251. .parent_hws = (const struct clk_hw *[]){
  3252. &pcnoc_clk_src.hw },
  3253. .num_parents = 1,
  3254. .flags = CLK_SET_RATE_PARENT,
  3255. .ops = &clk_branch2_ops,
  3256. },
  3257. },
  3258. };
  3259. static struct clk_branch gcc_uniphy0_sys_clk = {
  3260. .halt_reg = 0x5600c,
  3261. .clkr = {
  3262. .enable_reg = 0x5600c,
  3263. .enable_mask = BIT(0),
  3264. .hw.init = &(struct clk_init_data){
  3265. .name = "gcc_uniphy0_sys_clk",
  3266. .parent_hws = (const struct clk_hw *[]){
  3267. &gcc_xo_clk_src.clkr.hw },
  3268. .num_parents = 1,
  3269. .flags = CLK_SET_RATE_PARENT,
  3270. .ops = &clk_branch2_ops,
  3271. },
  3272. },
  3273. };
  3274. static struct clk_branch gcc_uniphy1_ahb_clk = {
  3275. .halt_reg = 0x56108,
  3276. .clkr = {
  3277. .enable_reg = 0x56108,
  3278. .enable_mask = BIT(0),
  3279. .hw.init = &(struct clk_init_data){
  3280. .name = "gcc_uniphy1_ahb_clk",
  3281. .parent_hws = (const struct clk_hw *[]){
  3282. &pcnoc_clk_src.hw },
  3283. .num_parents = 1,
  3284. .flags = CLK_SET_RATE_PARENT,
  3285. .ops = &clk_branch2_ops,
  3286. },
  3287. },
  3288. };
  3289. static struct clk_branch gcc_uniphy1_sys_clk = {
  3290. .halt_reg = 0x5610c,
  3291. .clkr = {
  3292. .enable_reg = 0x5610c,
  3293. .enable_mask = BIT(0),
  3294. .hw.init = &(struct clk_init_data){
  3295. .name = "gcc_uniphy1_sys_clk",
  3296. .parent_hws = (const struct clk_hw *[]){
  3297. &gcc_xo_clk_src.clkr.hw },
  3298. .num_parents = 1,
  3299. .flags = CLK_SET_RATE_PARENT,
  3300. .ops = &clk_branch2_ops,
  3301. },
  3302. },
  3303. };
  3304. static struct clk_branch gcc_uniphy2_ahb_clk = {
  3305. .halt_reg = 0x56208,
  3306. .clkr = {
  3307. .enable_reg = 0x56208,
  3308. .enable_mask = BIT(0),
  3309. .hw.init = &(struct clk_init_data){
  3310. .name = "gcc_uniphy2_ahb_clk",
  3311. .parent_hws = (const struct clk_hw *[]){
  3312. &pcnoc_clk_src.hw },
  3313. .num_parents = 1,
  3314. .flags = CLK_SET_RATE_PARENT,
  3315. .ops = &clk_branch2_ops,
  3316. },
  3317. },
  3318. };
  3319. static struct clk_branch gcc_uniphy2_sys_clk = {
  3320. .halt_reg = 0x5620c,
  3321. .clkr = {
  3322. .enable_reg = 0x5620c,
  3323. .enable_mask = BIT(0),
  3324. .hw.init = &(struct clk_init_data){
  3325. .name = "gcc_uniphy2_sys_clk",
  3326. .parent_hws = (const struct clk_hw *[]){
  3327. &gcc_xo_clk_src.clkr.hw },
  3328. .num_parents = 1,
  3329. .flags = CLK_SET_RATE_PARENT,
  3330. .ops = &clk_branch2_ops,
  3331. },
  3332. },
  3333. };
  3334. static struct clk_branch gcc_nss_port1_rx_clk = {
  3335. .halt_reg = 0x68240,
  3336. .clkr = {
  3337. .enable_reg = 0x68240,
  3338. .enable_mask = BIT(0),
  3339. .hw.init = &(struct clk_init_data){
  3340. .name = "gcc_nss_port1_rx_clk",
  3341. .parent_hws = (const struct clk_hw *[]){
  3342. &nss_port1_rx_div_clk_src.clkr.hw },
  3343. .num_parents = 1,
  3344. .flags = CLK_SET_RATE_PARENT,
  3345. .ops = &clk_branch2_ops,
  3346. },
  3347. },
  3348. };
  3349. static struct clk_branch gcc_nss_port1_tx_clk = {
  3350. .halt_reg = 0x68244,
  3351. .clkr = {
  3352. .enable_reg = 0x68244,
  3353. .enable_mask = BIT(0),
  3354. .hw.init = &(struct clk_init_data){
  3355. .name = "gcc_nss_port1_tx_clk",
  3356. .parent_hws = (const struct clk_hw *[]){
  3357. &nss_port1_tx_div_clk_src.clkr.hw },
  3358. .num_parents = 1,
  3359. .flags = CLK_SET_RATE_PARENT,
  3360. .ops = &clk_branch2_ops,
  3361. },
  3362. },
  3363. };
  3364. static struct clk_branch gcc_nss_port2_rx_clk = {
  3365. .halt_reg = 0x68248,
  3366. .clkr = {
  3367. .enable_reg = 0x68248,
  3368. .enable_mask = BIT(0),
  3369. .hw.init = &(struct clk_init_data){
  3370. .name = "gcc_nss_port2_rx_clk",
  3371. .parent_hws = (const struct clk_hw *[]){
  3372. &nss_port2_rx_div_clk_src.clkr.hw },
  3373. .num_parents = 1,
  3374. .flags = CLK_SET_RATE_PARENT,
  3375. .ops = &clk_branch2_ops,
  3376. },
  3377. },
  3378. };
  3379. static struct clk_branch gcc_nss_port2_tx_clk = {
  3380. .halt_reg = 0x6824c,
  3381. .clkr = {
  3382. .enable_reg = 0x6824c,
  3383. .enable_mask = BIT(0),
  3384. .hw.init = &(struct clk_init_data){
  3385. .name = "gcc_nss_port2_tx_clk",
  3386. .parent_hws = (const struct clk_hw *[]){
  3387. &nss_port2_tx_div_clk_src.clkr.hw },
  3388. .num_parents = 1,
  3389. .flags = CLK_SET_RATE_PARENT,
  3390. .ops = &clk_branch2_ops,
  3391. },
  3392. },
  3393. };
  3394. static struct clk_branch gcc_nss_port3_rx_clk = {
  3395. .halt_reg = 0x68250,
  3396. .clkr = {
  3397. .enable_reg = 0x68250,
  3398. .enable_mask = BIT(0),
  3399. .hw.init = &(struct clk_init_data){
  3400. .name = "gcc_nss_port3_rx_clk",
  3401. .parent_hws = (const struct clk_hw *[]){
  3402. &nss_port3_rx_div_clk_src.clkr.hw },
  3403. .num_parents = 1,
  3404. .flags = CLK_SET_RATE_PARENT,
  3405. .ops = &clk_branch2_ops,
  3406. },
  3407. },
  3408. };
  3409. static struct clk_branch gcc_nss_port3_tx_clk = {
  3410. .halt_reg = 0x68254,
  3411. .clkr = {
  3412. .enable_reg = 0x68254,
  3413. .enable_mask = BIT(0),
  3414. .hw.init = &(struct clk_init_data){
  3415. .name = "gcc_nss_port3_tx_clk",
  3416. .parent_hws = (const struct clk_hw *[]){
  3417. &nss_port3_tx_div_clk_src.clkr.hw },
  3418. .num_parents = 1,
  3419. .flags = CLK_SET_RATE_PARENT,
  3420. .ops = &clk_branch2_ops,
  3421. },
  3422. },
  3423. };
  3424. static struct clk_branch gcc_nss_port4_rx_clk = {
  3425. .halt_reg = 0x68258,
  3426. .clkr = {
  3427. .enable_reg = 0x68258,
  3428. .enable_mask = BIT(0),
  3429. .hw.init = &(struct clk_init_data){
  3430. .name = "gcc_nss_port4_rx_clk",
  3431. .parent_hws = (const struct clk_hw *[]){
  3432. &nss_port4_rx_div_clk_src.clkr.hw },
  3433. .num_parents = 1,
  3434. .flags = CLK_SET_RATE_PARENT,
  3435. .ops = &clk_branch2_ops,
  3436. },
  3437. },
  3438. };
  3439. static struct clk_branch gcc_nss_port4_tx_clk = {
  3440. .halt_reg = 0x6825c,
  3441. .clkr = {
  3442. .enable_reg = 0x6825c,
  3443. .enable_mask = BIT(0),
  3444. .hw.init = &(struct clk_init_data){
  3445. .name = "gcc_nss_port4_tx_clk",
  3446. .parent_hws = (const struct clk_hw *[]){
  3447. &nss_port4_tx_div_clk_src.clkr.hw },
  3448. .num_parents = 1,
  3449. .flags = CLK_SET_RATE_PARENT,
  3450. .ops = &clk_branch2_ops,
  3451. },
  3452. },
  3453. };
  3454. static struct clk_branch gcc_nss_port5_rx_clk = {
  3455. .halt_reg = 0x68260,
  3456. .clkr = {
  3457. .enable_reg = 0x68260,
  3458. .enable_mask = BIT(0),
  3459. .hw.init = &(struct clk_init_data){
  3460. .name = "gcc_nss_port5_rx_clk",
  3461. .parent_hws = (const struct clk_hw *[]){
  3462. &nss_port5_rx_div_clk_src.clkr.hw },
  3463. .num_parents = 1,
  3464. .flags = CLK_SET_RATE_PARENT,
  3465. .ops = &clk_branch2_ops,
  3466. },
  3467. },
  3468. };
  3469. static struct clk_branch gcc_nss_port5_tx_clk = {
  3470. .halt_reg = 0x68264,
  3471. .clkr = {
  3472. .enable_reg = 0x68264,
  3473. .enable_mask = BIT(0),
  3474. .hw.init = &(struct clk_init_data){
  3475. .name = "gcc_nss_port5_tx_clk",
  3476. .parent_hws = (const struct clk_hw *[]){
  3477. &nss_port5_tx_div_clk_src.clkr.hw },
  3478. .num_parents = 1,
  3479. .flags = CLK_SET_RATE_PARENT,
  3480. .ops = &clk_branch2_ops,
  3481. },
  3482. },
  3483. };
  3484. static struct clk_branch gcc_nss_port6_rx_clk = {
  3485. .halt_reg = 0x68268,
  3486. .clkr = {
  3487. .enable_reg = 0x68268,
  3488. .enable_mask = BIT(0),
  3489. .hw.init = &(struct clk_init_data){
  3490. .name = "gcc_nss_port6_rx_clk",
  3491. .parent_hws = (const struct clk_hw *[]){
  3492. &nss_port6_rx_div_clk_src.clkr.hw },
  3493. .num_parents = 1,
  3494. .flags = CLK_SET_RATE_PARENT,
  3495. .ops = &clk_branch2_ops,
  3496. },
  3497. },
  3498. };
  3499. static struct clk_branch gcc_nss_port6_tx_clk = {
  3500. .halt_reg = 0x6826c,
  3501. .clkr = {
  3502. .enable_reg = 0x6826c,
  3503. .enable_mask = BIT(0),
  3504. .hw.init = &(struct clk_init_data){
  3505. .name = "gcc_nss_port6_tx_clk",
  3506. .parent_hws = (const struct clk_hw *[]){
  3507. &nss_port6_tx_div_clk_src.clkr.hw },
  3508. .num_parents = 1,
  3509. .flags = CLK_SET_RATE_PARENT,
  3510. .ops = &clk_branch2_ops,
  3511. },
  3512. },
  3513. };
  3514. static struct clk_branch gcc_port1_mac_clk = {
  3515. .halt_reg = 0x68320,
  3516. .clkr = {
  3517. .enable_reg = 0x68320,
  3518. .enable_mask = BIT(0),
  3519. .hw.init = &(struct clk_init_data){
  3520. .name = "gcc_port1_mac_clk",
  3521. .parent_hws = (const struct clk_hw *[]){
  3522. &nss_ppe_clk_src.clkr.hw },
  3523. .num_parents = 1,
  3524. .flags = CLK_SET_RATE_PARENT,
  3525. .ops = &clk_branch2_ops,
  3526. },
  3527. },
  3528. };
  3529. static struct clk_branch gcc_port2_mac_clk = {
  3530. .halt_reg = 0x68324,
  3531. .clkr = {
  3532. .enable_reg = 0x68324,
  3533. .enable_mask = BIT(0),
  3534. .hw.init = &(struct clk_init_data){
  3535. .name = "gcc_port2_mac_clk",
  3536. .parent_hws = (const struct clk_hw *[]){
  3537. &nss_ppe_clk_src.clkr.hw },
  3538. .num_parents = 1,
  3539. .flags = CLK_SET_RATE_PARENT,
  3540. .ops = &clk_branch2_ops,
  3541. },
  3542. },
  3543. };
  3544. static struct clk_branch gcc_port3_mac_clk = {
  3545. .halt_reg = 0x68328,
  3546. .clkr = {
  3547. .enable_reg = 0x68328,
  3548. .enable_mask = BIT(0),
  3549. .hw.init = &(struct clk_init_data){
  3550. .name = "gcc_port3_mac_clk",
  3551. .parent_hws = (const struct clk_hw *[]){
  3552. &nss_ppe_clk_src.clkr.hw },
  3553. .num_parents = 1,
  3554. .flags = CLK_SET_RATE_PARENT,
  3555. .ops = &clk_branch2_ops,
  3556. },
  3557. },
  3558. };
  3559. static struct clk_branch gcc_port4_mac_clk = {
  3560. .halt_reg = 0x6832c,
  3561. .clkr = {
  3562. .enable_reg = 0x6832c,
  3563. .enable_mask = BIT(0),
  3564. .hw.init = &(struct clk_init_data){
  3565. .name = "gcc_port4_mac_clk",
  3566. .parent_hws = (const struct clk_hw *[]){
  3567. &nss_ppe_clk_src.clkr.hw },
  3568. .num_parents = 1,
  3569. .flags = CLK_SET_RATE_PARENT,
  3570. .ops = &clk_branch2_ops,
  3571. },
  3572. },
  3573. };
  3574. static struct clk_branch gcc_port5_mac_clk = {
  3575. .halt_reg = 0x68330,
  3576. .clkr = {
  3577. .enable_reg = 0x68330,
  3578. .enable_mask = BIT(0),
  3579. .hw.init = &(struct clk_init_data){
  3580. .name = "gcc_port5_mac_clk",
  3581. .parent_hws = (const struct clk_hw *[]){
  3582. &nss_ppe_clk_src.clkr.hw },
  3583. .num_parents = 1,
  3584. .flags = CLK_SET_RATE_PARENT,
  3585. .ops = &clk_branch2_ops,
  3586. },
  3587. },
  3588. };
  3589. static struct clk_branch gcc_port6_mac_clk = {
  3590. .halt_reg = 0x68334,
  3591. .clkr = {
  3592. .enable_reg = 0x68334,
  3593. .enable_mask = BIT(0),
  3594. .hw.init = &(struct clk_init_data){
  3595. .name = "gcc_port6_mac_clk",
  3596. .parent_hws = (const struct clk_hw *[]){
  3597. &nss_ppe_clk_src.clkr.hw },
  3598. .num_parents = 1,
  3599. .flags = CLK_SET_RATE_PARENT,
  3600. .ops = &clk_branch2_ops,
  3601. },
  3602. },
  3603. };
  3604. static struct clk_branch gcc_uniphy0_port1_rx_clk = {
  3605. .halt_reg = 0x56010,
  3606. .clkr = {
  3607. .enable_reg = 0x56010,
  3608. .enable_mask = BIT(0),
  3609. .hw.init = &(struct clk_init_data){
  3610. .name = "gcc_uniphy0_port1_rx_clk",
  3611. .parent_hws = (const struct clk_hw *[]){
  3612. &nss_port1_rx_div_clk_src.clkr.hw },
  3613. .num_parents = 1,
  3614. .flags = CLK_SET_RATE_PARENT,
  3615. .ops = &clk_branch2_ops,
  3616. },
  3617. },
  3618. };
  3619. static struct clk_branch gcc_uniphy0_port1_tx_clk = {
  3620. .halt_reg = 0x56014,
  3621. .clkr = {
  3622. .enable_reg = 0x56014,
  3623. .enable_mask = BIT(0),
  3624. .hw.init = &(struct clk_init_data){
  3625. .name = "gcc_uniphy0_port1_tx_clk",
  3626. .parent_hws = (const struct clk_hw *[]){
  3627. &nss_port1_tx_div_clk_src.clkr.hw },
  3628. .num_parents = 1,
  3629. .flags = CLK_SET_RATE_PARENT,
  3630. .ops = &clk_branch2_ops,
  3631. },
  3632. },
  3633. };
  3634. static struct clk_branch gcc_uniphy0_port2_rx_clk = {
  3635. .halt_reg = 0x56018,
  3636. .clkr = {
  3637. .enable_reg = 0x56018,
  3638. .enable_mask = BIT(0),
  3639. .hw.init = &(struct clk_init_data){
  3640. .name = "gcc_uniphy0_port2_rx_clk",
  3641. .parent_hws = (const struct clk_hw *[]){
  3642. &nss_port2_rx_div_clk_src.clkr.hw },
  3643. .num_parents = 1,
  3644. .flags = CLK_SET_RATE_PARENT,
  3645. .ops = &clk_branch2_ops,
  3646. },
  3647. },
  3648. };
  3649. static struct clk_branch gcc_uniphy0_port2_tx_clk = {
  3650. .halt_reg = 0x5601c,
  3651. .clkr = {
  3652. .enable_reg = 0x5601c,
  3653. .enable_mask = BIT(0),
  3654. .hw.init = &(struct clk_init_data){
  3655. .name = "gcc_uniphy0_port2_tx_clk",
  3656. .parent_hws = (const struct clk_hw *[]){
  3657. &nss_port2_tx_div_clk_src.clkr.hw },
  3658. .num_parents = 1,
  3659. .flags = CLK_SET_RATE_PARENT,
  3660. .ops = &clk_branch2_ops,
  3661. },
  3662. },
  3663. };
  3664. static struct clk_branch gcc_uniphy0_port3_rx_clk = {
  3665. .halt_reg = 0x56020,
  3666. .clkr = {
  3667. .enable_reg = 0x56020,
  3668. .enable_mask = BIT(0),
  3669. .hw.init = &(struct clk_init_data){
  3670. .name = "gcc_uniphy0_port3_rx_clk",
  3671. .parent_hws = (const struct clk_hw *[]){
  3672. &nss_port3_rx_div_clk_src.clkr.hw },
  3673. .num_parents = 1,
  3674. .flags = CLK_SET_RATE_PARENT,
  3675. .ops = &clk_branch2_ops,
  3676. },
  3677. },
  3678. };
  3679. static struct clk_branch gcc_uniphy0_port3_tx_clk = {
  3680. .halt_reg = 0x56024,
  3681. .clkr = {
  3682. .enable_reg = 0x56024,
  3683. .enable_mask = BIT(0),
  3684. .hw.init = &(struct clk_init_data){
  3685. .name = "gcc_uniphy0_port3_tx_clk",
  3686. .parent_hws = (const struct clk_hw *[]){
  3687. &nss_port3_tx_div_clk_src.clkr.hw },
  3688. .num_parents = 1,
  3689. .flags = CLK_SET_RATE_PARENT,
  3690. .ops = &clk_branch2_ops,
  3691. },
  3692. },
  3693. };
  3694. static struct clk_branch gcc_uniphy0_port4_rx_clk = {
  3695. .halt_reg = 0x56028,
  3696. .clkr = {
  3697. .enable_reg = 0x56028,
  3698. .enable_mask = BIT(0),
  3699. .hw.init = &(struct clk_init_data){
  3700. .name = "gcc_uniphy0_port4_rx_clk",
  3701. .parent_hws = (const struct clk_hw *[]){
  3702. &nss_port4_rx_div_clk_src.clkr.hw },
  3703. .num_parents = 1,
  3704. .flags = CLK_SET_RATE_PARENT,
  3705. .ops = &clk_branch2_ops,
  3706. },
  3707. },
  3708. };
  3709. static struct clk_branch gcc_uniphy0_port4_tx_clk = {
  3710. .halt_reg = 0x5602c,
  3711. .clkr = {
  3712. .enable_reg = 0x5602c,
  3713. .enable_mask = BIT(0),
  3714. .hw.init = &(struct clk_init_data){
  3715. .name = "gcc_uniphy0_port4_tx_clk",
  3716. .parent_hws = (const struct clk_hw *[]){
  3717. &nss_port4_tx_div_clk_src.clkr.hw },
  3718. .num_parents = 1,
  3719. .flags = CLK_SET_RATE_PARENT,
  3720. .ops = &clk_branch2_ops,
  3721. },
  3722. },
  3723. };
  3724. static struct clk_branch gcc_uniphy0_port5_rx_clk = {
  3725. .halt_reg = 0x56030,
  3726. .clkr = {
  3727. .enable_reg = 0x56030,
  3728. .enable_mask = BIT(0),
  3729. .hw.init = &(struct clk_init_data){
  3730. .name = "gcc_uniphy0_port5_rx_clk",
  3731. .parent_hws = (const struct clk_hw *[]){
  3732. &nss_port5_rx_div_clk_src.clkr.hw },
  3733. .num_parents = 1,
  3734. .flags = CLK_SET_RATE_PARENT,
  3735. .ops = &clk_branch2_ops,
  3736. },
  3737. },
  3738. };
  3739. static struct clk_branch gcc_uniphy0_port5_tx_clk = {
  3740. .halt_reg = 0x56034,
  3741. .clkr = {
  3742. .enable_reg = 0x56034,
  3743. .enable_mask = BIT(0),
  3744. .hw.init = &(struct clk_init_data){
  3745. .name = "gcc_uniphy0_port5_tx_clk",
  3746. .parent_hws = (const struct clk_hw *[]){
  3747. &nss_port5_tx_div_clk_src.clkr.hw },
  3748. .num_parents = 1,
  3749. .flags = CLK_SET_RATE_PARENT,
  3750. .ops = &clk_branch2_ops,
  3751. },
  3752. },
  3753. };
  3754. static struct clk_branch gcc_uniphy1_port5_rx_clk = {
  3755. .halt_reg = 0x56110,
  3756. .clkr = {
  3757. .enable_reg = 0x56110,
  3758. .enable_mask = BIT(0),
  3759. .hw.init = &(struct clk_init_data){
  3760. .name = "gcc_uniphy1_port5_rx_clk",
  3761. .parent_hws = (const struct clk_hw *[]){
  3762. &nss_port5_rx_div_clk_src.clkr.hw },
  3763. .num_parents = 1,
  3764. .flags = CLK_SET_RATE_PARENT,
  3765. .ops = &clk_branch2_ops,
  3766. },
  3767. },
  3768. };
  3769. static struct clk_branch gcc_uniphy1_port5_tx_clk = {
  3770. .halt_reg = 0x56114,
  3771. .clkr = {
  3772. .enable_reg = 0x56114,
  3773. .enable_mask = BIT(0),
  3774. .hw.init = &(struct clk_init_data){
  3775. .name = "gcc_uniphy1_port5_tx_clk",
  3776. .parent_hws = (const struct clk_hw *[]){
  3777. &nss_port5_tx_div_clk_src.clkr.hw },
  3778. .num_parents = 1,
  3779. .flags = CLK_SET_RATE_PARENT,
  3780. .ops = &clk_branch2_ops,
  3781. },
  3782. },
  3783. };
  3784. static struct clk_branch gcc_uniphy2_port6_rx_clk = {
  3785. .halt_reg = 0x56210,
  3786. .clkr = {
  3787. .enable_reg = 0x56210,
  3788. .enable_mask = BIT(0),
  3789. .hw.init = &(struct clk_init_data){
  3790. .name = "gcc_uniphy2_port6_rx_clk",
  3791. .parent_hws = (const struct clk_hw *[]){
  3792. &nss_port6_rx_div_clk_src.clkr.hw },
  3793. .num_parents = 1,
  3794. .flags = CLK_SET_RATE_PARENT,
  3795. .ops = &clk_branch2_ops,
  3796. },
  3797. },
  3798. };
  3799. static struct clk_branch gcc_uniphy2_port6_tx_clk = {
  3800. .halt_reg = 0x56214,
  3801. .clkr = {
  3802. .enable_reg = 0x56214,
  3803. .enable_mask = BIT(0),
  3804. .hw.init = &(struct clk_init_data){
  3805. .name = "gcc_uniphy2_port6_tx_clk",
  3806. .parent_hws = (const struct clk_hw *[]){
  3807. &nss_port6_tx_div_clk_src.clkr.hw },
  3808. .num_parents = 1,
  3809. .flags = CLK_SET_RATE_PARENT,
  3810. .ops = &clk_branch2_ops,
  3811. },
  3812. },
  3813. };
  3814. static struct clk_branch gcc_crypto_ahb_clk = {
  3815. .halt_reg = 0x16024,
  3816. .halt_check = BRANCH_HALT_VOTED,
  3817. .clkr = {
  3818. .enable_reg = 0x0b004,
  3819. .enable_mask = BIT(0),
  3820. .hw.init = &(struct clk_init_data){
  3821. .name = "gcc_crypto_ahb_clk",
  3822. .parent_hws = (const struct clk_hw *[]){
  3823. &pcnoc_clk_src.hw },
  3824. .num_parents = 1,
  3825. .flags = CLK_SET_RATE_PARENT,
  3826. .ops = &clk_branch2_ops,
  3827. },
  3828. },
  3829. };
  3830. static struct clk_branch gcc_crypto_axi_clk = {
  3831. .halt_reg = 0x16020,
  3832. .halt_check = BRANCH_HALT_VOTED,
  3833. .clkr = {
  3834. .enable_reg = 0x0b004,
  3835. .enable_mask = BIT(1),
  3836. .hw.init = &(struct clk_init_data){
  3837. .name = "gcc_crypto_axi_clk",
  3838. .parent_hws = (const struct clk_hw *[]){
  3839. &pcnoc_clk_src.hw },
  3840. .num_parents = 1,
  3841. .flags = CLK_SET_RATE_PARENT,
  3842. .ops = &clk_branch2_ops,
  3843. },
  3844. },
  3845. };
  3846. static struct clk_branch gcc_crypto_clk = {
  3847. .halt_reg = 0x1601c,
  3848. .halt_check = BRANCH_HALT_VOTED,
  3849. .clkr = {
  3850. .enable_reg = 0x0b004,
  3851. .enable_mask = BIT(2),
  3852. .hw.init = &(struct clk_init_data){
  3853. .name = "gcc_crypto_clk",
  3854. .parent_hws = (const struct clk_hw *[]){
  3855. &crypto_clk_src.clkr.hw },
  3856. .num_parents = 1,
  3857. .flags = CLK_SET_RATE_PARENT,
  3858. .ops = &clk_branch2_ops,
  3859. },
  3860. },
  3861. };
  3862. static struct clk_branch gcc_gp1_clk = {
  3863. .halt_reg = 0x08000,
  3864. .clkr = {
  3865. .enable_reg = 0x08000,
  3866. .enable_mask = BIT(0),
  3867. .hw.init = &(struct clk_init_data){
  3868. .name = "gcc_gp1_clk",
  3869. .parent_hws = (const struct clk_hw *[]){
  3870. &gp1_clk_src.clkr.hw },
  3871. .num_parents = 1,
  3872. .flags = CLK_SET_RATE_PARENT,
  3873. .ops = &clk_branch2_ops,
  3874. },
  3875. },
  3876. };
  3877. static struct clk_branch gcc_gp2_clk = {
  3878. .halt_reg = 0x09000,
  3879. .clkr = {
  3880. .enable_reg = 0x09000,
  3881. .enable_mask = BIT(0),
  3882. .hw.init = &(struct clk_init_data){
  3883. .name = "gcc_gp2_clk",
  3884. .parent_hws = (const struct clk_hw *[]){
  3885. &gp2_clk_src.clkr.hw },
  3886. .num_parents = 1,
  3887. .flags = CLK_SET_RATE_PARENT,
  3888. .ops = &clk_branch2_ops,
  3889. },
  3890. },
  3891. };
  3892. static struct clk_branch gcc_gp3_clk = {
  3893. .halt_reg = 0x0a000,
  3894. .clkr = {
  3895. .enable_reg = 0x0a000,
  3896. .enable_mask = BIT(0),
  3897. .hw.init = &(struct clk_init_data){
  3898. .name = "gcc_gp3_clk",
  3899. .parent_hws = (const struct clk_hw *[]){
  3900. &gp3_clk_src.clkr.hw },
  3901. .num_parents = 1,
  3902. .flags = CLK_SET_RATE_PARENT,
  3903. .ops = &clk_branch2_ops,
  3904. },
  3905. },
  3906. };
  3907. static const struct freq_tbl ftbl_pcie_rchng_clk_src[] = {
  3908. F(19200000, P_XO, 1, 0, 0),
  3909. F(100000000, P_GPLL0, 8, 0, 0),
  3910. { }
  3911. };
  3912. static struct clk_rcg2 pcie0_rchng_clk_src = {
  3913. .cmd_rcgr = 0x75070,
  3914. .freq_tbl = ftbl_pcie_rchng_clk_src,
  3915. .hid_width = 5,
  3916. .parent_map = gcc_xo_gpll0_map,
  3917. .clkr.hw.init = &(struct clk_init_data){
  3918. .name = "pcie0_rchng_clk_src",
  3919. .parent_data = gcc_xo_gpll0,
  3920. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  3921. .ops = &clk_rcg2_ops,
  3922. },
  3923. };
  3924. static struct clk_branch gcc_pcie0_rchng_clk = {
  3925. .halt_reg = 0x75070,
  3926. .halt_bit = 31,
  3927. .clkr = {
  3928. .enable_reg = 0x75070,
  3929. .enable_mask = BIT(1),
  3930. .hw.init = &(struct clk_init_data){
  3931. .name = "gcc_pcie0_rchng_clk",
  3932. .parent_hws = (const struct clk_hw *[]){
  3933. &pcie0_rchng_clk_src.clkr.hw,
  3934. },
  3935. .num_parents = 1,
  3936. .flags = CLK_SET_RATE_PARENT,
  3937. .ops = &clk_branch2_ops,
  3938. },
  3939. },
  3940. };
  3941. static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
  3942. .halt_reg = 0x75048,
  3943. .halt_bit = 31,
  3944. .clkr = {
  3945. .enable_reg = 0x75048,
  3946. .enable_mask = BIT(0),
  3947. .hw.init = &(struct clk_init_data){
  3948. .name = "gcc_pcie0_axi_s_bridge_clk",
  3949. .parent_hws = (const struct clk_hw *[]){
  3950. &pcie0_axi_clk_src.clkr.hw,
  3951. },
  3952. .num_parents = 1,
  3953. .flags = CLK_SET_RATE_PARENT,
  3954. .ops = &clk_branch2_ops,
  3955. },
  3956. },
  3957. };
  3958. static struct gdsc usb0_gdsc = {
  3959. .gdscr = 0x3e078,
  3960. .pd = {
  3961. .name = "usb0_gdsc",
  3962. },
  3963. .pwrsts = PWRSTS_OFF_ON,
  3964. };
  3965. static struct gdsc usb1_gdsc = {
  3966. .gdscr = 0x3f078,
  3967. .pd = {
  3968. .name = "usb1_gdsc",
  3969. },
  3970. .pwrsts = PWRSTS_OFF_ON,
  3971. };
  3972. static const struct alpha_pll_config ubi32_pll_config = {
  3973. .l = 0x4e,
  3974. .config_ctl_val = 0x200d4aa8,
  3975. .config_ctl_hi_val = 0x3c2,
  3976. .main_output_mask = BIT(0),
  3977. .aux_output_mask = BIT(1),
  3978. .pre_div_val = 0x0,
  3979. .pre_div_mask = BIT(12),
  3980. .post_div_val = 0x0,
  3981. .post_div_mask = GENMASK(9, 8),
  3982. };
  3983. static const struct alpha_pll_config nss_crypto_pll_config = {
  3984. .l = 0x3e,
  3985. .alpha = 0x0,
  3986. .alpha_hi = 0x80,
  3987. .config_ctl_val = 0x4001055b,
  3988. .main_output_mask = BIT(0),
  3989. .pre_div_val = 0x0,
  3990. .pre_div_mask = GENMASK(14, 12),
  3991. .post_div_val = 0x1 << 8,
  3992. .post_div_mask = GENMASK(11, 8),
  3993. .vco_mask = GENMASK(21, 20),
  3994. .vco_val = 0x0,
  3995. .alpha_en_mask = BIT(24),
  3996. };
  3997. static struct clk_hw *gcc_ipq8074_hws[] = {
  3998. &gpll0_out_main_div2.hw,
  3999. &gpll6_out_main_div2.hw,
  4000. &pcnoc_clk_src.hw,
  4001. &system_noc_clk_src.hw,
  4002. &gcc_xo_div4_clk_src.hw,
  4003. &nss_noc_clk_src.hw,
  4004. &nss_ppe_cdiv_clk_src.hw,
  4005. };
  4006. static struct clk_regmap *gcc_ipq8074_clks[] = {
  4007. [GPLL0_MAIN] = &gpll0_main.clkr,
  4008. [GPLL0] = &gpll0.clkr,
  4009. [GPLL2_MAIN] = &gpll2_main.clkr,
  4010. [GPLL2] = &gpll2.clkr,
  4011. [GPLL4_MAIN] = &gpll4_main.clkr,
  4012. [GPLL4] = &gpll4.clkr,
  4013. [GPLL6_MAIN] = &gpll6_main.clkr,
  4014. [GPLL6] = &gpll6.clkr,
  4015. [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
  4016. [UBI32_PLL] = &ubi32_pll.clkr,
  4017. [NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
  4018. [NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
  4019. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  4020. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  4021. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  4022. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  4023. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  4024. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  4025. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  4026. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  4027. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  4028. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  4029. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  4030. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  4031. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  4032. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  4033. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  4034. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  4035. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  4036. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  4037. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  4038. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  4039. [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
  4040. [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
  4041. [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
  4042. [PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
  4043. [PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
  4044. [PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
  4045. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  4046. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  4047. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  4048. [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
  4049. [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
  4050. [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
  4051. [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
  4052. [USB1_MASTER_CLK_SRC] = &usb1_master_clk_src.clkr,
  4053. [USB1_AUX_CLK_SRC] = &usb1_aux_clk_src.clkr,
  4054. [USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
  4055. [USB1_PIPE_CLK_SRC] = &usb1_pipe_clk_src.clkr,
  4056. [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
  4057. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  4058. [NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
  4059. [NSS_NOC_BFDCD_CLK_SRC] = &nss_noc_bfdcd_clk_src.clkr,
  4060. [NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
  4061. [NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
  4062. [NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
  4063. [NSS_UBI1_CLK_SRC] = &nss_ubi1_clk_src.clkr,
  4064. [NSS_UBI1_DIV_CLK_SRC] = &nss_ubi1_div_clk_src.clkr,
  4065. [UBI_MPT_CLK_SRC] = &ubi_mpt_clk_src.clkr,
  4066. [NSS_IMEM_CLK_SRC] = &nss_imem_clk_src.clkr,
  4067. [NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
  4068. [NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
  4069. [NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
  4070. [NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
  4071. [NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
  4072. [NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
  4073. [NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
  4074. [NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
  4075. [NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
  4076. [NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
  4077. [NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
  4078. [NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
  4079. [NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
  4080. [NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
  4081. [NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
  4082. [NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
  4083. [NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
  4084. [NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
  4085. [NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
  4086. [NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
  4087. [NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
  4088. [NSS_PORT6_RX_CLK_SRC] = &nss_port6_rx_clk_src.clkr,
  4089. [NSS_PORT6_RX_DIV_CLK_SRC] = &nss_port6_rx_div_clk_src.clkr,
  4090. [NSS_PORT6_TX_CLK_SRC] = &nss_port6_tx_clk_src.clkr,
  4091. [NSS_PORT6_TX_DIV_CLK_SRC] = &nss_port6_tx_div_clk_src.clkr,
  4092. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  4093. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  4094. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  4095. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  4096. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  4097. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  4098. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  4099. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  4100. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  4101. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  4102. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  4103. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  4104. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  4105. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  4106. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  4107. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  4108. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  4109. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  4110. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  4111. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  4112. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  4113. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  4114. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  4115. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  4116. [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
  4117. [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
  4118. [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
  4119. [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
  4120. [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
  4121. [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
  4122. [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
  4123. [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
  4124. [GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
  4125. [GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
  4126. [GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
  4127. [GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
  4128. [GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
  4129. [GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
  4130. [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
  4131. [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
  4132. [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
  4133. [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
  4134. [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
  4135. [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
  4136. [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
  4137. [GCC_USB1_AUX_CLK] = &gcc_usb1_aux_clk.clkr,
  4138. [GCC_SYS_NOC_USB1_AXI_CLK] = &gcc_sys_noc_usb1_axi_clk.clkr,
  4139. [GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
  4140. [GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
  4141. [GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
  4142. [GCC_USB1_PIPE_CLK] = &gcc_usb1_pipe_clk.clkr,
  4143. [GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
  4144. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  4145. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  4146. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  4147. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  4148. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  4149. [GCC_MEM_NOC_NSS_AXI_CLK] = &gcc_mem_noc_nss_axi_clk.clkr,
  4150. [GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
  4151. [GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
  4152. [GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
  4153. [GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
  4154. [GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
  4155. [GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
  4156. [GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
  4157. [GCC_NSS_IMEM_CLK] = &gcc_nss_imem_clk.clkr,
  4158. [GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
  4159. [GCC_NSS_PPE_BTQ_CLK] = &gcc_nss_ppe_btq_clk.clkr,
  4160. [GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
  4161. [GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
  4162. [GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
  4163. [GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
  4164. [GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
  4165. [GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
  4166. [GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
  4167. [GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
  4168. [GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
  4169. [GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
  4170. [GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
  4171. [GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
  4172. [GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
  4173. [GCC_NSSNOC_UBI1_AHB_CLK] = &gcc_nssnoc_ubi1_ahb_clk.clkr,
  4174. [GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
  4175. [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
  4176. [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
  4177. [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
  4178. [GCC_UBI0_MPT_CLK] = &gcc_ubi0_mpt_clk.clkr,
  4179. [GCC_UBI1_AHB_CLK] = &gcc_ubi1_ahb_clk.clkr,
  4180. [GCC_UBI1_AXI_CLK] = &gcc_ubi1_axi_clk.clkr,
  4181. [GCC_UBI1_NC_AXI_CLK] = &gcc_ubi1_nc_axi_clk.clkr,
  4182. [GCC_UBI1_CORE_CLK] = &gcc_ubi1_core_clk.clkr,
  4183. [GCC_UBI1_MPT_CLK] = &gcc_ubi1_mpt_clk.clkr,
  4184. [GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
  4185. [GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
  4186. [GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
  4187. [GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
  4188. [GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
  4189. [GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
  4190. [GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
  4191. [GCC_UNIPHY2_AHB_CLK] = &gcc_uniphy2_ahb_clk.clkr,
  4192. [GCC_UNIPHY2_SYS_CLK] = &gcc_uniphy2_sys_clk.clkr,
  4193. [GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
  4194. [GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
  4195. [GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
  4196. [GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
  4197. [GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
  4198. [GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
  4199. [GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
  4200. [GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
  4201. [GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
  4202. [GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
  4203. [GCC_NSS_PORT6_RX_CLK] = &gcc_nss_port6_rx_clk.clkr,
  4204. [GCC_NSS_PORT6_TX_CLK] = &gcc_nss_port6_tx_clk.clkr,
  4205. [GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
  4206. [GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
  4207. [GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
  4208. [GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
  4209. [GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
  4210. [GCC_PORT6_MAC_CLK] = &gcc_port6_mac_clk.clkr,
  4211. [GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
  4212. [GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
  4213. [GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
  4214. [GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
  4215. [GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
  4216. [GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
  4217. [GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
  4218. [GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
  4219. [GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
  4220. [GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
  4221. [GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
  4222. [GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
  4223. [GCC_UNIPHY2_PORT6_RX_CLK] = &gcc_uniphy2_port6_rx_clk.clkr,
  4224. [GCC_UNIPHY2_PORT6_TX_CLK] = &gcc_uniphy2_port6_tx_clk.clkr,
  4225. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  4226. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  4227. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  4228. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  4229. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  4230. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  4231. [GCC_PCIE0_RCHNG_CLK_SRC] = &pcie0_rchng_clk_src.clkr,
  4232. [GCC_PCIE0_RCHNG_CLK] = &gcc_pcie0_rchng_clk.clkr,
  4233. [GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
  4234. [GCC_CRYPTO_PPE_CLK] = &gcc_crypto_ppe_clk.clkr,
  4235. };
  4236. static const struct qcom_reset_map gcc_ipq8074_resets[] = {
  4237. [GCC_BLSP1_BCR] = { 0x01000, 0 },
  4238. [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
  4239. [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
  4240. [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
  4241. [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
  4242. [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
  4243. [GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
  4244. [GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
  4245. [GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
  4246. [GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
  4247. [GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
  4248. [GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
  4249. [GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
  4250. [GCC_IMEM_BCR] = { 0x0e000, 0 },
  4251. [GCC_SMMU_BCR] = { 0x12000, 0 },
  4252. [GCC_APSS_TCU_BCR] = { 0x12050, 0 },
  4253. [GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
  4254. [GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
  4255. [GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
  4256. [GCC_PRNG_BCR] = { 0x13000, 0 },
  4257. [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
  4258. [GCC_CRYPTO_BCR] = { 0x16000, 0 },
  4259. [GCC_WCSS_BCR] = { 0x18000, 0 },
  4260. [GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
  4261. [GCC_NSS_BCR] = { 0x19000, 0 },
  4262. [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
  4263. [GCC_ADSS_BCR] = { 0x1c000, 0 },
  4264. [GCC_DDRSS_BCR] = { 0x1e000, 0 },
  4265. [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
  4266. [GCC_PCNOC_BCR] = { 0x27018, 0 },
  4267. [GCC_TCSR_BCR] = { 0x28000, 0 },
  4268. [GCC_QDSS_BCR] = { 0x29000, 0 },
  4269. [GCC_DCD_BCR] = { 0x2a000, 0 },
  4270. [GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
  4271. [GCC_MPM_BCR] = { 0x2c000, 0 },
  4272. [GCC_SPMI_BCR] = { 0x2e000, 0 },
  4273. [GCC_SPDM_BCR] = { 0x2f000, 0 },
  4274. [GCC_RBCPR_BCR] = { 0x33000, 0 },
  4275. [GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
  4276. [GCC_TLMM_BCR] = { 0x34000, 0 },
  4277. [GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
  4278. [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
  4279. [GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
  4280. [GCC_USB0_BCR] = { 0x3e070, 0 },
  4281. [GCC_USB1_PHY_BCR] = { 0x3f034, 0 },
  4282. [GCC_USB3PHY_1_PHY_BCR] = { 0x3f03c, 0 },
  4283. [GCC_USB1_BCR] = { 0x3f070, 0 },
  4284. [GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
  4285. [GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
  4286. [GCC_SDCC1_BCR] = { 0x42000, 0 },
  4287. [GCC_SDCC2_BCR] = { 0x43000, 0 },
  4288. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
  4289. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47008, 0 },
  4290. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x47010, 0 },
  4291. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
  4292. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
  4293. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
  4294. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
  4295. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
  4296. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
  4297. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
  4298. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
  4299. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
  4300. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
  4301. [GCC_UNIPHY0_BCR] = { 0x56000, 0 },
  4302. [GCC_UNIPHY1_BCR] = { 0x56100, 0 },
  4303. [GCC_UNIPHY2_BCR] = { 0x56200, 0 },
  4304. [GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
  4305. [GCC_QPIC_BCR] = { 0x57018, 0 },
  4306. [GCC_MDIO_BCR] = { 0x58000, 0 },
  4307. [GCC_PCIE1_TBU_BCR] = { 0x65000, 0 },
  4308. [GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
  4309. [GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
  4310. [GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
  4311. [GCC_USB1_TBU_BCR] = { 0x6a004, 0 },
  4312. [GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
  4313. [GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
  4314. [GCC_PCIE0_BCR] = { 0x75004, 0 },
  4315. [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
  4316. [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
  4317. [GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
  4318. [GCC_PCIE1_BCR] = { 0x76004, 0 },
  4319. [GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
  4320. [GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
  4321. [GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
  4322. [GCC_DCC_BCR] = { 0x77000, 0 },
  4323. [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
  4324. [GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x79000, 0 },
  4325. [GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
  4326. [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
  4327. [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
  4328. [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
  4329. [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
  4330. [GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
  4331. [GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
  4332. [GCC_UBI1_AXI_ARES] = { 0x68010, 8 },
  4333. [GCC_UBI1_AHB_ARES] = { 0x68010, 9 },
  4334. [GCC_UBI1_NC_AXI_ARES] = { 0x68010, 10 },
  4335. [GCC_UBI1_DBG_ARES] = { 0x68010, 11 },
  4336. [GCC_UBI1_CORE_CLAMP_ENABLE] = { 0x68010, 12 },
  4337. [GCC_UBI1_CLKRST_CLAMP_ENABLE] = { 0x68010, 13 },
  4338. [GCC_NSS_CFG_ARES] = { 0x68010, 16 },
  4339. [GCC_NSS_IMEM_ARES] = { 0x68010, 17 },
  4340. [GCC_NSS_NOC_ARES] = { 0x68010, 18 },
  4341. [GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
  4342. [GCC_NSS_CSR_ARES] = { 0x68010, 20 },
  4343. [GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
  4344. [GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
  4345. [GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
  4346. [GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
  4347. [GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
  4348. [GCC_NSSNOC_UBI1_AHB_ARES] = { 0x68010, 26 },
  4349. [GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
  4350. [GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
  4351. [GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
  4352. [GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
  4353. [GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
  4354. [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
  4355. [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
  4356. [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
  4357. [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
  4358. [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
  4359. [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
  4360. [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
  4361. [GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
  4362. [GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
  4363. [GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
  4364. [GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
  4365. [GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
  4366. [GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
  4367. [GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
  4368. [GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
  4369. [GCC_PPE_FULL_RESET] = { .reg = 0x68014, .bitmask = GENMASK(19, 16) },
  4370. [GCC_UNIPHY0_SOFT_RESET] = { .reg = 0x56004, .bitmask = GENMASK(13, 4) | BIT(1) },
  4371. [GCC_UNIPHY0_XPCS_RESET] = { 0x56004, 2 },
  4372. [GCC_UNIPHY1_SOFT_RESET] = { .reg = 0x56104, .bitmask = GENMASK(5, 4) | BIT(1) },
  4373. [GCC_UNIPHY1_XPCS_RESET] = { 0x56104, 2 },
  4374. [GCC_UNIPHY2_SOFT_RESET] = { .reg = 0x56204, .bitmask = GENMASK(5, 4) | BIT(1) },
  4375. [GCC_UNIPHY2_XPCS_RESET] = { 0x56204, 2 },
  4376. [GCC_EDMA_HW_RESET] = { .reg = 0x68014, .bitmask = GENMASK(21, 20) },
  4377. [GCC_NSSPORT1_RESET] = { .reg = 0x68014, .bitmask = BIT(24) | GENMASK(1, 0) },
  4378. [GCC_NSSPORT2_RESET] = { .reg = 0x68014, .bitmask = BIT(25) | GENMASK(3, 2) },
  4379. [GCC_NSSPORT3_RESET] = { .reg = 0x68014, .bitmask = BIT(26) | GENMASK(5, 4) },
  4380. [GCC_NSSPORT4_RESET] = { .reg = 0x68014, .bitmask = BIT(27) | GENMASK(9, 8) },
  4381. [GCC_NSSPORT5_RESET] = { .reg = 0x68014, .bitmask = BIT(28) | GENMASK(11, 10) },
  4382. [GCC_NSSPORT6_RESET] = { .reg = 0x68014, .bitmask = BIT(29) | GENMASK(13, 12) },
  4383. };
  4384. static struct gdsc *gcc_ipq8074_gdscs[] = {
  4385. [USB0_GDSC] = &usb0_gdsc,
  4386. [USB1_GDSC] = &usb1_gdsc,
  4387. };
  4388. static const struct of_device_id gcc_ipq8074_match_table[] = {
  4389. { .compatible = "qcom,gcc-ipq8074" },
  4390. { }
  4391. };
  4392. MODULE_DEVICE_TABLE(of, gcc_ipq8074_match_table);
  4393. static const struct regmap_config gcc_ipq8074_regmap_config = {
  4394. .reg_bits = 32,
  4395. .reg_stride = 4,
  4396. .val_bits = 32,
  4397. .max_register = 0x7fffc,
  4398. .fast_io = true,
  4399. };
  4400. static const struct qcom_cc_desc gcc_ipq8074_desc = {
  4401. .config = &gcc_ipq8074_regmap_config,
  4402. .clks = gcc_ipq8074_clks,
  4403. .num_clks = ARRAY_SIZE(gcc_ipq8074_clks),
  4404. .resets = gcc_ipq8074_resets,
  4405. .num_resets = ARRAY_SIZE(gcc_ipq8074_resets),
  4406. .clk_hws = gcc_ipq8074_hws,
  4407. .num_clk_hws = ARRAY_SIZE(gcc_ipq8074_hws),
  4408. .gdscs = gcc_ipq8074_gdscs,
  4409. .num_gdscs = ARRAY_SIZE(gcc_ipq8074_gdscs),
  4410. };
  4411. static int gcc_ipq8074_probe(struct platform_device *pdev)
  4412. {
  4413. struct regmap *regmap;
  4414. regmap = qcom_cc_map(pdev, &gcc_ipq8074_desc);
  4415. if (IS_ERR(regmap))
  4416. return PTR_ERR(regmap);
  4417. /* SW Workaround for UBI32 Huayra PLL */
  4418. regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
  4419. clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
  4420. clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
  4421. &nss_crypto_pll_config);
  4422. return qcom_cc_really_probe(&pdev->dev, &gcc_ipq8074_desc, regmap);
  4423. }
  4424. static struct platform_driver gcc_ipq8074_driver = {
  4425. .probe = gcc_ipq8074_probe,
  4426. .driver = {
  4427. .name = "qcom,gcc-ipq8074",
  4428. .of_match_table = gcc_ipq8074_match_table,
  4429. },
  4430. };
  4431. static int __init gcc_ipq8074_init(void)
  4432. {
  4433. return platform_driver_register(&gcc_ipq8074_driver);
  4434. }
  4435. core_initcall(gcc_ipq8074_init);
  4436. static void __exit gcc_ipq8074_exit(void)
  4437. {
  4438. platform_driver_unregister(&gcc_ipq8074_driver);
  4439. }
  4440. module_exit(gcc_ipq8074_exit);
  4441. MODULE_DESCRIPTION("QCOM GCC IPQ8074 Driver");
  4442. MODULE_LICENSE("GPL v2");
  4443. MODULE_ALIAS("platform:gcc-ipq8074");