gcc-msm8660.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-msm8660.h>
  15. #include <dt-bindings/reset/qcom,gcc-msm8660.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "reset.h"
  22. static struct clk_pll pll8 = {
  23. .l_reg = 0x3144,
  24. .m_reg = 0x3148,
  25. .n_reg = 0x314c,
  26. .config_reg = 0x3154,
  27. .mode_reg = 0x3140,
  28. .status_reg = 0x3158,
  29. .status_bit = 16,
  30. .clkr.hw.init = &(struct clk_init_data){
  31. .name = "pll8",
  32. .parent_data = &(const struct clk_parent_data){
  33. .fw_name = "pxo", .name = "pxo_board",
  34. },
  35. .num_parents = 1,
  36. .ops = &clk_pll_ops,
  37. },
  38. };
  39. static struct clk_regmap pll8_vote = {
  40. .enable_reg = 0x34c0,
  41. .enable_mask = BIT(8),
  42. .hw.init = &(struct clk_init_data){
  43. .name = "pll8_vote",
  44. .parent_hws = (const struct clk_hw*[]){
  45. &pll8.clkr.hw
  46. },
  47. .num_parents = 1,
  48. .ops = &clk_pll_vote_ops,
  49. },
  50. };
  51. enum {
  52. P_PXO,
  53. P_PLL8,
  54. P_CXO,
  55. };
  56. static const struct parent_map gcc_pxo_pll8_map[] = {
  57. { P_PXO, 0 },
  58. { P_PLL8, 3 }
  59. };
  60. static const struct clk_parent_data gcc_pxo_pll8[] = {
  61. { .fw_name = "pxo", .name = "pxo_board" },
  62. { .hw = &pll8_vote.hw },
  63. };
  64. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  65. { P_PXO, 0 },
  66. { P_PLL8, 3 },
  67. { P_CXO, 5 }
  68. };
  69. static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
  70. { .fw_name = "pxo", .name = "pxo_board" },
  71. { .hw = &pll8_vote.hw },
  72. { .fw_name = "cxo", .name = "cxo_board" },
  73. };
  74. static const struct freq_tbl clk_tbl_gsbi_uart[] = {
  75. { 1843200, P_PLL8, 2, 6, 625 },
  76. { 3686400, P_PLL8, 2, 12, 625 },
  77. { 7372800, P_PLL8, 2, 24, 625 },
  78. { 14745600, P_PLL8, 2, 48, 625 },
  79. { 16000000, P_PLL8, 4, 1, 6 },
  80. { 24000000, P_PLL8, 4, 1, 4 },
  81. { 32000000, P_PLL8, 4, 1, 3 },
  82. { 40000000, P_PLL8, 1, 5, 48 },
  83. { 46400000, P_PLL8, 1, 29, 240 },
  84. { 48000000, P_PLL8, 4, 1, 2 },
  85. { 51200000, P_PLL8, 1, 2, 15 },
  86. { 56000000, P_PLL8, 1, 7, 48 },
  87. { 58982400, P_PLL8, 1, 96, 625 },
  88. { 64000000, P_PLL8, 2, 1, 3 },
  89. { }
  90. };
  91. static struct clk_rcg gsbi1_uart_src = {
  92. .ns_reg = 0x29d4,
  93. .md_reg = 0x29d0,
  94. .mn = {
  95. .mnctr_en_bit = 8,
  96. .mnctr_reset_bit = 7,
  97. .mnctr_mode_shift = 5,
  98. .n_val_shift = 16,
  99. .m_val_shift = 16,
  100. .width = 16,
  101. },
  102. .p = {
  103. .pre_div_shift = 3,
  104. .pre_div_width = 2,
  105. },
  106. .s = {
  107. .src_sel_shift = 0,
  108. .parent_map = gcc_pxo_pll8_map,
  109. },
  110. .freq_tbl = clk_tbl_gsbi_uart,
  111. .clkr = {
  112. .enable_reg = 0x29d4,
  113. .enable_mask = BIT(11),
  114. .hw.init = &(struct clk_init_data){
  115. .name = "gsbi1_uart_src",
  116. .parent_data = gcc_pxo_pll8,
  117. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  118. .ops = &clk_rcg_ops,
  119. .flags = CLK_SET_PARENT_GATE,
  120. },
  121. },
  122. };
  123. static struct clk_branch gsbi1_uart_clk = {
  124. .halt_reg = 0x2fcc,
  125. .halt_bit = 10,
  126. .clkr = {
  127. .enable_reg = 0x29d4,
  128. .enable_mask = BIT(9),
  129. .hw.init = &(struct clk_init_data){
  130. .name = "gsbi1_uart_clk",
  131. .parent_hws = (const struct clk_hw*[]){
  132. &gsbi1_uart_src.clkr.hw
  133. },
  134. .num_parents = 1,
  135. .ops = &clk_branch_ops,
  136. .flags = CLK_SET_RATE_PARENT,
  137. },
  138. },
  139. };
  140. static struct clk_rcg gsbi2_uart_src = {
  141. .ns_reg = 0x29f4,
  142. .md_reg = 0x29f0,
  143. .mn = {
  144. .mnctr_en_bit = 8,
  145. .mnctr_reset_bit = 7,
  146. .mnctr_mode_shift = 5,
  147. .n_val_shift = 16,
  148. .m_val_shift = 16,
  149. .width = 16,
  150. },
  151. .p = {
  152. .pre_div_shift = 3,
  153. .pre_div_width = 2,
  154. },
  155. .s = {
  156. .src_sel_shift = 0,
  157. .parent_map = gcc_pxo_pll8_map,
  158. },
  159. .freq_tbl = clk_tbl_gsbi_uart,
  160. .clkr = {
  161. .enable_reg = 0x29f4,
  162. .enable_mask = BIT(11),
  163. .hw.init = &(struct clk_init_data){
  164. .name = "gsbi2_uart_src",
  165. .parent_data = gcc_pxo_pll8,
  166. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  167. .ops = &clk_rcg_ops,
  168. .flags = CLK_SET_PARENT_GATE,
  169. },
  170. },
  171. };
  172. static struct clk_branch gsbi2_uart_clk = {
  173. .halt_reg = 0x2fcc,
  174. .halt_bit = 6,
  175. .clkr = {
  176. .enable_reg = 0x29f4,
  177. .enable_mask = BIT(9),
  178. .hw.init = &(struct clk_init_data){
  179. .name = "gsbi2_uart_clk",
  180. .parent_hws = (const struct clk_hw*[]){
  181. &gsbi2_uart_src.clkr.hw
  182. },
  183. .num_parents = 1,
  184. .ops = &clk_branch_ops,
  185. .flags = CLK_SET_RATE_PARENT,
  186. },
  187. },
  188. };
  189. static struct clk_rcg gsbi3_uart_src = {
  190. .ns_reg = 0x2a14,
  191. .md_reg = 0x2a10,
  192. .mn = {
  193. .mnctr_en_bit = 8,
  194. .mnctr_reset_bit = 7,
  195. .mnctr_mode_shift = 5,
  196. .n_val_shift = 16,
  197. .m_val_shift = 16,
  198. .width = 16,
  199. },
  200. .p = {
  201. .pre_div_shift = 3,
  202. .pre_div_width = 2,
  203. },
  204. .s = {
  205. .src_sel_shift = 0,
  206. .parent_map = gcc_pxo_pll8_map,
  207. },
  208. .freq_tbl = clk_tbl_gsbi_uart,
  209. .clkr = {
  210. .enable_reg = 0x2a14,
  211. .enable_mask = BIT(11),
  212. .hw.init = &(struct clk_init_data){
  213. .name = "gsbi3_uart_src",
  214. .parent_data = gcc_pxo_pll8,
  215. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  216. .ops = &clk_rcg_ops,
  217. .flags = CLK_SET_PARENT_GATE,
  218. },
  219. },
  220. };
  221. static struct clk_branch gsbi3_uart_clk = {
  222. .halt_reg = 0x2fcc,
  223. .halt_bit = 2,
  224. .clkr = {
  225. .enable_reg = 0x2a14,
  226. .enable_mask = BIT(9),
  227. .hw.init = &(struct clk_init_data){
  228. .name = "gsbi3_uart_clk",
  229. .parent_hws = (const struct clk_hw*[]){
  230. &gsbi3_uart_src.clkr.hw
  231. },
  232. .num_parents = 1,
  233. .ops = &clk_branch_ops,
  234. .flags = CLK_SET_RATE_PARENT,
  235. },
  236. },
  237. };
  238. static struct clk_rcg gsbi4_uart_src = {
  239. .ns_reg = 0x2a34,
  240. .md_reg = 0x2a30,
  241. .mn = {
  242. .mnctr_en_bit = 8,
  243. .mnctr_reset_bit = 7,
  244. .mnctr_mode_shift = 5,
  245. .n_val_shift = 16,
  246. .m_val_shift = 16,
  247. .width = 16,
  248. },
  249. .p = {
  250. .pre_div_shift = 3,
  251. .pre_div_width = 2,
  252. },
  253. .s = {
  254. .src_sel_shift = 0,
  255. .parent_map = gcc_pxo_pll8_map,
  256. },
  257. .freq_tbl = clk_tbl_gsbi_uart,
  258. .clkr = {
  259. .enable_reg = 0x2a34,
  260. .enable_mask = BIT(11),
  261. .hw.init = &(struct clk_init_data){
  262. .name = "gsbi4_uart_src",
  263. .parent_data = gcc_pxo_pll8,
  264. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  265. .ops = &clk_rcg_ops,
  266. .flags = CLK_SET_PARENT_GATE,
  267. },
  268. },
  269. };
  270. static struct clk_branch gsbi4_uart_clk = {
  271. .halt_reg = 0x2fd0,
  272. .halt_bit = 26,
  273. .clkr = {
  274. .enable_reg = 0x2a34,
  275. .enable_mask = BIT(9),
  276. .hw.init = &(struct clk_init_data){
  277. .name = "gsbi4_uart_clk",
  278. .parent_hws = (const struct clk_hw*[]){
  279. &gsbi4_uart_src.clkr.hw
  280. },
  281. .num_parents = 1,
  282. .ops = &clk_branch_ops,
  283. .flags = CLK_SET_RATE_PARENT,
  284. },
  285. },
  286. };
  287. static struct clk_rcg gsbi5_uart_src = {
  288. .ns_reg = 0x2a54,
  289. .md_reg = 0x2a50,
  290. .mn = {
  291. .mnctr_en_bit = 8,
  292. .mnctr_reset_bit = 7,
  293. .mnctr_mode_shift = 5,
  294. .n_val_shift = 16,
  295. .m_val_shift = 16,
  296. .width = 16,
  297. },
  298. .p = {
  299. .pre_div_shift = 3,
  300. .pre_div_width = 2,
  301. },
  302. .s = {
  303. .src_sel_shift = 0,
  304. .parent_map = gcc_pxo_pll8_map,
  305. },
  306. .freq_tbl = clk_tbl_gsbi_uart,
  307. .clkr = {
  308. .enable_reg = 0x2a54,
  309. .enable_mask = BIT(11),
  310. .hw.init = &(struct clk_init_data){
  311. .name = "gsbi5_uart_src",
  312. .parent_data = gcc_pxo_pll8,
  313. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  314. .ops = &clk_rcg_ops,
  315. .flags = CLK_SET_PARENT_GATE,
  316. },
  317. },
  318. };
  319. static struct clk_branch gsbi5_uart_clk = {
  320. .halt_reg = 0x2fd0,
  321. .halt_bit = 22,
  322. .clkr = {
  323. .enable_reg = 0x2a54,
  324. .enable_mask = BIT(9),
  325. .hw.init = &(struct clk_init_data){
  326. .name = "gsbi5_uart_clk",
  327. .parent_hws = (const struct clk_hw*[]){
  328. &gsbi5_uart_src.clkr.hw
  329. },
  330. .num_parents = 1,
  331. .ops = &clk_branch_ops,
  332. .flags = CLK_SET_RATE_PARENT,
  333. },
  334. },
  335. };
  336. static struct clk_rcg gsbi6_uart_src = {
  337. .ns_reg = 0x2a74,
  338. .md_reg = 0x2a70,
  339. .mn = {
  340. .mnctr_en_bit = 8,
  341. .mnctr_reset_bit = 7,
  342. .mnctr_mode_shift = 5,
  343. .n_val_shift = 16,
  344. .m_val_shift = 16,
  345. .width = 16,
  346. },
  347. .p = {
  348. .pre_div_shift = 3,
  349. .pre_div_width = 2,
  350. },
  351. .s = {
  352. .src_sel_shift = 0,
  353. .parent_map = gcc_pxo_pll8_map,
  354. },
  355. .freq_tbl = clk_tbl_gsbi_uart,
  356. .clkr = {
  357. .enable_reg = 0x2a74,
  358. .enable_mask = BIT(11),
  359. .hw.init = &(struct clk_init_data){
  360. .name = "gsbi6_uart_src",
  361. .parent_data = gcc_pxo_pll8,
  362. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  363. .ops = &clk_rcg_ops,
  364. .flags = CLK_SET_PARENT_GATE,
  365. },
  366. },
  367. };
  368. static struct clk_branch gsbi6_uart_clk = {
  369. .halt_reg = 0x2fd0,
  370. .halt_bit = 18,
  371. .clkr = {
  372. .enable_reg = 0x2a74,
  373. .enable_mask = BIT(9),
  374. .hw.init = &(struct clk_init_data){
  375. .name = "gsbi6_uart_clk",
  376. .parent_hws = (const struct clk_hw*[]){
  377. &gsbi6_uart_src.clkr.hw
  378. },
  379. .num_parents = 1,
  380. .ops = &clk_branch_ops,
  381. .flags = CLK_SET_RATE_PARENT,
  382. },
  383. },
  384. };
  385. static struct clk_rcg gsbi7_uart_src = {
  386. .ns_reg = 0x2a94,
  387. .md_reg = 0x2a90,
  388. .mn = {
  389. .mnctr_en_bit = 8,
  390. .mnctr_reset_bit = 7,
  391. .mnctr_mode_shift = 5,
  392. .n_val_shift = 16,
  393. .m_val_shift = 16,
  394. .width = 16,
  395. },
  396. .p = {
  397. .pre_div_shift = 3,
  398. .pre_div_width = 2,
  399. },
  400. .s = {
  401. .src_sel_shift = 0,
  402. .parent_map = gcc_pxo_pll8_map,
  403. },
  404. .freq_tbl = clk_tbl_gsbi_uart,
  405. .clkr = {
  406. .enable_reg = 0x2a94,
  407. .enable_mask = BIT(11),
  408. .hw.init = &(struct clk_init_data){
  409. .name = "gsbi7_uart_src",
  410. .parent_data = gcc_pxo_pll8,
  411. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  412. .ops = &clk_rcg_ops,
  413. .flags = CLK_SET_PARENT_GATE,
  414. },
  415. },
  416. };
  417. static struct clk_branch gsbi7_uart_clk = {
  418. .halt_reg = 0x2fd0,
  419. .halt_bit = 14,
  420. .clkr = {
  421. .enable_reg = 0x2a94,
  422. .enable_mask = BIT(9),
  423. .hw.init = &(struct clk_init_data){
  424. .name = "gsbi7_uart_clk",
  425. .parent_hws = (const struct clk_hw*[]){
  426. &gsbi7_uart_src.clkr.hw
  427. },
  428. .num_parents = 1,
  429. .ops = &clk_branch_ops,
  430. .flags = CLK_SET_RATE_PARENT,
  431. },
  432. },
  433. };
  434. static struct clk_rcg gsbi8_uart_src = {
  435. .ns_reg = 0x2ab4,
  436. .md_reg = 0x2ab0,
  437. .mn = {
  438. .mnctr_en_bit = 8,
  439. .mnctr_reset_bit = 7,
  440. .mnctr_mode_shift = 5,
  441. .n_val_shift = 16,
  442. .m_val_shift = 16,
  443. .width = 16,
  444. },
  445. .p = {
  446. .pre_div_shift = 3,
  447. .pre_div_width = 2,
  448. },
  449. .s = {
  450. .src_sel_shift = 0,
  451. .parent_map = gcc_pxo_pll8_map,
  452. },
  453. .freq_tbl = clk_tbl_gsbi_uart,
  454. .clkr = {
  455. .enable_reg = 0x2ab4,
  456. .enable_mask = BIT(11),
  457. .hw.init = &(struct clk_init_data){
  458. .name = "gsbi8_uart_src",
  459. .parent_data = gcc_pxo_pll8,
  460. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  461. .ops = &clk_rcg_ops,
  462. .flags = CLK_SET_PARENT_GATE,
  463. },
  464. },
  465. };
  466. static struct clk_branch gsbi8_uart_clk = {
  467. .halt_reg = 0x2fd0,
  468. .halt_bit = 10,
  469. .clkr = {
  470. .enable_reg = 0x2ab4,
  471. .enable_mask = BIT(9),
  472. .hw.init = &(struct clk_init_data){
  473. .name = "gsbi8_uart_clk",
  474. .parent_hws = (const struct clk_hw*[]){
  475. &gsbi8_uart_src.clkr.hw
  476. },
  477. .num_parents = 1,
  478. .ops = &clk_branch_ops,
  479. .flags = CLK_SET_RATE_PARENT,
  480. },
  481. },
  482. };
  483. static struct clk_rcg gsbi9_uart_src = {
  484. .ns_reg = 0x2ad4,
  485. .md_reg = 0x2ad0,
  486. .mn = {
  487. .mnctr_en_bit = 8,
  488. .mnctr_reset_bit = 7,
  489. .mnctr_mode_shift = 5,
  490. .n_val_shift = 16,
  491. .m_val_shift = 16,
  492. .width = 16,
  493. },
  494. .p = {
  495. .pre_div_shift = 3,
  496. .pre_div_width = 2,
  497. },
  498. .s = {
  499. .src_sel_shift = 0,
  500. .parent_map = gcc_pxo_pll8_map,
  501. },
  502. .freq_tbl = clk_tbl_gsbi_uart,
  503. .clkr = {
  504. .enable_reg = 0x2ad4,
  505. .enable_mask = BIT(11),
  506. .hw.init = &(struct clk_init_data){
  507. .name = "gsbi9_uart_src",
  508. .parent_data = gcc_pxo_pll8,
  509. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  510. .ops = &clk_rcg_ops,
  511. .flags = CLK_SET_PARENT_GATE,
  512. },
  513. },
  514. };
  515. static struct clk_branch gsbi9_uart_clk = {
  516. .halt_reg = 0x2fd0,
  517. .halt_bit = 6,
  518. .clkr = {
  519. .enable_reg = 0x2ad4,
  520. .enable_mask = BIT(9),
  521. .hw.init = &(struct clk_init_data){
  522. .name = "gsbi9_uart_clk",
  523. .parent_hws = (const struct clk_hw*[]){
  524. &gsbi9_uart_src.clkr.hw
  525. },
  526. .num_parents = 1,
  527. .ops = &clk_branch_ops,
  528. .flags = CLK_SET_RATE_PARENT,
  529. },
  530. },
  531. };
  532. static struct clk_rcg gsbi10_uart_src = {
  533. .ns_reg = 0x2af4,
  534. .md_reg = 0x2af0,
  535. .mn = {
  536. .mnctr_en_bit = 8,
  537. .mnctr_reset_bit = 7,
  538. .mnctr_mode_shift = 5,
  539. .n_val_shift = 16,
  540. .m_val_shift = 16,
  541. .width = 16,
  542. },
  543. .p = {
  544. .pre_div_shift = 3,
  545. .pre_div_width = 2,
  546. },
  547. .s = {
  548. .src_sel_shift = 0,
  549. .parent_map = gcc_pxo_pll8_map,
  550. },
  551. .freq_tbl = clk_tbl_gsbi_uart,
  552. .clkr = {
  553. .enable_reg = 0x2af4,
  554. .enable_mask = BIT(11),
  555. .hw.init = &(struct clk_init_data){
  556. .name = "gsbi10_uart_src",
  557. .parent_data = gcc_pxo_pll8,
  558. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  559. .ops = &clk_rcg_ops,
  560. .flags = CLK_SET_PARENT_GATE,
  561. },
  562. },
  563. };
  564. static struct clk_branch gsbi10_uart_clk = {
  565. .halt_reg = 0x2fd0,
  566. .halt_bit = 2,
  567. .clkr = {
  568. .enable_reg = 0x2af4,
  569. .enable_mask = BIT(9),
  570. .hw.init = &(struct clk_init_data){
  571. .name = "gsbi10_uart_clk",
  572. .parent_hws = (const struct clk_hw*[]){
  573. &gsbi10_uart_src.clkr.hw
  574. },
  575. .num_parents = 1,
  576. .ops = &clk_branch_ops,
  577. .flags = CLK_SET_RATE_PARENT,
  578. },
  579. },
  580. };
  581. static struct clk_rcg gsbi11_uart_src = {
  582. .ns_reg = 0x2b14,
  583. .md_reg = 0x2b10,
  584. .mn = {
  585. .mnctr_en_bit = 8,
  586. .mnctr_reset_bit = 7,
  587. .mnctr_mode_shift = 5,
  588. .n_val_shift = 16,
  589. .m_val_shift = 16,
  590. .width = 16,
  591. },
  592. .p = {
  593. .pre_div_shift = 3,
  594. .pre_div_width = 2,
  595. },
  596. .s = {
  597. .src_sel_shift = 0,
  598. .parent_map = gcc_pxo_pll8_map,
  599. },
  600. .freq_tbl = clk_tbl_gsbi_uart,
  601. .clkr = {
  602. .enable_reg = 0x2b14,
  603. .enable_mask = BIT(11),
  604. .hw.init = &(struct clk_init_data){
  605. .name = "gsbi11_uart_src",
  606. .parent_data = gcc_pxo_pll8,
  607. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  608. .ops = &clk_rcg_ops,
  609. .flags = CLK_SET_PARENT_GATE,
  610. },
  611. },
  612. };
  613. static struct clk_branch gsbi11_uart_clk = {
  614. .halt_reg = 0x2fd4,
  615. .halt_bit = 17,
  616. .clkr = {
  617. .enable_reg = 0x2b14,
  618. .enable_mask = BIT(9),
  619. .hw.init = &(struct clk_init_data){
  620. .name = "gsbi11_uart_clk",
  621. .parent_hws = (const struct clk_hw*[]){
  622. &gsbi11_uart_src.clkr.hw
  623. },
  624. .num_parents = 1,
  625. .ops = &clk_branch_ops,
  626. .flags = CLK_SET_RATE_PARENT,
  627. },
  628. },
  629. };
  630. static struct clk_rcg gsbi12_uart_src = {
  631. .ns_reg = 0x2b34,
  632. .md_reg = 0x2b30,
  633. .mn = {
  634. .mnctr_en_bit = 8,
  635. .mnctr_reset_bit = 7,
  636. .mnctr_mode_shift = 5,
  637. .n_val_shift = 16,
  638. .m_val_shift = 16,
  639. .width = 16,
  640. },
  641. .p = {
  642. .pre_div_shift = 3,
  643. .pre_div_width = 2,
  644. },
  645. .s = {
  646. .src_sel_shift = 0,
  647. .parent_map = gcc_pxo_pll8_map,
  648. },
  649. .freq_tbl = clk_tbl_gsbi_uart,
  650. .clkr = {
  651. .enable_reg = 0x2b34,
  652. .enable_mask = BIT(11),
  653. .hw.init = &(struct clk_init_data){
  654. .name = "gsbi12_uart_src",
  655. .parent_data = gcc_pxo_pll8,
  656. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  657. .ops = &clk_rcg_ops,
  658. .flags = CLK_SET_PARENT_GATE,
  659. },
  660. },
  661. };
  662. static struct clk_branch gsbi12_uart_clk = {
  663. .halt_reg = 0x2fd4,
  664. .halt_bit = 13,
  665. .clkr = {
  666. .enable_reg = 0x2b34,
  667. .enable_mask = BIT(9),
  668. .hw.init = &(struct clk_init_data){
  669. .name = "gsbi12_uart_clk",
  670. .parent_hws = (const struct clk_hw*[]){
  671. &gsbi12_uart_src.clkr.hw
  672. },
  673. .num_parents = 1,
  674. .ops = &clk_branch_ops,
  675. .flags = CLK_SET_RATE_PARENT,
  676. },
  677. },
  678. };
  679. static const struct freq_tbl clk_tbl_gsbi_qup[] = {
  680. { 1100000, P_PXO, 1, 2, 49 },
  681. { 5400000, P_PXO, 1, 1, 5 },
  682. { 10800000, P_PXO, 1, 2, 5 },
  683. { 15060000, P_PLL8, 1, 2, 51 },
  684. { 24000000, P_PLL8, 4, 1, 4 },
  685. { 25600000, P_PLL8, 1, 1, 15 },
  686. { 27000000, P_PXO, 1, 0, 0 },
  687. { 48000000, P_PLL8, 4, 1, 2 },
  688. { 51200000, P_PLL8, 1, 2, 15 },
  689. { }
  690. };
  691. static struct clk_rcg gsbi1_qup_src = {
  692. .ns_reg = 0x29cc,
  693. .md_reg = 0x29c8,
  694. .mn = {
  695. .mnctr_en_bit = 8,
  696. .mnctr_reset_bit = 7,
  697. .mnctr_mode_shift = 5,
  698. .n_val_shift = 16,
  699. .m_val_shift = 16,
  700. .width = 8,
  701. },
  702. .p = {
  703. .pre_div_shift = 3,
  704. .pre_div_width = 2,
  705. },
  706. .s = {
  707. .src_sel_shift = 0,
  708. .parent_map = gcc_pxo_pll8_map,
  709. },
  710. .freq_tbl = clk_tbl_gsbi_qup,
  711. .clkr = {
  712. .enable_reg = 0x29cc,
  713. .enable_mask = BIT(11),
  714. .hw.init = &(struct clk_init_data){
  715. .name = "gsbi1_qup_src",
  716. .parent_data = gcc_pxo_pll8,
  717. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  718. .ops = &clk_rcg_ops,
  719. .flags = CLK_SET_PARENT_GATE,
  720. },
  721. },
  722. };
  723. static struct clk_branch gsbi1_qup_clk = {
  724. .halt_reg = 0x2fcc,
  725. .halt_bit = 9,
  726. .clkr = {
  727. .enable_reg = 0x29cc,
  728. .enable_mask = BIT(9),
  729. .hw.init = &(struct clk_init_data){
  730. .name = "gsbi1_qup_clk",
  731. .parent_hws = (const struct clk_hw*[]){
  732. &gsbi1_qup_src.clkr.hw
  733. },
  734. .num_parents = 1,
  735. .ops = &clk_branch_ops,
  736. .flags = CLK_SET_RATE_PARENT,
  737. },
  738. },
  739. };
  740. static struct clk_rcg gsbi2_qup_src = {
  741. .ns_reg = 0x29ec,
  742. .md_reg = 0x29e8,
  743. .mn = {
  744. .mnctr_en_bit = 8,
  745. .mnctr_reset_bit = 7,
  746. .mnctr_mode_shift = 5,
  747. .n_val_shift = 16,
  748. .m_val_shift = 16,
  749. .width = 8,
  750. },
  751. .p = {
  752. .pre_div_shift = 3,
  753. .pre_div_width = 2,
  754. },
  755. .s = {
  756. .src_sel_shift = 0,
  757. .parent_map = gcc_pxo_pll8_map,
  758. },
  759. .freq_tbl = clk_tbl_gsbi_qup,
  760. .clkr = {
  761. .enable_reg = 0x29ec,
  762. .enable_mask = BIT(11),
  763. .hw.init = &(struct clk_init_data){
  764. .name = "gsbi2_qup_src",
  765. .parent_data = gcc_pxo_pll8,
  766. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  767. .ops = &clk_rcg_ops,
  768. .flags = CLK_SET_PARENT_GATE,
  769. },
  770. },
  771. };
  772. static struct clk_branch gsbi2_qup_clk = {
  773. .halt_reg = 0x2fcc,
  774. .halt_bit = 4,
  775. .clkr = {
  776. .enable_reg = 0x29ec,
  777. .enable_mask = BIT(9),
  778. .hw.init = &(struct clk_init_data){
  779. .name = "gsbi2_qup_clk",
  780. .parent_hws = (const struct clk_hw*[]){
  781. &gsbi2_qup_src.clkr.hw
  782. },
  783. .num_parents = 1,
  784. .ops = &clk_branch_ops,
  785. .flags = CLK_SET_RATE_PARENT,
  786. },
  787. },
  788. };
  789. static struct clk_rcg gsbi3_qup_src = {
  790. .ns_reg = 0x2a0c,
  791. .md_reg = 0x2a08,
  792. .mn = {
  793. .mnctr_en_bit = 8,
  794. .mnctr_reset_bit = 7,
  795. .mnctr_mode_shift = 5,
  796. .n_val_shift = 16,
  797. .m_val_shift = 16,
  798. .width = 8,
  799. },
  800. .p = {
  801. .pre_div_shift = 3,
  802. .pre_div_width = 2,
  803. },
  804. .s = {
  805. .src_sel_shift = 0,
  806. .parent_map = gcc_pxo_pll8_map,
  807. },
  808. .freq_tbl = clk_tbl_gsbi_qup,
  809. .clkr = {
  810. .enable_reg = 0x2a0c,
  811. .enable_mask = BIT(11),
  812. .hw.init = &(struct clk_init_data){
  813. .name = "gsbi3_qup_src",
  814. .parent_data = gcc_pxo_pll8,
  815. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  816. .ops = &clk_rcg_ops,
  817. .flags = CLK_SET_PARENT_GATE,
  818. },
  819. },
  820. };
  821. static struct clk_branch gsbi3_qup_clk = {
  822. .halt_reg = 0x2fcc,
  823. .halt_bit = 0,
  824. .clkr = {
  825. .enable_reg = 0x2a0c,
  826. .enable_mask = BIT(9),
  827. .hw.init = &(struct clk_init_data){
  828. .name = "gsbi3_qup_clk",
  829. .parent_hws = (const struct clk_hw*[]){
  830. &gsbi3_qup_src.clkr.hw
  831. },
  832. .num_parents = 1,
  833. .ops = &clk_branch_ops,
  834. .flags = CLK_SET_RATE_PARENT,
  835. },
  836. },
  837. };
  838. static struct clk_rcg gsbi4_qup_src = {
  839. .ns_reg = 0x2a2c,
  840. .md_reg = 0x2a28,
  841. .mn = {
  842. .mnctr_en_bit = 8,
  843. .mnctr_reset_bit = 7,
  844. .mnctr_mode_shift = 5,
  845. .n_val_shift = 16,
  846. .m_val_shift = 16,
  847. .width = 8,
  848. },
  849. .p = {
  850. .pre_div_shift = 3,
  851. .pre_div_width = 2,
  852. },
  853. .s = {
  854. .src_sel_shift = 0,
  855. .parent_map = gcc_pxo_pll8_map,
  856. },
  857. .freq_tbl = clk_tbl_gsbi_qup,
  858. .clkr = {
  859. .enable_reg = 0x2a2c,
  860. .enable_mask = BIT(11),
  861. .hw.init = &(struct clk_init_data){
  862. .name = "gsbi4_qup_src",
  863. .parent_data = gcc_pxo_pll8,
  864. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  865. .ops = &clk_rcg_ops,
  866. .flags = CLK_SET_PARENT_GATE,
  867. },
  868. },
  869. };
  870. static struct clk_branch gsbi4_qup_clk = {
  871. .halt_reg = 0x2fd0,
  872. .halt_bit = 24,
  873. .clkr = {
  874. .enable_reg = 0x2a2c,
  875. .enable_mask = BIT(9),
  876. .hw.init = &(struct clk_init_data){
  877. .name = "gsbi4_qup_clk",
  878. .parent_hws = (const struct clk_hw*[]){
  879. &gsbi4_qup_src.clkr.hw
  880. },
  881. .num_parents = 1,
  882. .ops = &clk_branch_ops,
  883. .flags = CLK_SET_RATE_PARENT,
  884. },
  885. },
  886. };
  887. static struct clk_rcg gsbi5_qup_src = {
  888. .ns_reg = 0x2a4c,
  889. .md_reg = 0x2a48,
  890. .mn = {
  891. .mnctr_en_bit = 8,
  892. .mnctr_reset_bit = 7,
  893. .mnctr_mode_shift = 5,
  894. .n_val_shift = 16,
  895. .m_val_shift = 16,
  896. .width = 8,
  897. },
  898. .p = {
  899. .pre_div_shift = 3,
  900. .pre_div_width = 2,
  901. },
  902. .s = {
  903. .src_sel_shift = 0,
  904. .parent_map = gcc_pxo_pll8_map,
  905. },
  906. .freq_tbl = clk_tbl_gsbi_qup,
  907. .clkr = {
  908. .enable_reg = 0x2a4c,
  909. .enable_mask = BIT(11),
  910. .hw.init = &(struct clk_init_data){
  911. .name = "gsbi5_qup_src",
  912. .parent_data = gcc_pxo_pll8,
  913. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  914. .ops = &clk_rcg_ops,
  915. .flags = CLK_SET_PARENT_GATE,
  916. },
  917. },
  918. };
  919. static struct clk_branch gsbi5_qup_clk = {
  920. .halt_reg = 0x2fd0,
  921. .halt_bit = 20,
  922. .clkr = {
  923. .enable_reg = 0x2a4c,
  924. .enable_mask = BIT(9),
  925. .hw.init = &(struct clk_init_data){
  926. .name = "gsbi5_qup_clk",
  927. .parent_hws = (const struct clk_hw*[]){
  928. &gsbi5_qup_src.clkr.hw
  929. },
  930. .num_parents = 1,
  931. .ops = &clk_branch_ops,
  932. .flags = CLK_SET_RATE_PARENT,
  933. },
  934. },
  935. };
  936. static struct clk_rcg gsbi6_qup_src = {
  937. .ns_reg = 0x2a6c,
  938. .md_reg = 0x2a68,
  939. .mn = {
  940. .mnctr_en_bit = 8,
  941. .mnctr_reset_bit = 7,
  942. .mnctr_mode_shift = 5,
  943. .n_val_shift = 16,
  944. .m_val_shift = 16,
  945. .width = 8,
  946. },
  947. .p = {
  948. .pre_div_shift = 3,
  949. .pre_div_width = 2,
  950. },
  951. .s = {
  952. .src_sel_shift = 0,
  953. .parent_map = gcc_pxo_pll8_map,
  954. },
  955. .freq_tbl = clk_tbl_gsbi_qup,
  956. .clkr = {
  957. .enable_reg = 0x2a6c,
  958. .enable_mask = BIT(11),
  959. .hw.init = &(struct clk_init_data){
  960. .name = "gsbi6_qup_src",
  961. .parent_data = gcc_pxo_pll8,
  962. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  963. .ops = &clk_rcg_ops,
  964. .flags = CLK_SET_PARENT_GATE,
  965. },
  966. },
  967. };
  968. static struct clk_branch gsbi6_qup_clk = {
  969. .halt_reg = 0x2fd0,
  970. .halt_bit = 16,
  971. .clkr = {
  972. .enable_reg = 0x2a6c,
  973. .enable_mask = BIT(9),
  974. .hw.init = &(struct clk_init_data){
  975. .name = "gsbi6_qup_clk",
  976. .parent_hws = (const struct clk_hw*[]){
  977. &gsbi6_qup_src.clkr.hw
  978. },
  979. .num_parents = 1,
  980. .ops = &clk_branch_ops,
  981. .flags = CLK_SET_RATE_PARENT,
  982. },
  983. },
  984. };
  985. static struct clk_rcg gsbi7_qup_src = {
  986. .ns_reg = 0x2a8c,
  987. .md_reg = 0x2a88,
  988. .mn = {
  989. .mnctr_en_bit = 8,
  990. .mnctr_reset_bit = 7,
  991. .mnctr_mode_shift = 5,
  992. .n_val_shift = 16,
  993. .m_val_shift = 16,
  994. .width = 8,
  995. },
  996. .p = {
  997. .pre_div_shift = 3,
  998. .pre_div_width = 2,
  999. },
  1000. .s = {
  1001. .src_sel_shift = 0,
  1002. .parent_map = gcc_pxo_pll8_map,
  1003. },
  1004. .freq_tbl = clk_tbl_gsbi_qup,
  1005. .clkr = {
  1006. .enable_reg = 0x2a8c,
  1007. .enable_mask = BIT(11),
  1008. .hw.init = &(struct clk_init_data){
  1009. .name = "gsbi7_qup_src",
  1010. .parent_data = gcc_pxo_pll8,
  1011. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1012. .ops = &clk_rcg_ops,
  1013. .flags = CLK_SET_PARENT_GATE,
  1014. },
  1015. },
  1016. };
  1017. static struct clk_branch gsbi7_qup_clk = {
  1018. .halt_reg = 0x2fd0,
  1019. .halt_bit = 12,
  1020. .clkr = {
  1021. .enable_reg = 0x2a8c,
  1022. .enable_mask = BIT(9),
  1023. .hw.init = &(struct clk_init_data){
  1024. .name = "gsbi7_qup_clk",
  1025. .parent_hws = (const struct clk_hw*[]){
  1026. &gsbi7_qup_src.clkr.hw
  1027. },
  1028. .num_parents = 1,
  1029. .ops = &clk_branch_ops,
  1030. .flags = CLK_SET_RATE_PARENT,
  1031. },
  1032. },
  1033. };
  1034. static struct clk_rcg gsbi8_qup_src = {
  1035. .ns_reg = 0x2aac,
  1036. .md_reg = 0x2aa8,
  1037. .mn = {
  1038. .mnctr_en_bit = 8,
  1039. .mnctr_reset_bit = 7,
  1040. .mnctr_mode_shift = 5,
  1041. .n_val_shift = 16,
  1042. .m_val_shift = 16,
  1043. .width = 8,
  1044. },
  1045. .p = {
  1046. .pre_div_shift = 3,
  1047. .pre_div_width = 2,
  1048. },
  1049. .s = {
  1050. .src_sel_shift = 0,
  1051. .parent_map = gcc_pxo_pll8_map,
  1052. },
  1053. .freq_tbl = clk_tbl_gsbi_qup,
  1054. .clkr = {
  1055. .enable_reg = 0x2aac,
  1056. .enable_mask = BIT(11),
  1057. .hw.init = &(struct clk_init_data){
  1058. .name = "gsbi8_qup_src",
  1059. .parent_data = gcc_pxo_pll8,
  1060. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1061. .ops = &clk_rcg_ops,
  1062. .flags = CLK_SET_PARENT_GATE,
  1063. },
  1064. },
  1065. };
  1066. static struct clk_branch gsbi8_qup_clk = {
  1067. .halt_reg = 0x2fd0,
  1068. .halt_bit = 8,
  1069. .clkr = {
  1070. .enable_reg = 0x2aac,
  1071. .enable_mask = BIT(9),
  1072. .hw.init = &(struct clk_init_data){
  1073. .name = "gsbi8_qup_clk",
  1074. .parent_hws = (const struct clk_hw*[]){
  1075. &gsbi8_qup_src.clkr.hw
  1076. },
  1077. .num_parents = 1,
  1078. .ops = &clk_branch_ops,
  1079. .flags = CLK_SET_RATE_PARENT,
  1080. },
  1081. },
  1082. };
  1083. static struct clk_rcg gsbi9_qup_src = {
  1084. .ns_reg = 0x2acc,
  1085. .md_reg = 0x2ac8,
  1086. .mn = {
  1087. .mnctr_en_bit = 8,
  1088. .mnctr_reset_bit = 7,
  1089. .mnctr_mode_shift = 5,
  1090. .n_val_shift = 16,
  1091. .m_val_shift = 16,
  1092. .width = 8,
  1093. },
  1094. .p = {
  1095. .pre_div_shift = 3,
  1096. .pre_div_width = 2,
  1097. },
  1098. .s = {
  1099. .src_sel_shift = 0,
  1100. .parent_map = gcc_pxo_pll8_map,
  1101. },
  1102. .freq_tbl = clk_tbl_gsbi_qup,
  1103. .clkr = {
  1104. .enable_reg = 0x2acc,
  1105. .enable_mask = BIT(11),
  1106. .hw.init = &(struct clk_init_data){
  1107. .name = "gsbi9_qup_src",
  1108. .parent_data = gcc_pxo_pll8,
  1109. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1110. .ops = &clk_rcg_ops,
  1111. .flags = CLK_SET_PARENT_GATE,
  1112. },
  1113. },
  1114. };
  1115. static struct clk_branch gsbi9_qup_clk = {
  1116. .halt_reg = 0x2fd0,
  1117. .halt_bit = 4,
  1118. .clkr = {
  1119. .enable_reg = 0x2acc,
  1120. .enable_mask = BIT(9),
  1121. .hw.init = &(struct clk_init_data){
  1122. .name = "gsbi9_qup_clk",
  1123. .parent_hws = (const struct clk_hw*[]){
  1124. &gsbi9_qup_src.clkr.hw
  1125. },
  1126. .num_parents = 1,
  1127. .ops = &clk_branch_ops,
  1128. .flags = CLK_SET_RATE_PARENT,
  1129. },
  1130. },
  1131. };
  1132. static struct clk_rcg gsbi10_qup_src = {
  1133. .ns_reg = 0x2aec,
  1134. .md_reg = 0x2ae8,
  1135. .mn = {
  1136. .mnctr_en_bit = 8,
  1137. .mnctr_reset_bit = 7,
  1138. .mnctr_mode_shift = 5,
  1139. .n_val_shift = 16,
  1140. .m_val_shift = 16,
  1141. .width = 8,
  1142. },
  1143. .p = {
  1144. .pre_div_shift = 3,
  1145. .pre_div_width = 2,
  1146. },
  1147. .s = {
  1148. .src_sel_shift = 0,
  1149. .parent_map = gcc_pxo_pll8_map,
  1150. },
  1151. .freq_tbl = clk_tbl_gsbi_qup,
  1152. .clkr = {
  1153. .enable_reg = 0x2aec,
  1154. .enable_mask = BIT(11),
  1155. .hw.init = &(struct clk_init_data){
  1156. .name = "gsbi10_qup_src",
  1157. .parent_data = gcc_pxo_pll8,
  1158. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1159. .ops = &clk_rcg_ops,
  1160. .flags = CLK_SET_PARENT_GATE,
  1161. },
  1162. },
  1163. };
  1164. static struct clk_branch gsbi10_qup_clk = {
  1165. .halt_reg = 0x2fd0,
  1166. .halt_bit = 0,
  1167. .clkr = {
  1168. .enable_reg = 0x2aec,
  1169. .enable_mask = BIT(9),
  1170. .hw.init = &(struct clk_init_data){
  1171. .name = "gsbi10_qup_clk",
  1172. .parent_hws = (const struct clk_hw*[]){
  1173. &gsbi10_qup_src.clkr.hw
  1174. },
  1175. .num_parents = 1,
  1176. .ops = &clk_branch_ops,
  1177. .flags = CLK_SET_RATE_PARENT,
  1178. },
  1179. },
  1180. };
  1181. static struct clk_rcg gsbi11_qup_src = {
  1182. .ns_reg = 0x2b0c,
  1183. .md_reg = 0x2b08,
  1184. .mn = {
  1185. .mnctr_en_bit = 8,
  1186. .mnctr_reset_bit = 7,
  1187. .mnctr_mode_shift = 5,
  1188. .n_val_shift = 16,
  1189. .m_val_shift = 16,
  1190. .width = 8,
  1191. },
  1192. .p = {
  1193. .pre_div_shift = 3,
  1194. .pre_div_width = 2,
  1195. },
  1196. .s = {
  1197. .src_sel_shift = 0,
  1198. .parent_map = gcc_pxo_pll8_map,
  1199. },
  1200. .freq_tbl = clk_tbl_gsbi_qup,
  1201. .clkr = {
  1202. .enable_reg = 0x2b0c,
  1203. .enable_mask = BIT(11),
  1204. .hw.init = &(struct clk_init_data){
  1205. .name = "gsbi11_qup_src",
  1206. .parent_data = gcc_pxo_pll8,
  1207. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1208. .ops = &clk_rcg_ops,
  1209. .flags = CLK_SET_PARENT_GATE,
  1210. },
  1211. },
  1212. };
  1213. static struct clk_branch gsbi11_qup_clk = {
  1214. .halt_reg = 0x2fd4,
  1215. .halt_bit = 15,
  1216. .clkr = {
  1217. .enable_reg = 0x2b0c,
  1218. .enable_mask = BIT(9),
  1219. .hw.init = &(struct clk_init_data){
  1220. .name = "gsbi11_qup_clk",
  1221. .parent_hws = (const struct clk_hw*[]){
  1222. &gsbi11_qup_src.clkr.hw
  1223. },
  1224. .num_parents = 1,
  1225. .ops = &clk_branch_ops,
  1226. .flags = CLK_SET_RATE_PARENT,
  1227. },
  1228. },
  1229. };
  1230. static struct clk_rcg gsbi12_qup_src = {
  1231. .ns_reg = 0x2b2c,
  1232. .md_reg = 0x2b28,
  1233. .mn = {
  1234. .mnctr_en_bit = 8,
  1235. .mnctr_reset_bit = 7,
  1236. .mnctr_mode_shift = 5,
  1237. .n_val_shift = 16,
  1238. .m_val_shift = 16,
  1239. .width = 8,
  1240. },
  1241. .p = {
  1242. .pre_div_shift = 3,
  1243. .pre_div_width = 2,
  1244. },
  1245. .s = {
  1246. .src_sel_shift = 0,
  1247. .parent_map = gcc_pxo_pll8_map,
  1248. },
  1249. .freq_tbl = clk_tbl_gsbi_qup,
  1250. .clkr = {
  1251. .enable_reg = 0x2b2c,
  1252. .enable_mask = BIT(11),
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "gsbi12_qup_src",
  1255. .parent_data = gcc_pxo_pll8,
  1256. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1257. .ops = &clk_rcg_ops,
  1258. .flags = CLK_SET_PARENT_GATE,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_branch gsbi12_qup_clk = {
  1263. .halt_reg = 0x2fd4,
  1264. .halt_bit = 11,
  1265. .clkr = {
  1266. .enable_reg = 0x2b2c,
  1267. .enable_mask = BIT(9),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "gsbi12_qup_clk",
  1270. .parent_hws = (const struct clk_hw*[]){
  1271. &gsbi12_qup_src.clkr.hw
  1272. },
  1273. .num_parents = 1,
  1274. .ops = &clk_branch_ops,
  1275. .flags = CLK_SET_RATE_PARENT,
  1276. },
  1277. },
  1278. };
  1279. static const struct freq_tbl clk_tbl_gp[] = {
  1280. { 9600000, P_CXO, 2, 0, 0 },
  1281. { 13500000, P_PXO, 2, 0, 0 },
  1282. { 19200000, P_CXO, 1, 0, 0 },
  1283. { 27000000, P_PXO, 1, 0, 0 },
  1284. { 64000000, P_PLL8, 2, 1, 3 },
  1285. { 76800000, P_PLL8, 1, 1, 5 },
  1286. { 96000000, P_PLL8, 4, 0, 0 },
  1287. { 128000000, P_PLL8, 3, 0, 0 },
  1288. { 192000000, P_PLL8, 2, 0, 0 },
  1289. { }
  1290. };
  1291. static struct clk_rcg gp0_src = {
  1292. .ns_reg = 0x2d24,
  1293. .md_reg = 0x2d00,
  1294. .mn = {
  1295. .mnctr_en_bit = 8,
  1296. .mnctr_reset_bit = 7,
  1297. .mnctr_mode_shift = 5,
  1298. .n_val_shift = 16,
  1299. .m_val_shift = 16,
  1300. .width = 8,
  1301. },
  1302. .p = {
  1303. .pre_div_shift = 3,
  1304. .pre_div_width = 2,
  1305. },
  1306. .s = {
  1307. .src_sel_shift = 0,
  1308. .parent_map = gcc_pxo_pll8_cxo_map,
  1309. },
  1310. .freq_tbl = clk_tbl_gp,
  1311. .clkr = {
  1312. .enable_reg = 0x2d24,
  1313. .enable_mask = BIT(11),
  1314. .hw.init = &(struct clk_init_data){
  1315. .name = "gp0_src",
  1316. .parent_data = gcc_pxo_pll8_cxo,
  1317. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1318. .ops = &clk_rcg_ops,
  1319. .flags = CLK_SET_PARENT_GATE,
  1320. },
  1321. }
  1322. };
  1323. static struct clk_branch gp0_clk = {
  1324. .halt_reg = 0x2fd8,
  1325. .halt_bit = 7,
  1326. .clkr = {
  1327. .enable_reg = 0x2d24,
  1328. .enable_mask = BIT(9),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "gp0_clk",
  1331. .parent_hws = (const struct clk_hw*[]){
  1332. &gp0_src.clkr.hw
  1333. },
  1334. .num_parents = 1,
  1335. .ops = &clk_branch_ops,
  1336. .flags = CLK_SET_RATE_PARENT,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_rcg gp1_src = {
  1341. .ns_reg = 0x2d44,
  1342. .md_reg = 0x2d40,
  1343. .mn = {
  1344. .mnctr_en_bit = 8,
  1345. .mnctr_reset_bit = 7,
  1346. .mnctr_mode_shift = 5,
  1347. .n_val_shift = 16,
  1348. .m_val_shift = 16,
  1349. .width = 8,
  1350. },
  1351. .p = {
  1352. .pre_div_shift = 3,
  1353. .pre_div_width = 2,
  1354. },
  1355. .s = {
  1356. .src_sel_shift = 0,
  1357. .parent_map = gcc_pxo_pll8_cxo_map,
  1358. },
  1359. .freq_tbl = clk_tbl_gp,
  1360. .clkr = {
  1361. .enable_reg = 0x2d44,
  1362. .enable_mask = BIT(11),
  1363. .hw.init = &(struct clk_init_data){
  1364. .name = "gp1_src",
  1365. .parent_data = gcc_pxo_pll8_cxo,
  1366. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1367. .ops = &clk_rcg_ops,
  1368. .flags = CLK_SET_RATE_GATE,
  1369. },
  1370. }
  1371. };
  1372. static struct clk_branch gp1_clk = {
  1373. .halt_reg = 0x2fd8,
  1374. .halt_bit = 6,
  1375. .clkr = {
  1376. .enable_reg = 0x2d44,
  1377. .enable_mask = BIT(9),
  1378. .hw.init = &(struct clk_init_data){
  1379. .name = "gp1_clk",
  1380. .parent_hws = (const struct clk_hw*[]){
  1381. &gp1_src.clkr.hw
  1382. },
  1383. .num_parents = 1,
  1384. .ops = &clk_branch_ops,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. },
  1387. },
  1388. };
  1389. static struct clk_rcg gp2_src = {
  1390. .ns_reg = 0x2d64,
  1391. .md_reg = 0x2d60,
  1392. .mn = {
  1393. .mnctr_en_bit = 8,
  1394. .mnctr_reset_bit = 7,
  1395. .mnctr_mode_shift = 5,
  1396. .n_val_shift = 16,
  1397. .m_val_shift = 16,
  1398. .width = 8,
  1399. },
  1400. .p = {
  1401. .pre_div_shift = 3,
  1402. .pre_div_width = 2,
  1403. },
  1404. .s = {
  1405. .src_sel_shift = 0,
  1406. .parent_map = gcc_pxo_pll8_cxo_map,
  1407. },
  1408. .freq_tbl = clk_tbl_gp,
  1409. .clkr = {
  1410. .enable_reg = 0x2d64,
  1411. .enable_mask = BIT(11),
  1412. .hw.init = &(struct clk_init_data){
  1413. .name = "gp2_src",
  1414. .parent_data = gcc_pxo_pll8_cxo,
  1415. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1416. .ops = &clk_rcg_ops,
  1417. .flags = CLK_SET_RATE_GATE,
  1418. },
  1419. }
  1420. };
  1421. static struct clk_branch gp2_clk = {
  1422. .halt_reg = 0x2fd8,
  1423. .halt_bit = 5,
  1424. .clkr = {
  1425. .enable_reg = 0x2d64,
  1426. .enable_mask = BIT(9),
  1427. .hw.init = &(struct clk_init_data){
  1428. .name = "gp2_clk",
  1429. .parent_hws = (const struct clk_hw*[]){
  1430. &gp2_src.clkr.hw
  1431. },
  1432. .num_parents = 1,
  1433. .ops = &clk_branch_ops,
  1434. .flags = CLK_SET_RATE_PARENT,
  1435. },
  1436. },
  1437. };
  1438. static struct clk_branch pmem_clk = {
  1439. .hwcg_reg = 0x25a0,
  1440. .hwcg_bit = 6,
  1441. .halt_reg = 0x2fc8,
  1442. .halt_bit = 20,
  1443. .clkr = {
  1444. .enable_reg = 0x25a0,
  1445. .enable_mask = BIT(4),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "pmem_clk",
  1448. .ops = &clk_branch_ops,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_rcg prng_src = {
  1453. .ns_reg = 0x2e80,
  1454. .p = {
  1455. .pre_div_shift = 3,
  1456. .pre_div_width = 4,
  1457. },
  1458. .s = {
  1459. .src_sel_shift = 0,
  1460. .parent_map = gcc_pxo_pll8_map,
  1461. },
  1462. .clkr.hw = {
  1463. .init = &(struct clk_init_data){
  1464. .name = "prng_src",
  1465. .parent_data = gcc_pxo_pll8,
  1466. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1467. .ops = &clk_rcg_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch prng_clk = {
  1472. .halt_reg = 0x2fd8,
  1473. .halt_check = BRANCH_HALT_VOTED,
  1474. .halt_bit = 10,
  1475. .clkr = {
  1476. .enable_reg = 0x3080,
  1477. .enable_mask = BIT(10),
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "prng_clk",
  1480. .parent_hws = (const struct clk_hw*[]){
  1481. &prng_src.clkr.hw
  1482. },
  1483. .num_parents = 1,
  1484. .ops = &clk_branch_ops,
  1485. },
  1486. },
  1487. };
  1488. static const struct freq_tbl clk_tbl_sdc[] = {
  1489. { 144000, P_PXO, 3, 2, 125 },
  1490. { 400000, P_PLL8, 4, 1, 240 },
  1491. { 16000000, P_PLL8, 4, 1, 6 },
  1492. { 17070000, P_PLL8, 1, 2, 45 },
  1493. { 20210000, P_PLL8, 1, 1, 19 },
  1494. { 24000000, P_PLL8, 4, 1, 4 },
  1495. { 48000000, P_PLL8, 4, 1, 2 },
  1496. { }
  1497. };
  1498. static struct clk_rcg sdc1_src = {
  1499. .ns_reg = 0x282c,
  1500. .md_reg = 0x2828,
  1501. .mn = {
  1502. .mnctr_en_bit = 8,
  1503. .mnctr_reset_bit = 7,
  1504. .mnctr_mode_shift = 5,
  1505. .n_val_shift = 16,
  1506. .m_val_shift = 16,
  1507. .width = 8,
  1508. },
  1509. .p = {
  1510. .pre_div_shift = 3,
  1511. .pre_div_width = 2,
  1512. },
  1513. .s = {
  1514. .src_sel_shift = 0,
  1515. .parent_map = gcc_pxo_pll8_map,
  1516. },
  1517. .freq_tbl = clk_tbl_sdc,
  1518. .clkr = {
  1519. .enable_reg = 0x282c,
  1520. .enable_mask = BIT(11),
  1521. .hw.init = &(struct clk_init_data){
  1522. .name = "sdc1_src",
  1523. .parent_data = gcc_pxo_pll8,
  1524. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1525. .ops = &clk_rcg_ops,
  1526. },
  1527. }
  1528. };
  1529. static struct clk_branch sdc1_clk = {
  1530. .halt_reg = 0x2fc8,
  1531. .halt_bit = 6,
  1532. .clkr = {
  1533. .enable_reg = 0x282c,
  1534. .enable_mask = BIT(9),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "sdc1_clk",
  1537. .parent_hws = (const struct clk_hw*[]){
  1538. &sdc1_src.clkr.hw
  1539. },
  1540. .num_parents = 1,
  1541. .ops = &clk_branch_ops,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_rcg sdc2_src = {
  1547. .ns_reg = 0x284c,
  1548. .md_reg = 0x2848,
  1549. .mn = {
  1550. .mnctr_en_bit = 8,
  1551. .mnctr_reset_bit = 7,
  1552. .mnctr_mode_shift = 5,
  1553. .n_val_shift = 16,
  1554. .m_val_shift = 16,
  1555. .width = 8,
  1556. },
  1557. .p = {
  1558. .pre_div_shift = 3,
  1559. .pre_div_width = 2,
  1560. },
  1561. .s = {
  1562. .src_sel_shift = 0,
  1563. .parent_map = gcc_pxo_pll8_map,
  1564. },
  1565. .freq_tbl = clk_tbl_sdc,
  1566. .clkr = {
  1567. .enable_reg = 0x284c,
  1568. .enable_mask = BIT(11),
  1569. .hw.init = &(struct clk_init_data){
  1570. .name = "sdc2_src",
  1571. .parent_data = gcc_pxo_pll8,
  1572. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1573. .ops = &clk_rcg_ops,
  1574. },
  1575. }
  1576. };
  1577. static struct clk_branch sdc2_clk = {
  1578. .halt_reg = 0x2fc8,
  1579. .halt_bit = 5,
  1580. .clkr = {
  1581. .enable_reg = 0x284c,
  1582. .enable_mask = BIT(9),
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "sdc2_clk",
  1585. .parent_hws = (const struct clk_hw*[]){
  1586. &sdc2_src.clkr.hw
  1587. },
  1588. .num_parents = 1,
  1589. .ops = &clk_branch_ops,
  1590. .flags = CLK_SET_RATE_PARENT,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_rcg sdc3_src = {
  1595. .ns_reg = 0x286c,
  1596. .md_reg = 0x2868,
  1597. .mn = {
  1598. .mnctr_en_bit = 8,
  1599. .mnctr_reset_bit = 7,
  1600. .mnctr_mode_shift = 5,
  1601. .n_val_shift = 16,
  1602. .m_val_shift = 16,
  1603. .width = 8,
  1604. },
  1605. .p = {
  1606. .pre_div_shift = 3,
  1607. .pre_div_width = 2,
  1608. },
  1609. .s = {
  1610. .src_sel_shift = 0,
  1611. .parent_map = gcc_pxo_pll8_map,
  1612. },
  1613. .freq_tbl = clk_tbl_sdc,
  1614. .clkr = {
  1615. .enable_reg = 0x286c,
  1616. .enable_mask = BIT(11),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "sdc3_src",
  1619. .parent_data = gcc_pxo_pll8,
  1620. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1621. .ops = &clk_rcg_ops,
  1622. },
  1623. }
  1624. };
  1625. static struct clk_branch sdc3_clk = {
  1626. .halt_reg = 0x2fc8,
  1627. .halt_bit = 4,
  1628. .clkr = {
  1629. .enable_reg = 0x286c,
  1630. .enable_mask = BIT(9),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "sdc3_clk",
  1633. .parent_hws = (const struct clk_hw*[]){
  1634. &sdc3_src.clkr.hw
  1635. },
  1636. .num_parents = 1,
  1637. .ops = &clk_branch_ops,
  1638. .flags = CLK_SET_RATE_PARENT,
  1639. },
  1640. },
  1641. };
  1642. static struct clk_rcg sdc4_src = {
  1643. .ns_reg = 0x288c,
  1644. .md_reg = 0x2888,
  1645. .mn = {
  1646. .mnctr_en_bit = 8,
  1647. .mnctr_reset_bit = 7,
  1648. .mnctr_mode_shift = 5,
  1649. .n_val_shift = 16,
  1650. .m_val_shift = 16,
  1651. .width = 8,
  1652. },
  1653. .p = {
  1654. .pre_div_shift = 3,
  1655. .pre_div_width = 2,
  1656. },
  1657. .s = {
  1658. .src_sel_shift = 0,
  1659. .parent_map = gcc_pxo_pll8_map,
  1660. },
  1661. .freq_tbl = clk_tbl_sdc,
  1662. .clkr = {
  1663. .enable_reg = 0x288c,
  1664. .enable_mask = BIT(11),
  1665. .hw.init = &(struct clk_init_data){
  1666. .name = "sdc4_src",
  1667. .parent_data = gcc_pxo_pll8,
  1668. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1669. .ops = &clk_rcg_ops,
  1670. },
  1671. }
  1672. };
  1673. static struct clk_branch sdc4_clk = {
  1674. .halt_reg = 0x2fc8,
  1675. .halt_bit = 3,
  1676. .clkr = {
  1677. .enable_reg = 0x288c,
  1678. .enable_mask = BIT(9),
  1679. .hw.init = &(struct clk_init_data){
  1680. .name = "sdc4_clk",
  1681. .parent_hws = (const struct clk_hw*[]){
  1682. &sdc4_src.clkr.hw
  1683. },
  1684. .num_parents = 1,
  1685. .ops = &clk_branch_ops,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_rcg sdc5_src = {
  1691. .ns_reg = 0x28ac,
  1692. .md_reg = 0x28a8,
  1693. .mn = {
  1694. .mnctr_en_bit = 8,
  1695. .mnctr_reset_bit = 7,
  1696. .mnctr_mode_shift = 5,
  1697. .n_val_shift = 16,
  1698. .m_val_shift = 16,
  1699. .width = 8,
  1700. },
  1701. .p = {
  1702. .pre_div_shift = 3,
  1703. .pre_div_width = 2,
  1704. },
  1705. .s = {
  1706. .src_sel_shift = 0,
  1707. .parent_map = gcc_pxo_pll8_map,
  1708. },
  1709. .freq_tbl = clk_tbl_sdc,
  1710. .clkr = {
  1711. .enable_reg = 0x28ac,
  1712. .enable_mask = BIT(11),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "sdc5_src",
  1715. .parent_data = gcc_pxo_pll8,
  1716. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1717. .ops = &clk_rcg_ops,
  1718. },
  1719. }
  1720. };
  1721. static struct clk_branch sdc5_clk = {
  1722. .halt_reg = 0x2fc8,
  1723. .halt_bit = 2,
  1724. .clkr = {
  1725. .enable_reg = 0x28ac,
  1726. .enable_mask = BIT(9),
  1727. .hw.init = &(struct clk_init_data){
  1728. .name = "sdc5_clk",
  1729. .parent_hws = (const struct clk_hw*[]){
  1730. &sdc5_src.clkr.hw
  1731. },
  1732. .num_parents = 1,
  1733. .ops = &clk_branch_ops,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. },
  1736. },
  1737. };
  1738. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1739. { 105000, P_PXO, 1, 1, 256 },
  1740. { }
  1741. };
  1742. static struct clk_rcg tsif_ref_src = {
  1743. .ns_reg = 0x2710,
  1744. .md_reg = 0x270c,
  1745. .mn = {
  1746. .mnctr_en_bit = 8,
  1747. .mnctr_reset_bit = 7,
  1748. .mnctr_mode_shift = 5,
  1749. .n_val_shift = 16,
  1750. .m_val_shift = 16,
  1751. .width = 16,
  1752. },
  1753. .p = {
  1754. .pre_div_shift = 3,
  1755. .pre_div_width = 2,
  1756. },
  1757. .s = {
  1758. .src_sel_shift = 0,
  1759. .parent_map = gcc_pxo_pll8_map,
  1760. },
  1761. .freq_tbl = clk_tbl_tsif_ref,
  1762. .clkr = {
  1763. .enable_reg = 0x2710,
  1764. .enable_mask = BIT(11),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "tsif_ref_src",
  1767. .parent_data = gcc_pxo_pll8,
  1768. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1769. .ops = &clk_rcg_ops,
  1770. .flags = CLK_SET_RATE_GATE,
  1771. },
  1772. }
  1773. };
  1774. static struct clk_branch tsif_ref_clk = {
  1775. .halt_reg = 0x2fd4,
  1776. .halt_bit = 5,
  1777. .clkr = {
  1778. .enable_reg = 0x2710,
  1779. .enable_mask = BIT(9),
  1780. .hw.init = &(struct clk_init_data){
  1781. .name = "tsif_ref_clk",
  1782. .parent_hws = (const struct clk_hw*[]){
  1783. &tsif_ref_src.clkr.hw
  1784. },
  1785. .num_parents = 1,
  1786. .ops = &clk_branch_ops,
  1787. .flags = CLK_SET_RATE_PARENT,
  1788. },
  1789. },
  1790. };
  1791. static const struct freq_tbl clk_tbl_usb[] = {
  1792. { 60000000, P_PLL8, 1, 5, 32 },
  1793. { }
  1794. };
  1795. static struct clk_rcg usb_hs1_xcvr_src = {
  1796. .ns_reg = 0x290c,
  1797. .md_reg = 0x2908,
  1798. .mn = {
  1799. .mnctr_en_bit = 8,
  1800. .mnctr_reset_bit = 7,
  1801. .mnctr_mode_shift = 5,
  1802. .n_val_shift = 16,
  1803. .m_val_shift = 16,
  1804. .width = 8,
  1805. },
  1806. .p = {
  1807. .pre_div_shift = 3,
  1808. .pre_div_width = 2,
  1809. },
  1810. .s = {
  1811. .src_sel_shift = 0,
  1812. .parent_map = gcc_pxo_pll8_map,
  1813. },
  1814. .freq_tbl = clk_tbl_usb,
  1815. .clkr = {
  1816. .enable_reg = 0x290c,
  1817. .enable_mask = BIT(11),
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "usb_hs1_xcvr_src",
  1820. .parent_data = gcc_pxo_pll8,
  1821. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1822. .ops = &clk_rcg_ops,
  1823. .flags = CLK_SET_RATE_GATE,
  1824. },
  1825. }
  1826. };
  1827. static struct clk_branch usb_hs1_xcvr_clk = {
  1828. .halt_reg = 0x2fc8,
  1829. .halt_bit = 0,
  1830. .clkr = {
  1831. .enable_reg = 0x290c,
  1832. .enable_mask = BIT(9),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "usb_hs1_xcvr_clk",
  1835. .parent_hws = (const struct clk_hw*[]){
  1836. &usb_hs1_xcvr_src.clkr.hw
  1837. },
  1838. .num_parents = 1,
  1839. .ops = &clk_branch_ops,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  1845. .ns_reg = 0x2968,
  1846. .md_reg = 0x2964,
  1847. .mn = {
  1848. .mnctr_en_bit = 8,
  1849. .mnctr_reset_bit = 7,
  1850. .mnctr_mode_shift = 5,
  1851. .n_val_shift = 16,
  1852. .m_val_shift = 16,
  1853. .width = 8,
  1854. },
  1855. .p = {
  1856. .pre_div_shift = 3,
  1857. .pre_div_width = 2,
  1858. },
  1859. .s = {
  1860. .src_sel_shift = 0,
  1861. .parent_map = gcc_pxo_pll8_map,
  1862. },
  1863. .freq_tbl = clk_tbl_usb,
  1864. .clkr = {
  1865. .enable_reg = 0x2968,
  1866. .enable_mask = BIT(11),
  1867. .hw.init = &(struct clk_init_data){
  1868. .name = "usb_fs1_xcvr_fs_src",
  1869. .parent_data = gcc_pxo_pll8,
  1870. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1871. .ops = &clk_rcg_ops,
  1872. .flags = CLK_SET_RATE_GATE,
  1873. },
  1874. }
  1875. };
  1876. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  1877. .halt_reg = 0x2fcc,
  1878. .halt_bit = 15,
  1879. .clkr = {
  1880. .enable_reg = 0x2968,
  1881. .enable_mask = BIT(9),
  1882. .hw.init = &(struct clk_init_data){
  1883. .name = "usb_fs1_xcvr_fs_clk",
  1884. .parent_hws = (const struct clk_hw*[]){
  1885. &usb_fs1_xcvr_fs_src.clkr.hw,
  1886. },
  1887. .num_parents = 1,
  1888. .ops = &clk_branch_ops,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. },
  1891. },
  1892. };
  1893. static struct clk_branch usb_fs1_system_clk = {
  1894. .halt_reg = 0x2fcc,
  1895. .halt_bit = 16,
  1896. .clkr = {
  1897. .enable_reg = 0x296c,
  1898. .enable_mask = BIT(4),
  1899. .hw.init = &(struct clk_init_data){
  1900. .parent_hws = (const struct clk_hw*[]){
  1901. &usb_fs1_xcvr_fs_src.clkr.hw,
  1902. },
  1903. .num_parents = 1,
  1904. .name = "usb_fs1_system_clk",
  1905. .ops = &clk_branch_ops,
  1906. .flags = CLK_SET_RATE_PARENT,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  1911. .ns_reg = 0x2988,
  1912. .md_reg = 0x2984,
  1913. .mn = {
  1914. .mnctr_en_bit = 8,
  1915. .mnctr_reset_bit = 7,
  1916. .mnctr_mode_shift = 5,
  1917. .n_val_shift = 16,
  1918. .m_val_shift = 16,
  1919. .width = 8,
  1920. },
  1921. .p = {
  1922. .pre_div_shift = 3,
  1923. .pre_div_width = 2,
  1924. },
  1925. .s = {
  1926. .src_sel_shift = 0,
  1927. .parent_map = gcc_pxo_pll8_map,
  1928. },
  1929. .freq_tbl = clk_tbl_usb,
  1930. .clkr = {
  1931. .enable_reg = 0x2988,
  1932. .enable_mask = BIT(11),
  1933. .hw.init = &(struct clk_init_data){
  1934. .name = "usb_fs2_xcvr_fs_src",
  1935. .parent_data = gcc_pxo_pll8,
  1936. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1937. .ops = &clk_rcg_ops,
  1938. .flags = CLK_SET_RATE_GATE,
  1939. },
  1940. }
  1941. };
  1942. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  1943. .halt_reg = 0x2fcc,
  1944. .halt_bit = 12,
  1945. .clkr = {
  1946. .enable_reg = 0x2988,
  1947. .enable_mask = BIT(9),
  1948. .hw.init = &(struct clk_init_data){
  1949. .name = "usb_fs2_xcvr_fs_clk",
  1950. .parent_hws = (const struct clk_hw*[]){
  1951. &usb_fs2_xcvr_fs_src.clkr.hw,
  1952. },
  1953. .num_parents = 1,
  1954. .ops = &clk_branch_ops,
  1955. .flags = CLK_SET_RATE_PARENT,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch usb_fs2_system_clk = {
  1960. .halt_reg = 0x2fcc,
  1961. .halt_bit = 13,
  1962. .clkr = {
  1963. .enable_reg = 0x298c,
  1964. .enable_mask = BIT(4),
  1965. .hw.init = &(struct clk_init_data){
  1966. .name = "usb_fs2_system_clk",
  1967. .parent_hws = (const struct clk_hw*[]){
  1968. &usb_fs2_xcvr_fs_src.clkr.hw,
  1969. },
  1970. .num_parents = 1,
  1971. .ops = &clk_branch_ops,
  1972. .flags = CLK_SET_RATE_PARENT,
  1973. },
  1974. },
  1975. };
  1976. static struct clk_branch gsbi1_h_clk = {
  1977. .halt_reg = 0x2fcc,
  1978. .halt_bit = 11,
  1979. .clkr = {
  1980. .enable_reg = 0x29c0,
  1981. .enable_mask = BIT(4),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "gsbi1_h_clk",
  1984. .ops = &clk_branch_ops,
  1985. },
  1986. },
  1987. };
  1988. static struct clk_branch gsbi2_h_clk = {
  1989. .halt_reg = 0x2fcc,
  1990. .halt_bit = 7,
  1991. .clkr = {
  1992. .enable_reg = 0x29e0,
  1993. .enable_mask = BIT(4),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "gsbi2_h_clk",
  1996. .ops = &clk_branch_ops,
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch gsbi3_h_clk = {
  2001. .halt_reg = 0x2fcc,
  2002. .halt_bit = 3,
  2003. .clkr = {
  2004. .enable_reg = 0x2a00,
  2005. .enable_mask = BIT(4),
  2006. .hw.init = &(struct clk_init_data){
  2007. .name = "gsbi3_h_clk",
  2008. .ops = &clk_branch_ops,
  2009. },
  2010. },
  2011. };
  2012. static struct clk_branch gsbi4_h_clk = {
  2013. .halt_reg = 0x2fd0,
  2014. .halt_bit = 27,
  2015. .clkr = {
  2016. .enable_reg = 0x2a20,
  2017. .enable_mask = BIT(4),
  2018. .hw.init = &(struct clk_init_data){
  2019. .name = "gsbi4_h_clk",
  2020. .ops = &clk_branch_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch gsbi5_h_clk = {
  2025. .halt_reg = 0x2fd0,
  2026. .halt_bit = 23,
  2027. .clkr = {
  2028. .enable_reg = 0x2a40,
  2029. .enable_mask = BIT(4),
  2030. .hw.init = &(struct clk_init_data){
  2031. .name = "gsbi5_h_clk",
  2032. .ops = &clk_branch_ops,
  2033. },
  2034. },
  2035. };
  2036. static struct clk_branch gsbi6_h_clk = {
  2037. .halt_reg = 0x2fd0,
  2038. .halt_bit = 19,
  2039. .clkr = {
  2040. .enable_reg = 0x2a60,
  2041. .enable_mask = BIT(4),
  2042. .hw.init = &(struct clk_init_data){
  2043. .name = "gsbi6_h_clk",
  2044. .ops = &clk_branch_ops,
  2045. },
  2046. },
  2047. };
  2048. static struct clk_branch gsbi7_h_clk = {
  2049. .halt_reg = 0x2fd0,
  2050. .halt_bit = 15,
  2051. .clkr = {
  2052. .enable_reg = 0x2a80,
  2053. .enable_mask = BIT(4),
  2054. .hw.init = &(struct clk_init_data){
  2055. .name = "gsbi7_h_clk",
  2056. .ops = &clk_branch_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gsbi8_h_clk = {
  2061. .halt_reg = 0x2fd0,
  2062. .halt_bit = 11,
  2063. .clkr = {
  2064. .enable_reg = 0x2aa0,
  2065. .enable_mask = BIT(4),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gsbi8_h_clk",
  2068. .ops = &clk_branch_ops,
  2069. },
  2070. },
  2071. };
  2072. static struct clk_branch gsbi9_h_clk = {
  2073. .halt_reg = 0x2fd0,
  2074. .halt_bit = 7,
  2075. .clkr = {
  2076. .enable_reg = 0x2ac0,
  2077. .enable_mask = BIT(4),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gsbi9_h_clk",
  2080. .ops = &clk_branch_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gsbi10_h_clk = {
  2085. .halt_reg = 0x2fd0,
  2086. .halt_bit = 3,
  2087. .clkr = {
  2088. .enable_reg = 0x2ae0,
  2089. .enable_mask = BIT(4),
  2090. .hw.init = &(struct clk_init_data){
  2091. .name = "gsbi10_h_clk",
  2092. .ops = &clk_branch_ops,
  2093. },
  2094. },
  2095. };
  2096. static struct clk_branch gsbi11_h_clk = {
  2097. .halt_reg = 0x2fd4,
  2098. .halt_bit = 18,
  2099. .clkr = {
  2100. .enable_reg = 0x2b00,
  2101. .enable_mask = BIT(4),
  2102. .hw.init = &(struct clk_init_data){
  2103. .name = "gsbi11_h_clk",
  2104. .ops = &clk_branch_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gsbi12_h_clk = {
  2109. .halt_reg = 0x2fd4,
  2110. .halt_bit = 14,
  2111. .clkr = {
  2112. .enable_reg = 0x2b20,
  2113. .enable_mask = BIT(4),
  2114. .hw.init = &(struct clk_init_data){
  2115. .name = "gsbi12_h_clk",
  2116. .ops = &clk_branch_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch tsif_h_clk = {
  2121. .halt_reg = 0x2fd4,
  2122. .halt_bit = 7,
  2123. .clkr = {
  2124. .enable_reg = 0x2700,
  2125. .enable_mask = BIT(4),
  2126. .hw.init = &(struct clk_init_data){
  2127. .name = "tsif_h_clk",
  2128. .ops = &clk_branch_ops,
  2129. },
  2130. },
  2131. };
  2132. static struct clk_branch usb_fs1_h_clk = {
  2133. .halt_reg = 0x2fcc,
  2134. .halt_bit = 17,
  2135. .clkr = {
  2136. .enable_reg = 0x2960,
  2137. .enable_mask = BIT(4),
  2138. .hw.init = &(struct clk_init_data){
  2139. .name = "usb_fs1_h_clk",
  2140. .ops = &clk_branch_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch usb_fs2_h_clk = {
  2145. .halt_reg = 0x2fcc,
  2146. .halt_bit = 14,
  2147. .clkr = {
  2148. .enable_reg = 0x2980,
  2149. .enable_mask = BIT(4),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "usb_fs2_h_clk",
  2152. .ops = &clk_branch_ops,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch usb_hs1_h_clk = {
  2157. .halt_reg = 0x2fc8,
  2158. .halt_bit = 1,
  2159. .clkr = {
  2160. .enable_reg = 0x2900,
  2161. .enable_mask = BIT(4),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "usb_hs1_h_clk",
  2164. .ops = &clk_branch_ops,
  2165. },
  2166. },
  2167. };
  2168. static struct clk_branch sdc1_h_clk = {
  2169. .halt_reg = 0x2fc8,
  2170. .halt_bit = 11,
  2171. .clkr = {
  2172. .enable_reg = 0x2820,
  2173. .enable_mask = BIT(4),
  2174. .hw.init = &(struct clk_init_data){
  2175. .name = "sdc1_h_clk",
  2176. .ops = &clk_branch_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch sdc2_h_clk = {
  2181. .halt_reg = 0x2fc8,
  2182. .halt_bit = 10,
  2183. .clkr = {
  2184. .enable_reg = 0x2840,
  2185. .enable_mask = BIT(4),
  2186. .hw.init = &(struct clk_init_data){
  2187. .name = "sdc2_h_clk",
  2188. .ops = &clk_branch_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch sdc3_h_clk = {
  2193. .halt_reg = 0x2fc8,
  2194. .halt_bit = 9,
  2195. .clkr = {
  2196. .enable_reg = 0x2860,
  2197. .enable_mask = BIT(4),
  2198. .hw.init = &(struct clk_init_data){
  2199. .name = "sdc3_h_clk",
  2200. .ops = &clk_branch_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch sdc4_h_clk = {
  2205. .halt_reg = 0x2fc8,
  2206. .halt_bit = 8,
  2207. .clkr = {
  2208. .enable_reg = 0x2880,
  2209. .enable_mask = BIT(4),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "sdc4_h_clk",
  2212. .ops = &clk_branch_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch sdc5_h_clk = {
  2217. .halt_reg = 0x2fc8,
  2218. .halt_bit = 7,
  2219. .clkr = {
  2220. .enable_reg = 0x28a0,
  2221. .enable_mask = BIT(4),
  2222. .hw.init = &(struct clk_init_data){
  2223. .name = "sdc5_h_clk",
  2224. .ops = &clk_branch_ops,
  2225. },
  2226. },
  2227. };
  2228. static struct clk_branch ebi2_2x_clk = {
  2229. .halt_reg = 0x2fcc,
  2230. .halt_bit = 18,
  2231. .clkr = {
  2232. .enable_reg = 0x2660,
  2233. .enable_mask = BIT(4),
  2234. .hw.init = &(struct clk_init_data){
  2235. .name = "ebi2_2x_clk",
  2236. .ops = &clk_branch_ops,
  2237. },
  2238. },
  2239. };
  2240. static struct clk_branch ebi2_clk = {
  2241. .halt_reg = 0x2fcc,
  2242. .halt_bit = 19,
  2243. .clkr = {
  2244. .enable_reg = 0x2664,
  2245. .enable_mask = BIT(4),
  2246. .hw.init = &(struct clk_init_data){
  2247. .name = "ebi2_clk",
  2248. .ops = &clk_branch_ops,
  2249. },
  2250. },
  2251. };
  2252. static struct clk_branch adm0_clk = {
  2253. .halt_reg = 0x2fdc,
  2254. .halt_check = BRANCH_HALT_VOTED,
  2255. .halt_bit = 14,
  2256. .clkr = {
  2257. .enable_reg = 0x3080,
  2258. .enable_mask = BIT(2),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "adm0_clk",
  2261. .ops = &clk_branch_ops,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch adm0_pbus_clk = {
  2266. .halt_reg = 0x2fdc,
  2267. .halt_check = BRANCH_HALT_VOTED,
  2268. .halt_bit = 13,
  2269. .clkr = {
  2270. .enable_reg = 0x3080,
  2271. .enable_mask = BIT(3),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "adm0_pbus_clk",
  2274. .ops = &clk_branch_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch adm1_clk = {
  2279. .halt_reg = 0x2fdc,
  2280. .halt_bit = 12,
  2281. .halt_check = BRANCH_HALT_VOTED,
  2282. .clkr = {
  2283. .enable_reg = 0x3080,
  2284. .enable_mask = BIT(4),
  2285. .hw.init = &(struct clk_init_data){
  2286. .name = "adm1_clk",
  2287. .ops = &clk_branch_ops,
  2288. },
  2289. },
  2290. };
  2291. static struct clk_branch adm1_pbus_clk = {
  2292. .halt_reg = 0x2fdc,
  2293. .halt_bit = 11,
  2294. .halt_check = BRANCH_HALT_VOTED,
  2295. .clkr = {
  2296. .enable_reg = 0x3080,
  2297. .enable_mask = BIT(5),
  2298. .hw.init = &(struct clk_init_data){
  2299. .name = "adm1_pbus_clk",
  2300. .ops = &clk_branch_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch modem_ahb1_h_clk = {
  2305. .halt_reg = 0x2fdc,
  2306. .halt_bit = 8,
  2307. .halt_check = BRANCH_HALT_VOTED,
  2308. .clkr = {
  2309. .enable_reg = 0x3080,
  2310. .enable_mask = BIT(0),
  2311. .hw.init = &(struct clk_init_data){
  2312. .name = "modem_ahb1_h_clk",
  2313. .ops = &clk_branch_ops,
  2314. },
  2315. },
  2316. };
  2317. static struct clk_branch modem_ahb2_h_clk = {
  2318. .halt_reg = 0x2fdc,
  2319. .halt_bit = 7,
  2320. .halt_check = BRANCH_HALT_VOTED,
  2321. .clkr = {
  2322. .enable_reg = 0x3080,
  2323. .enable_mask = BIT(1),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "modem_ahb2_h_clk",
  2326. .ops = &clk_branch_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch pmic_arb0_h_clk = {
  2331. .halt_reg = 0x2fd8,
  2332. .halt_check = BRANCH_HALT_VOTED,
  2333. .halt_bit = 22,
  2334. .clkr = {
  2335. .enable_reg = 0x3080,
  2336. .enable_mask = BIT(8),
  2337. .hw.init = &(struct clk_init_data){
  2338. .name = "pmic_arb0_h_clk",
  2339. .ops = &clk_branch_ops,
  2340. },
  2341. },
  2342. };
  2343. static struct clk_branch pmic_arb1_h_clk = {
  2344. .halt_reg = 0x2fd8,
  2345. .halt_check = BRANCH_HALT_VOTED,
  2346. .halt_bit = 21,
  2347. .clkr = {
  2348. .enable_reg = 0x3080,
  2349. .enable_mask = BIT(9),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "pmic_arb1_h_clk",
  2352. .ops = &clk_branch_ops,
  2353. },
  2354. },
  2355. };
  2356. static struct clk_branch pmic_ssbi2_clk = {
  2357. .halt_reg = 0x2fd8,
  2358. .halt_check = BRANCH_HALT_VOTED,
  2359. .halt_bit = 23,
  2360. .clkr = {
  2361. .enable_reg = 0x3080,
  2362. .enable_mask = BIT(7),
  2363. .hw.init = &(struct clk_init_data){
  2364. .name = "pmic_ssbi2_clk",
  2365. .ops = &clk_branch_ops,
  2366. },
  2367. },
  2368. };
  2369. static struct clk_branch rpm_msg_ram_h_clk = {
  2370. .hwcg_reg = 0x27e0,
  2371. .hwcg_bit = 6,
  2372. .halt_reg = 0x2fd8,
  2373. .halt_check = BRANCH_HALT_VOTED,
  2374. .halt_bit = 12,
  2375. .clkr = {
  2376. .enable_reg = 0x3080,
  2377. .enable_mask = BIT(6),
  2378. .hw.init = &(struct clk_init_data){
  2379. .name = "rpm_msg_ram_h_clk",
  2380. .ops = &clk_branch_ops,
  2381. },
  2382. },
  2383. };
  2384. static struct clk_regmap *gcc_msm8660_clks[] = {
  2385. [PLL8] = &pll8.clkr,
  2386. [PLL8_VOTE] = &pll8_vote,
  2387. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2388. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2389. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2390. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2391. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2392. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2393. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2394. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2395. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2396. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2397. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2398. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2399. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2400. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2401. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2402. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2403. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2404. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2405. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2406. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2407. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2408. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2409. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2410. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2411. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2412. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2413. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2414. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2415. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2416. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2417. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2418. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2419. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2420. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2421. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2422. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2423. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2424. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2425. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2426. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2427. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2428. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2429. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2430. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2431. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2432. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2433. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2434. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2435. [GP0_SRC] = &gp0_src.clkr,
  2436. [GP0_CLK] = &gp0_clk.clkr,
  2437. [GP1_SRC] = &gp1_src.clkr,
  2438. [GP1_CLK] = &gp1_clk.clkr,
  2439. [GP2_SRC] = &gp2_src.clkr,
  2440. [GP2_CLK] = &gp2_clk.clkr,
  2441. [PMEM_CLK] = &pmem_clk.clkr,
  2442. [PRNG_SRC] = &prng_src.clkr,
  2443. [PRNG_CLK] = &prng_clk.clkr,
  2444. [SDC1_SRC] = &sdc1_src.clkr,
  2445. [SDC1_CLK] = &sdc1_clk.clkr,
  2446. [SDC2_SRC] = &sdc2_src.clkr,
  2447. [SDC2_CLK] = &sdc2_clk.clkr,
  2448. [SDC3_SRC] = &sdc3_src.clkr,
  2449. [SDC3_CLK] = &sdc3_clk.clkr,
  2450. [SDC4_SRC] = &sdc4_src.clkr,
  2451. [SDC4_CLK] = &sdc4_clk.clkr,
  2452. [SDC5_SRC] = &sdc5_src.clkr,
  2453. [SDC5_CLK] = &sdc5_clk.clkr,
  2454. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2455. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2456. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2457. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2458. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2459. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2460. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2461. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2462. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2463. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2464. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2465. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2466. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2467. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2468. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2469. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2470. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2471. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2472. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2473. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2474. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2475. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2476. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2477. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2478. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2479. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2480. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2481. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2482. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2483. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2484. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2485. [EBI2_2X_CLK] = &ebi2_2x_clk.clkr,
  2486. [EBI2_CLK] = &ebi2_clk.clkr,
  2487. [ADM0_CLK] = &adm0_clk.clkr,
  2488. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2489. [ADM1_CLK] = &adm1_clk.clkr,
  2490. [ADM1_PBUS_CLK] = &adm1_pbus_clk.clkr,
  2491. [MODEM_AHB1_H_CLK] = &modem_ahb1_h_clk.clkr,
  2492. [MODEM_AHB2_H_CLK] = &modem_ahb2_h_clk.clkr,
  2493. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2494. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2495. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2496. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2497. };
  2498. static const struct qcom_reset_map gcc_msm8660_resets[] = {
  2499. [AFAB_CORE_RESET] = { 0x2080, 7 },
  2500. [SCSS_SYS_RESET] = { 0x20b4, 1 },
  2501. [SCSS_SYS_POR_RESET] = { 0x20b4 },
  2502. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2503. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2504. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2505. [AFAB_EBI1_S_RESET] = { 0x20c0, 7 },
  2506. [SFAB_CORE_RESET] = { 0x2120, 7 },
  2507. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2508. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2509. [SFAB_ADM0_M2_RESET] = { 0x21e4, 7 },
  2510. [ADM0_C2_RESET] = { 0x220c, 4 },
  2511. [ADM0_C1_RESET] = { 0x220c, 3 },
  2512. [ADM0_C0_RESET] = { 0x220c, 2 },
  2513. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2514. [ADM0_RESET] = { 0x220c },
  2515. [SFAB_ADM1_M0_RESET] = { 0x2220, 7 },
  2516. [SFAB_ADM1_M1_RESET] = { 0x2224, 7 },
  2517. [SFAB_ADM1_M2_RESET] = { 0x2228, 7 },
  2518. [MMFAB_ADM1_M3_RESET] = { 0x2240, 7 },
  2519. [ADM1_C3_RESET] = { 0x226c, 5 },
  2520. [ADM1_C2_RESET] = { 0x226c, 4 },
  2521. [ADM1_C1_RESET] = { 0x226c, 3 },
  2522. [ADM1_C0_RESET] = { 0x226c, 2 },
  2523. [ADM1_PBUS_RESET] = { 0x226c, 1 },
  2524. [ADM1_RESET] = { 0x226c },
  2525. [IMEM0_RESET] = { 0x2280, 7 },
  2526. [SFAB_LPASS_Q6_RESET] = { 0x23a0, 7 },
  2527. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2528. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2529. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2530. [DFAB_CORE_RESET] = { 0x24ac, 7 },
  2531. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2532. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2533. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2534. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2535. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2536. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2537. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2538. [PPSS_RESET] = { 0x2594 },
  2539. [PMEM_RESET] = { 0x25a0, 7 },
  2540. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2541. [SIC_RESET] = { 0x25e0, 7 },
  2542. [SPS_TIC_RESET] = { 0x2600, 7 },
  2543. [CFBP0_RESET] = { 0x2650, 7 },
  2544. [CFBP1_RESET] = { 0x2654, 7 },
  2545. [CFBP2_RESET] = { 0x2658, 7 },
  2546. [EBI2_RESET] = { 0x2664, 7 },
  2547. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2548. [CFPB_MASTER_RESET] = { 0x26a0, 7 },
  2549. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2550. [CFPB_SPLITTER_RESET] = { 0x26e0, 7 },
  2551. [TSIF_RESET] = { 0x2700, 7 },
  2552. [CE1_RESET] = { 0x2720, 7 },
  2553. [CE2_RESET] = { 0x2740, 7 },
  2554. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2555. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2556. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2557. [RPM_BUS_RESET] = { 0x27c4, 7 },
  2558. [RPM_MSG_RAM_RESET] = { 0x27e0, 7 },
  2559. [PMIC_ARB0_RESET] = { 0x2800, 7 },
  2560. [PMIC_ARB1_RESET] = { 0x2804, 7 },
  2561. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2562. [SDC1_RESET] = { 0x2830 },
  2563. [SDC2_RESET] = { 0x2850 },
  2564. [SDC3_RESET] = { 0x2870 },
  2565. [SDC4_RESET] = { 0x2890 },
  2566. [SDC5_RESET] = { 0x28b0 },
  2567. [USB_HS1_RESET] = { 0x2910 },
  2568. [USB_HS2_XCVR_RESET] = { 0x2934, 1 },
  2569. [USB_HS2_RESET] = { 0x2934 },
  2570. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2571. [USB_FS1_RESET] = { 0x2974 },
  2572. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  2573. [USB_FS2_RESET] = { 0x2994 },
  2574. [GSBI1_RESET] = { 0x29dc },
  2575. [GSBI2_RESET] = { 0x29fc },
  2576. [GSBI3_RESET] = { 0x2a1c },
  2577. [GSBI4_RESET] = { 0x2a3c },
  2578. [GSBI5_RESET] = { 0x2a5c },
  2579. [GSBI6_RESET] = { 0x2a7c },
  2580. [GSBI7_RESET] = { 0x2a9c },
  2581. [GSBI8_RESET] = { 0x2abc },
  2582. [GSBI9_RESET] = { 0x2adc },
  2583. [GSBI10_RESET] = { 0x2afc },
  2584. [GSBI11_RESET] = { 0x2b1c },
  2585. [GSBI12_RESET] = { 0x2b3c },
  2586. [SPDM_RESET] = { 0x2b6c },
  2587. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  2588. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2589. [TLMM_RESET] = { 0x2ba4, 7 },
  2590. [MARRM_PWRON_RESET] = { 0x2bd4, 1 },
  2591. [MARM_RESET] = { 0x2bd4 },
  2592. [MAHB1_RESET] = { 0x2be4, 7 },
  2593. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  2594. [MAHB2_RESET] = { 0x2c20, 7 },
  2595. [MODEM_SW_AHB_RESET] = { 0x2c48, 1 },
  2596. [MODEM_RESET] = { 0x2c48 },
  2597. [SFAB_MSS_MDM1_RESET] = { 0x2c4c, 1 },
  2598. [SFAB_MSS_MDM0_RESET] = { 0x2c4c },
  2599. [MSS_SLP_RESET] = { 0x2c60, 7 },
  2600. [MSS_MARM_SAW_RESET] = { 0x2c68, 1 },
  2601. [MSS_WDOG_RESET] = { 0x2c68 },
  2602. [TSSC_RESET] = { 0x2ca0, 7 },
  2603. [PDM_RESET] = { 0x2cc0, 12 },
  2604. [SCSS_CORE0_RESET] = { 0x2d60, 1 },
  2605. [SCSS_CORE0_POR_RESET] = { 0x2d60 },
  2606. [SCSS_CORE1_RESET] = { 0x2d80, 1 },
  2607. [SCSS_CORE1_POR_RESET] = { 0x2d80 },
  2608. [MPM_RESET] = { 0x2da4, 1 },
  2609. [EBI1_1X_DIV_RESET] = { 0x2dec, 9 },
  2610. [EBI1_RESET] = { 0x2dec, 7 },
  2611. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2612. [USB_PHY0_RESET] = { 0x2e20 },
  2613. [USB_PHY1_RESET] = { 0x2e40 },
  2614. [PRNG_RESET] = { 0x2e80, 12 },
  2615. };
  2616. static const struct regmap_config gcc_msm8660_regmap_config = {
  2617. .reg_bits = 32,
  2618. .reg_stride = 4,
  2619. .val_bits = 32,
  2620. .max_register = 0x363c,
  2621. .fast_io = true,
  2622. };
  2623. static const struct qcom_cc_desc gcc_msm8660_desc = {
  2624. .config = &gcc_msm8660_regmap_config,
  2625. .clks = gcc_msm8660_clks,
  2626. .num_clks = ARRAY_SIZE(gcc_msm8660_clks),
  2627. .resets = gcc_msm8660_resets,
  2628. .num_resets = ARRAY_SIZE(gcc_msm8660_resets),
  2629. };
  2630. static const struct of_device_id gcc_msm8660_match_table[] = {
  2631. { .compatible = "qcom,gcc-msm8660" },
  2632. { }
  2633. };
  2634. MODULE_DEVICE_TABLE(of, gcc_msm8660_match_table);
  2635. static int gcc_msm8660_probe(struct platform_device *pdev)
  2636. {
  2637. return qcom_cc_probe(pdev, &gcc_msm8660_desc);
  2638. }
  2639. static struct platform_driver gcc_msm8660_driver = {
  2640. .probe = gcc_msm8660_probe,
  2641. .driver = {
  2642. .name = "gcc-msm8660",
  2643. .of_match_table = gcc_msm8660_match_table,
  2644. },
  2645. };
  2646. static int __init gcc_msm8660_init(void)
  2647. {
  2648. return platform_driver_register(&gcc_msm8660_driver);
  2649. }
  2650. core_initcall(gcc_msm8660_init);
  2651. static void __exit gcc_msm8660_exit(void)
  2652. {
  2653. platform_driver_unregister(&gcc_msm8660_driver);
  2654. }
  2655. module_exit(gcc_msm8660_exit);
  2656. MODULE_DESCRIPTION("GCC MSM 8660 Driver");
  2657. MODULE_LICENSE("GPL v2");
  2658. MODULE_ALIAS("platform:gcc-msm8660");