gcc-msm8909.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2022 Kernkonzept GmbH.
  4. *
  5. * Based on gcc-msm8916.c:
  6. * Copyright 2015 Linaro Limited
  7. * adapted with data from clock-gcc-8909.c in Qualcomm's msm-3.18 release:
  8. * Copyright (c) 2014-2016, The Linux Foundation. All rights reserved.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/err.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regmap.h>
  18. #include <linux/reset-controller.h>
  19. #include <dt-bindings/clock/qcom,gcc-msm8909.h>
  20. #include "clk-alpha-pll.h"
  21. #include "clk-branch.h"
  22. #include "clk-pll.h"
  23. #include "clk-rcg.h"
  24. #include "clk-regmap.h"
  25. #include "common.h"
  26. #include "gdsc.h"
  27. #include "reset.h"
  28. /* Need to match the order of clocks in DT binding */
  29. enum {
  30. DT_XO,
  31. DT_SLEEP_CLK,
  32. DT_DSI0PLL,
  33. DT_DSI0PLL_BYTE,
  34. };
  35. enum {
  36. P_XO,
  37. P_SLEEP_CLK,
  38. P_GPLL0,
  39. P_GPLL1,
  40. P_GPLL2,
  41. P_BIMC,
  42. P_DSI0PLL,
  43. P_DSI0PLL_BYTE,
  44. };
  45. static const struct parent_map gcc_xo_map[] = {
  46. { P_XO, 0 },
  47. };
  48. static const struct clk_parent_data gcc_xo_data[] = {
  49. { .index = DT_XO },
  50. };
  51. static const struct clk_parent_data gcc_sleep_clk_data[] = {
  52. { .index = DT_SLEEP_CLK },
  53. };
  54. static struct clk_alpha_pll gpll0_early = {
  55. .offset = 0x21000,
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  57. .clkr = {
  58. .enable_reg = 0x45000,
  59. .enable_mask = BIT(0),
  60. .hw.init = &(struct clk_init_data) {
  61. .name = "gpll0_early",
  62. .parent_data = gcc_xo_data,
  63. .num_parents = ARRAY_SIZE(gcc_xo_data),
  64. /* Avoid rate changes for shared clock */
  65. .ops = &clk_alpha_pll_fixed_ops,
  66. },
  67. },
  68. };
  69. static struct clk_alpha_pll_postdiv gpll0 = {
  70. .offset = 0x21000,
  71. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  72. .clkr.hw.init = &(struct clk_init_data) {
  73. .name = "gpll0",
  74. .parent_hws = (const struct clk_hw*[]) {
  75. &gpll0_early.clkr.hw,
  76. },
  77. .num_parents = 1,
  78. /* Avoid rate changes for shared clock */
  79. .ops = &clk_alpha_pll_postdiv_ro_ops,
  80. },
  81. };
  82. static struct clk_pll gpll1 = {
  83. .l_reg = 0x20004,
  84. .m_reg = 0x20008,
  85. .n_reg = 0x2000c,
  86. .config_reg = 0x20010,
  87. .mode_reg = 0x20000,
  88. .status_reg = 0x2001c,
  89. .status_bit = 17,
  90. .clkr.hw.init = &(struct clk_init_data) {
  91. .name = "gpll1",
  92. .parent_data = gcc_xo_data,
  93. .num_parents = ARRAY_SIZE(gcc_xo_data),
  94. .ops = &clk_pll_ops,
  95. },
  96. };
  97. static struct clk_regmap gpll1_vote = {
  98. .enable_reg = 0x45000,
  99. .enable_mask = BIT(1),
  100. .hw.init = &(struct clk_init_data) {
  101. .name = "gpll1_vote",
  102. .parent_hws = (const struct clk_hw*[]) {
  103. &gpll1.clkr.hw,
  104. },
  105. .num_parents = 1,
  106. .ops = &clk_pll_vote_ops,
  107. },
  108. };
  109. static struct clk_alpha_pll gpll2_early = {
  110. .offset = 0x25000,
  111. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  112. .clkr = {
  113. .enable_reg = 0x45000,
  114. .enable_mask = BIT(3),
  115. .hw.init = &(struct clk_init_data) {
  116. .name = "gpll2_early",
  117. .parent_data = gcc_xo_data,
  118. .num_parents = ARRAY_SIZE(gcc_xo_data),
  119. /* Avoid rate changes for shared clock */
  120. .ops = &clk_alpha_pll_fixed_ops,
  121. },
  122. },
  123. };
  124. static struct clk_alpha_pll_postdiv gpll2 = {
  125. .offset = 0x25000,
  126. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  127. .clkr.hw.init = &(struct clk_init_data) {
  128. .name = "gpll2",
  129. .parent_hws = (const struct clk_hw*[]) {
  130. &gpll2_early.clkr.hw,
  131. },
  132. .num_parents = 1,
  133. /* Avoid rate changes for shared clock */
  134. .ops = &clk_alpha_pll_postdiv_ro_ops,
  135. },
  136. };
  137. static struct clk_alpha_pll bimc_pll_early = {
  138. .offset = 0x23000,
  139. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  140. .clkr = {
  141. .enable_reg = 0x45000,
  142. .enable_mask = BIT(2),
  143. .hw.init = &(struct clk_init_data) {
  144. .name = "bimc_pll_early",
  145. .parent_data = gcc_xo_data,
  146. .num_parents = ARRAY_SIZE(gcc_xo_data),
  147. /* Avoid rate changes for shared clock */
  148. .ops = &clk_alpha_pll_fixed_ops,
  149. },
  150. },
  151. };
  152. static struct clk_alpha_pll_postdiv bimc_pll = {
  153. .offset = 0x23000,
  154. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  155. .clkr.hw.init = &(struct clk_init_data) {
  156. .name = "bimc_pll",
  157. .parent_hws = (const struct clk_hw*[]) {
  158. &bimc_pll_early.clkr.hw,
  159. },
  160. .num_parents = 1,
  161. /* Avoid rate changes for shared clock */
  162. .ops = &clk_alpha_pll_postdiv_ro_ops,
  163. },
  164. };
  165. static const struct parent_map gcc_xo_gpll0_map[] = {
  166. { P_XO, 0 },
  167. { P_GPLL0, 1 },
  168. };
  169. static const struct clk_parent_data gcc_xo_gpll0_data[] = {
  170. { .index = DT_XO },
  171. { .hw = &gpll0.clkr.hw },
  172. };
  173. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  174. { P_XO, 0 },
  175. { P_GPLL0, 1 },
  176. { P_BIMC, 2 },
  177. };
  178. static const struct clk_parent_data gcc_xo_gpll0_bimc_data[] = {
  179. { .index = DT_XO },
  180. { .hw = &gpll0.clkr.hw },
  181. { .hw = &bimc_pll.clkr.hw },
  182. };
  183. static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
  184. F(19200000, P_XO, 1, 0, 0),
  185. F(50000000, P_GPLL0, 16, 0, 0),
  186. F(100000000, P_GPLL0, 8, 0, 0),
  187. { }
  188. };
  189. static struct clk_rcg2 apss_ahb_clk_src = {
  190. .cmd_rcgr = 0x46000,
  191. .hid_width = 5,
  192. .freq_tbl = ftbl_apss_ahb_clk_src,
  193. .parent_map = gcc_xo_gpll0_map,
  194. .clkr.hw.init = &(struct clk_init_data) {
  195. .name = "apss_ahb_clk_src",
  196. .parent_data = gcc_xo_gpll0_data,
  197. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  198. .ops = &clk_rcg2_ops,
  199. }
  200. };
  201. static struct clk_rcg2 bimc_ddr_clk_src = {
  202. .cmd_rcgr = 0x32004,
  203. .hid_width = 5,
  204. .parent_map = gcc_xo_gpll0_bimc_map,
  205. .clkr.hw.init = &(struct clk_init_data) {
  206. .name = "bimc_ddr_clk_src",
  207. .parent_data = gcc_xo_gpll0_bimc_data,
  208. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc_data),
  209. .ops = &clk_rcg2_ops,
  210. .flags = CLK_GET_RATE_NOCACHE,
  211. },
  212. };
  213. static struct clk_rcg2 bimc_gpu_clk_src = {
  214. .cmd_rcgr = 0x31028,
  215. .hid_width = 5,
  216. .parent_map = gcc_xo_gpll0_bimc_map,
  217. .clkr.hw.init = &(struct clk_init_data) {
  218. .name = "bimc_gpu_clk_src",
  219. .parent_data = gcc_xo_gpll0_bimc_data,
  220. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc_data),
  221. .ops = &clk_rcg2_ops,
  222. .flags = CLK_GET_RATE_NOCACHE,
  223. },
  224. };
  225. static const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  226. F(19200000, P_XO, 1, 0, 0),
  227. F(50000000, P_GPLL0, 16, 0, 0),
  228. { }
  229. };
  230. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  231. .cmd_rcgr = 0x0200c,
  232. .hid_width = 5,
  233. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  234. .parent_map = gcc_xo_gpll0_map,
  235. .clkr.hw.init = &(struct clk_init_data) {
  236. .name = "blsp1_qup1_i2c_apps_clk_src",
  237. .parent_data = gcc_xo_gpll0_data,
  238. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  239. .ops = &clk_rcg2_ops,
  240. }
  241. };
  242. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  243. .cmd_rcgr = 0x03000,
  244. .hid_width = 5,
  245. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  246. .parent_map = gcc_xo_gpll0_map,
  247. .clkr.hw.init = &(struct clk_init_data) {
  248. .name = "blsp1_qup2_i2c_apps_clk_src",
  249. .parent_data = gcc_xo_gpll0_data,
  250. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  251. .ops = &clk_rcg2_ops,
  252. }
  253. };
  254. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  255. .cmd_rcgr = 0x04000,
  256. .hid_width = 5,
  257. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  258. .parent_map = gcc_xo_gpll0_map,
  259. .clkr.hw.init = &(struct clk_init_data) {
  260. .name = "blsp1_qup3_i2c_apps_clk_src",
  261. .parent_data = gcc_xo_gpll0_data,
  262. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  263. .ops = &clk_rcg2_ops,
  264. }
  265. };
  266. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  267. .cmd_rcgr = 0x05000,
  268. .hid_width = 5,
  269. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  270. .parent_map = gcc_xo_gpll0_map,
  271. .clkr.hw.init = &(struct clk_init_data) {
  272. .name = "blsp1_qup4_i2c_apps_clk_src",
  273. .parent_data = gcc_xo_gpll0_data,
  274. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  275. .ops = &clk_rcg2_ops,
  276. }
  277. };
  278. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  279. .cmd_rcgr = 0x06000,
  280. .hid_width = 5,
  281. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  282. .parent_map = gcc_xo_gpll0_map,
  283. .clkr.hw.init = &(struct clk_init_data) {
  284. .name = "blsp1_qup5_i2c_apps_clk_src",
  285. .parent_data = gcc_xo_gpll0_data,
  286. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  287. .ops = &clk_rcg2_ops,
  288. }
  289. };
  290. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  291. .cmd_rcgr = 0x07000,
  292. .hid_width = 5,
  293. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  294. .parent_map = gcc_xo_gpll0_map,
  295. .clkr.hw.init = &(struct clk_init_data) {
  296. .name = "blsp1_qup6_i2c_apps_clk_src",
  297. .parent_data = gcc_xo_gpll0_data,
  298. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  299. .ops = &clk_rcg2_ops,
  300. }
  301. };
  302. static const struct freq_tbl ftbl_blsp_spi_apps_clk_src[] = {
  303. F(960000, P_XO, 10, 1, 2),
  304. F(4800000, P_XO, 4, 0, 0),
  305. F(9600000, P_XO, 2, 0, 0),
  306. F(16000000, P_GPLL0, 10, 1, 5),
  307. F(19200000, P_XO, 1, 0, 0),
  308. F(25000000, P_GPLL0, 16, 1, 2),
  309. F(50000000, P_GPLL0, 16, 0, 0),
  310. { }
  311. };
  312. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  313. .cmd_rcgr = 0x02024,
  314. .hid_width = 5,
  315. .mnd_width = 8,
  316. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  317. .parent_map = gcc_xo_gpll0_map,
  318. .clkr.hw.init = &(struct clk_init_data) {
  319. .name = "blsp1_qup1_spi_apps_clk_src",
  320. .parent_data = gcc_xo_gpll0_data,
  321. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  322. .ops = &clk_rcg2_ops,
  323. }
  324. };
  325. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  326. .cmd_rcgr = 0x03014,
  327. .hid_width = 5,
  328. .mnd_width = 8,
  329. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  330. .parent_map = gcc_xo_gpll0_map,
  331. .clkr.hw.init = &(struct clk_init_data) {
  332. .name = "blsp1_qup2_spi_apps_clk_src",
  333. .parent_data = gcc_xo_gpll0_data,
  334. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  335. .ops = &clk_rcg2_ops,
  336. }
  337. };
  338. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  339. .cmd_rcgr = 0x04024,
  340. .hid_width = 5,
  341. .mnd_width = 8,
  342. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  343. .parent_map = gcc_xo_gpll0_map,
  344. .clkr.hw.init = &(struct clk_init_data) {
  345. .name = "blsp1_qup3_spi_apps_clk_src",
  346. .parent_data = gcc_xo_gpll0_data,
  347. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  348. .ops = &clk_rcg2_ops,
  349. }
  350. };
  351. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  352. .cmd_rcgr = 0x05024,
  353. .hid_width = 5,
  354. .mnd_width = 8,
  355. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  356. .parent_map = gcc_xo_gpll0_map,
  357. .clkr.hw.init = &(struct clk_init_data) {
  358. .name = "blsp1_qup4_spi_apps_clk_src",
  359. .parent_data = gcc_xo_gpll0_data,
  360. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  361. .ops = &clk_rcg2_ops,
  362. }
  363. };
  364. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  365. .cmd_rcgr = 0x06024,
  366. .hid_width = 5,
  367. .mnd_width = 8,
  368. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  369. .parent_map = gcc_xo_gpll0_map,
  370. .clkr.hw.init = &(struct clk_init_data) {
  371. .name = "blsp1_qup5_spi_apps_clk_src",
  372. .parent_data = gcc_xo_gpll0_data,
  373. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  374. .ops = &clk_rcg2_ops,
  375. }
  376. };
  377. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  378. .cmd_rcgr = 0x07024,
  379. .hid_width = 5,
  380. .mnd_width = 8,
  381. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  382. .parent_map = gcc_xo_gpll0_map,
  383. .clkr.hw.init = &(struct clk_init_data) {
  384. .name = "blsp1_qup6_spi_apps_clk_src",
  385. .parent_data = gcc_xo_gpll0_data,
  386. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  387. .ops = &clk_rcg2_ops,
  388. }
  389. };
  390. static const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  391. F(3686400, P_GPLL0, 1, 72, 15625),
  392. F(7372800, P_GPLL0, 1, 144, 15625),
  393. F(14745600, P_GPLL0, 1, 288, 15625),
  394. F(16000000, P_GPLL0, 10, 1, 5),
  395. F(19200000, P_XO, 1, 0, 0),
  396. F(24000000, P_GPLL0, 1, 3, 100),
  397. F(25000000, P_GPLL0, 16, 1, 2),
  398. F(32000000, P_GPLL0, 1, 1, 25),
  399. F(40000000, P_GPLL0, 1, 1, 20),
  400. F(46400000, P_GPLL0, 1, 29, 500),
  401. F(48000000, P_GPLL0, 1, 3, 50),
  402. F(51200000, P_GPLL0, 1, 8, 125),
  403. F(56000000, P_GPLL0, 1, 7, 100),
  404. F(58982400, P_GPLL0, 1, 1152, 15625),
  405. F(60000000, P_GPLL0, 1, 3, 40),
  406. { }
  407. };
  408. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  409. .cmd_rcgr = 0x02044,
  410. .hid_width = 5,
  411. .mnd_width = 16,
  412. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  413. .parent_map = gcc_xo_gpll0_map,
  414. .clkr.hw.init = &(struct clk_init_data) {
  415. .name = "blsp1_uart1_apps_clk_src",
  416. .parent_data = gcc_xo_gpll0_data,
  417. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  418. .ops = &clk_rcg2_ops,
  419. }
  420. };
  421. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  422. .cmd_rcgr = 0x03034,
  423. .hid_width = 5,
  424. .mnd_width = 16,
  425. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  426. .parent_map = gcc_xo_gpll0_map,
  427. .clkr.hw.init = &(struct clk_init_data) {
  428. .name = "blsp1_uart2_apps_clk_src",
  429. .parent_data = gcc_xo_gpll0_data,
  430. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  431. .ops = &clk_rcg2_ops,
  432. }
  433. };
  434. static const struct parent_map gcc_byte0_map[] = {
  435. { P_XO, 0 },
  436. { P_DSI0PLL_BYTE, 1 },
  437. };
  438. static const struct clk_parent_data gcc_byte_data[] = {
  439. { .index = DT_XO },
  440. { .index = DT_DSI0PLL_BYTE },
  441. };
  442. static struct clk_rcg2 byte0_clk_src = {
  443. .cmd_rcgr = 0x4d044,
  444. .hid_width = 5,
  445. .parent_map = gcc_byte0_map,
  446. .clkr.hw.init = &(struct clk_init_data) {
  447. .name = "byte0_clk_src",
  448. .parent_data = gcc_byte_data,
  449. .num_parents = ARRAY_SIZE(gcc_byte_data),
  450. .ops = &clk_byte2_ops,
  451. .flags = CLK_SET_RATE_PARENT,
  452. }
  453. };
  454. static const struct freq_tbl ftbl_camss_gp_clk_src[] = {
  455. F(100000000, P_GPLL0, 8, 0, 0),
  456. F(200000000, P_GPLL0, 4, 0, 0),
  457. { }
  458. };
  459. static struct clk_rcg2 camss_gp0_clk_src = {
  460. .cmd_rcgr = 0x54000,
  461. .hid_width = 5,
  462. .mnd_width = 8,
  463. .freq_tbl = ftbl_camss_gp_clk_src,
  464. .parent_map = gcc_xo_gpll0_map,
  465. .clkr.hw.init = &(struct clk_init_data) {
  466. .name = "camss_gp0_clk_src",
  467. .parent_data = gcc_xo_gpll0_data,
  468. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  469. .ops = &clk_rcg2_ops,
  470. }
  471. };
  472. static struct clk_rcg2 camss_gp1_clk_src = {
  473. .cmd_rcgr = 0x55000,
  474. .hid_width = 5,
  475. .mnd_width = 8,
  476. .freq_tbl = ftbl_camss_gp_clk_src,
  477. .parent_map = gcc_xo_gpll0_map,
  478. .clkr.hw.init = &(struct clk_init_data) {
  479. .name = "camss_gp1_clk_src",
  480. .parent_data = gcc_xo_gpll0_data,
  481. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  482. .ops = &clk_rcg2_ops,
  483. }
  484. };
  485. static const struct freq_tbl ftbl_camss_top_ahb_clk_src[] = {
  486. F(40000000, P_GPLL0, 10, 1, 2),
  487. F(80000000, P_GPLL0, 10, 0, 0),
  488. { }
  489. };
  490. static struct clk_rcg2 camss_top_ahb_clk_src = {
  491. .cmd_rcgr = 0x5a000,
  492. .hid_width = 5,
  493. .mnd_width = 8,
  494. .freq_tbl = ftbl_camss_top_ahb_clk_src,
  495. .parent_map = gcc_xo_gpll0_map,
  496. .clkr.hw.init = &(struct clk_init_data) {
  497. .name = "camss_top_ahb_clk_src",
  498. .parent_data = gcc_xo_gpll0_data,
  499. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  500. .ops = &clk_rcg2_ops,
  501. }
  502. };
  503. static const struct freq_tbl ftbl_crypto_clk_src[] = {
  504. F(50000000, P_GPLL0, 16, 0, 0),
  505. F(80000000, P_GPLL0, 10, 0, 0),
  506. F(100000000, P_GPLL0, 8, 0, 0),
  507. F(160000000, P_GPLL0, 5, 0, 0),
  508. { }
  509. };
  510. static struct clk_rcg2 crypto_clk_src = {
  511. .cmd_rcgr = 0x16004,
  512. .hid_width = 5,
  513. .freq_tbl = ftbl_crypto_clk_src,
  514. .parent_map = gcc_xo_gpll0_map,
  515. .clkr.hw.init = &(struct clk_init_data) {
  516. .name = "crypto_clk_src",
  517. .parent_data = gcc_xo_gpll0_data,
  518. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  519. .ops = &clk_rcg2_ops,
  520. }
  521. };
  522. static const struct freq_tbl ftbl_csi_clk_src[] = {
  523. F(100000000, P_GPLL0, 8, 0, 0),
  524. F(200000000, P_GPLL0, 4, 0, 0),
  525. { }
  526. };
  527. static struct clk_rcg2 csi0_clk_src = {
  528. .cmd_rcgr = 0x4e020,
  529. .hid_width = 5,
  530. .freq_tbl = ftbl_csi_clk_src,
  531. .parent_map = gcc_xo_gpll0_map,
  532. .clkr.hw.init = &(struct clk_init_data) {
  533. .name = "csi0_clk_src",
  534. .parent_data = gcc_xo_gpll0_data,
  535. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_map),
  536. .ops = &clk_rcg2_ops,
  537. }
  538. };
  539. static struct clk_rcg2 csi1_clk_src = {
  540. .cmd_rcgr = 0x4f020,
  541. .hid_width = 5,
  542. .freq_tbl = ftbl_csi_clk_src,
  543. .parent_map = gcc_xo_gpll0_map,
  544. .clkr.hw.init = &(struct clk_init_data) {
  545. .name = "csi1_clk_src",
  546. .parent_data = gcc_xo_gpll0_data,
  547. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  548. .ops = &clk_rcg2_ops,
  549. }
  550. };
  551. static const struct freq_tbl ftbl_csi_phytimer_clk_src[] = {
  552. F(100000000, P_GPLL0, 8, 0, 0),
  553. F(200000000, P_GPLL0, 4, 0, 0),
  554. { }
  555. };
  556. static struct clk_rcg2 csi0phytimer_clk_src = {
  557. .cmd_rcgr = 0x4e000,
  558. .hid_width = 5,
  559. .freq_tbl = ftbl_csi_phytimer_clk_src,
  560. .parent_map = gcc_xo_gpll0_map,
  561. .clkr.hw.init = &(struct clk_init_data) {
  562. .name = "csi0phytimer_clk_src",
  563. .parent_data = gcc_xo_gpll0_data,
  564. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  565. .ops = &clk_rcg2_ops,
  566. }
  567. };
  568. static const struct freq_tbl ftbl_esc0_clk_src[] = {
  569. F(19200000, P_XO, 1, 0, 0),
  570. { }
  571. };
  572. static struct clk_rcg2 esc0_clk_src = {
  573. .cmd_rcgr = 0x4d05c,
  574. .hid_width = 5,
  575. .freq_tbl = ftbl_esc0_clk_src,
  576. .parent_map = gcc_xo_map,
  577. .clkr.hw.init = &(struct clk_init_data) {
  578. .name = "esc0_clk_src",
  579. .parent_data = gcc_xo_data,
  580. .num_parents = ARRAY_SIZE(gcc_xo_data),
  581. .ops = &clk_rcg2_ops,
  582. }
  583. };
  584. static const struct parent_map gcc_gfx3d_map[] = {
  585. { P_XO, 0 },
  586. { P_GPLL0, 1 },
  587. { P_GPLL1, 2 },
  588. };
  589. static const struct clk_parent_data gcc_gfx3d_data[] = {
  590. { .index = DT_XO },
  591. { .hw = &gpll0.clkr.hw },
  592. { .hw = &gpll1_vote.hw },
  593. };
  594. static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
  595. F(19200000, P_XO, 1, 0, 0),
  596. F(50000000, P_GPLL0, 16, 0, 0),
  597. F(80000000, P_GPLL0, 10, 0, 0),
  598. F(100000000, P_GPLL0, 8, 0, 0),
  599. F(160000000, P_GPLL0, 5, 0, 0),
  600. F(177780000, P_GPLL0, 4.5, 0, 0),
  601. F(200000000, P_GPLL0, 4, 0, 0),
  602. F(266670000, P_GPLL0, 3, 0, 0),
  603. F(307200000, P_GPLL1, 4, 0, 0),
  604. F(409600000, P_GPLL1, 3, 0, 0),
  605. { }
  606. };
  607. static struct clk_rcg2 gfx3d_clk_src = {
  608. .cmd_rcgr = 0x59000,
  609. .hid_width = 5,
  610. .freq_tbl = ftbl_gfx3d_clk_src,
  611. .parent_map = gcc_gfx3d_map,
  612. .clkr.hw.init = &(struct clk_init_data) {
  613. .name = "gfx3d_clk_src",
  614. .parent_data = gcc_gfx3d_data,
  615. .num_parents = ARRAY_SIZE(gcc_gfx3d_data),
  616. .ops = &clk_rcg2_ops,
  617. }
  618. };
  619. static const struct freq_tbl ftbl_gp_clk_src[] = {
  620. F(150000, P_XO, 1, 1, 128),
  621. F(19200000, P_XO, 1, 0, 0),
  622. { }
  623. };
  624. static struct clk_rcg2 gp1_clk_src = {
  625. .cmd_rcgr = 0x08004,
  626. .hid_width = 5,
  627. .mnd_width = 8,
  628. .freq_tbl = ftbl_gp_clk_src,
  629. .parent_map = gcc_xo_map,
  630. .clkr.hw.init = &(struct clk_init_data) {
  631. .name = "gp1_clk_src",
  632. .parent_data = gcc_xo_data,
  633. .num_parents = ARRAY_SIZE(gcc_xo_data),
  634. .ops = &clk_rcg2_ops,
  635. }
  636. };
  637. static struct clk_rcg2 gp2_clk_src = {
  638. .cmd_rcgr = 0x09004,
  639. .hid_width = 5,
  640. .mnd_width = 8,
  641. .freq_tbl = ftbl_gp_clk_src,
  642. .parent_map = gcc_xo_map,
  643. .clkr.hw.init = &(struct clk_init_data) {
  644. .name = "gp2_clk_src",
  645. .parent_data = gcc_xo_data,
  646. .num_parents = ARRAY_SIZE(gcc_xo_data),
  647. .ops = &clk_rcg2_ops,
  648. }
  649. };
  650. static struct clk_rcg2 gp3_clk_src = {
  651. .cmd_rcgr = 0x0a004,
  652. .hid_width = 5,
  653. .mnd_width = 8,
  654. .freq_tbl = ftbl_gp_clk_src,
  655. .parent_map = gcc_xo_map,
  656. .clkr.hw.init = &(struct clk_init_data) {
  657. .name = "gp3_clk_src",
  658. .parent_data = gcc_xo_data,
  659. .num_parents = ARRAY_SIZE(gcc_xo_data),
  660. .ops = &clk_rcg2_ops,
  661. }
  662. };
  663. static const struct parent_map gcc_mclk_map[] = {
  664. { P_XO, 0 },
  665. { P_GPLL0, 1 },
  666. { P_GPLL2, 3 },
  667. };
  668. static const struct clk_parent_data gcc_mclk_data[] = {
  669. { .index = DT_XO },
  670. { .hw = &gpll0.clkr.hw },
  671. { .hw = &gpll2.clkr.hw },
  672. };
  673. static const struct freq_tbl ftbl_mclk_clk_src[] = {
  674. F(24000000, P_GPLL2, 1, 1, 33),
  675. F(66667000, P_GPLL0, 12, 0, 0),
  676. { }
  677. };
  678. static struct clk_rcg2 mclk0_clk_src = {
  679. .cmd_rcgr = 0x52000,
  680. .hid_width = 5,
  681. .mnd_width = 8,
  682. .freq_tbl = ftbl_mclk_clk_src,
  683. .parent_map = gcc_mclk_map,
  684. .clkr.hw.init = &(struct clk_init_data) {
  685. .name = "mclk0_clk_src",
  686. .parent_data = gcc_mclk_data,
  687. .num_parents = ARRAY_SIZE(gcc_mclk_data),
  688. .ops = &clk_rcg2_ops,
  689. }
  690. };
  691. static struct clk_rcg2 mclk1_clk_src = {
  692. .cmd_rcgr = 0x53000,
  693. .hid_width = 5,
  694. .mnd_width = 8,
  695. .freq_tbl = ftbl_mclk_clk_src,
  696. .parent_map = gcc_mclk_map,
  697. .clkr.hw.init = &(struct clk_init_data) {
  698. .name = "mclk1_clk_src",
  699. .parent_data = gcc_mclk_data,
  700. .num_parents = ARRAY_SIZE(gcc_mclk_data),
  701. .ops = &clk_rcg2_ops,
  702. }
  703. };
  704. static const struct parent_map gcc_mdp_map[] = {
  705. { P_XO, 0 },
  706. { P_GPLL0, 1 },
  707. { P_GPLL1, 3 },
  708. };
  709. static const struct clk_parent_data gcc_mdp_data[] = {
  710. { .index = DT_XO },
  711. { .hw = &gpll0.clkr.hw },
  712. { .hw = &gpll1_vote.hw },
  713. };
  714. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  715. F(50000000, P_GPLL0, 16, 0, 0),
  716. F(80000000, P_GPLL0, 10, 0, 0),
  717. F(100000000, P_GPLL0, 8, 0, 0),
  718. F(160000000, P_GPLL0, 5, 0, 0),
  719. F(177780000, P_GPLL0, 4.5, 0, 0),
  720. F(200000000, P_GPLL0, 4, 0, 0),
  721. F(266670000, P_GPLL0, 3, 0, 0),
  722. F(307200000, P_GPLL1, 4, 0, 0),
  723. { }
  724. };
  725. static struct clk_rcg2 mdp_clk_src = {
  726. .cmd_rcgr = 0x4d014,
  727. .hid_width = 5,
  728. .freq_tbl = ftbl_mdp_clk_src,
  729. .parent_map = gcc_mdp_map,
  730. .clkr.hw.init = &(struct clk_init_data) {
  731. .name = "mdp_clk_src",
  732. .parent_data = gcc_mdp_data,
  733. .num_parents = ARRAY_SIZE(gcc_mdp_data),
  734. .ops = &clk_rcg2_ops,
  735. }
  736. };
  737. static const struct parent_map gcc_pclk0_map[] = {
  738. { P_XO, 0 },
  739. { P_DSI0PLL, 1 },
  740. };
  741. static const struct clk_parent_data gcc_pclk_data[] = {
  742. { .index = DT_XO },
  743. { .index = DT_DSI0PLL },
  744. };
  745. static struct clk_rcg2 pclk0_clk_src = {
  746. .cmd_rcgr = 0x4d000,
  747. .hid_width = 5,
  748. .mnd_width = 8,
  749. .parent_map = gcc_pclk0_map,
  750. .clkr.hw.init = &(struct clk_init_data) {
  751. .name = "pclk0_clk_src",
  752. .parent_data = gcc_pclk_data,
  753. .num_parents = ARRAY_SIZE(gcc_pclk_data),
  754. .ops = &clk_pixel_ops,
  755. .flags = CLK_SET_RATE_PARENT,
  756. }
  757. };
  758. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  759. .cmd_rcgr = 0x27000,
  760. .hid_width = 5,
  761. .parent_map = gcc_xo_gpll0_bimc_map,
  762. .clkr.hw.init = &(struct clk_init_data) {
  763. .name = "pcnoc_bfdcd_clk_src",
  764. .parent_data = gcc_xo_gpll0_bimc_data,
  765. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc_data),
  766. .ops = &clk_rcg2_ops,
  767. },
  768. };
  769. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  770. F(64000000, P_GPLL0, 12.5, 0, 0),
  771. { }
  772. };
  773. static struct clk_rcg2 pdm2_clk_src = {
  774. .cmd_rcgr = 0x44010,
  775. .hid_width = 5,
  776. .freq_tbl = ftbl_pdm2_clk_src,
  777. .parent_map = gcc_xo_gpll0_map,
  778. .clkr.hw.init = &(struct clk_init_data) {
  779. .name = "pdm2_clk_src",
  780. .parent_data = gcc_xo_gpll0_data,
  781. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  782. .ops = &clk_rcg2_ops,
  783. }
  784. };
  785. static const struct freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
  786. F(144000, P_XO, 16, 3, 25),
  787. F(400000, P_XO, 12, 1, 4),
  788. F(20000000, P_GPLL0, 10, 1, 4),
  789. F(25000000, P_GPLL0, 16, 1, 2),
  790. F(50000000, P_GPLL0, 16, 0, 0),
  791. F(100000000, P_GPLL0, 8, 0, 0),
  792. F(177770000, P_GPLL0, 4.5, 0, 0),
  793. F(200000000, P_GPLL0, 4, 0, 0),
  794. { }
  795. };
  796. static struct clk_rcg2 sdcc1_apps_clk_src = {
  797. .cmd_rcgr = 0x42004,
  798. .hid_width = 5,
  799. .mnd_width = 8,
  800. .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
  801. .parent_map = gcc_xo_gpll0_map,
  802. .clkr.hw.init = &(struct clk_init_data) {
  803. .name = "sdcc1_apps_clk_src",
  804. .parent_data = gcc_xo_gpll0_data,
  805. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  806. .ops = &clk_rcg2_floor_ops,
  807. }
  808. };
  809. static struct clk_rcg2 sdcc2_apps_clk_src = {
  810. .cmd_rcgr = 0x43004,
  811. .hid_width = 5,
  812. .mnd_width = 8,
  813. .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
  814. .parent_map = gcc_xo_gpll0_map,
  815. .clkr.hw.init = &(struct clk_init_data) {
  816. .name = "sdcc2_apps_clk_src",
  817. .parent_data = gcc_xo_gpll0_data,
  818. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  819. .ops = &clk_rcg2_floor_ops,
  820. }
  821. };
  822. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  823. .cmd_rcgr = 0x26004,
  824. .hid_width = 5,
  825. .parent_map = gcc_xo_gpll0_bimc_map,
  826. .clkr.hw.init = &(struct clk_init_data) {
  827. .name = "system_noc_bfdcd_clk_src",
  828. .parent_data = gcc_xo_gpll0_bimc_data,
  829. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc_data),
  830. .ops = &clk_rcg2_ops,
  831. },
  832. };
  833. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  834. F(57140000, P_GPLL0, 14, 0, 0),
  835. F(80000000, P_GPLL0, 10, 0, 0),
  836. F(100000000, P_GPLL0, 8, 0, 0),
  837. { }
  838. };
  839. static struct clk_rcg2 usb_hs_system_clk_src = {
  840. .cmd_rcgr = 0x41010,
  841. .hid_width = 5,
  842. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  843. .parent_map = gcc_xo_gpll0_map,
  844. .clkr.hw.init = &(struct clk_init_data) {
  845. .name = "usb_hs_system_clk_src",
  846. .parent_data = gcc_xo_gpll0_data,
  847. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  848. .ops = &clk_rcg2_ops,
  849. }
  850. };
  851. static const struct parent_map gcc_vcodec0_map[] = {
  852. { P_XO, 0 },
  853. { P_GPLL0, 1 },
  854. { P_GPLL1, 3 },
  855. };
  856. static const struct clk_parent_data gcc_vcodec0_data[] = {
  857. { .index = DT_XO },
  858. { .hw = &gpll0.clkr.hw },
  859. { .hw = &gpll1_vote.hw },
  860. };
  861. static const struct freq_tbl ftbl_vcodec0_clk_src[] = {
  862. F(133330000, P_GPLL0, 6, 0, 0),
  863. F(266670000, P_GPLL0, 3, 0, 0),
  864. F(307200000, P_GPLL1, 4, 0, 0),
  865. { }
  866. };
  867. static struct clk_rcg2 vcodec0_clk_src = {
  868. .cmd_rcgr = 0x4c000,
  869. .hid_width = 5,
  870. .mnd_width = 8,
  871. .freq_tbl = ftbl_vcodec0_clk_src,
  872. .parent_map = gcc_vcodec0_map,
  873. .clkr.hw.init = &(struct clk_init_data) {
  874. .name = "vcodec0_clk_src",
  875. .parent_data = gcc_vcodec0_data,
  876. .num_parents = ARRAY_SIZE(gcc_vcodec0_data),
  877. .ops = &clk_rcg2_ops,
  878. }
  879. };
  880. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  881. F(50000000, P_GPLL0, 16, 0, 0),
  882. F(80000000, P_GPLL0, 10, 0, 0),
  883. F(100000000, P_GPLL0, 8, 0, 0),
  884. F(133330000, P_GPLL0, 6, 0, 0),
  885. F(160000000, P_GPLL0, 5, 0, 0),
  886. F(177780000, P_GPLL0, 4.5, 0, 0),
  887. F(200000000, P_GPLL0, 4, 0, 0),
  888. F(266670000, P_GPLL0, 3, 0, 0),
  889. F(320000000, P_GPLL0, 2.5, 0, 0),
  890. { }
  891. };
  892. static struct clk_rcg2 vfe0_clk_src = {
  893. .cmd_rcgr = 0x58000,
  894. .hid_width = 5,
  895. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  896. .parent_map = gcc_xo_gpll0_map,
  897. .clkr.hw.init = &(struct clk_init_data) {
  898. .name = "vfe0_clk_src",
  899. .parent_data = gcc_xo_gpll0_data,
  900. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
  901. .ops = &clk_rcg2_ops,
  902. }
  903. };
  904. static const struct freq_tbl ftbl_vsync_clk_src[] = {
  905. F(19200000, P_XO, 1, 0, 0),
  906. { }
  907. };
  908. static struct clk_rcg2 vsync_clk_src = {
  909. .cmd_rcgr = 0x4d02c,
  910. .hid_width = 5,
  911. .freq_tbl = ftbl_vsync_clk_src,
  912. .parent_map = gcc_xo_map,
  913. .clkr.hw.init = &(struct clk_init_data) {
  914. .name = "vsync_clk_src",
  915. .parent_data = gcc_xo_data,
  916. .num_parents = ARRAY_SIZE(gcc_xo_data),
  917. .ops = &clk_rcg2_ops,
  918. }
  919. };
  920. static struct clk_branch gcc_apss_tcu_clk = {
  921. .halt_reg = 0x12018,
  922. .halt_check = BRANCH_HALT_VOTED,
  923. .clkr = {
  924. .enable_reg = 0x4500c,
  925. .enable_mask = BIT(1),
  926. .hw.init = &(struct clk_init_data) {
  927. .name = "gcc_apss_tcu_clk",
  928. .parent_hws = (const struct clk_hw*[]) {
  929. &bimc_ddr_clk_src.clkr.hw,
  930. },
  931. .num_parents = 1,
  932. .ops = &clk_branch2_ops,
  933. }
  934. }
  935. };
  936. static struct clk_branch gcc_blsp1_ahb_clk = {
  937. .halt_reg = 0x01008,
  938. .halt_check = BRANCH_HALT_VOTED,
  939. .clkr = {
  940. .enable_reg = 0x45004,
  941. .enable_mask = BIT(10),
  942. .hw.init = &(struct clk_init_data) {
  943. .name = "gcc_blsp1_ahb_clk",
  944. .parent_hws = (const struct clk_hw*[]) {
  945. &pcnoc_bfdcd_clk_src.clkr.hw,
  946. },
  947. .num_parents = 1,
  948. .ops = &clk_branch2_ops,
  949. }
  950. }
  951. };
  952. static struct clk_branch gcc_blsp1_sleep_clk = {
  953. .halt_reg = 0x01004,
  954. .halt_check = BRANCH_HALT_VOTED,
  955. .clkr = {
  956. .enable_reg = 0x45004,
  957. .enable_mask = BIT(9),
  958. .hw.init = &(struct clk_init_data) {
  959. .name = "gcc_blsp1_sleep_clk",
  960. .parent_data = gcc_sleep_clk_data,
  961. .num_parents = ARRAY_SIZE(gcc_sleep_clk_data),
  962. .ops = &clk_branch2_ops,
  963. }
  964. }
  965. };
  966. static struct clk_branch gcc_boot_rom_ahb_clk = {
  967. .halt_reg = 0x1300c,
  968. .halt_check = BRANCH_HALT_VOTED,
  969. .clkr = {
  970. .enable_reg = 0x45004,
  971. .enable_mask = BIT(7),
  972. .hw.init = &(struct clk_init_data) {
  973. .name = "gcc_boot_rom_ahb_clk",
  974. .parent_hws = (const struct clk_hw*[]) {
  975. &pcnoc_bfdcd_clk_src.clkr.hw,
  976. },
  977. .num_parents = 1,
  978. .ops = &clk_branch2_ops,
  979. }
  980. }
  981. };
  982. static struct clk_branch gcc_crypto_clk = {
  983. .halt_reg = 0x1601c,
  984. .halt_check = BRANCH_HALT_VOTED,
  985. .clkr = {
  986. .enable_reg = 0x45004,
  987. .enable_mask = BIT(2),
  988. .hw.init = &(struct clk_init_data) {
  989. .name = "gcc_crypto_clk",
  990. .parent_hws = (const struct clk_hw*[]) {
  991. &crypto_clk_src.clkr.hw,
  992. },
  993. .num_parents = 1,
  994. .ops = &clk_branch2_ops,
  995. .flags = CLK_SET_RATE_PARENT,
  996. }
  997. }
  998. };
  999. static struct clk_branch gcc_crypto_ahb_clk = {
  1000. .halt_reg = 0x16024,
  1001. .halt_check = BRANCH_HALT_VOTED,
  1002. .clkr = {
  1003. .enable_reg = 0x45004,
  1004. .enable_mask = BIT(0),
  1005. .hw.init = &(struct clk_init_data) {
  1006. .name = "gcc_crypto_ahb_clk",
  1007. .parent_hws = (const struct clk_hw*[]) {
  1008. &pcnoc_bfdcd_clk_src.clkr.hw,
  1009. },
  1010. .num_parents = 1,
  1011. .ops = &clk_branch2_ops,
  1012. }
  1013. }
  1014. };
  1015. static struct clk_branch gcc_crypto_axi_clk = {
  1016. .halt_reg = 0x16020,
  1017. .halt_check = BRANCH_HALT_VOTED,
  1018. .clkr = {
  1019. .enable_reg = 0x45004,
  1020. .enable_mask = BIT(1),
  1021. .hw.init = &(struct clk_init_data) {
  1022. .name = "gcc_crypto_axi_clk",
  1023. .parent_hws = (const struct clk_hw*[]) {
  1024. &pcnoc_bfdcd_clk_src.clkr.hw,
  1025. },
  1026. .num_parents = 1,
  1027. .ops = &clk_branch2_ops,
  1028. }
  1029. }
  1030. };
  1031. static struct clk_branch gcc_gfx_tbu_clk = {
  1032. .halt_reg = 0x12010,
  1033. .halt_check = BRANCH_HALT_VOTED,
  1034. .clkr = {
  1035. .enable_reg = 0x4500c,
  1036. .enable_mask = BIT(3),
  1037. .hw.init = &(struct clk_init_data) {
  1038. .name = "gcc_gfx_tbu_clk",
  1039. .parent_hws = (const struct clk_hw*[]) {
  1040. &bimc_ddr_clk_src.clkr.hw,
  1041. },
  1042. .num_parents = 1,
  1043. .ops = &clk_branch2_ops,
  1044. }
  1045. }
  1046. };
  1047. static struct clk_branch gcc_gfx_tcu_clk = {
  1048. .halt_reg = 0x12020,
  1049. .halt_check = BRANCH_HALT_VOTED,
  1050. .clkr = {
  1051. .enable_reg = 0x4500c,
  1052. .enable_mask = BIT(2),
  1053. .hw.init = &(struct clk_init_data) {
  1054. .name = "gcc_gfx_tcu_clk",
  1055. .parent_hws = (const struct clk_hw*[]) {
  1056. &bimc_ddr_clk_src.clkr.hw,
  1057. },
  1058. .num_parents = 1,
  1059. .ops = &clk_branch2_ops,
  1060. }
  1061. }
  1062. };
  1063. static struct clk_branch gcc_gtcu_ahb_clk = {
  1064. .halt_reg = 0x12044,
  1065. .halt_check = BRANCH_HALT_VOTED,
  1066. .clkr = {
  1067. .enable_reg = 0x4500c,
  1068. .enable_mask = BIT(13),
  1069. .hw.init = &(struct clk_init_data) {
  1070. .name = "gcc_gtcu_ahb_clk",
  1071. .parent_hws = (const struct clk_hw*[]) {
  1072. &pcnoc_bfdcd_clk_src.clkr.hw,
  1073. },
  1074. .num_parents = 1,
  1075. .ops = &clk_branch2_ops,
  1076. }
  1077. }
  1078. };
  1079. static struct clk_branch gcc_mdp_tbu_clk = {
  1080. .halt_reg = 0x1201c,
  1081. .halt_check = BRANCH_HALT_VOTED,
  1082. .clkr = {
  1083. .enable_reg = 0x4500c,
  1084. .enable_mask = BIT(4),
  1085. .hw.init = &(struct clk_init_data) {
  1086. .name = "gcc_mdp_tbu_clk",
  1087. .parent_hws = (const struct clk_hw*[]) {
  1088. &system_noc_bfdcd_clk_src.clkr.hw,
  1089. },
  1090. .num_parents = 1,
  1091. .ops = &clk_branch2_ops,
  1092. }
  1093. }
  1094. };
  1095. static struct clk_branch gcc_prng_ahb_clk = {
  1096. .halt_reg = 0x13004,
  1097. .halt_check = BRANCH_HALT_VOTED,
  1098. .clkr = {
  1099. .enable_reg = 0x45004,
  1100. .enable_mask = BIT(8),
  1101. .hw.init = &(struct clk_init_data) {
  1102. .name = "gcc_prng_ahb_clk",
  1103. .parent_hws = (const struct clk_hw*[]) {
  1104. &pcnoc_bfdcd_clk_src.clkr.hw,
  1105. },
  1106. .num_parents = 1,
  1107. .ops = &clk_branch2_ops,
  1108. }
  1109. }
  1110. };
  1111. static struct clk_branch gcc_smmu_cfg_clk = {
  1112. .halt_reg = 0x12038,
  1113. .halt_check = BRANCH_HALT_VOTED,
  1114. .clkr = {
  1115. .enable_reg = 0x4500c,
  1116. .enable_mask = BIT(12),
  1117. .hw.init = &(struct clk_init_data) {
  1118. .name = "gcc_smmu_cfg_clk",
  1119. .parent_hws = (const struct clk_hw*[]) {
  1120. &pcnoc_bfdcd_clk_src.clkr.hw,
  1121. },
  1122. .num_parents = 1,
  1123. .ops = &clk_branch2_ops,
  1124. }
  1125. }
  1126. };
  1127. static struct clk_branch gcc_venus_tbu_clk = {
  1128. .halt_reg = 0x12014,
  1129. .halt_check = BRANCH_HALT_VOTED,
  1130. .clkr = {
  1131. .enable_reg = 0x4500c,
  1132. .enable_mask = BIT(5),
  1133. .hw.init = &(struct clk_init_data) {
  1134. .name = "gcc_venus_tbu_clk",
  1135. .parent_hws = (const struct clk_hw*[]) {
  1136. &system_noc_bfdcd_clk_src.clkr.hw,
  1137. },
  1138. .num_parents = 1,
  1139. .ops = &clk_branch2_ops,
  1140. }
  1141. }
  1142. };
  1143. static struct clk_branch gcc_vfe_tbu_clk = {
  1144. .halt_reg = 0x1203c,
  1145. .halt_check = BRANCH_HALT_VOTED,
  1146. .clkr = {
  1147. .enable_reg = 0x4500c,
  1148. .enable_mask = BIT(9),
  1149. .hw.init = &(struct clk_init_data) {
  1150. .name = "gcc_vfe_tbu_clk",
  1151. .parent_hws = (const struct clk_hw*[]) {
  1152. &system_noc_bfdcd_clk_src.clkr.hw,
  1153. },
  1154. .num_parents = 1,
  1155. .ops = &clk_branch2_ops,
  1156. }
  1157. }
  1158. };
  1159. static struct clk_branch gcc_bimc_gfx_clk = {
  1160. .halt_reg = 0x31024,
  1161. .halt_check = BRANCH_HALT,
  1162. .clkr = {
  1163. .enable_reg = 0x31024,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data) {
  1166. .name = "gcc_bimc_gfx_clk",
  1167. .parent_hws = (const struct clk_hw*[]) {
  1168. &bimc_gpu_clk_src.clkr.hw,
  1169. },
  1170. .num_parents = 1,
  1171. .ops = &clk_branch2_ops,
  1172. }
  1173. }
  1174. };
  1175. static struct clk_branch gcc_bimc_gpu_clk = {
  1176. .halt_reg = 0x31040,
  1177. .halt_check = BRANCH_HALT,
  1178. .clkr = {
  1179. .enable_reg = 0x31040,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data) {
  1182. .name = "gcc_bimc_gpu_clk",
  1183. .parent_hws = (const struct clk_hw*[]) {
  1184. &bimc_gpu_clk_src.clkr.hw,
  1185. },
  1186. .num_parents = 1,
  1187. .ops = &clk_branch2_ops,
  1188. }
  1189. }
  1190. };
  1191. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1192. .halt_reg = 0x02008,
  1193. .halt_check = BRANCH_HALT,
  1194. .clkr = {
  1195. .enable_reg = 0x02008,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data) {
  1198. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1199. .parent_hws = (const struct clk_hw*[]) {
  1200. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1201. },
  1202. .num_parents = 1,
  1203. .ops = &clk_branch2_ops,
  1204. .flags = CLK_SET_RATE_PARENT,
  1205. }
  1206. }
  1207. };
  1208. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1209. .halt_reg = 0x03010,
  1210. .halt_check = BRANCH_HALT,
  1211. .clkr = {
  1212. .enable_reg = 0x03010,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data) {
  1215. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1216. .parent_hws = (const struct clk_hw*[]) {
  1217. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1218. },
  1219. .num_parents = 1,
  1220. .ops = &clk_branch2_ops,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. }
  1223. }
  1224. };
  1225. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1226. .halt_reg = 0x04020,
  1227. .halt_check = BRANCH_HALT,
  1228. .clkr = {
  1229. .enable_reg = 0x04020,
  1230. .enable_mask = BIT(0),
  1231. .hw.init = &(struct clk_init_data) {
  1232. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1233. .parent_hws = (const struct clk_hw*[]) {
  1234. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1235. },
  1236. .num_parents = 1,
  1237. .ops = &clk_branch2_ops,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. }
  1240. }
  1241. };
  1242. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1243. .halt_reg = 0x05020,
  1244. .halt_check = BRANCH_HALT,
  1245. .clkr = {
  1246. .enable_reg = 0x05020,
  1247. .enable_mask = BIT(0),
  1248. .hw.init = &(struct clk_init_data) {
  1249. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1250. .parent_hws = (const struct clk_hw*[]) {
  1251. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1252. },
  1253. .num_parents = 1,
  1254. .ops = &clk_branch2_ops,
  1255. .flags = CLK_SET_RATE_PARENT,
  1256. }
  1257. }
  1258. };
  1259. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1260. .halt_reg = 0x06020,
  1261. .halt_check = BRANCH_HALT,
  1262. .clkr = {
  1263. .enable_reg = 0x06020,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data) {
  1266. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1267. .parent_hws = (const struct clk_hw*[]) {
  1268. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1269. },
  1270. .num_parents = 1,
  1271. .ops = &clk_branch2_ops,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. }
  1274. }
  1275. };
  1276. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1277. .halt_reg = 0x07020,
  1278. .halt_check = BRANCH_HALT,
  1279. .clkr = {
  1280. .enable_reg = 0x07020,
  1281. .enable_mask = BIT(0),
  1282. .hw.init = &(struct clk_init_data) {
  1283. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1284. .parent_hws = (const struct clk_hw*[]) {
  1285. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1286. },
  1287. .num_parents = 1,
  1288. .ops = &clk_branch2_ops,
  1289. .flags = CLK_SET_RATE_PARENT,
  1290. }
  1291. }
  1292. };
  1293. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1294. .halt_reg = 0x02004,
  1295. .halt_check = BRANCH_HALT,
  1296. .clkr = {
  1297. .enable_reg = 0x02004,
  1298. .enable_mask = BIT(0),
  1299. .hw.init = &(struct clk_init_data) {
  1300. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1301. .parent_hws = (const struct clk_hw*[]) {
  1302. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1303. },
  1304. .num_parents = 1,
  1305. .ops = &clk_branch2_ops,
  1306. .flags = CLK_SET_RATE_PARENT,
  1307. }
  1308. }
  1309. };
  1310. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1311. .halt_reg = 0x0300c,
  1312. .halt_check = BRANCH_HALT,
  1313. .clkr = {
  1314. .enable_reg = 0x0300c,
  1315. .enable_mask = BIT(0),
  1316. .hw.init = &(struct clk_init_data) {
  1317. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1318. .parent_hws = (const struct clk_hw*[]) {
  1319. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1320. },
  1321. .num_parents = 1,
  1322. .ops = &clk_branch2_ops,
  1323. .flags = CLK_SET_RATE_PARENT,
  1324. }
  1325. }
  1326. };
  1327. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1328. .halt_reg = 0x0401c,
  1329. .halt_check = BRANCH_HALT,
  1330. .clkr = {
  1331. .enable_reg = 0x0401c,
  1332. .enable_mask = BIT(0),
  1333. .hw.init = &(struct clk_init_data) {
  1334. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1335. .parent_hws = (const struct clk_hw*[]) {
  1336. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1337. },
  1338. .num_parents = 1,
  1339. .ops = &clk_branch2_ops,
  1340. .flags = CLK_SET_RATE_PARENT,
  1341. }
  1342. }
  1343. };
  1344. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1345. .halt_reg = 0x0501c,
  1346. .halt_check = BRANCH_HALT,
  1347. .clkr = {
  1348. .enable_reg = 0x0501c,
  1349. .enable_mask = BIT(0),
  1350. .hw.init = &(struct clk_init_data) {
  1351. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1352. .parent_hws = (const struct clk_hw*[]) {
  1353. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1354. },
  1355. .num_parents = 1,
  1356. .ops = &clk_branch2_ops,
  1357. .flags = CLK_SET_RATE_PARENT,
  1358. }
  1359. }
  1360. };
  1361. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1362. .halt_reg = 0x0601c,
  1363. .halt_check = BRANCH_HALT,
  1364. .clkr = {
  1365. .enable_reg = 0x0601c,
  1366. .enable_mask = BIT(0),
  1367. .hw.init = &(struct clk_init_data) {
  1368. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1369. .parent_hws = (const struct clk_hw*[]) {
  1370. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1371. },
  1372. .num_parents = 1,
  1373. .ops = &clk_branch2_ops,
  1374. .flags = CLK_SET_RATE_PARENT,
  1375. }
  1376. }
  1377. };
  1378. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1379. .halt_reg = 0x0701c,
  1380. .halt_check = BRANCH_HALT,
  1381. .clkr = {
  1382. .enable_reg = 0x0701c,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data) {
  1385. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1386. .parent_hws = (const struct clk_hw*[]) {
  1387. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1388. },
  1389. .num_parents = 1,
  1390. .ops = &clk_branch2_ops,
  1391. .flags = CLK_SET_RATE_PARENT,
  1392. }
  1393. }
  1394. };
  1395. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1396. .halt_reg = 0x0203c,
  1397. .halt_check = BRANCH_HALT,
  1398. .clkr = {
  1399. .enable_reg = 0x0203c,
  1400. .enable_mask = BIT(0),
  1401. .hw.init = &(struct clk_init_data) {
  1402. .name = "gcc_blsp1_uart1_apps_clk",
  1403. .parent_hws = (const struct clk_hw*[]) {
  1404. &blsp1_uart1_apps_clk_src.clkr.hw,
  1405. },
  1406. .num_parents = 1,
  1407. .ops = &clk_branch2_ops,
  1408. .flags = CLK_SET_RATE_PARENT,
  1409. }
  1410. }
  1411. };
  1412. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1413. .halt_reg = 0x0302c,
  1414. .halt_check = BRANCH_HALT,
  1415. .clkr = {
  1416. .enable_reg = 0x0302c,
  1417. .enable_mask = BIT(0),
  1418. .hw.init = &(struct clk_init_data) {
  1419. .name = "gcc_blsp1_uart2_apps_clk",
  1420. .parent_hws = (const struct clk_hw*[]) {
  1421. &blsp1_uart2_apps_clk_src.clkr.hw,
  1422. },
  1423. .num_parents = 1,
  1424. .ops = &clk_branch2_ops,
  1425. .flags = CLK_SET_RATE_PARENT,
  1426. }
  1427. }
  1428. };
  1429. static struct clk_branch gcc_camss_ahb_clk = {
  1430. .halt_reg = 0x5a014,
  1431. .halt_check = BRANCH_HALT,
  1432. .clkr = {
  1433. .enable_reg = 0x5a014,
  1434. .enable_mask = BIT(0),
  1435. .hw.init = &(struct clk_init_data) {
  1436. .name = "gcc_camss_ahb_clk",
  1437. .parent_hws = (const struct clk_hw*[]) {
  1438. &pcnoc_bfdcd_clk_src.clkr.hw,
  1439. },
  1440. .num_parents = 1,
  1441. .ops = &clk_branch2_ops,
  1442. }
  1443. }
  1444. };
  1445. static struct clk_branch gcc_camss_csi0_clk = {
  1446. .halt_reg = 0x4e03c,
  1447. .halt_check = BRANCH_HALT,
  1448. .clkr = {
  1449. .enable_reg = 0x4e03c,
  1450. .enable_mask = BIT(0),
  1451. .hw.init = &(struct clk_init_data) {
  1452. .name = "gcc_camss_csi0_clk",
  1453. .parent_hws = (const struct clk_hw*[]) {
  1454. &csi0_clk_src.clkr.hw,
  1455. },
  1456. .num_parents = 1,
  1457. .ops = &clk_branch2_ops,
  1458. .flags = CLK_SET_RATE_PARENT,
  1459. }
  1460. }
  1461. };
  1462. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1463. .halt_reg = 0x4e040,
  1464. .halt_check = BRANCH_HALT,
  1465. .clkr = {
  1466. .enable_reg = 0x4e040,
  1467. .enable_mask = BIT(0),
  1468. .hw.init = &(struct clk_init_data) {
  1469. .name = "gcc_camss_csi0_ahb_clk",
  1470. .parent_hws = (const struct clk_hw*[]) {
  1471. &camss_top_ahb_clk_src.clkr.hw,
  1472. },
  1473. .num_parents = 1,
  1474. .ops = &clk_branch2_ops,
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. }
  1477. }
  1478. };
  1479. static struct clk_branch gcc_camss_csi0phy_clk = {
  1480. .halt_reg = 0x4e048,
  1481. .halt_check = BRANCH_HALT,
  1482. .clkr = {
  1483. .enable_reg = 0x4e048,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(struct clk_init_data) {
  1486. .name = "gcc_camss_csi0phy_clk",
  1487. .parent_hws = (const struct clk_hw*[]) {
  1488. &csi0_clk_src.clkr.hw,
  1489. },
  1490. .num_parents = 1,
  1491. .ops = &clk_branch2_ops,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. }
  1494. }
  1495. };
  1496. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1497. .halt_reg = 0x4e01c,
  1498. .halt_check = BRANCH_HALT,
  1499. .clkr = {
  1500. .enable_reg = 0x4e01c,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data) {
  1503. .name = "gcc_camss_csi0phytimer_clk",
  1504. .parent_hws = (const struct clk_hw*[]) {
  1505. &csi0phytimer_clk_src.clkr.hw,
  1506. },
  1507. .num_parents = 1,
  1508. .ops = &clk_branch2_ops,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. }
  1511. }
  1512. };
  1513. static struct clk_branch gcc_camss_csi0pix_clk = {
  1514. .halt_reg = 0x4e058,
  1515. .halt_check = BRANCH_HALT,
  1516. .clkr = {
  1517. .enable_reg = 0x4e058,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data) {
  1520. .name = "gcc_camss_csi0pix_clk",
  1521. .parent_hws = (const struct clk_hw*[]) {
  1522. &csi0_clk_src.clkr.hw,
  1523. },
  1524. .num_parents = 1,
  1525. .ops = &clk_branch2_ops,
  1526. .flags = CLK_SET_RATE_PARENT,
  1527. }
  1528. }
  1529. };
  1530. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1531. .halt_reg = 0x4e050,
  1532. .halt_check = BRANCH_HALT,
  1533. .clkr = {
  1534. .enable_reg = 0x4e050,
  1535. .enable_mask = BIT(0),
  1536. .hw.init = &(struct clk_init_data) {
  1537. .name = "gcc_camss_csi0rdi_clk",
  1538. .parent_hws = (const struct clk_hw*[]) {
  1539. &csi0_clk_src.clkr.hw,
  1540. },
  1541. .num_parents = 1,
  1542. .ops = &clk_branch2_ops,
  1543. .flags = CLK_SET_RATE_PARENT,
  1544. }
  1545. }
  1546. };
  1547. static struct clk_branch gcc_camss_csi1_clk = {
  1548. .halt_reg = 0x4f03c,
  1549. .halt_check = BRANCH_HALT,
  1550. .clkr = {
  1551. .enable_reg = 0x4f03c,
  1552. .enable_mask = BIT(0),
  1553. .hw.init = &(struct clk_init_data) {
  1554. .name = "gcc_camss_csi1_clk",
  1555. .parent_hws = (const struct clk_hw*[]) {
  1556. &csi1_clk_src.clkr.hw,
  1557. },
  1558. .num_parents = 1,
  1559. .ops = &clk_branch2_ops,
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. }
  1562. }
  1563. };
  1564. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1565. .halt_reg = 0x4f040,
  1566. .halt_check = BRANCH_HALT,
  1567. .clkr = {
  1568. .enable_reg = 0x4f040,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(struct clk_init_data) {
  1571. .name = "gcc_camss_csi1_ahb_clk",
  1572. .parent_hws = (const struct clk_hw*[]) {
  1573. &camss_top_ahb_clk_src.clkr.hw,
  1574. },
  1575. .num_parents = 1,
  1576. .ops = &clk_branch2_ops,
  1577. .flags = CLK_SET_RATE_PARENT,
  1578. }
  1579. }
  1580. };
  1581. static struct clk_branch gcc_camss_csi1phy_clk = {
  1582. .halt_reg = 0x4f048,
  1583. .halt_check = BRANCH_HALT,
  1584. .clkr = {
  1585. .enable_reg = 0x4f048,
  1586. .enable_mask = BIT(0),
  1587. .hw.init = &(struct clk_init_data) {
  1588. .name = "gcc_camss_csi1phy_clk",
  1589. .parent_hws = (const struct clk_hw*[]) {
  1590. &csi1_clk_src.clkr.hw,
  1591. },
  1592. .num_parents = 1,
  1593. .ops = &clk_branch2_ops,
  1594. .flags = CLK_SET_RATE_PARENT,
  1595. }
  1596. }
  1597. };
  1598. static struct clk_branch gcc_camss_csi1pix_clk = {
  1599. .halt_reg = 0x4f058,
  1600. .halt_check = BRANCH_HALT,
  1601. .clkr = {
  1602. .enable_reg = 0x4f058,
  1603. .enable_mask = BIT(0),
  1604. .hw.init = &(struct clk_init_data) {
  1605. .name = "gcc_camss_csi1pix_clk",
  1606. .parent_hws = (const struct clk_hw*[]) {
  1607. &csi1_clk_src.clkr.hw,
  1608. },
  1609. .num_parents = 1,
  1610. .ops = &clk_branch2_ops,
  1611. .flags = CLK_SET_RATE_PARENT,
  1612. }
  1613. }
  1614. };
  1615. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1616. .halt_reg = 0x4f050,
  1617. .halt_check = BRANCH_HALT,
  1618. .clkr = {
  1619. .enable_reg = 0x4f050,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(struct clk_init_data) {
  1622. .name = "gcc_camss_csi1rdi_clk",
  1623. .parent_hws = (const struct clk_hw*[]) {
  1624. &csi1_clk_src.clkr.hw,
  1625. },
  1626. .num_parents = 1,
  1627. .ops = &clk_branch2_ops,
  1628. .flags = CLK_SET_RATE_PARENT,
  1629. }
  1630. }
  1631. };
  1632. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1633. .halt_reg = 0x58050,
  1634. .halt_check = BRANCH_HALT,
  1635. .clkr = {
  1636. .enable_reg = 0x58050,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(struct clk_init_data) {
  1639. .name = "gcc_camss_csi_vfe0_clk",
  1640. .parent_hws = (const struct clk_hw*[]) {
  1641. &vfe0_clk_src.clkr.hw,
  1642. },
  1643. .num_parents = 1,
  1644. .ops = &clk_branch2_ops,
  1645. .flags = CLK_SET_RATE_PARENT,
  1646. }
  1647. }
  1648. };
  1649. static struct clk_branch gcc_camss_gp0_clk = {
  1650. .halt_reg = 0x54018,
  1651. .halt_check = BRANCH_HALT,
  1652. .clkr = {
  1653. .enable_reg = 0x54018,
  1654. .enable_mask = BIT(0),
  1655. .hw.init = &(struct clk_init_data) {
  1656. .name = "gcc_camss_gp0_clk",
  1657. .parent_hws = (const struct clk_hw*[]) {
  1658. &camss_gp0_clk_src.clkr.hw,
  1659. },
  1660. .num_parents = 1,
  1661. .ops = &clk_branch2_ops,
  1662. .flags = CLK_SET_RATE_PARENT,
  1663. }
  1664. }
  1665. };
  1666. static struct clk_branch gcc_camss_gp1_clk = {
  1667. .halt_reg = 0x55018,
  1668. .halt_check = BRANCH_HALT,
  1669. .clkr = {
  1670. .enable_reg = 0x55018,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(struct clk_init_data) {
  1673. .name = "gcc_camss_gp1_clk",
  1674. .parent_hws = (const struct clk_hw*[]) {
  1675. &camss_gp1_clk_src.clkr.hw,
  1676. },
  1677. .num_parents = 1,
  1678. .ops = &clk_branch2_ops,
  1679. .flags = CLK_SET_RATE_PARENT,
  1680. }
  1681. }
  1682. };
  1683. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1684. .halt_reg = 0x50004,
  1685. .halt_check = BRANCH_HALT,
  1686. .clkr = {
  1687. .enable_reg = 0x50004,
  1688. .enable_mask = BIT(0),
  1689. .hw.init = &(struct clk_init_data) {
  1690. .name = "gcc_camss_ispif_ahb_clk",
  1691. .parent_hws = (const struct clk_hw*[]) {
  1692. &camss_top_ahb_clk_src.clkr.hw,
  1693. },
  1694. .num_parents = 1,
  1695. .ops = &clk_branch2_ops,
  1696. .flags = CLK_SET_RATE_PARENT,
  1697. }
  1698. }
  1699. };
  1700. static struct clk_branch gcc_camss_mclk0_clk = {
  1701. .halt_reg = 0x52018,
  1702. .halt_check = BRANCH_HALT,
  1703. .clkr = {
  1704. .enable_reg = 0x52018,
  1705. .enable_mask = BIT(0),
  1706. .hw.init = &(struct clk_init_data) {
  1707. .name = "gcc_camss_mclk0_clk",
  1708. .parent_hws = (const struct clk_hw*[]) {
  1709. &mclk0_clk_src.clkr.hw,
  1710. },
  1711. .num_parents = 1,
  1712. .ops = &clk_branch2_ops,
  1713. .flags = CLK_SET_RATE_PARENT,
  1714. }
  1715. }
  1716. };
  1717. static struct clk_branch gcc_camss_mclk1_clk = {
  1718. .halt_reg = 0x53018,
  1719. .halt_check = BRANCH_HALT,
  1720. .clkr = {
  1721. .enable_reg = 0x53018,
  1722. .enable_mask = BIT(0),
  1723. .hw.init = &(struct clk_init_data) {
  1724. .name = "gcc_camss_mclk1_clk",
  1725. .parent_hws = (const struct clk_hw*[]) {
  1726. &mclk1_clk_src.clkr.hw,
  1727. },
  1728. .num_parents = 1,
  1729. .ops = &clk_branch2_ops,
  1730. .flags = CLK_SET_RATE_PARENT,
  1731. }
  1732. }
  1733. };
  1734. static struct clk_branch gcc_camss_top_ahb_clk = {
  1735. .halt_reg = 0x56004,
  1736. .halt_check = BRANCH_HALT,
  1737. .clkr = {
  1738. .enable_reg = 0x56004,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(struct clk_init_data) {
  1741. .name = "gcc_camss_top_ahb_clk",
  1742. .parent_hws = (const struct clk_hw*[]) {
  1743. &camss_top_ahb_clk_src.clkr.hw,
  1744. },
  1745. .num_parents = 1,
  1746. .ops = &clk_branch2_ops,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. }
  1749. }
  1750. };
  1751. static struct clk_branch gcc_camss_vfe0_clk = {
  1752. .halt_reg = 0x58038,
  1753. .halt_check = BRANCH_HALT,
  1754. .clkr = {
  1755. .enable_reg = 0x58038,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data) {
  1758. .name = "gcc_camss_vfe0_clk",
  1759. .parent_hws = (const struct clk_hw*[]) {
  1760. &vfe0_clk_src.clkr.hw,
  1761. },
  1762. .num_parents = 1,
  1763. .ops = &clk_branch2_ops,
  1764. .flags = CLK_SET_RATE_PARENT,
  1765. }
  1766. }
  1767. };
  1768. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  1769. .halt_reg = 0x58044,
  1770. .halt_check = BRANCH_HALT,
  1771. .clkr = {
  1772. .enable_reg = 0x58044,
  1773. .enable_mask = BIT(0),
  1774. .hw.init = &(struct clk_init_data) {
  1775. .name = "gcc_camss_vfe_ahb_clk",
  1776. .parent_hws = (const struct clk_hw*[]) {
  1777. &camss_top_ahb_clk_src.clkr.hw,
  1778. },
  1779. .num_parents = 1,
  1780. .ops = &clk_branch2_ops,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. }
  1783. }
  1784. };
  1785. static struct clk_branch gcc_camss_vfe_axi_clk = {
  1786. .halt_reg = 0x58048,
  1787. .halt_check = BRANCH_HALT,
  1788. .clkr = {
  1789. .enable_reg = 0x58048,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(struct clk_init_data) {
  1792. .name = "gcc_camss_vfe_axi_clk",
  1793. .parent_hws = (const struct clk_hw*[]) {
  1794. &system_noc_bfdcd_clk_src.clkr.hw,
  1795. },
  1796. .num_parents = 1,
  1797. .ops = &clk_branch2_ops,
  1798. }
  1799. }
  1800. };
  1801. static struct clk_branch gcc_gp1_clk = {
  1802. .halt_reg = 0x08000,
  1803. .halt_check = BRANCH_HALT,
  1804. .clkr = {
  1805. .enable_reg = 0x08000,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(struct clk_init_data) {
  1808. .name = "gcc_gp1_clk",
  1809. .parent_hws = (const struct clk_hw*[]) {
  1810. &gp1_clk_src.clkr.hw,
  1811. },
  1812. .num_parents = 1,
  1813. .ops = &clk_branch2_ops,
  1814. .flags = CLK_SET_RATE_PARENT,
  1815. }
  1816. }
  1817. };
  1818. static struct clk_branch gcc_gp2_clk = {
  1819. .halt_reg = 0x09000,
  1820. .halt_check = BRANCH_HALT,
  1821. .clkr = {
  1822. .enable_reg = 0x09000,
  1823. .enable_mask = BIT(0),
  1824. .hw.init = &(struct clk_init_data) {
  1825. .name = "gcc_gp2_clk",
  1826. .parent_hws = (const struct clk_hw*[]) {
  1827. &gp2_clk_src.clkr.hw,
  1828. },
  1829. .num_parents = 1,
  1830. .ops = &clk_branch2_ops,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. }
  1833. }
  1834. };
  1835. static struct clk_branch gcc_gp3_clk = {
  1836. .halt_reg = 0x0a000,
  1837. .halt_check = BRANCH_HALT,
  1838. .clkr = {
  1839. .enable_reg = 0x0a000,
  1840. .enable_mask = BIT(0),
  1841. .hw.init = &(struct clk_init_data) {
  1842. .name = "gcc_gp3_clk",
  1843. .parent_hws = (const struct clk_hw*[]) {
  1844. &gp3_clk_src.clkr.hw,
  1845. },
  1846. .num_parents = 1,
  1847. .ops = &clk_branch2_ops,
  1848. .flags = CLK_SET_RATE_PARENT,
  1849. }
  1850. }
  1851. };
  1852. static struct clk_branch gcc_mdss_ahb_clk = {
  1853. .halt_reg = 0x4d07c,
  1854. .halt_check = BRANCH_HALT,
  1855. .clkr = {
  1856. .enable_reg = 0x4d07c,
  1857. .enable_mask = BIT(0),
  1858. .hw.init = &(struct clk_init_data) {
  1859. .name = "gcc_mdss_ahb_clk",
  1860. .parent_hws = (const struct clk_hw*[]) {
  1861. &pcnoc_bfdcd_clk_src.clkr.hw,
  1862. },
  1863. .num_parents = 1,
  1864. .ops = &clk_branch2_ops,
  1865. }
  1866. }
  1867. };
  1868. static struct clk_branch gcc_mdss_axi_clk = {
  1869. .halt_reg = 0x4d080,
  1870. .halt_check = BRANCH_HALT,
  1871. .clkr = {
  1872. .enable_reg = 0x4d080,
  1873. .enable_mask = BIT(0),
  1874. .hw.init = &(struct clk_init_data) {
  1875. .name = "gcc_mdss_axi_clk",
  1876. .parent_hws = (const struct clk_hw*[]) {
  1877. &system_noc_bfdcd_clk_src.clkr.hw,
  1878. },
  1879. .num_parents = 1,
  1880. .ops = &clk_branch2_ops,
  1881. }
  1882. }
  1883. };
  1884. static struct clk_branch gcc_mdss_byte0_clk = {
  1885. .halt_reg = 0x4d094,
  1886. .halt_check = BRANCH_HALT,
  1887. .clkr = {
  1888. .enable_reg = 0x4d094,
  1889. .enable_mask = BIT(0),
  1890. .hw.init = &(struct clk_init_data) {
  1891. .name = "gcc_mdss_byte0_clk",
  1892. .parent_hws = (const struct clk_hw*[]) {
  1893. &byte0_clk_src.clkr.hw,
  1894. },
  1895. .num_parents = 1,
  1896. .ops = &clk_branch2_ops,
  1897. .flags = CLK_SET_RATE_PARENT,
  1898. }
  1899. }
  1900. };
  1901. static struct clk_branch gcc_mdss_esc0_clk = {
  1902. .halt_reg = 0x4d098,
  1903. .halt_check = BRANCH_HALT,
  1904. .clkr = {
  1905. .enable_reg = 0x4d098,
  1906. .enable_mask = BIT(0),
  1907. .hw.init = &(struct clk_init_data) {
  1908. .name = "gcc_mdss_esc0_clk",
  1909. .parent_hws = (const struct clk_hw*[]) {
  1910. &esc0_clk_src.clkr.hw,
  1911. },
  1912. .num_parents = 1,
  1913. .ops = &clk_branch2_ops,
  1914. .flags = CLK_SET_RATE_PARENT,
  1915. }
  1916. }
  1917. };
  1918. static struct clk_branch gcc_mdss_mdp_clk = {
  1919. .halt_reg = 0x4d088,
  1920. .halt_check = BRANCH_HALT,
  1921. .clkr = {
  1922. .enable_reg = 0x4d088,
  1923. .enable_mask = BIT(0),
  1924. .hw.init = &(struct clk_init_data) {
  1925. .name = "gcc_mdss_mdp_clk",
  1926. .parent_hws = (const struct clk_hw*[]) {
  1927. &mdp_clk_src.clkr.hw,
  1928. },
  1929. .num_parents = 1,
  1930. .ops = &clk_branch2_ops,
  1931. .flags = CLK_SET_RATE_PARENT,
  1932. }
  1933. }
  1934. };
  1935. static struct clk_branch gcc_mdss_pclk0_clk = {
  1936. .halt_reg = 0x4d084,
  1937. .halt_check = BRANCH_HALT,
  1938. .clkr = {
  1939. .enable_reg = 0x4d084,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(struct clk_init_data) {
  1942. .name = "gcc_mdss_pclk0_clk",
  1943. .parent_hws = (const struct clk_hw*[]) {
  1944. &pclk0_clk_src.clkr.hw,
  1945. },
  1946. .num_parents = 1,
  1947. .ops = &clk_branch2_ops,
  1948. .flags = CLK_SET_RATE_PARENT,
  1949. }
  1950. }
  1951. };
  1952. static struct clk_branch gcc_mdss_vsync_clk = {
  1953. .halt_reg = 0x4d090,
  1954. .halt_check = BRANCH_HALT,
  1955. .clkr = {
  1956. .enable_reg = 0x4d090,
  1957. .enable_mask = BIT(0),
  1958. .hw.init = &(struct clk_init_data) {
  1959. .name = "gcc_mdss_vsync_clk",
  1960. .parent_hws = (const struct clk_hw*[]) {
  1961. &vsync_clk_src.clkr.hw,
  1962. },
  1963. .num_parents = 1,
  1964. .ops = &clk_branch2_ops,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. }
  1967. }
  1968. };
  1969. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1970. .halt_reg = 0x49000,
  1971. .halt_check = BRANCH_HALT,
  1972. .clkr = {
  1973. .enable_reg = 0x49000,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(struct clk_init_data) {
  1976. .name = "gcc_mss_cfg_ahb_clk",
  1977. .parent_hws = (const struct clk_hw*[]) {
  1978. &pcnoc_bfdcd_clk_src.clkr.hw,
  1979. },
  1980. .num_parents = 1,
  1981. .ops = &clk_branch2_ops,
  1982. }
  1983. }
  1984. };
  1985. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1986. .halt_reg = 0x49004,
  1987. .halt_check = BRANCH_HALT,
  1988. .clkr = {
  1989. .enable_reg = 0x49004,
  1990. .enable_mask = BIT(0),
  1991. .hw.init = &(struct clk_init_data) {
  1992. .name = "gcc_mss_q6_bimc_axi_clk",
  1993. .parent_hws = (const struct clk_hw*[]) {
  1994. &bimc_ddr_clk_src.clkr.hw,
  1995. },
  1996. .num_parents = 1,
  1997. .ops = &clk_branch2_ops,
  1998. }
  1999. }
  2000. };
  2001. static struct clk_branch gcc_oxili_ahb_clk = {
  2002. .halt_reg = 0x59028,
  2003. .halt_check = BRANCH_HALT,
  2004. .clkr = {
  2005. .enable_reg = 0x59028,
  2006. .enable_mask = BIT(0),
  2007. .hw.init = &(struct clk_init_data) {
  2008. .name = "gcc_oxili_ahb_clk",
  2009. .parent_hws = (const struct clk_hw*[]) {
  2010. &pcnoc_bfdcd_clk_src.clkr.hw,
  2011. },
  2012. .num_parents = 1,
  2013. .ops = &clk_branch2_ops,
  2014. }
  2015. }
  2016. };
  2017. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2018. .halt_reg = 0x59020,
  2019. .halt_check = BRANCH_HALT,
  2020. .clkr = {
  2021. .enable_reg = 0x59020,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data) {
  2024. .name = "gcc_oxili_gfx3d_clk",
  2025. .parent_hws = (const struct clk_hw*[]) {
  2026. &gfx3d_clk_src.clkr.hw,
  2027. },
  2028. .num_parents = 1,
  2029. .ops = &clk_branch2_ops,
  2030. .flags = CLK_SET_RATE_PARENT,
  2031. }
  2032. }
  2033. };
  2034. static struct clk_branch gcc_pdm2_clk = {
  2035. .halt_reg = 0x4400c,
  2036. .halt_check = BRANCH_HALT,
  2037. .clkr = {
  2038. .enable_reg = 0x4400c,
  2039. .enable_mask = BIT(0),
  2040. .hw.init = &(struct clk_init_data) {
  2041. .name = "gcc_pdm2_clk",
  2042. .parent_hws = (const struct clk_hw*[]) {
  2043. &pdm2_clk_src.clkr.hw,
  2044. },
  2045. .num_parents = 1,
  2046. .ops = &clk_branch2_ops,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. }
  2049. }
  2050. };
  2051. static struct clk_branch gcc_pdm_ahb_clk = {
  2052. .halt_reg = 0x44004,
  2053. .halt_check = BRANCH_HALT,
  2054. .clkr = {
  2055. .enable_reg = 0x44004,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data) {
  2058. .name = "gcc_pdm_ahb_clk",
  2059. .parent_hws = (const struct clk_hw*[]) {
  2060. &pcnoc_bfdcd_clk_src.clkr.hw,
  2061. },
  2062. .num_parents = 1,
  2063. .ops = &clk_branch2_ops,
  2064. }
  2065. }
  2066. };
  2067. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2068. .halt_reg = 0x4201c,
  2069. .halt_check = BRANCH_HALT,
  2070. .clkr = {
  2071. .enable_reg = 0x4201c,
  2072. .enable_mask = BIT(0),
  2073. .hw.init = &(struct clk_init_data) {
  2074. .name = "gcc_sdcc1_ahb_clk",
  2075. .parent_hws = (const struct clk_hw*[]) {
  2076. &pcnoc_bfdcd_clk_src.clkr.hw,
  2077. },
  2078. .num_parents = 1,
  2079. .ops = &clk_branch2_ops,
  2080. }
  2081. }
  2082. };
  2083. static struct clk_branch gcc_sdcc1_apps_clk = {
  2084. .halt_reg = 0x42018,
  2085. .halt_check = BRANCH_HALT,
  2086. .clkr = {
  2087. .enable_reg = 0x42018,
  2088. .enable_mask = BIT(0),
  2089. .hw.init = &(struct clk_init_data) {
  2090. .name = "gcc_sdcc1_apps_clk",
  2091. .parent_hws = (const struct clk_hw*[]) {
  2092. &sdcc1_apps_clk_src.clkr.hw,
  2093. },
  2094. .num_parents = 1,
  2095. .ops = &clk_branch2_ops,
  2096. .flags = CLK_SET_RATE_PARENT,
  2097. }
  2098. }
  2099. };
  2100. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2101. .halt_reg = 0x4301c,
  2102. .halt_check = BRANCH_HALT,
  2103. .clkr = {
  2104. .enable_reg = 0x4301c,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data) {
  2107. .name = "gcc_sdcc2_ahb_clk",
  2108. .parent_hws = (const struct clk_hw*[]) {
  2109. &pcnoc_bfdcd_clk_src.clkr.hw,
  2110. },
  2111. .num_parents = 1,
  2112. .ops = &clk_branch2_ops,
  2113. }
  2114. }
  2115. };
  2116. static struct clk_branch gcc_sdcc2_apps_clk = {
  2117. .halt_reg = 0x43018,
  2118. .halt_check = BRANCH_HALT,
  2119. .clkr = {
  2120. .enable_reg = 0x43018,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data) {
  2123. .name = "gcc_sdcc2_apps_clk",
  2124. .parent_hws = (const struct clk_hw*[]) {
  2125. &sdcc2_apps_clk_src.clkr.hw,
  2126. },
  2127. .num_parents = 1,
  2128. .ops = &clk_branch2_ops,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. }
  2131. }
  2132. };
  2133. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2134. .halt_reg = 0x4102c,
  2135. .halt_check = BRANCH_HALT,
  2136. .clkr = {
  2137. .enable_reg = 0x4102c,
  2138. .enable_mask = BIT(0),
  2139. .hw.init = &(struct clk_init_data) {
  2140. .name = "gcc_usb2a_phy_sleep_clk",
  2141. .parent_data = gcc_sleep_clk_data,
  2142. .num_parents = ARRAY_SIZE(gcc_sleep_clk_data),
  2143. .ops = &clk_branch2_ops,
  2144. }
  2145. }
  2146. };
  2147. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2148. .halt_reg = 0x41008,
  2149. .halt_check = BRANCH_HALT,
  2150. .clkr = {
  2151. .enable_reg = 0x41008,
  2152. .enable_mask = BIT(0),
  2153. .hw.init = &(struct clk_init_data) {
  2154. .name = "gcc_usb_hs_ahb_clk",
  2155. .parent_hws = (const struct clk_hw*[]) {
  2156. &pcnoc_bfdcd_clk_src.clkr.hw,
  2157. },
  2158. .num_parents = 1,
  2159. .ops = &clk_branch2_ops,
  2160. }
  2161. }
  2162. };
  2163. static struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
  2164. .halt_reg = 0x41030,
  2165. .halt_check = BRANCH_HALT,
  2166. .clkr = {
  2167. .enable_reg = 0x41030,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data) {
  2170. .name = "gcc_usb_hs_phy_cfg_ahb_clk",
  2171. .parent_hws = (const struct clk_hw*[]) {
  2172. &pcnoc_bfdcd_clk_src.clkr.hw,
  2173. },
  2174. .num_parents = 1,
  2175. .ops = &clk_branch2_ops,
  2176. }
  2177. }
  2178. };
  2179. static struct clk_branch gcc_usb_hs_system_clk = {
  2180. .halt_reg = 0x41004,
  2181. .halt_check = BRANCH_HALT,
  2182. .clkr = {
  2183. .enable_reg = 0x41004,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(struct clk_init_data) {
  2186. .name = "gcc_usb_hs_system_clk",
  2187. .parent_hws = (const struct clk_hw*[]) {
  2188. &usb_hs_system_clk_src.clkr.hw,
  2189. },
  2190. .num_parents = 1,
  2191. .ops = &clk_branch2_ops,
  2192. .flags = CLK_SET_RATE_PARENT,
  2193. }
  2194. }
  2195. };
  2196. static struct clk_branch gcc_venus0_ahb_clk = {
  2197. .halt_reg = 0x4c020,
  2198. .halt_check = BRANCH_HALT,
  2199. .clkr = {
  2200. .enable_reg = 0x4c020,
  2201. .enable_mask = BIT(0),
  2202. .hw.init = &(struct clk_init_data) {
  2203. .name = "gcc_venus0_ahb_clk",
  2204. .parent_hws = (const struct clk_hw*[]) {
  2205. &pcnoc_bfdcd_clk_src.clkr.hw,
  2206. },
  2207. .num_parents = 1,
  2208. .ops = &clk_branch2_ops,
  2209. }
  2210. }
  2211. };
  2212. static struct clk_branch gcc_venus0_axi_clk = {
  2213. .halt_reg = 0x4c024,
  2214. .halt_check = BRANCH_HALT,
  2215. .clkr = {
  2216. .enable_reg = 0x4c024,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(struct clk_init_data) {
  2219. .name = "gcc_venus0_axi_clk",
  2220. .parent_hws = (const struct clk_hw*[]) {
  2221. &system_noc_bfdcd_clk_src.clkr.hw,
  2222. },
  2223. .num_parents = 1,
  2224. .ops = &clk_branch2_ops,
  2225. }
  2226. }
  2227. };
  2228. static struct clk_branch gcc_venus0_core0_vcodec0_clk = {
  2229. .halt_reg = 0x4c02c,
  2230. .halt_check = BRANCH_HALT,
  2231. .clkr = {
  2232. .enable_reg = 0x4c02c,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data) {
  2235. .name = "gcc_venus0_core0_vcodec0_clk",
  2236. .parent_hws = (const struct clk_hw*[]) {
  2237. &vcodec0_clk_src.clkr.hw,
  2238. },
  2239. .num_parents = 1,
  2240. .ops = &clk_branch2_ops,
  2241. .flags = CLK_SET_RATE_PARENT,
  2242. }
  2243. }
  2244. };
  2245. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2246. .halt_reg = 0x4c01c,
  2247. .halt_check = BRANCH_HALT,
  2248. .clkr = {
  2249. .enable_reg = 0x4c01c,
  2250. .enable_mask = BIT(0),
  2251. .hw.init = &(struct clk_init_data) {
  2252. .name = "gcc_venus0_vcodec0_clk",
  2253. .parent_hws = (const struct clk_hw*[]) {
  2254. &vcodec0_clk_src.clkr.hw,
  2255. },
  2256. .num_parents = 1,
  2257. .ops = &clk_branch2_ops,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. }
  2260. }
  2261. };
  2262. static struct gdsc mdss_gdsc = {
  2263. .gdscr = 0x4d078,
  2264. .cxcs = (unsigned int []) { 0x4d080, 0x4d088 },
  2265. .cxc_count = 2,
  2266. .pd = {
  2267. .name = "mdss_gdsc",
  2268. },
  2269. .pwrsts = PWRSTS_OFF_ON,
  2270. };
  2271. static struct gdsc oxili_gdsc = {
  2272. .gdscr = 0x5901c,
  2273. .cxcs = (unsigned int []) { 0x59020 },
  2274. .cxc_count = 1,
  2275. .pd = {
  2276. .name = "oxili_gdsc",
  2277. },
  2278. .pwrsts = PWRSTS_OFF_ON,
  2279. };
  2280. static struct gdsc venus_gdsc = {
  2281. .gdscr = 0x4c018,
  2282. .cxcs = (unsigned int []) { 0x4c024, 0x4c01c },
  2283. .cxc_count = 2,
  2284. .pd = {
  2285. .name = "venus_gdsc",
  2286. },
  2287. .pwrsts = PWRSTS_OFF_ON,
  2288. };
  2289. static struct gdsc venus_core0_gdsc = {
  2290. .gdscr = 0x4c028,
  2291. .cxcs = (unsigned int []) { 0x4c02c },
  2292. .cxc_count = 1,
  2293. .pd = {
  2294. .name = "venus_core0_gdsc",
  2295. },
  2296. .flags = HW_CTRL,
  2297. .pwrsts = PWRSTS_OFF_ON,
  2298. };
  2299. static struct gdsc vfe_gdsc = {
  2300. .gdscr = 0x58034,
  2301. .cxcs = (unsigned int []) { 0x58038, 0x58048, 0x58050 },
  2302. .cxc_count = 3,
  2303. .pd = {
  2304. .name = "vfe_gdsc",
  2305. },
  2306. .pwrsts = PWRSTS_OFF_ON,
  2307. };
  2308. static struct clk_regmap *gcc_msm8909_clocks[] = {
  2309. [GPLL0_EARLY] = &gpll0_early.clkr,
  2310. [GPLL0] = &gpll0.clkr,
  2311. [GPLL1] = &gpll1.clkr,
  2312. [GPLL1_VOTE] = &gpll1_vote,
  2313. [GPLL2_EARLY] = &gpll2_early.clkr,
  2314. [GPLL2] = &gpll2.clkr,
  2315. [BIMC_PLL_EARLY] = &bimc_pll_early.clkr,
  2316. [BIMC_PLL] = &bimc_pll.clkr,
  2317. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2318. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  2319. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  2320. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2321. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2322. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2323. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2324. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2325. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2326. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2327. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2328. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2329. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2330. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2331. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2332. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2333. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2334. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2335. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2336. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2337. [CAMSS_TOP_AHB_CLK_SRC] = &camss_top_ahb_clk_src.clkr,
  2338. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2339. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2340. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2341. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2342. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2343. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2344. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2345. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2346. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2347. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2348. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2349. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2350. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2351. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2352. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2353. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2354. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2355. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2356. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2357. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2358. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2359. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2360. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  2361. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2362. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2363. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2364. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2365. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2366. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2367. [GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
  2368. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  2369. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2370. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2371. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2372. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2373. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  2374. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  2375. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  2376. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  2377. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2378. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2379. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2380. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2381. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2382. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2383. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2384. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2385. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2386. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2387. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2388. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2389. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2390. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2391. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  2392. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2393. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2394. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2395. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2396. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2397. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2398. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2399. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2400. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2401. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2402. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2403. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2404. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2405. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2406. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2407. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2408. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2409. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2410. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  2411. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  2412. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  2413. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2414. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2415. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2416. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2417. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2418. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2419. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2420. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2421. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2422. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2423. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2424. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2425. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2426. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2427. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2428. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2429. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2430. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2431. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2432. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2433. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2434. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2435. [GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
  2436. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2437. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  2438. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  2439. [GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
  2440. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  2441. };
  2442. static struct gdsc *gcc_msm8909_gdscs[] = {
  2443. [MDSS_GDSC] = &mdss_gdsc,
  2444. [OXILI_GDSC] = &oxili_gdsc,
  2445. [VENUS_GDSC] = &venus_gdsc,
  2446. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  2447. [VFE_GDSC] = &vfe_gdsc,
  2448. };
  2449. static const struct qcom_reset_map gcc_msm8909_resets[] = {
  2450. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  2451. [GCC_BLSP1_BCR] = { 0x01000 },
  2452. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  2453. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  2454. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  2455. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  2456. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  2457. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  2458. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  2459. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  2460. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  2461. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  2462. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  2463. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  2464. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  2465. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  2466. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  2467. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  2468. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  2469. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  2470. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  2471. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  2472. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  2473. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  2474. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  2475. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  2476. [GCC_CAMSS_TOP_AHB_BCR] = { 0x5a018 },
  2477. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  2478. [GCC_CRYPTO_BCR] = { 0x16000 },
  2479. [GCC_MDSS_BCR] = { 0x4d074 },
  2480. [GCC_OXILI_BCR] = { 0x59018 },
  2481. [GCC_PDM_BCR] = { 0x44000 },
  2482. [GCC_PRNG_BCR] = { 0x13000 },
  2483. [GCC_QUSB2_PHY_BCR] = { 0x4103c },
  2484. [GCC_SDCC1_BCR] = { 0x42000 },
  2485. [GCC_SDCC2_BCR] = { 0x43000 },
  2486. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  2487. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  2488. [GCC_USB2_HS_PHY_ONLY_BCR] = { .reg = 0x41034, .udelay = 15 },
  2489. [GCC_USB_HS_BCR] = { 0x41000 },
  2490. [GCC_VENUS0_BCR] = { 0x4c014 },
  2491. /* Subsystem Restart */
  2492. [GCC_MSS_RESTART] = { 0x3e000 },
  2493. };
  2494. static const struct regmap_config gcc_msm8909_regmap_config = {
  2495. .reg_bits = 32,
  2496. .reg_stride = 4,
  2497. .val_bits = 32,
  2498. .max_register = 0x80000,
  2499. .fast_io = true,
  2500. };
  2501. static const struct qcom_cc_desc gcc_msm8909_desc = {
  2502. .config = &gcc_msm8909_regmap_config,
  2503. .clks = gcc_msm8909_clocks,
  2504. .num_clks = ARRAY_SIZE(gcc_msm8909_clocks),
  2505. .resets = gcc_msm8909_resets,
  2506. .num_resets = ARRAY_SIZE(gcc_msm8909_resets),
  2507. .gdscs = gcc_msm8909_gdscs,
  2508. .num_gdscs = ARRAY_SIZE(gcc_msm8909_gdscs),
  2509. };
  2510. static const struct of_device_id gcc_msm8909_match_table[] = {
  2511. { .compatible = "qcom,gcc-msm8909" },
  2512. { }
  2513. };
  2514. MODULE_DEVICE_TABLE(of, gcc_msm8909_match_table);
  2515. static int gcc_msm8909_probe(struct platform_device *pdev)
  2516. {
  2517. return qcom_cc_probe(pdev, &gcc_msm8909_desc);
  2518. }
  2519. static struct platform_driver gcc_msm8909_driver = {
  2520. .probe = gcc_msm8909_probe,
  2521. .driver = {
  2522. .name = "gcc-msm8909",
  2523. .of_match_table = gcc_msm8909_match_table,
  2524. },
  2525. };
  2526. static int __init gcc_msm8909_init(void)
  2527. {
  2528. return platform_driver_register(&gcc_msm8909_driver);
  2529. }
  2530. core_initcall(gcc_msm8909_init);
  2531. static void __exit gcc_msm8909_exit(void)
  2532. {
  2533. platform_driver_unregister(&gcc_msm8909_driver);
  2534. }
  2535. module_exit(gcc_msm8909_exit);
  2536. MODULE_DESCRIPTION("Qualcomm GCC MSM8909 Driver");
  2537. MODULE_LICENSE("GPL");
  2538. MODULE_ALIAS("platform:gcc-msm8909");