gcc-msm8916.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2015 Linaro Limited
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  15. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "reset.h"
  22. #include "gdsc.h"
  23. enum {
  24. P_XO,
  25. P_GPLL0,
  26. P_GPLL0_AUX,
  27. P_BIMC,
  28. P_GPLL1,
  29. P_GPLL1_AUX,
  30. P_GPLL2,
  31. P_GPLL2_AUX,
  32. P_SLEEP_CLK,
  33. P_DSI0_PHYPLL_BYTE,
  34. P_DSI0_PHYPLL_DSI,
  35. P_EXT_PRI_I2S,
  36. P_EXT_SEC_I2S,
  37. P_EXT_MCLK,
  38. };
  39. static struct clk_pll gpll0 = {
  40. .l_reg = 0x21004,
  41. .m_reg = 0x21008,
  42. .n_reg = 0x2100c,
  43. .config_reg = 0x21010,
  44. .mode_reg = 0x21000,
  45. .status_reg = 0x2101c,
  46. .status_bit = 17,
  47. .clkr.hw.init = &(struct clk_init_data){
  48. .name = "gpll0",
  49. .parent_data = &(const struct clk_parent_data){
  50. .fw_name = "xo", .name = "xo_board",
  51. },
  52. .num_parents = 1,
  53. .ops = &clk_pll_ops,
  54. },
  55. };
  56. static struct clk_regmap gpll0_vote = {
  57. .enable_reg = 0x45000,
  58. .enable_mask = BIT(0),
  59. .hw.init = &(struct clk_init_data){
  60. .name = "gpll0_vote",
  61. .parent_hws = (const struct clk_hw*[]){
  62. &gpll0.clkr.hw,
  63. },
  64. .num_parents = 1,
  65. .ops = &clk_pll_vote_ops,
  66. },
  67. };
  68. static struct clk_pll gpll1 = {
  69. .l_reg = 0x20004,
  70. .m_reg = 0x20008,
  71. .n_reg = 0x2000c,
  72. .config_reg = 0x20010,
  73. .mode_reg = 0x20000,
  74. .status_reg = 0x2001c,
  75. .status_bit = 17,
  76. .clkr.hw.init = &(struct clk_init_data){
  77. .name = "gpll1",
  78. .parent_data = &(const struct clk_parent_data){
  79. .fw_name = "xo", .name = "xo_board",
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_pll_ops,
  83. },
  84. };
  85. static struct clk_regmap gpll1_vote = {
  86. .enable_reg = 0x45000,
  87. .enable_mask = BIT(1),
  88. .hw.init = &(struct clk_init_data){
  89. .name = "gpll1_vote",
  90. .parent_hws = (const struct clk_hw*[]){
  91. &gpll1.clkr.hw,
  92. },
  93. .num_parents = 1,
  94. .ops = &clk_pll_vote_ops,
  95. },
  96. };
  97. static struct clk_pll gpll2 = {
  98. .l_reg = 0x4a004,
  99. .m_reg = 0x4a008,
  100. .n_reg = 0x4a00c,
  101. .config_reg = 0x4a010,
  102. .mode_reg = 0x4a000,
  103. .status_reg = 0x4a01c,
  104. .status_bit = 17,
  105. .clkr.hw.init = &(struct clk_init_data){
  106. .name = "gpll2",
  107. .parent_data = &(const struct clk_parent_data){
  108. .fw_name = "xo", .name = "xo_board",
  109. },
  110. .num_parents = 1,
  111. .ops = &clk_pll_ops,
  112. },
  113. };
  114. static struct clk_regmap gpll2_vote = {
  115. .enable_reg = 0x45000,
  116. .enable_mask = BIT(2),
  117. .hw.init = &(struct clk_init_data){
  118. .name = "gpll2_vote",
  119. .parent_hws = (const struct clk_hw*[]){
  120. &gpll2.clkr.hw,
  121. },
  122. .num_parents = 1,
  123. .ops = &clk_pll_vote_ops,
  124. },
  125. };
  126. static struct clk_pll bimc_pll = {
  127. .l_reg = 0x23004,
  128. .m_reg = 0x23008,
  129. .n_reg = 0x2300c,
  130. .config_reg = 0x23010,
  131. .mode_reg = 0x23000,
  132. .status_reg = 0x2301c,
  133. .status_bit = 17,
  134. .clkr.hw.init = &(struct clk_init_data){
  135. .name = "bimc_pll",
  136. .parent_data = &(const struct clk_parent_data){
  137. .fw_name = "xo", .name = "xo_board",
  138. },
  139. .num_parents = 1,
  140. .ops = &clk_pll_ops,
  141. },
  142. };
  143. static struct clk_regmap bimc_pll_vote = {
  144. .enable_reg = 0x45000,
  145. .enable_mask = BIT(3),
  146. .hw.init = &(struct clk_init_data){
  147. .name = "bimc_pll_vote",
  148. .parent_hws = (const struct clk_hw*[]){
  149. &bimc_pll.clkr.hw,
  150. },
  151. .num_parents = 1,
  152. .ops = &clk_pll_vote_ops,
  153. },
  154. };
  155. static const struct parent_map gcc_xo_gpll0_map[] = {
  156. { P_XO, 0 },
  157. { P_GPLL0, 1 },
  158. };
  159. static const struct clk_parent_data gcc_xo_gpll0[] = {
  160. { .fw_name = "xo", .name = "xo_board" },
  161. { .hw = &gpll0_vote.hw },
  162. };
  163. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  164. { P_XO, 0 },
  165. { P_GPLL0, 1 },
  166. { P_BIMC, 2 },
  167. };
  168. static const struct clk_parent_data gcc_xo_gpll0_bimc[] = {
  169. { .fw_name = "xo", .name = "xo_board" },
  170. { .hw = &gpll0_vote.hw },
  171. { .hw = &bimc_pll_vote.hw },
  172. };
  173. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  174. { P_XO, 0 },
  175. { P_GPLL0_AUX, 3 },
  176. { P_GPLL1, 1 },
  177. { P_GPLL2_AUX, 2 },
  178. };
  179. static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2a[] = {
  180. { .fw_name = "xo", .name = "xo_board" },
  181. { .hw = &gpll0_vote.hw },
  182. { .hw = &gpll1_vote.hw },
  183. { .hw = &gpll2_vote.hw },
  184. };
  185. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  186. { P_XO, 0 },
  187. { P_GPLL0, 1 },
  188. { P_GPLL2, 2 },
  189. };
  190. static const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
  191. { .fw_name = "xo", .name = "xo_board" },
  192. { .hw = &gpll0_vote.hw },
  193. { .hw = &gpll2_vote.hw },
  194. };
  195. static const struct parent_map gcc_xo_gpll0a_map[] = {
  196. { P_XO, 0 },
  197. { P_GPLL0_AUX, 2 },
  198. };
  199. static const struct clk_parent_data gcc_xo_gpll0a[] = {
  200. { .fw_name = "xo", .name = "xo_board" },
  201. { .hw = &gpll0_vote.hw },
  202. };
  203. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  204. { P_XO, 0 },
  205. { P_GPLL0, 1 },
  206. { P_GPLL1_AUX, 2 },
  207. { P_SLEEP_CLK, 6 },
  208. };
  209. static const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep[] = {
  210. { .fw_name = "xo", .name = "xo_board" },
  211. { .hw = &gpll0_vote.hw },
  212. { .hw = &gpll1_vote.hw },
  213. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  214. };
  215. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  216. { P_XO, 0 },
  217. { P_GPLL0, 1 },
  218. { P_GPLL1_AUX, 2 },
  219. };
  220. static const struct clk_parent_data gcc_xo_gpll0_gpll1a[] = {
  221. { .fw_name = "xo", .name = "xo_board" },
  222. { .hw = &gpll0_vote.hw },
  223. { .hw = &gpll1_vote.hw },
  224. };
  225. static const struct parent_map gcc_xo_dsibyte_map[] = {
  226. { P_XO, 0, },
  227. { P_DSI0_PHYPLL_BYTE, 2 },
  228. };
  229. static const struct clk_parent_data gcc_xo_dsibyte[] = {
  230. { .fw_name = "xo", .name = "xo_board" },
  231. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  232. };
  233. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  234. { P_XO, 0 },
  235. { P_GPLL0_AUX, 2 },
  236. { P_DSI0_PHYPLL_BYTE, 1 },
  237. };
  238. static const struct clk_parent_data gcc_xo_gpll0a_dsibyte[] = {
  239. { .fw_name = "xo", .name = "xo_board" },
  240. { .hw = &gpll0_vote.hw },
  241. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  242. };
  243. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  244. { P_XO, 0 },
  245. { P_GPLL0, 1 },
  246. { P_DSI0_PHYPLL_DSI, 2 },
  247. };
  248. static const struct clk_parent_data gcc_xo_gpll0_dsiphy[] = {
  249. { .fw_name = "xo", .name = "xo_board" },
  250. { .hw = &gpll0_vote.hw },
  251. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  252. };
  253. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  254. { P_XO, 0 },
  255. { P_GPLL0_AUX, 2 },
  256. { P_DSI0_PHYPLL_DSI, 1 },
  257. };
  258. static const struct clk_parent_data gcc_xo_gpll0a_dsiphy[] = {
  259. { .fw_name = "xo", .name = "xo_board" },
  260. { .hw = &gpll0_vote.hw },
  261. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  262. };
  263. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  264. { P_XO, 0 },
  265. { P_GPLL0_AUX, 1 },
  266. { P_GPLL1, 3 },
  267. { P_GPLL2, 2 },
  268. };
  269. static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2[] = {
  270. { .fw_name = "xo", .name = "xo_board" },
  271. { .hw = &gpll0_vote.hw },
  272. { .hw = &gpll1_vote.hw },
  273. { .hw = &gpll2_vote.hw },
  274. };
  275. static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
  276. { P_XO, 0 },
  277. { P_GPLL0, 1 },
  278. { P_GPLL1, 2 },
  279. { P_SLEEP_CLK, 6 }
  280. };
  281. static const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep[] = {
  282. { .fw_name = "xo", .name = "xo_board" },
  283. { .hw = &gpll0_vote.hw },
  284. { .hw = &gpll1_vote.hw },
  285. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  286. };
  287. static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
  288. { P_XO, 0 },
  289. { P_GPLL1, 1 },
  290. { P_EXT_PRI_I2S, 2 },
  291. { P_EXT_MCLK, 3 },
  292. { P_SLEEP_CLK, 6 }
  293. };
  294. static const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep[] = {
  295. { .fw_name = "xo", .name = "xo_board" },
  296. { .hw = &gpll1_vote.hw },
  297. { .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
  298. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  299. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  300. };
  301. static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
  302. { P_XO, 0 },
  303. { P_GPLL1, 1 },
  304. { P_EXT_SEC_I2S, 2 },
  305. { P_EXT_MCLK, 3 },
  306. { P_SLEEP_CLK, 6 }
  307. };
  308. static const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep[] = {
  309. { .fw_name = "xo", .name = "xo_board" },
  310. { .hw = &gpll1_vote.hw },
  311. { .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
  312. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  313. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  314. };
  315. static const struct parent_map gcc_xo_sleep_map[] = {
  316. { P_XO, 0 },
  317. { P_SLEEP_CLK, 6 }
  318. };
  319. static const struct clk_parent_data gcc_xo_sleep[] = {
  320. { .fw_name = "xo", .name = "xo_board" },
  321. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  322. };
  323. static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
  324. { P_XO, 0 },
  325. { P_GPLL1, 1 },
  326. { P_EXT_MCLK, 2 },
  327. { P_SLEEP_CLK, 6 }
  328. };
  329. static const struct clk_parent_data gcc_xo_gpll1_emclk_sleep[] = {
  330. { .fw_name = "xo", .name = "xo_board" },
  331. { .hw = &gpll1_vote.hw },
  332. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  333. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  334. };
  335. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  336. .cmd_rcgr = 0x27000,
  337. .hid_width = 5,
  338. .parent_map = gcc_xo_gpll0_bimc_map,
  339. .clkr.hw.init = &(struct clk_init_data){
  340. .name = "pcnoc_bfdcd_clk_src",
  341. .parent_data = gcc_xo_gpll0_bimc,
  342. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  343. .ops = &clk_rcg2_ops,
  344. },
  345. };
  346. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  347. .cmd_rcgr = 0x26004,
  348. .hid_width = 5,
  349. .parent_map = gcc_xo_gpll0_bimc_map,
  350. .clkr.hw.init = &(struct clk_init_data){
  351. .name = "system_noc_bfdcd_clk_src",
  352. .parent_data = gcc_xo_gpll0_bimc,
  353. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  354. .ops = &clk_rcg2_ops,
  355. },
  356. };
  357. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  358. F(40000000, P_GPLL0, 10, 1, 2),
  359. F(80000000, P_GPLL0, 10, 0, 0),
  360. { }
  361. };
  362. static struct clk_rcg2 camss_ahb_clk_src = {
  363. .cmd_rcgr = 0x5a000,
  364. .mnd_width = 8,
  365. .hid_width = 5,
  366. .parent_map = gcc_xo_gpll0_map,
  367. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "camss_ahb_clk_src",
  370. .parent_data = gcc_xo_gpll0,
  371. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  372. .ops = &clk_rcg2_ops,
  373. },
  374. };
  375. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  376. F(19200000, P_XO, 1, 0, 0),
  377. F(50000000, P_GPLL0, 16, 0, 0),
  378. F(100000000, P_GPLL0, 8, 0, 0),
  379. F(133330000, P_GPLL0, 6, 0, 0),
  380. { }
  381. };
  382. static struct clk_rcg2 apss_ahb_clk_src = {
  383. .cmd_rcgr = 0x46000,
  384. .hid_width = 5,
  385. .parent_map = gcc_xo_gpll0_map,
  386. .freq_tbl = ftbl_apss_ahb_clk,
  387. .clkr.hw.init = &(struct clk_init_data){
  388. .name = "apss_ahb_clk_src",
  389. .parent_data = gcc_xo_gpll0,
  390. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  391. .ops = &clk_rcg2_ops,
  392. },
  393. };
  394. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  395. F(100000000, P_GPLL0, 8, 0, 0),
  396. F(200000000, P_GPLL0, 4, 0, 0),
  397. { }
  398. };
  399. static struct clk_rcg2 csi0_clk_src = {
  400. .cmd_rcgr = 0x4e020,
  401. .hid_width = 5,
  402. .parent_map = gcc_xo_gpll0_map,
  403. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  404. .clkr.hw.init = &(struct clk_init_data){
  405. .name = "csi0_clk_src",
  406. .parent_data = gcc_xo_gpll0,
  407. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  408. .ops = &clk_rcg2_ops,
  409. },
  410. };
  411. static struct clk_rcg2 csi1_clk_src = {
  412. .cmd_rcgr = 0x4f020,
  413. .hid_width = 5,
  414. .parent_map = gcc_xo_gpll0_map,
  415. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  416. .clkr.hw.init = &(struct clk_init_data){
  417. .name = "csi1_clk_src",
  418. .parent_data = gcc_xo_gpll0,
  419. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  420. .ops = &clk_rcg2_ops,
  421. },
  422. };
  423. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  424. F(19200000, P_XO, 1, 0, 0),
  425. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  426. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  427. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  428. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  429. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  430. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  431. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  432. F(294912000, P_GPLL1, 3, 0, 0),
  433. F(310000000, P_GPLL2, 3, 0, 0),
  434. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  435. { }
  436. };
  437. static struct clk_rcg2 gfx3d_clk_src = {
  438. .cmd_rcgr = 0x59000,
  439. .hid_width = 5,
  440. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  441. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  442. .clkr.hw.init = &(struct clk_init_data){
  443. .name = "gfx3d_clk_src",
  444. .parent_data = gcc_xo_gpll0a_gpll1_gpll2a,
  445. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2a),
  446. .ops = &clk_rcg2_ops,
  447. },
  448. };
  449. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  450. F(50000000, P_GPLL0, 16, 0, 0),
  451. F(80000000, P_GPLL0, 10, 0, 0),
  452. F(100000000, P_GPLL0, 8, 0, 0),
  453. F(160000000, P_GPLL0, 5, 0, 0),
  454. F(177780000, P_GPLL0, 4.5, 0, 0),
  455. F(200000000, P_GPLL0, 4, 0, 0),
  456. F(266670000, P_GPLL0, 3, 0, 0),
  457. F(320000000, P_GPLL0, 2.5, 0, 0),
  458. F(400000000, P_GPLL0, 2, 0, 0),
  459. F(465000000, P_GPLL2, 2, 0, 0),
  460. { }
  461. };
  462. static struct clk_rcg2 vfe0_clk_src = {
  463. .cmd_rcgr = 0x58000,
  464. .hid_width = 5,
  465. .parent_map = gcc_xo_gpll0_gpll2_map,
  466. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  467. .clkr.hw.init = &(struct clk_init_data){
  468. .name = "vfe0_clk_src",
  469. .parent_data = gcc_xo_gpll0_gpll2,
  470. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
  471. .ops = &clk_rcg2_ops,
  472. },
  473. };
  474. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  475. F(19200000, P_XO, 1, 0, 0),
  476. F(50000000, P_GPLL0, 16, 0, 0),
  477. { }
  478. };
  479. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  480. .cmd_rcgr = 0x0200c,
  481. .hid_width = 5,
  482. .parent_map = gcc_xo_gpll0_map,
  483. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  484. .clkr.hw.init = &(struct clk_init_data){
  485. .name = "blsp1_qup1_i2c_apps_clk_src",
  486. .parent_data = gcc_xo_gpll0,
  487. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  488. .ops = &clk_rcg2_ops,
  489. },
  490. };
  491. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  492. F(100000, P_XO, 16, 2, 24),
  493. F(250000, P_XO, 16, 5, 24),
  494. F(500000, P_XO, 8, 5, 24),
  495. F(960000, P_XO, 10, 1, 2),
  496. F(1000000, P_XO, 4, 5, 24),
  497. F(4800000, P_XO, 4, 0, 0),
  498. F(9600000, P_XO, 2, 0, 0),
  499. F(16000000, P_GPLL0, 10, 1, 5),
  500. F(19200000, P_XO, 1, 0, 0),
  501. F(25000000, P_GPLL0, 16, 1, 2),
  502. F(50000000, P_GPLL0, 16, 0, 0),
  503. { }
  504. };
  505. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  506. .cmd_rcgr = 0x02024,
  507. .mnd_width = 8,
  508. .hid_width = 5,
  509. .parent_map = gcc_xo_gpll0_map,
  510. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  511. .clkr.hw.init = &(struct clk_init_data){
  512. .name = "blsp1_qup1_spi_apps_clk_src",
  513. .parent_data = gcc_xo_gpll0,
  514. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  515. .ops = &clk_rcg2_ops,
  516. },
  517. };
  518. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  519. .cmd_rcgr = 0x03000,
  520. .hid_width = 5,
  521. .parent_map = gcc_xo_gpll0_map,
  522. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "blsp1_qup2_i2c_apps_clk_src",
  525. .parent_data = gcc_xo_gpll0,
  526. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  527. .ops = &clk_rcg2_ops,
  528. },
  529. };
  530. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  531. .cmd_rcgr = 0x03014,
  532. .mnd_width = 8,
  533. .hid_width = 5,
  534. .parent_map = gcc_xo_gpll0_map,
  535. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  536. .clkr.hw.init = &(struct clk_init_data){
  537. .name = "blsp1_qup2_spi_apps_clk_src",
  538. .parent_data = gcc_xo_gpll0,
  539. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  540. .ops = &clk_rcg2_ops,
  541. },
  542. };
  543. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  544. .cmd_rcgr = 0x04000,
  545. .hid_width = 5,
  546. .parent_map = gcc_xo_gpll0_map,
  547. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "blsp1_qup3_i2c_apps_clk_src",
  550. .parent_data = gcc_xo_gpll0,
  551. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  556. .cmd_rcgr = 0x04024,
  557. .mnd_width = 8,
  558. .hid_width = 5,
  559. .parent_map = gcc_xo_gpll0_map,
  560. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  561. .clkr.hw.init = &(struct clk_init_data){
  562. .name = "blsp1_qup3_spi_apps_clk_src",
  563. .parent_data = gcc_xo_gpll0,
  564. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  565. .ops = &clk_rcg2_ops,
  566. },
  567. };
  568. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  569. .cmd_rcgr = 0x05000,
  570. .hid_width = 5,
  571. .parent_map = gcc_xo_gpll0_map,
  572. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  573. .clkr.hw.init = &(struct clk_init_data){
  574. .name = "blsp1_qup4_i2c_apps_clk_src",
  575. .parent_data = gcc_xo_gpll0,
  576. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  577. .ops = &clk_rcg2_ops,
  578. },
  579. };
  580. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  581. .cmd_rcgr = 0x05024,
  582. .mnd_width = 8,
  583. .hid_width = 5,
  584. .parent_map = gcc_xo_gpll0_map,
  585. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  586. .clkr.hw.init = &(struct clk_init_data){
  587. .name = "blsp1_qup4_spi_apps_clk_src",
  588. .parent_data = gcc_xo_gpll0,
  589. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  590. .ops = &clk_rcg2_ops,
  591. },
  592. };
  593. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  594. .cmd_rcgr = 0x06000,
  595. .hid_width = 5,
  596. .parent_map = gcc_xo_gpll0_map,
  597. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  598. .clkr.hw.init = &(struct clk_init_data){
  599. .name = "blsp1_qup5_i2c_apps_clk_src",
  600. .parent_data = gcc_xo_gpll0,
  601. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  602. .ops = &clk_rcg2_ops,
  603. },
  604. };
  605. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  606. .cmd_rcgr = 0x06024,
  607. .mnd_width = 8,
  608. .hid_width = 5,
  609. .parent_map = gcc_xo_gpll0_map,
  610. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  611. .clkr.hw.init = &(struct clk_init_data){
  612. .name = "blsp1_qup5_spi_apps_clk_src",
  613. .parent_data = gcc_xo_gpll0,
  614. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  615. .ops = &clk_rcg2_ops,
  616. },
  617. };
  618. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  619. .cmd_rcgr = 0x07000,
  620. .hid_width = 5,
  621. .parent_map = gcc_xo_gpll0_map,
  622. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  623. .clkr.hw.init = &(struct clk_init_data){
  624. .name = "blsp1_qup6_i2c_apps_clk_src",
  625. .parent_data = gcc_xo_gpll0,
  626. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  627. .ops = &clk_rcg2_ops,
  628. },
  629. };
  630. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  631. .cmd_rcgr = 0x07024,
  632. .mnd_width = 8,
  633. .hid_width = 5,
  634. .parent_map = gcc_xo_gpll0_map,
  635. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  636. .clkr.hw.init = &(struct clk_init_data){
  637. .name = "blsp1_qup6_spi_apps_clk_src",
  638. .parent_data = gcc_xo_gpll0,
  639. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  640. .ops = &clk_rcg2_ops,
  641. },
  642. };
  643. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  644. F(3686400, P_GPLL0, 1, 72, 15625),
  645. F(7372800, P_GPLL0, 1, 144, 15625),
  646. F(14745600, P_GPLL0, 1, 288, 15625),
  647. F(16000000, P_GPLL0, 10, 1, 5),
  648. F(19200000, P_XO, 1, 0, 0),
  649. F(24000000, P_GPLL0, 1, 3, 100),
  650. F(25000000, P_GPLL0, 16, 1, 2),
  651. F(32000000, P_GPLL0, 1, 1, 25),
  652. F(40000000, P_GPLL0, 1, 1, 20),
  653. F(46400000, P_GPLL0, 1, 29, 500),
  654. F(48000000, P_GPLL0, 1, 3, 50),
  655. F(51200000, P_GPLL0, 1, 8, 125),
  656. F(56000000, P_GPLL0, 1, 7, 100),
  657. F(58982400, P_GPLL0, 1, 1152, 15625),
  658. F(60000000, P_GPLL0, 1, 3, 40),
  659. { }
  660. };
  661. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  662. .cmd_rcgr = 0x02044,
  663. .mnd_width = 16,
  664. .hid_width = 5,
  665. .parent_map = gcc_xo_gpll0_map,
  666. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  667. .clkr.hw.init = &(struct clk_init_data){
  668. .name = "blsp1_uart1_apps_clk_src",
  669. .parent_data = gcc_xo_gpll0,
  670. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  671. .ops = &clk_rcg2_ops,
  672. },
  673. };
  674. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  675. .cmd_rcgr = 0x03034,
  676. .mnd_width = 16,
  677. .hid_width = 5,
  678. .parent_map = gcc_xo_gpll0_map,
  679. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  680. .clkr.hw.init = &(struct clk_init_data){
  681. .name = "blsp1_uart2_apps_clk_src",
  682. .parent_data = gcc_xo_gpll0,
  683. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  684. .ops = &clk_rcg2_ops,
  685. },
  686. };
  687. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  688. F(19200000, P_XO, 1, 0, 0),
  689. { }
  690. };
  691. static struct clk_rcg2 cci_clk_src = {
  692. .cmd_rcgr = 0x51000,
  693. .mnd_width = 8,
  694. .hid_width = 5,
  695. .parent_map = gcc_xo_gpll0a_map,
  696. .freq_tbl = ftbl_gcc_camss_cci_clk,
  697. .clkr.hw.init = &(struct clk_init_data){
  698. .name = "cci_clk_src",
  699. .parent_data = gcc_xo_gpll0a,
  700. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
  701. .ops = &clk_rcg2_ops,
  702. },
  703. };
  704. /*
  705. * This is a frequency table for "General Purpose" clocks.
  706. * These clocks can be muxed to the SoC pins and may be used by
  707. * external devices. They're often used as PWM source.
  708. *
  709. * See comment at ftbl_gcc_gp1_3_clk.
  710. */
  711. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  712. F(10000, P_XO, 16, 1, 120),
  713. F(100000, P_XO, 16, 1, 12),
  714. F(500000, P_GPLL0, 16, 1, 100),
  715. F(1000000, P_GPLL0, 16, 1, 50),
  716. F(2500000, P_GPLL0, 16, 1, 20),
  717. F(5000000, P_GPLL0, 16, 1, 10),
  718. F(100000000, P_GPLL0, 8, 0, 0),
  719. F(200000000, P_GPLL0, 4, 0, 0),
  720. { }
  721. };
  722. static struct clk_rcg2 camss_gp0_clk_src = {
  723. .cmd_rcgr = 0x54000,
  724. .mnd_width = 8,
  725. .hid_width = 5,
  726. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  727. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "camss_gp0_clk_src",
  730. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  731. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct clk_rcg2 camss_gp1_clk_src = {
  736. .cmd_rcgr = 0x55000,
  737. .mnd_width = 8,
  738. .hid_width = 5,
  739. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  740. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  741. .clkr.hw.init = &(struct clk_init_data){
  742. .name = "camss_gp1_clk_src",
  743. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  744. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  749. F(133330000, P_GPLL0, 6, 0, 0),
  750. F(266670000, P_GPLL0, 3, 0, 0),
  751. F(320000000, P_GPLL0, 2.5, 0, 0),
  752. { }
  753. };
  754. static struct clk_rcg2 jpeg0_clk_src = {
  755. .cmd_rcgr = 0x57000,
  756. .hid_width = 5,
  757. .parent_map = gcc_xo_gpll0_map,
  758. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  759. .clkr.hw.init = &(struct clk_init_data){
  760. .name = "jpeg0_clk_src",
  761. .parent_data = gcc_xo_gpll0,
  762. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  763. .ops = &clk_rcg2_ops,
  764. },
  765. };
  766. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  767. F(9600000, P_XO, 2, 0, 0),
  768. F(23880000, P_GPLL0, 1, 2, 67),
  769. F(66670000, P_GPLL0, 12, 0, 0),
  770. { }
  771. };
  772. static struct clk_rcg2 mclk0_clk_src = {
  773. .cmd_rcgr = 0x52000,
  774. .mnd_width = 8,
  775. .hid_width = 5,
  776. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  777. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "mclk0_clk_src",
  780. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  781. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  782. .ops = &clk_rcg2_ops,
  783. },
  784. };
  785. static struct clk_rcg2 mclk1_clk_src = {
  786. .cmd_rcgr = 0x53000,
  787. .mnd_width = 8,
  788. .hid_width = 5,
  789. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  790. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "mclk1_clk_src",
  793. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  794. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  799. F(100000000, P_GPLL0, 8, 0, 0),
  800. F(200000000, P_GPLL0, 4, 0, 0),
  801. { }
  802. };
  803. static struct clk_rcg2 csi0phytimer_clk_src = {
  804. .cmd_rcgr = 0x4e000,
  805. .hid_width = 5,
  806. .parent_map = gcc_xo_gpll0_gpll1a_map,
  807. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  808. .clkr.hw.init = &(struct clk_init_data){
  809. .name = "csi0phytimer_clk_src",
  810. .parent_data = gcc_xo_gpll0_gpll1a,
  811. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
  812. .ops = &clk_rcg2_ops,
  813. },
  814. };
  815. static struct clk_rcg2 csi1phytimer_clk_src = {
  816. .cmd_rcgr = 0x4f000,
  817. .hid_width = 5,
  818. .parent_map = gcc_xo_gpll0_gpll1a_map,
  819. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  820. .clkr.hw.init = &(struct clk_init_data){
  821. .name = "csi1phytimer_clk_src",
  822. .parent_data = gcc_xo_gpll0_gpll1a,
  823. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
  824. .ops = &clk_rcg2_ops,
  825. },
  826. };
  827. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  828. F(160000000, P_GPLL0, 5, 0, 0),
  829. F(320000000, P_GPLL0, 2.5, 0, 0),
  830. F(465000000, P_GPLL2, 2, 0, 0),
  831. { }
  832. };
  833. static struct clk_rcg2 cpp_clk_src = {
  834. .cmd_rcgr = 0x58018,
  835. .hid_width = 5,
  836. .parent_map = gcc_xo_gpll0_gpll2_map,
  837. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  838. .clkr.hw.init = &(struct clk_init_data){
  839. .name = "cpp_clk_src",
  840. .parent_data = gcc_xo_gpll0_gpll2,
  841. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
  842. .ops = &clk_rcg2_ops,
  843. },
  844. };
  845. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  846. F(50000000, P_GPLL0, 16, 0, 0),
  847. F(80000000, P_GPLL0, 10, 0, 0),
  848. F(100000000, P_GPLL0, 8, 0, 0),
  849. F(160000000, P_GPLL0, 5, 0, 0),
  850. { }
  851. };
  852. static struct clk_rcg2 crypto_clk_src = {
  853. .cmd_rcgr = 0x16004,
  854. .hid_width = 5,
  855. .parent_map = gcc_xo_gpll0_map,
  856. .freq_tbl = ftbl_gcc_crypto_clk,
  857. .clkr.hw.init = &(struct clk_init_data){
  858. .name = "crypto_clk_src",
  859. .parent_data = gcc_xo_gpll0,
  860. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  861. .ops = &clk_rcg2_ops,
  862. },
  863. };
  864. /*
  865. * This is a frequency table for "General Purpose" clocks.
  866. * These clocks can be muxed to the SoC pins and may be used by
  867. * external devices. They're often used as PWM source.
  868. *
  869. * Please note that MND divider must be enabled for duty-cycle
  870. * control to be possible. (M != N) Also since D register is configured
  871. * with a value multiplied by 2, and duty cycle is calculated as
  872. * (2 * D) % 2^W
  873. * DutyCycle = ----------------
  874. * 2 * (N % 2^W)
  875. * (where W = .mnd_width)
  876. * N must be half or less than maximum value for the register.
  877. * Otherwise duty-cycle control would be limited.
  878. * (e.g. for 8-bit NMD N should be less than 128)
  879. */
  880. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  881. F(10000, P_XO, 16, 1, 120),
  882. F(100000, P_XO, 16, 1, 12),
  883. F(500000, P_GPLL0, 16, 1, 100),
  884. F(1000000, P_GPLL0, 16, 1, 50),
  885. F(2500000, P_GPLL0, 16, 1, 20),
  886. F(5000000, P_GPLL0, 16, 1, 10),
  887. F(19200000, P_XO, 1, 0, 0),
  888. { }
  889. };
  890. static struct clk_rcg2 gp1_clk_src = {
  891. .cmd_rcgr = 0x08004,
  892. .mnd_width = 8,
  893. .hid_width = 5,
  894. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  895. .freq_tbl = ftbl_gcc_gp1_3_clk,
  896. .clkr.hw.init = &(struct clk_init_data){
  897. .name = "gp1_clk_src",
  898. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  899. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  900. .ops = &clk_rcg2_ops,
  901. },
  902. };
  903. static struct clk_rcg2 gp2_clk_src = {
  904. .cmd_rcgr = 0x09004,
  905. .mnd_width = 8,
  906. .hid_width = 5,
  907. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  908. .freq_tbl = ftbl_gcc_gp1_3_clk,
  909. .clkr.hw.init = &(struct clk_init_data){
  910. .name = "gp2_clk_src",
  911. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  912. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  913. .ops = &clk_rcg2_ops,
  914. },
  915. };
  916. static struct clk_rcg2 gp3_clk_src = {
  917. .cmd_rcgr = 0x0a004,
  918. .mnd_width = 8,
  919. .hid_width = 5,
  920. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  921. .freq_tbl = ftbl_gcc_gp1_3_clk,
  922. .clkr.hw.init = &(struct clk_init_data){
  923. .name = "gp3_clk_src",
  924. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  925. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  926. .ops = &clk_rcg2_ops,
  927. },
  928. };
  929. static struct clk_rcg2 byte0_clk_src = {
  930. .cmd_rcgr = 0x4d044,
  931. .hid_width = 5,
  932. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  933. .clkr.hw.init = &(struct clk_init_data){
  934. .name = "byte0_clk_src",
  935. .parent_data = gcc_xo_gpll0a_dsibyte,
  936. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte),
  937. .ops = &clk_byte2_ops,
  938. .flags = CLK_SET_RATE_PARENT,
  939. },
  940. };
  941. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  942. F(19200000, P_XO, 1, 0, 0),
  943. { }
  944. };
  945. static struct clk_rcg2 esc0_clk_src = {
  946. .cmd_rcgr = 0x4d05c,
  947. .hid_width = 5,
  948. .parent_map = gcc_xo_dsibyte_map,
  949. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  950. .clkr.hw.init = &(struct clk_init_data){
  951. .name = "esc0_clk_src",
  952. .parent_data = gcc_xo_dsibyte,
  953. .num_parents = ARRAY_SIZE(gcc_xo_dsibyte),
  954. .ops = &clk_rcg2_ops,
  955. },
  956. };
  957. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  958. F(50000000, P_GPLL0, 16, 0, 0),
  959. F(80000000, P_GPLL0, 10, 0, 0),
  960. F(100000000, P_GPLL0, 8, 0, 0),
  961. F(160000000, P_GPLL0, 5, 0, 0),
  962. F(177780000, P_GPLL0, 4.5, 0, 0),
  963. F(200000000, P_GPLL0, 4, 0, 0),
  964. F(266670000, P_GPLL0, 3, 0, 0),
  965. F(320000000, P_GPLL0, 2.5, 0, 0),
  966. { }
  967. };
  968. static struct clk_rcg2 mdp_clk_src = {
  969. .cmd_rcgr = 0x4d014,
  970. .hid_width = 5,
  971. .parent_map = gcc_xo_gpll0_dsiphy_map,
  972. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  973. .clkr.hw.init = &(struct clk_init_data){
  974. .name = "mdp_clk_src",
  975. .parent_data = gcc_xo_gpll0_dsiphy,
  976. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_dsiphy),
  977. .ops = &clk_rcg2_ops,
  978. },
  979. };
  980. static struct clk_rcg2 pclk0_clk_src = {
  981. .cmd_rcgr = 0x4d000,
  982. .mnd_width = 8,
  983. .hid_width = 5,
  984. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  985. .clkr.hw.init = &(struct clk_init_data){
  986. .name = "pclk0_clk_src",
  987. .parent_data = gcc_xo_gpll0a_dsiphy,
  988. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy),
  989. .ops = &clk_pixel_ops,
  990. .flags = CLK_SET_RATE_PARENT,
  991. },
  992. };
  993. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  994. F(19200000, P_XO, 1, 0, 0),
  995. { }
  996. };
  997. static struct clk_rcg2 vsync_clk_src = {
  998. .cmd_rcgr = 0x4d02c,
  999. .hid_width = 5,
  1000. .parent_map = gcc_xo_gpll0a_map,
  1001. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  1002. .clkr.hw.init = &(struct clk_init_data){
  1003. .name = "vsync_clk_src",
  1004. .parent_data = gcc_xo_gpll0a,
  1005. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
  1006. .ops = &clk_rcg2_ops,
  1007. },
  1008. };
  1009. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  1010. F(64000000, P_GPLL0, 12.5, 0, 0),
  1011. { }
  1012. };
  1013. static struct clk_rcg2 pdm2_clk_src = {
  1014. .cmd_rcgr = 0x44010,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_xo_gpll0_map,
  1017. .freq_tbl = ftbl_gcc_pdm2_clk,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "pdm2_clk_src",
  1020. .parent_data = gcc_xo_gpll0,
  1021. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  1026. F(144000, P_XO, 16, 3, 25),
  1027. F(400000, P_XO, 12, 1, 4),
  1028. F(20000000, P_GPLL0, 10, 1, 4),
  1029. F(25000000, P_GPLL0, 16, 1, 2),
  1030. F(50000000, P_GPLL0, 16, 0, 0),
  1031. F(100000000, P_GPLL0, 8, 0, 0),
  1032. F(177770000, P_GPLL0, 4.5, 0, 0),
  1033. { }
  1034. };
  1035. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1036. .cmd_rcgr = 0x42004,
  1037. .mnd_width = 8,
  1038. .hid_width = 5,
  1039. .parent_map = gcc_xo_gpll0_map,
  1040. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  1041. .clkr.hw.init = &(struct clk_init_data){
  1042. .name = "sdcc1_apps_clk_src",
  1043. .parent_data = gcc_xo_gpll0,
  1044. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1045. .ops = &clk_rcg2_floor_ops,
  1046. },
  1047. };
  1048. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  1049. F(144000, P_XO, 16, 3, 25),
  1050. F(400000, P_XO, 12, 1, 4),
  1051. F(20000000, P_GPLL0, 10, 1, 4),
  1052. F(25000000, P_GPLL0, 16, 1, 2),
  1053. F(50000000, P_GPLL0, 16, 0, 0),
  1054. F(100000000, P_GPLL0, 8, 0, 0),
  1055. F(200000000, P_GPLL0, 4, 0, 0),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1059. .cmd_rcgr = 0x43004,
  1060. .mnd_width = 8,
  1061. .hid_width = 5,
  1062. .parent_map = gcc_xo_gpll0_map,
  1063. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  1064. .clkr.hw.init = &(struct clk_init_data){
  1065. .name = "sdcc2_apps_clk_src",
  1066. .parent_data = gcc_xo_gpll0,
  1067. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1068. .ops = &clk_rcg2_floor_ops,
  1069. },
  1070. };
  1071. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  1072. F(155000000, P_GPLL2, 6, 0, 0),
  1073. F(310000000, P_GPLL2, 3, 0, 0),
  1074. F(400000000, P_GPLL0, 2, 0, 0),
  1075. { }
  1076. };
  1077. static struct clk_rcg2 apss_tcu_clk_src = {
  1078. .cmd_rcgr = 0x1207c,
  1079. .hid_width = 5,
  1080. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  1081. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  1082. .clkr.hw.init = &(struct clk_init_data){
  1083. .name = "apss_tcu_clk_src",
  1084. .parent_data = gcc_xo_gpll0a_gpll1_gpll2,
  1085. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2),
  1086. .ops = &clk_rcg2_ops,
  1087. },
  1088. };
  1089. static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
  1090. F(19200000, P_XO, 1, 0, 0),
  1091. F(100000000, P_GPLL0, 8, 0, 0),
  1092. F(200000000, P_GPLL0, 4, 0, 0),
  1093. F(266500000, P_BIMC, 4, 0, 0),
  1094. F(400000000, P_GPLL0, 2, 0, 0),
  1095. F(533000000, P_BIMC, 2, 0, 0),
  1096. { }
  1097. };
  1098. static struct clk_rcg2 bimc_gpu_clk_src = {
  1099. .cmd_rcgr = 0x31028,
  1100. .hid_width = 5,
  1101. .parent_map = gcc_xo_gpll0_bimc_map,
  1102. .freq_tbl = ftbl_gcc_bimc_gpu_clk,
  1103. .clkr.hw.init = &(struct clk_init_data){
  1104. .name = "bimc_gpu_clk_src",
  1105. .parent_data = gcc_xo_gpll0_bimc,
  1106. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  1107. .flags = CLK_GET_RATE_NOCACHE,
  1108. .ops = &clk_rcg2_ops,
  1109. },
  1110. };
  1111. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1112. F(80000000, P_GPLL0, 10, 0, 0),
  1113. { }
  1114. };
  1115. static struct clk_rcg2 usb_hs_system_clk_src = {
  1116. .cmd_rcgr = 0x41010,
  1117. .hid_width = 5,
  1118. .parent_map = gcc_xo_gpll0_map,
  1119. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1120. .clkr.hw.init = &(struct clk_init_data){
  1121. .name = "usb_hs_system_clk_src",
  1122. .parent_data = gcc_xo_gpll0,
  1123. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1124. .ops = &clk_rcg2_ops,
  1125. },
  1126. };
  1127. static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
  1128. F(3200000, P_XO, 6, 0, 0),
  1129. F(6400000, P_XO, 3, 0, 0),
  1130. F(9600000, P_XO, 2, 0, 0),
  1131. F(19200000, P_XO, 1, 0, 0),
  1132. F(40000000, P_GPLL0, 10, 1, 2),
  1133. F(66670000, P_GPLL0, 12, 0, 0),
  1134. F(80000000, P_GPLL0, 10, 0, 0),
  1135. F(100000000, P_GPLL0, 8, 0, 0),
  1136. { }
  1137. };
  1138. static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
  1139. .cmd_rcgr = 0x1c010,
  1140. .hid_width = 5,
  1141. .mnd_width = 8,
  1142. .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
  1143. .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
  1144. .clkr.hw.init = &(struct clk_init_data){
  1145. .name = "ultaudio_ahbfabric_clk_src",
  1146. .parent_data = gcc_xo_gpll0_gpll1_sleep,
  1147. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
  1148. .ops = &clk_rcg2_ops,
  1149. },
  1150. };
  1151. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
  1152. .halt_reg = 0x1c028,
  1153. .clkr = {
  1154. .enable_reg = 0x1c028,
  1155. .enable_mask = BIT(0),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
  1158. .parent_hws = (const struct clk_hw*[]){
  1159. &ultaudio_ahbfabric_clk_src.clkr.hw,
  1160. },
  1161. .num_parents = 1,
  1162. .flags = CLK_SET_RATE_PARENT,
  1163. .ops = &clk_branch2_ops,
  1164. },
  1165. },
  1166. };
  1167. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
  1168. .halt_reg = 0x1c024,
  1169. .clkr = {
  1170. .enable_reg = 0x1c024,
  1171. .enable_mask = BIT(0),
  1172. .hw.init = &(struct clk_init_data){
  1173. .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
  1174. .parent_hws = (const struct clk_hw*[]){
  1175. &ultaudio_ahbfabric_clk_src.clkr.hw,
  1176. },
  1177. .num_parents = 1,
  1178. .flags = CLK_SET_RATE_PARENT,
  1179. .ops = &clk_branch2_ops,
  1180. },
  1181. },
  1182. };
  1183. static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
  1184. F(128000, P_XO, 10, 1, 15),
  1185. F(256000, P_XO, 5, 1, 15),
  1186. F(384000, P_XO, 5, 1, 10),
  1187. F(512000, P_XO, 5, 2, 15),
  1188. F(576000, P_XO, 5, 3, 20),
  1189. F(705600, P_GPLL1, 16, 1, 80),
  1190. F(768000, P_XO, 5, 1, 5),
  1191. F(800000, P_XO, 5, 5, 24),
  1192. F(1024000, P_XO, 5, 4, 15),
  1193. F(1152000, P_XO, 1, 3, 50),
  1194. F(1411200, P_GPLL1, 16, 1, 40),
  1195. F(1536000, P_XO, 1, 2, 25),
  1196. F(1600000, P_XO, 12, 0, 0),
  1197. F(1728000, P_XO, 5, 9, 20),
  1198. F(2048000, P_XO, 5, 8, 15),
  1199. F(2304000, P_XO, 5, 3, 5),
  1200. F(2400000, P_XO, 8, 0, 0),
  1201. F(2822400, P_GPLL1, 16, 1, 20),
  1202. F(3072000, P_XO, 5, 4, 5),
  1203. F(4096000, P_GPLL1, 9, 2, 49),
  1204. F(4800000, P_XO, 4, 0, 0),
  1205. F(5644800, P_GPLL1, 16, 1, 10),
  1206. F(6144000, P_GPLL1, 7, 1, 21),
  1207. F(8192000, P_GPLL1, 9, 4, 49),
  1208. F(9600000, P_XO, 2, 0, 0),
  1209. F(11289600, P_GPLL1, 16, 1, 5),
  1210. F(12288000, P_GPLL1, 7, 2, 21),
  1211. { }
  1212. };
  1213. static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
  1214. .cmd_rcgr = 0x1c054,
  1215. .hid_width = 5,
  1216. .mnd_width = 8,
  1217. .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
  1218. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1219. .clkr.hw.init = &(struct clk_init_data){
  1220. .name = "ultaudio_lpaif_pri_i2s_clk_src",
  1221. .parent_data = gcc_xo_gpll1_epi2s_emclk_sleep,
  1222. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep),
  1223. .ops = &clk_rcg2_ops,
  1224. },
  1225. };
  1226. static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
  1227. .halt_reg = 0x1c068,
  1228. .clkr = {
  1229. .enable_reg = 0x1c068,
  1230. .enable_mask = BIT(0),
  1231. .hw.init = &(struct clk_init_data){
  1232. .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
  1233. .parent_hws = (const struct clk_hw*[]){
  1234. &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
  1235. },
  1236. .num_parents = 1,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. .ops = &clk_branch2_ops,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
  1243. .cmd_rcgr = 0x1c06c,
  1244. .hid_width = 5,
  1245. .mnd_width = 8,
  1246. .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
  1247. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1248. .clkr.hw.init = &(struct clk_init_data){
  1249. .name = "ultaudio_lpaif_sec_i2s_clk_src",
  1250. .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
  1251. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
  1252. .ops = &clk_rcg2_ops,
  1253. },
  1254. };
  1255. static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
  1256. .halt_reg = 0x1c080,
  1257. .clkr = {
  1258. .enable_reg = 0x1c080,
  1259. .enable_mask = BIT(0),
  1260. .hw.init = &(struct clk_init_data){
  1261. .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
  1262. .parent_hws = (const struct clk_hw*[]){
  1263. &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
  1264. },
  1265. .num_parents = 1,
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
  1272. .cmd_rcgr = 0x1c084,
  1273. .hid_width = 5,
  1274. .mnd_width = 8,
  1275. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1276. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1277. .clkr.hw.init = &(struct clk_init_data){
  1278. .name = "ultaudio_lpaif_aux_i2s_clk_src",
  1279. .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
  1280. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
  1281. .ops = &clk_rcg2_ops,
  1282. },
  1283. };
  1284. static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
  1285. .halt_reg = 0x1c098,
  1286. .clkr = {
  1287. .enable_reg = 0x1c098,
  1288. .enable_mask = BIT(0),
  1289. .hw.init = &(struct clk_init_data){
  1290. .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
  1291. .parent_hws = (const struct clk_hw*[]){
  1292. &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
  1293. },
  1294. .num_parents = 1,
  1295. .flags = CLK_SET_RATE_PARENT,
  1296. .ops = &clk_branch2_ops,
  1297. },
  1298. },
  1299. };
  1300. static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
  1301. F(19200000, P_XO, 1, 0, 0),
  1302. { }
  1303. };
  1304. static struct clk_rcg2 ultaudio_xo_clk_src = {
  1305. .cmd_rcgr = 0x1c034,
  1306. .hid_width = 5,
  1307. .parent_map = gcc_xo_sleep_map,
  1308. .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
  1309. .clkr.hw.init = &(struct clk_init_data){
  1310. .name = "ultaudio_xo_clk_src",
  1311. .parent_data = gcc_xo_sleep,
  1312. .num_parents = ARRAY_SIZE(gcc_xo_sleep),
  1313. .ops = &clk_rcg2_ops,
  1314. },
  1315. };
  1316. static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
  1317. .halt_reg = 0x1c04c,
  1318. .clkr = {
  1319. .enable_reg = 0x1c04c,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data){
  1322. .name = "gcc_ultaudio_avsync_xo_clk",
  1323. .parent_hws = (const struct clk_hw*[]){
  1324. &ultaudio_xo_clk_src.clkr.hw,
  1325. },
  1326. .num_parents = 1,
  1327. .flags = CLK_SET_RATE_PARENT,
  1328. .ops = &clk_branch2_ops,
  1329. },
  1330. },
  1331. };
  1332. static struct clk_branch gcc_ultaudio_stc_xo_clk = {
  1333. .halt_reg = 0x1c050,
  1334. .clkr = {
  1335. .enable_reg = 0x1c050,
  1336. .enable_mask = BIT(0),
  1337. .hw.init = &(struct clk_init_data){
  1338. .name = "gcc_ultaudio_stc_xo_clk",
  1339. .parent_hws = (const struct clk_hw*[]){
  1340. &ultaudio_xo_clk_src.clkr.hw,
  1341. },
  1342. .num_parents = 1,
  1343. .flags = CLK_SET_RATE_PARENT,
  1344. .ops = &clk_branch2_ops,
  1345. },
  1346. },
  1347. };
  1348. static const struct freq_tbl ftbl_codec_clk[] = {
  1349. F(9600000, P_XO, 2, 0, 0),
  1350. F(12288000, P_XO, 1, 16, 25),
  1351. F(19200000, P_XO, 1, 0, 0),
  1352. F(11289600, P_EXT_MCLK, 1, 0, 0),
  1353. { }
  1354. };
  1355. static struct clk_rcg2 codec_digcodec_clk_src = {
  1356. .cmd_rcgr = 0x1c09c,
  1357. .mnd_width = 8,
  1358. .hid_width = 5,
  1359. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1360. .freq_tbl = ftbl_codec_clk,
  1361. .clkr.hw.init = &(struct clk_init_data){
  1362. .name = "codec_digcodec_clk_src",
  1363. .parent_data = gcc_xo_gpll1_emclk_sleep,
  1364. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep),
  1365. .ops = &clk_rcg2_ops,
  1366. },
  1367. };
  1368. static struct clk_branch gcc_codec_digcodec_clk = {
  1369. .halt_reg = 0x1c0b0,
  1370. .clkr = {
  1371. .enable_reg = 0x1c0b0,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "gcc_ultaudio_codec_digcodec_clk",
  1375. .parent_hws = (const struct clk_hw*[]){
  1376. &codec_digcodec_clk_src.clkr.hw,
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
  1385. .halt_reg = 0x1c000,
  1386. .clkr = {
  1387. .enable_reg = 0x1c000,
  1388. .enable_mask = BIT(0),
  1389. .hw.init = &(struct clk_init_data){
  1390. .name = "gcc_ultaudio_pcnoc_mport_clk",
  1391. .parent_hws = (const struct clk_hw*[]){
  1392. &pcnoc_bfdcd_clk_src.clkr.hw,
  1393. },
  1394. .num_parents = 1,
  1395. .ops = &clk_branch2_ops,
  1396. },
  1397. },
  1398. };
  1399. static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
  1400. .halt_reg = 0x1c004,
  1401. .clkr = {
  1402. .enable_reg = 0x1c004,
  1403. .enable_mask = BIT(0),
  1404. .hw.init = &(struct clk_init_data){
  1405. .name = "gcc_ultaudio_pcnoc_sway_clk",
  1406. .parent_hws = (const struct clk_hw*[]){
  1407. &pcnoc_bfdcd_clk_src.clkr.hw,
  1408. },
  1409. .num_parents = 1,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1415. F(100000000, P_GPLL0, 8, 0, 0),
  1416. F(160000000, P_GPLL0, 5, 0, 0),
  1417. F(228570000, P_GPLL0, 3.5, 0, 0),
  1418. { }
  1419. };
  1420. static struct clk_rcg2 vcodec0_clk_src = {
  1421. .cmd_rcgr = 0x4C000,
  1422. .mnd_width = 8,
  1423. .hid_width = 5,
  1424. .parent_map = gcc_xo_gpll0_map,
  1425. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1426. .clkr.hw.init = &(struct clk_init_data){
  1427. .name = "vcodec0_clk_src",
  1428. .parent_data = gcc_xo_gpll0,
  1429. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1430. .ops = &clk_rcg2_ops,
  1431. },
  1432. };
  1433. static struct clk_branch gcc_blsp1_ahb_clk = {
  1434. .halt_reg = 0x01008,
  1435. .halt_check = BRANCH_HALT_VOTED,
  1436. .clkr = {
  1437. .enable_reg = 0x45004,
  1438. .enable_mask = BIT(10),
  1439. .hw.init = &(struct clk_init_data){
  1440. .name = "gcc_blsp1_ahb_clk",
  1441. .parent_hws = (const struct clk_hw*[]){
  1442. &pcnoc_bfdcd_clk_src.clkr.hw,
  1443. },
  1444. .num_parents = 1,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_blsp1_sleep_clk = {
  1450. .halt_reg = 0x01004,
  1451. .clkr = {
  1452. .enable_reg = 0x01004,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "gcc_blsp1_sleep_clk",
  1456. .parent_data = &(const struct clk_parent_data){
  1457. .fw_name = "sleep_clk", .name = "sleep_clk_src",
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1466. .halt_reg = 0x02008,
  1467. .clkr = {
  1468. .enable_reg = 0x02008,
  1469. .enable_mask = BIT(0),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1472. .parent_hws = (const struct clk_hw*[]){
  1473. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1474. },
  1475. .num_parents = 1,
  1476. .flags = CLK_SET_RATE_PARENT,
  1477. .ops = &clk_branch2_ops,
  1478. },
  1479. },
  1480. };
  1481. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1482. .halt_reg = 0x02004,
  1483. .clkr = {
  1484. .enable_reg = 0x02004,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1488. .parent_hws = (const struct clk_hw*[]){
  1489. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1498. .halt_reg = 0x03010,
  1499. .clkr = {
  1500. .enable_reg = 0x03010,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1504. .parent_hws = (const struct clk_hw*[]){
  1505. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1514. .halt_reg = 0x0300c,
  1515. .clkr = {
  1516. .enable_reg = 0x0300c,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1520. .parent_hws = (const struct clk_hw*[]){
  1521. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1530. .halt_reg = 0x04020,
  1531. .clkr = {
  1532. .enable_reg = 0x04020,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1536. .parent_hws = (const struct clk_hw*[]){
  1537. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1538. },
  1539. .num_parents = 1,
  1540. .flags = CLK_SET_RATE_PARENT,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1546. .halt_reg = 0x0401c,
  1547. .clkr = {
  1548. .enable_reg = 0x0401c,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1552. .parent_hws = (const struct clk_hw*[]){
  1553. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1554. },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1562. .halt_reg = 0x05020,
  1563. .clkr = {
  1564. .enable_reg = 0x05020,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1568. .parent_hws = (const struct clk_hw*[]){
  1569. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1578. .halt_reg = 0x0501c,
  1579. .clkr = {
  1580. .enable_reg = 0x0501c,
  1581. .enable_mask = BIT(0),
  1582. .hw.init = &(struct clk_init_data){
  1583. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1584. .parent_hws = (const struct clk_hw*[]){
  1585. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1586. },
  1587. .num_parents = 1,
  1588. .flags = CLK_SET_RATE_PARENT,
  1589. .ops = &clk_branch2_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1594. .halt_reg = 0x06020,
  1595. .clkr = {
  1596. .enable_reg = 0x06020,
  1597. .enable_mask = BIT(0),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1600. .parent_hws = (const struct clk_hw*[]){
  1601. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1602. },
  1603. .num_parents = 1,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1610. .halt_reg = 0x0601c,
  1611. .clkr = {
  1612. .enable_reg = 0x0601c,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1616. .parent_hws = (const struct clk_hw*[]){
  1617. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1618. },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1626. .halt_reg = 0x07020,
  1627. .clkr = {
  1628. .enable_reg = 0x07020,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1632. .parent_hws = (const struct clk_hw*[]){
  1633. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1634. },
  1635. .num_parents = 1,
  1636. .flags = CLK_SET_RATE_PARENT,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1642. .halt_reg = 0x0701c,
  1643. .clkr = {
  1644. .enable_reg = 0x0701c,
  1645. .enable_mask = BIT(0),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1648. .parent_hws = (const struct clk_hw*[]){
  1649. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1650. },
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1658. .halt_reg = 0x0203c,
  1659. .clkr = {
  1660. .enable_reg = 0x0203c,
  1661. .enable_mask = BIT(0),
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "gcc_blsp1_uart1_apps_clk",
  1664. .parent_hws = (const struct clk_hw*[]){
  1665. &blsp1_uart1_apps_clk_src.clkr.hw,
  1666. },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1674. .halt_reg = 0x0302c,
  1675. .clkr = {
  1676. .enable_reg = 0x0302c,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_blsp1_uart2_apps_clk",
  1680. .parent_hws = (const struct clk_hw*[]){
  1681. &blsp1_uart2_apps_clk_src.clkr.hw,
  1682. },
  1683. .num_parents = 1,
  1684. .flags = CLK_SET_RATE_PARENT,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1690. .halt_reg = 0x1300c,
  1691. .halt_check = BRANCH_HALT_VOTED,
  1692. .clkr = {
  1693. .enable_reg = 0x45004,
  1694. .enable_mask = BIT(7),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "gcc_boot_rom_ahb_clk",
  1697. .parent_hws = (const struct clk_hw*[]){
  1698. &pcnoc_bfdcd_clk_src.clkr.hw,
  1699. },
  1700. .num_parents = 1,
  1701. .ops = &clk_branch2_ops,
  1702. },
  1703. },
  1704. };
  1705. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1706. .halt_reg = 0x5101c,
  1707. .clkr = {
  1708. .enable_reg = 0x5101c,
  1709. .enable_mask = BIT(0),
  1710. .hw.init = &(struct clk_init_data){
  1711. .name = "gcc_camss_cci_ahb_clk",
  1712. .parent_hws = (const struct clk_hw*[]){
  1713. &camss_ahb_clk_src.clkr.hw,
  1714. },
  1715. .num_parents = 1,
  1716. .flags = CLK_SET_RATE_PARENT,
  1717. .ops = &clk_branch2_ops,
  1718. },
  1719. },
  1720. };
  1721. static struct clk_branch gcc_camss_cci_clk = {
  1722. .halt_reg = 0x51018,
  1723. .clkr = {
  1724. .enable_reg = 0x51018,
  1725. .enable_mask = BIT(0),
  1726. .hw.init = &(struct clk_init_data){
  1727. .name = "gcc_camss_cci_clk",
  1728. .parent_hws = (const struct clk_hw*[]){
  1729. &cci_clk_src.clkr.hw,
  1730. },
  1731. .num_parents = 1,
  1732. .flags = CLK_SET_RATE_PARENT,
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1738. .halt_reg = 0x4e040,
  1739. .clkr = {
  1740. .enable_reg = 0x4e040,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_camss_csi0_ahb_clk",
  1744. .parent_hws = (const struct clk_hw*[]){
  1745. &camss_ahb_clk_src.clkr.hw,
  1746. },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_camss_csi0_clk = {
  1754. .halt_reg = 0x4e03c,
  1755. .clkr = {
  1756. .enable_reg = 0x4e03c,
  1757. .enable_mask = BIT(0),
  1758. .hw.init = &(struct clk_init_data){
  1759. .name = "gcc_camss_csi0_clk",
  1760. .parent_hws = (const struct clk_hw*[]){
  1761. &csi0_clk_src.clkr.hw,
  1762. },
  1763. .num_parents = 1,
  1764. .flags = CLK_SET_RATE_PARENT,
  1765. .ops = &clk_branch2_ops,
  1766. },
  1767. },
  1768. };
  1769. static struct clk_branch gcc_camss_csi0phy_clk = {
  1770. .halt_reg = 0x4e048,
  1771. .clkr = {
  1772. .enable_reg = 0x4e048,
  1773. .enable_mask = BIT(0),
  1774. .hw.init = &(struct clk_init_data){
  1775. .name = "gcc_camss_csi0phy_clk",
  1776. .parent_hws = (const struct clk_hw*[]){
  1777. &csi0_clk_src.clkr.hw,
  1778. },
  1779. .num_parents = 1,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. .ops = &clk_branch2_ops,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch gcc_camss_csi0pix_clk = {
  1786. .halt_reg = 0x4e058,
  1787. .clkr = {
  1788. .enable_reg = 0x4e058,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "gcc_camss_csi0pix_clk",
  1792. .parent_hws = (const struct clk_hw*[]){
  1793. &csi0_clk_src.clkr.hw,
  1794. },
  1795. .num_parents = 1,
  1796. .flags = CLK_SET_RATE_PARENT,
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1802. .halt_reg = 0x4e050,
  1803. .clkr = {
  1804. .enable_reg = 0x4e050,
  1805. .enable_mask = BIT(0),
  1806. .hw.init = &(struct clk_init_data){
  1807. .name = "gcc_camss_csi0rdi_clk",
  1808. .parent_hws = (const struct clk_hw*[]){
  1809. &csi0_clk_src.clkr.hw,
  1810. },
  1811. .num_parents = 1,
  1812. .flags = CLK_SET_RATE_PARENT,
  1813. .ops = &clk_branch2_ops,
  1814. },
  1815. },
  1816. };
  1817. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1818. .halt_reg = 0x4f040,
  1819. .clkr = {
  1820. .enable_reg = 0x4f040,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(struct clk_init_data){
  1823. .name = "gcc_camss_csi1_ahb_clk",
  1824. .parent_hws = (const struct clk_hw*[]){
  1825. &camss_ahb_clk_src.clkr.hw,
  1826. },
  1827. .num_parents = 1,
  1828. .flags = CLK_SET_RATE_PARENT,
  1829. .ops = &clk_branch2_ops,
  1830. },
  1831. },
  1832. };
  1833. static struct clk_branch gcc_camss_csi1_clk = {
  1834. .halt_reg = 0x4f03c,
  1835. .clkr = {
  1836. .enable_reg = 0x4f03c,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gcc_camss_csi1_clk",
  1840. .parent_hws = (const struct clk_hw*[]){
  1841. &csi1_clk_src.clkr.hw,
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_camss_csi1phy_clk = {
  1850. .halt_reg = 0x4f048,
  1851. .clkr = {
  1852. .enable_reg = 0x4f048,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "gcc_camss_csi1phy_clk",
  1856. .parent_hws = (const struct clk_hw*[]){
  1857. &csi1_clk_src.clkr.hw,
  1858. },
  1859. .num_parents = 1,
  1860. .flags = CLK_SET_RATE_PARENT,
  1861. .ops = &clk_branch2_ops,
  1862. },
  1863. },
  1864. };
  1865. static struct clk_branch gcc_camss_csi1pix_clk = {
  1866. .halt_reg = 0x4f058,
  1867. .clkr = {
  1868. .enable_reg = 0x4f058,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "gcc_camss_csi1pix_clk",
  1872. .parent_hws = (const struct clk_hw*[]){
  1873. &csi1_clk_src.clkr.hw,
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1882. .halt_reg = 0x4f050,
  1883. .clkr = {
  1884. .enable_reg = 0x4f050,
  1885. .enable_mask = BIT(0),
  1886. .hw.init = &(struct clk_init_data){
  1887. .name = "gcc_camss_csi1rdi_clk",
  1888. .parent_hws = (const struct clk_hw*[]){
  1889. &csi1_clk_src.clkr.hw,
  1890. },
  1891. .num_parents = 1,
  1892. .flags = CLK_SET_RATE_PARENT,
  1893. .ops = &clk_branch2_ops,
  1894. },
  1895. },
  1896. };
  1897. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1898. .halt_reg = 0x58050,
  1899. .clkr = {
  1900. .enable_reg = 0x58050,
  1901. .enable_mask = BIT(0),
  1902. .hw.init = &(struct clk_init_data){
  1903. .name = "gcc_camss_csi_vfe0_clk",
  1904. .parent_hws = (const struct clk_hw*[]){
  1905. &vfe0_clk_src.clkr.hw,
  1906. },
  1907. .num_parents = 1,
  1908. .flags = CLK_SET_RATE_PARENT,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch gcc_camss_gp0_clk = {
  1914. .halt_reg = 0x54018,
  1915. .clkr = {
  1916. .enable_reg = 0x54018,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "gcc_camss_gp0_clk",
  1920. .parent_hws = (const struct clk_hw*[]){
  1921. &camss_gp0_clk_src.clkr.hw,
  1922. },
  1923. .num_parents = 1,
  1924. .flags = CLK_SET_RATE_PARENT,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_camss_gp1_clk = {
  1930. .halt_reg = 0x55018,
  1931. .clkr = {
  1932. .enable_reg = 0x55018,
  1933. .enable_mask = BIT(0),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "gcc_camss_gp1_clk",
  1936. .parent_hws = (const struct clk_hw*[]){
  1937. &camss_gp1_clk_src.clkr.hw,
  1938. },
  1939. .num_parents = 1,
  1940. .flags = CLK_SET_RATE_PARENT,
  1941. .ops = &clk_branch2_ops,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1946. .halt_reg = 0x50004,
  1947. .clkr = {
  1948. .enable_reg = 0x50004,
  1949. .enable_mask = BIT(0),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "gcc_camss_ispif_ahb_clk",
  1952. .parent_hws = (const struct clk_hw*[]){
  1953. &camss_ahb_clk_src.clkr.hw,
  1954. },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gcc_camss_jpeg0_clk = {
  1962. .halt_reg = 0x57020,
  1963. .clkr = {
  1964. .enable_reg = 0x57020,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "gcc_camss_jpeg0_clk",
  1968. .parent_hws = (const struct clk_hw*[]){
  1969. &jpeg0_clk_src.clkr.hw,
  1970. },
  1971. .num_parents = 1,
  1972. .flags = CLK_SET_RATE_PARENT,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1978. .halt_reg = 0x57024,
  1979. .clkr = {
  1980. .enable_reg = 0x57024,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "gcc_camss_jpeg_ahb_clk",
  1984. .parent_hws = (const struct clk_hw*[]){
  1985. &camss_ahb_clk_src.clkr.hw,
  1986. },
  1987. .num_parents = 1,
  1988. .flags = CLK_SET_RATE_PARENT,
  1989. .ops = &clk_branch2_ops,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1994. .halt_reg = 0x57028,
  1995. .clkr = {
  1996. .enable_reg = 0x57028,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_camss_jpeg_axi_clk",
  2000. .parent_hws = (const struct clk_hw*[]){
  2001. &system_noc_bfdcd_clk_src.clkr.hw,
  2002. },
  2003. .num_parents = 1,
  2004. .flags = CLK_SET_RATE_PARENT,
  2005. .ops = &clk_branch2_ops,
  2006. },
  2007. },
  2008. };
  2009. static struct clk_branch gcc_camss_mclk0_clk = {
  2010. .halt_reg = 0x52018,
  2011. .clkr = {
  2012. .enable_reg = 0x52018,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "gcc_camss_mclk0_clk",
  2016. .parent_hws = (const struct clk_hw*[]){
  2017. &mclk0_clk_src.clkr.hw,
  2018. },
  2019. .num_parents = 1,
  2020. .flags = CLK_SET_RATE_PARENT,
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gcc_camss_mclk1_clk = {
  2026. .halt_reg = 0x53018,
  2027. .clkr = {
  2028. .enable_reg = 0x53018,
  2029. .enable_mask = BIT(0),
  2030. .hw.init = &(struct clk_init_data){
  2031. .name = "gcc_camss_mclk1_clk",
  2032. .parent_hws = (const struct clk_hw*[]){
  2033. &mclk1_clk_src.clkr.hw,
  2034. },
  2035. .num_parents = 1,
  2036. .flags = CLK_SET_RATE_PARENT,
  2037. .ops = &clk_branch2_ops,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch gcc_camss_micro_ahb_clk = {
  2042. .halt_reg = 0x5600c,
  2043. .clkr = {
  2044. .enable_reg = 0x5600c,
  2045. .enable_mask = BIT(0),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gcc_camss_micro_ahb_clk",
  2048. .parent_hws = (const struct clk_hw*[]){
  2049. &camss_ahb_clk_src.clkr.hw,
  2050. },
  2051. .num_parents = 1,
  2052. .flags = CLK_SET_RATE_PARENT,
  2053. .ops = &clk_branch2_ops,
  2054. },
  2055. },
  2056. };
  2057. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2058. .halt_reg = 0x4e01c,
  2059. .clkr = {
  2060. .enable_reg = 0x4e01c,
  2061. .enable_mask = BIT(0),
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "gcc_camss_csi0phytimer_clk",
  2064. .parent_hws = (const struct clk_hw*[]){
  2065. &csi0phytimer_clk_src.clkr.hw,
  2066. },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2074. .halt_reg = 0x4f01c,
  2075. .clkr = {
  2076. .enable_reg = 0x4f01c,
  2077. .enable_mask = BIT(0),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gcc_camss_csi1phytimer_clk",
  2080. .parent_hws = (const struct clk_hw*[]){
  2081. &csi1phytimer_clk_src.clkr.hw,
  2082. },
  2083. .num_parents = 1,
  2084. .flags = CLK_SET_RATE_PARENT,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_camss_ahb_clk = {
  2090. .halt_reg = 0x5a014,
  2091. .clkr = {
  2092. .enable_reg = 0x5a014,
  2093. .enable_mask = BIT(0),
  2094. .hw.init = &(struct clk_init_data){
  2095. .name = "gcc_camss_ahb_clk",
  2096. .parent_hws = (const struct clk_hw*[]){
  2097. &camss_ahb_clk_src.clkr.hw,
  2098. },
  2099. .num_parents = 1,
  2100. .flags = CLK_SET_RATE_PARENT,
  2101. .ops = &clk_branch2_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch gcc_camss_top_ahb_clk = {
  2106. .halt_reg = 0x56004,
  2107. .clkr = {
  2108. .enable_reg = 0x56004,
  2109. .enable_mask = BIT(0),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "gcc_camss_top_ahb_clk",
  2112. .parent_hws = (const struct clk_hw*[]){
  2113. &pcnoc_bfdcd_clk_src.clkr.hw,
  2114. },
  2115. .num_parents = 1,
  2116. .flags = CLK_SET_RATE_PARENT,
  2117. .ops = &clk_branch2_ops,
  2118. },
  2119. },
  2120. };
  2121. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2122. .halt_reg = 0x58040,
  2123. .clkr = {
  2124. .enable_reg = 0x58040,
  2125. .enable_mask = BIT(0),
  2126. .hw.init = &(struct clk_init_data){
  2127. .name = "gcc_camss_cpp_ahb_clk",
  2128. .parent_hws = (const struct clk_hw*[]){
  2129. &camss_ahb_clk_src.clkr.hw,
  2130. },
  2131. .num_parents = 1,
  2132. .flags = CLK_SET_RATE_PARENT,
  2133. .ops = &clk_branch2_ops,
  2134. },
  2135. },
  2136. };
  2137. static struct clk_branch gcc_camss_cpp_clk = {
  2138. .halt_reg = 0x5803c,
  2139. .clkr = {
  2140. .enable_reg = 0x5803c,
  2141. .enable_mask = BIT(0),
  2142. .hw.init = &(struct clk_init_data){
  2143. .name = "gcc_camss_cpp_clk",
  2144. .parent_hws = (const struct clk_hw*[]){
  2145. &cpp_clk_src.clkr.hw,
  2146. },
  2147. .num_parents = 1,
  2148. .flags = CLK_SET_RATE_PARENT,
  2149. .ops = &clk_branch2_ops,
  2150. },
  2151. },
  2152. };
  2153. static struct clk_branch gcc_camss_vfe0_clk = {
  2154. .halt_reg = 0x58038,
  2155. .clkr = {
  2156. .enable_reg = 0x58038,
  2157. .enable_mask = BIT(0),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "gcc_camss_vfe0_clk",
  2160. .parent_hws = (const struct clk_hw*[]){
  2161. &vfe0_clk_src.clkr.hw,
  2162. },
  2163. .num_parents = 1,
  2164. .flags = CLK_SET_RATE_PARENT,
  2165. .ops = &clk_branch2_ops,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2170. .halt_reg = 0x58044,
  2171. .clkr = {
  2172. .enable_reg = 0x58044,
  2173. .enable_mask = BIT(0),
  2174. .hw.init = &(struct clk_init_data){
  2175. .name = "gcc_camss_vfe_ahb_clk",
  2176. .parent_hws = (const struct clk_hw*[]){
  2177. &camss_ahb_clk_src.clkr.hw,
  2178. },
  2179. .num_parents = 1,
  2180. .flags = CLK_SET_RATE_PARENT,
  2181. .ops = &clk_branch2_ops,
  2182. },
  2183. },
  2184. };
  2185. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2186. .halt_reg = 0x58048,
  2187. .clkr = {
  2188. .enable_reg = 0x58048,
  2189. .enable_mask = BIT(0),
  2190. .hw.init = &(struct clk_init_data){
  2191. .name = "gcc_camss_vfe_axi_clk",
  2192. .parent_hws = (const struct clk_hw*[]){
  2193. &system_noc_bfdcd_clk_src.clkr.hw,
  2194. },
  2195. .num_parents = 1,
  2196. .flags = CLK_SET_RATE_PARENT,
  2197. .ops = &clk_branch2_ops,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch gcc_crypto_ahb_clk = {
  2202. .halt_reg = 0x16024,
  2203. .halt_check = BRANCH_HALT_VOTED,
  2204. .clkr = {
  2205. .enable_reg = 0x45004,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_crypto_ahb_clk",
  2209. .parent_hws = (const struct clk_hw*[]){
  2210. &pcnoc_bfdcd_clk_src.clkr.hw,
  2211. },
  2212. .num_parents = 1,
  2213. .flags = CLK_SET_RATE_PARENT,
  2214. .ops = &clk_branch2_ops,
  2215. },
  2216. },
  2217. };
  2218. static struct clk_branch gcc_crypto_axi_clk = {
  2219. .halt_reg = 0x16020,
  2220. .halt_check = BRANCH_HALT_VOTED,
  2221. .clkr = {
  2222. .enable_reg = 0x45004,
  2223. .enable_mask = BIT(1),
  2224. .hw.init = &(struct clk_init_data){
  2225. .name = "gcc_crypto_axi_clk",
  2226. .parent_hws = (const struct clk_hw*[]){
  2227. &pcnoc_bfdcd_clk_src.clkr.hw,
  2228. },
  2229. .num_parents = 1,
  2230. .flags = CLK_SET_RATE_PARENT,
  2231. .ops = &clk_branch2_ops,
  2232. },
  2233. },
  2234. };
  2235. static struct clk_branch gcc_crypto_clk = {
  2236. .halt_reg = 0x1601c,
  2237. .halt_check = BRANCH_HALT_VOTED,
  2238. .clkr = {
  2239. .enable_reg = 0x45004,
  2240. .enable_mask = BIT(2),
  2241. .hw.init = &(struct clk_init_data){
  2242. .name = "gcc_crypto_clk",
  2243. .parent_hws = (const struct clk_hw*[]){
  2244. &crypto_clk_src.clkr.hw,
  2245. },
  2246. .num_parents = 1,
  2247. .flags = CLK_SET_RATE_PARENT,
  2248. .ops = &clk_branch2_ops,
  2249. },
  2250. },
  2251. };
  2252. static struct clk_branch gcc_oxili_gmem_clk = {
  2253. .halt_reg = 0x59024,
  2254. .clkr = {
  2255. .enable_reg = 0x59024,
  2256. .enable_mask = BIT(0),
  2257. .hw.init = &(struct clk_init_data){
  2258. .name = "gcc_oxili_gmem_clk",
  2259. .parent_hws = (const struct clk_hw*[]){
  2260. &gfx3d_clk_src.clkr.hw,
  2261. },
  2262. .num_parents = 1,
  2263. .flags = CLK_SET_RATE_PARENT,
  2264. .ops = &clk_branch2_ops,
  2265. },
  2266. },
  2267. };
  2268. static struct clk_branch gcc_gp1_clk = {
  2269. .halt_reg = 0x08000,
  2270. .clkr = {
  2271. .enable_reg = 0x08000,
  2272. .enable_mask = BIT(0),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "gcc_gp1_clk",
  2275. .parent_hws = (const struct clk_hw*[]){
  2276. &gp1_clk_src.clkr.hw,
  2277. },
  2278. .num_parents = 1,
  2279. .flags = CLK_SET_RATE_PARENT,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch gcc_gp2_clk = {
  2285. .halt_reg = 0x09000,
  2286. .clkr = {
  2287. .enable_reg = 0x09000,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_gp2_clk",
  2291. .parent_hws = (const struct clk_hw*[]){
  2292. &gp2_clk_src.clkr.hw,
  2293. },
  2294. .num_parents = 1,
  2295. .flags = CLK_SET_RATE_PARENT,
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_gp3_clk = {
  2301. .halt_reg = 0x0a000,
  2302. .clkr = {
  2303. .enable_reg = 0x0a000,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_gp3_clk",
  2307. .parent_hws = (const struct clk_hw*[]){
  2308. &gp3_clk_src.clkr.hw,
  2309. },
  2310. .num_parents = 1,
  2311. .flags = CLK_SET_RATE_PARENT,
  2312. .ops = &clk_branch2_ops,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch gcc_mdss_ahb_clk = {
  2317. .halt_reg = 0x4d07c,
  2318. .clkr = {
  2319. .enable_reg = 0x4d07c,
  2320. .enable_mask = BIT(0),
  2321. .hw.init = &(struct clk_init_data){
  2322. .name = "gcc_mdss_ahb_clk",
  2323. .parent_hws = (const struct clk_hw*[]){
  2324. &pcnoc_bfdcd_clk_src.clkr.hw,
  2325. },
  2326. .num_parents = 1,
  2327. .flags = CLK_SET_RATE_PARENT,
  2328. .ops = &clk_branch2_ops,
  2329. },
  2330. },
  2331. };
  2332. static struct clk_branch gcc_mdss_axi_clk = {
  2333. .halt_reg = 0x4d080,
  2334. .clkr = {
  2335. .enable_reg = 0x4d080,
  2336. .enable_mask = BIT(0),
  2337. .hw.init = &(struct clk_init_data){
  2338. .name = "gcc_mdss_axi_clk",
  2339. .parent_hws = (const struct clk_hw*[]){
  2340. &system_noc_bfdcd_clk_src.clkr.hw,
  2341. },
  2342. .num_parents = 1,
  2343. .flags = CLK_SET_RATE_PARENT,
  2344. .ops = &clk_branch2_ops,
  2345. },
  2346. },
  2347. };
  2348. static struct clk_branch gcc_mdss_byte0_clk = {
  2349. .halt_reg = 0x4d094,
  2350. .clkr = {
  2351. .enable_reg = 0x4d094,
  2352. .enable_mask = BIT(0),
  2353. .hw.init = &(struct clk_init_data){
  2354. .name = "gcc_mdss_byte0_clk",
  2355. .parent_hws = (const struct clk_hw*[]){
  2356. &byte0_clk_src.clkr.hw,
  2357. },
  2358. .num_parents = 1,
  2359. .flags = CLK_SET_RATE_PARENT,
  2360. .ops = &clk_branch2_ops,
  2361. },
  2362. },
  2363. };
  2364. static struct clk_branch gcc_mdss_esc0_clk = {
  2365. .halt_reg = 0x4d098,
  2366. .clkr = {
  2367. .enable_reg = 0x4d098,
  2368. .enable_mask = BIT(0),
  2369. .hw.init = &(struct clk_init_data){
  2370. .name = "gcc_mdss_esc0_clk",
  2371. .parent_hws = (const struct clk_hw*[]){
  2372. &esc0_clk_src.clkr.hw,
  2373. },
  2374. .num_parents = 1,
  2375. .flags = CLK_SET_RATE_PARENT,
  2376. .ops = &clk_branch2_ops,
  2377. },
  2378. },
  2379. };
  2380. static struct clk_branch gcc_mdss_mdp_clk = {
  2381. .halt_reg = 0x4D088,
  2382. .clkr = {
  2383. .enable_reg = 0x4D088,
  2384. .enable_mask = BIT(0),
  2385. .hw.init = &(struct clk_init_data){
  2386. .name = "gcc_mdss_mdp_clk",
  2387. .parent_hws = (const struct clk_hw*[]){
  2388. &mdp_clk_src.clkr.hw,
  2389. },
  2390. .num_parents = 1,
  2391. .flags = CLK_SET_RATE_PARENT,
  2392. .ops = &clk_branch2_ops,
  2393. },
  2394. },
  2395. };
  2396. static struct clk_branch gcc_mdss_pclk0_clk = {
  2397. .halt_reg = 0x4d084,
  2398. .clkr = {
  2399. .enable_reg = 0x4d084,
  2400. .enable_mask = BIT(0),
  2401. .hw.init = &(struct clk_init_data){
  2402. .name = "gcc_mdss_pclk0_clk",
  2403. .parent_hws = (const struct clk_hw*[]){
  2404. &pclk0_clk_src.clkr.hw,
  2405. },
  2406. .num_parents = 1,
  2407. .flags = CLK_SET_RATE_PARENT,
  2408. .ops = &clk_branch2_ops,
  2409. },
  2410. },
  2411. };
  2412. static struct clk_branch gcc_mdss_vsync_clk = {
  2413. .halt_reg = 0x4d090,
  2414. .clkr = {
  2415. .enable_reg = 0x4d090,
  2416. .enable_mask = BIT(0),
  2417. .hw.init = &(struct clk_init_data){
  2418. .name = "gcc_mdss_vsync_clk",
  2419. .parent_hws = (const struct clk_hw*[]){
  2420. &vsync_clk_src.clkr.hw,
  2421. },
  2422. .num_parents = 1,
  2423. .flags = CLK_SET_RATE_PARENT,
  2424. .ops = &clk_branch2_ops,
  2425. },
  2426. },
  2427. };
  2428. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2429. .halt_reg = 0x49000,
  2430. .clkr = {
  2431. .enable_reg = 0x49000,
  2432. .enable_mask = BIT(0),
  2433. .hw.init = &(struct clk_init_data){
  2434. .name = "gcc_mss_cfg_ahb_clk",
  2435. .parent_hws = (const struct clk_hw*[]){
  2436. &pcnoc_bfdcd_clk_src.clkr.hw,
  2437. },
  2438. .num_parents = 1,
  2439. .flags = CLK_SET_RATE_PARENT,
  2440. .ops = &clk_branch2_ops,
  2441. },
  2442. },
  2443. };
  2444. static struct clk_branch gcc_oxili_ahb_clk = {
  2445. .halt_reg = 0x59028,
  2446. .clkr = {
  2447. .enable_reg = 0x59028,
  2448. .enable_mask = BIT(0),
  2449. .hw.init = &(struct clk_init_data){
  2450. .name = "gcc_oxili_ahb_clk",
  2451. .parent_hws = (const struct clk_hw*[]){
  2452. &pcnoc_bfdcd_clk_src.clkr.hw,
  2453. },
  2454. .num_parents = 1,
  2455. .flags = CLK_SET_RATE_PARENT,
  2456. .ops = &clk_branch2_ops,
  2457. },
  2458. },
  2459. };
  2460. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2461. .halt_reg = 0x59020,
  2462. .clkr = {
  2463. .enable_reg = 0x59020,
  2464. .enable_mask = BIT(0),
  2465. .hw.init = &(struct clk_init_data){
  2466. .name = "gcc_oxili_gfx3d_clk",
  2467. .parent_hws = (const struct clk_hw*[]){
  2468. &gfx3d_clk_src.clkr.hw,
  2469. },
  2470. .num_parents = 1,
  2471. .flags = CLK_SET_RATE_PARENT,
  2472. .ops = &clk_branch2_ops,
  2473. },
  2474. },
  2475. };
  2476. static struct clk_branch gcc_pdm2_clk = {
  2477. .halt_reg = 0x4400c,
  2478. .clkr = {
  2479. .enable_reg = 0x4400c,
  2480. .enable_mask = BIT(0),
  2481. .hw.init = &(struct clk_init_data){
  2482. .name = "gcc_pdm2_clk",
  2483. .parent_hws = (const struct clk_hw*[]){
  2484. &pdm2_clk_src.clkr.hw,
  2485. },
  2486. .num_parents = 1,
  2487. .flags = CLK_SET_RATE_PARENT,
  2488. .ops = &clk_branch2_ops,
  2489. },
  2490. },
  2491. };
  2492. static struct clk_branch gcc_pdm_ahb_clk = {
  2493. .halt_reg = 0x44004,
  2494. .clkr = {
  2495. .enable_reg = 0x44004,
  2496. .enable_mask = BIT(0),
  2497. .hw.init = &(struct clk_init_data){
  2498. .name = "gcc_pdm_ahb_clk",
  2499. .parent_hws = (const struct clk_hw*[]){
  2500. &pcnoc_bfdcd_clk_src.clkr.hw,
  2501. },
  2502. .num_parents = 1,
  2503. .flags = CLK_SET_RATE_PARENT,
  2504. .ops = &clk_branch2_ops,
  2505. },
  2506. },
  2507. };
  2508. static struct clk_branch gcc_prng_ahb_clk = {
  2509. .halt_reg = 0x13004,
  2510. .halt_check = BRANCH_HALT_VOTED,
  2511. .clkr = {
  2512. .enable_reg = 0x45004,
  2513. .enable_mask = BIT(8),
  2514. .hw.init = &(struct clk_init_data){
  2515. .name = "gcc_prng_ahb_clk",
  2516. .parent_hws = (const struct clk_hw*[]){
  2517. &pcnoc_bfdcd_clk_src.clkr.hw,
  2518. },
  2519. .num_parents = 1,
  2520. .ops = &clk_branch2_ops,
  2521. },
  2522. },
  2523. };
  2524. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2525. .halt_reg = 0x4201c,
  2526. .clkr = {
  2527. .enable_reg = 0x4201c,
  2528. .enable_mask = BIT(0),
  2529. .hw.init = &(struct clk_init_data){
  2530. .name = "gcc_sdcc1_ahb_clk",
  2531. .parent_hws = (const struct clk_hw*[]){
  2532. &pcnoc_bfdcd_clk_src.clkr.hw,
  2533. },
  2534. .num_parents = 1,
  2535. .flags = CLK_SET_RATE_PARENT,
  2536. .ops = &clk_branch2_ops,
  2537. },
  2538. },
  2539. };
  2540. static struct clk_branch gcc_sdcc1_apps_clk = {
  2541. .halt_reg = 0x42018,
  2542. .clkr = {
  2543. .enable_reg = 0x42018,
  2544. .enable_mask = BIT(0),
  2545. .hw.init = &(struct clk_init_data){
  2546. .name = "gcc_sdcc1_apps_clk",
  2547. .parent_hws = (const struct clk_hw*[]){
  2548. &sdcc1_apps_clk_src.clkr.hw,
  2549. },
  2550. .num_parents = 1,
  2551. .flags = CLK_SET_RATE_PARENT,
  2552. .ops = &clk_branch2_ops,
  2553. },
  2554. },
  2555. };
  2556. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2557. .halt_reg = 0x4301c,
  2558. .clkr = {
  2559. .enable_reg = 0x4301c,
  2560. .enable_mask = BIT(0),
  2561. .hw.init = &(struct clk_init_data){
  2562. .name = "gcc_sdcc2_ahb_clk",
  2563. .parent_hws = (const struct clk_hw*[]){
  2564. &pcnoc_bfdcd_clk_src.clkr.hw,
  2565. },
  2566. .num_parents = 1,
  2567. .flags = CLK_SET_RATE_PARENT,
  2568. .ops = &clk_branch2_ops,
  2569. },
  2570. },
  2571. };
  2572. static struct clk_branch gcc_sdcc2_apps_clk = {
  2573. .halt_reg = 0x43018,
  2574. .clkr = {
  2575. .enable_reg = 0x43018,
  2576. .enable_mask = BIT(0),
  2577. .hw.init = &(struct clk_init_data){
  2578. .name = "gcc_sdcc2_apps_clk",
  2579. .parent_hws = (const struct clk_hw*[]){
  2580. &sdcc2_apps_clk_src.clkr.hw,
  2581. },
  2582. .num_parents = 1,
  2583. .flags = CLK_SET_RATE_PARENT,
  2584. .ops = &clk_branch2_ops,
  2585. },
  2586. },
  2587. };
  2588. static struct clk_rcg2 bimc_ddr_clk_src = {
  2589. .cmd_rcgr = 0x32004,
  2590. .hid_width = 5,
  2591. .parent_map = gcc_xo_gpll0_bimc_map,
  2592. .clkr.hw.init = &(struct clk_init_data){
  2593. .name = "bimc_ddr_clk_src",
  2594. .parent_data = gcc_xo_gpll0_bimc,
  2595. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  2596. .ops = &clk_rcg2_ops,
  2597. .flags = CLK_GET_RATE_NOCACHE,
  2598. },
  2599. };
  2600. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2601. .halt_reg = 0x49004,
  2602. .clkr = {
  2603. .enable_reg = 0x49004,
  2604. .enable_mask = BIT(0),
  2605. .hw.init = &(struct clk_init_data){
  2606. .name = "gcc_mss_q6_bimc_axi_clk",
  2607. .parent_hws = (const struct clk_hw*[]){
  2608. &bimc_ddr_clk_src.clkr.hw,
  2609. },
  2610. .num_parents = 1,
  2611. .flags = CLK_SET_RATE_PARENT,
  2612. .ops = &clk_branch2_ops,
  2613. },
  2614. },
  2615. };
  2616. static struct clk_branch gcc_apss_tcu_clk = {
  2617. .halt_reg = 0x12018,
  2618. .clkr = {
  2619. .enable_reg = 0x4500c,
  2620. .enable_mask = BIT(1),
  2621. .hw.init = &(struct clk_init_data){
  2622. .name = "gcc_apss_tcu_clk",
  2623. .parent_hws = (const struct clk_hw*[]){
  2624. &bimc_ddr_clk_src.clkr.hw,
  2625. },
  2626. .num_parents = 1,
  2627. .ops = &clk_branch2_ops,
  2628. },
  2629. },
  2630. };
  2631. static struct clk_branch gcc_gfx_tcu_clk = {
  2632. .halt_reg = 0x12020,
  2633. .clkr = {
  2634. .enable_reg = 0x4500c,
  2635. .enable_mask = BIT(2),
  2636. .hw.init = &(struct clk_init_data){
  2637. .name = "gcc_gfx_tcu_clk",
  2638. .parent_hws = (const struct clk_hw*[]){
  2639. &bimc_ddr_clk_src.clkr.hw,
  2640. },
  2641. .num_parents = 1,
  2642. .ops = &clk_branch2_ops,
  2643. },
  2644. },
  2645. };
  2646. static struct clk_branch gcc_gtcu_ahb_clk = {
  2647. .halt_reg = 0x12044,
  2648. .clkr = {
  2649. .enable_reg = 0x4500c,
  2650. .enable_mask = BIT(13),
  2651. .hw.init = &(struct clk_init_data){
  2652. .name = "gcc_gtcu_ahb_clk",
  2653. .parent_hws = (const struct clk_hw*[]){
  2654. &pcnoc_bfdcd_clk_src.clkr.hw,
  2655. },
  2656. .num_parents = 1,
  2657. .flags = CLK_SET_RATE_PARENT,
  2658. .ops = &clk_branch2_ops,
  2659. },
  2660. },
  2661. };
  2662. static struct clk_branch gcc_bimc_gfx_clk = {
  2663. .halt_reg = 0x31024,
  2664. .clkr = {
  2665. .enable_reg = 0x31024,
  2666. .enable_mask = BIT(0),
  2667. .hw.init = &(struct clk_init_data){
  2668. .name = "gcc_bimc_gfx_clk",
  2669. .parent_hws = (const struct clk_hw*[]){
  2670. &bimc_gpu_clk_src.clkr.hw,
  2671. },
  2672. .num_parents = 1,
  2673. .flags = CLK_SET_RATE_PARENT,
  2674. .ops = &clk_branch2_ops,
  2675. },
  2676. },
  2677. };
  2678. static struct clk_branch gcc_bimc_gpu_clk = {
  2679. .halt_reg = 0x31040,
  2680. .clkr = {
  2681. .enable_reg = 0x31040,
  2682. .enable_mask = BIT(0),
  2683. .hw.init = &(struct clk_init_data){
  2684. .name = "gcc_bimc_gpu_clk",
  2685. .parent_hws = (const struct clk_hw*[]){
  2686. &bimc_gpu_clk_src.clkr.hw,
  2687. },
  2688. .num_parents = 1,
  2689. .flags = CLK_SET_RATE_PARENT,
  2690. .ops = &clk_branch2_ops,
  2691. },
  2692. },
  2693. };
  2694. static struct clk_branch gcc_jpeg_tbu_clk = {
  2695. .halt_reg = 0x12034,
  2696. .clkr = {
  2697. .enable_reg = 0x4500c,
  2698. .enable_mask = BIT(10),
  2699. .hw.init = &(struct clk_init_data){
  2700. .name = "gcc_jpeg_tbu_clk",
  2701. .parent_hws = (const struct clk_hw*[]){
  2702. &system_noc_bfdcd_clk_src.clkr.hw,
  2703. },
  2704. .num_parents = 1,
  2705. .flags = CLK_SET_RATE_PARENT,
  2706. .ops = &clk_branch2_ops,
  2707. },
  2708. },
  2709. };
  2710. static struct clk_branch gcc_mdp_tbu_clk = {
  2711. .halt_reg = 0x1201c,
  2712. .clkr = {
  2713. .enable_reg = 0x4500c,
  2714. .enable_mask = BIT(4),
  2715. .hw.init = &(struct clk_init_data){
  2716. .name = "gcc_mdp_tbu_clk",
  2717. .parent_hws = (const struct clk_hw*[]){
  2718. &system_noc_bfdcd_clk_src.clkr.hw,
  2719. },
  2720. .num_parents = 1,
  2721. .flags = CLK_SET_RATE_PARENT,
  2722. .ops = &clk_branch2_ops,
  2723. },
  2724. },
  2725. };
  2726. static struct clk_branch gcc_smmu_cfg_clk = {
  2727. .halt_reg = 0x12038,
  2728. .clkr = {
  2729. .enable_reg = 0x4500c,
  2730. .enable_mask = BIT(12),
  2731. .hw.init = &(struct clk_init_data){
  2732. .name = "gcc_smmu_cfg_clk",
  2733. .parent_hws = (const struct clk_hw*[]){
  2734. &pcnoc_bfdcd_clk_src.clkr.hw,
  2735. },
  2736. .num_parents = 1,
  2737. .flags = CLK_SET_RATE_PARENT,
  2738. .ops = &clk_branch2_ops,
  2739. },
  2740. },
  2741. };
  2742. static struct clk_branch gcc_venus_tbu_clk = {
  2743. .halt_reg = 0x12014,
  2744. .clkr = {
  2745. .enable_reg = 0x4500c,
  2746. .enable_mask = BIT(5),
  2747. .hw.init = &(struct clk_init_data){
  2748. .name = "gcc_venus_tbu_clk",
  2749. .parent_hws = (const struct clk_hw*[]){
  2750. &system_noc_bfdcd_clk_src.clkr.hw,
  2751. },
  2752. .num_parents = 1,
  2753. .flags = CLK_SET_RATE_PARENT,
  2754. .ops = &clk_branch2_ops,
  2755. },
  2756. },
  2757. };
  2758. static struct clk_branch gcc_vfe_tbu_clk = {
  2759. .halt_reg = 0x1203c,
  2760. .clkr = {
  2761. .enable_reg = 0x4500c,
  2762. .enable_mask = BIT(9),
  2763. .hw.init = &(struct clk_init_data){
  2764. .name = "gcc_vfe_tbu_clk",
  2765. .parent_hws = (const struct clk_hw*[]){
  2766. &system_noc_bfdcd_clk_src.clkr.hw,
  2767. },
  2768. .num_parents = 1,
  2769. .flags = CLK_SET_RATE_PARENT,
  2770. .ops = &clk_branch2_ops,
  2771. },
  2772. },
  2773. };
  2774. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2775. .halt_reg = 0x4102c,
  2776. .clkr = {
  2777. .enable_reg = 0x4102c,
  2778. .enable_mask = BIT(0),
  2779. .hw.init = &(struct clk_init_data){
  2780. .name = "gcc_usb2a_phy_sleep_clk",
  2781. .parent_data = &(const struct clk_parent_data){
  2782. .fw_name = "sleep_clk", .name = "sleep_clk_src",
  2783. },
  2784. .num_parents = 1,
  2785. .flags = CLK_SET_RATE_PARENT,
  2786. .ops = &clk_branch2_ops,
  2787. },
  2788. },
  2789. };
  2790. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2791. .halt_reg = 0x41008,
  2792. .clkr = {
  2793. .enable_reg = 0x41008,
  2794. .enable_mask = BIT(0),
  2795. .hw.init = &(struct clk_init_data){
  2796. .name = "gcc_usb_hs_ahb_clk",
  2797. .parent_hws = (const struct clk_hw*[]){
  2798. &pcnoc_bfdcd_clk_src.clkr.hw,
  2799. },
  2800. .num_parents = 1,
  2801. .flags = CLK_SET_RATE_PARENT,
  2802. .ops = &clk_branch2_ops,
  2803. },
  2804. },
  2805. };
  2806. static struct clk_branch gcc_usb_hs_system_clk = {
  2807. .halt_reg = 0x41004,
  2808. .clkr = {
  2809. .enable_reg = 0x41004,
  2810. .enable_mask = BIT(0),
  2811. .hw.init = &(struct clk_init_data){
  2812. .name = "gcc_usb_hs_system_clk",
  2813. .parent_hws = (const struct clk_hw*[]){
  2814. &usb_hs_system_clk_src.clkr.hw,
  2815. },
  2816. .num_parents = 1,
  2817. .flags = CLK_SET_RATE_PARENT,
  2818. .ops = &clk_branch2_ops,
  2819. },
  2820. },
  2821. };
  2822. static struct clk_branch gcc_venus0_ahb_clk = {
  2823. .halt_reg = 0x4c020,
  2824. .clkr = {
  2825. .enable_reg = 0x4c020,
  2826. .enable_mask = BIT(0),
  2827. .hw.init = &(struct clk_init_data){
  2828. .name = "gcc_venus0_ahb_clk",
  2829. .parent_hws = (const struct clk_hw*[]){
  2830. &pcnoc_bfdcd_clk_src.clkr.hw,
  2831. },
  2832. .num_parents = 1,
  2833. .flags = CLK_SET_RATE_PARENT,
  2834. .ops = &clk_branch2_ops,
  2835. },
  2836. },
  2837. };
  2838. static struct clk_branch gcc_venus0_axi_clk = {
  2839. .halt_reg = 0x4c024,
  2840. .clkr = {
  2841. .enable_reg = 0x4c024,
  2842. .enable_mask = BIT(0),
  2843. .hw.init = &(struct clk_init_data){
  2844. .name = "gcc_venus0_axi_clk",
  2845. .parent_hws = (const struct clk_hw*[]){
  2846. &system_noc_bfdcd_clk_src.clkr.hw,
  2847. },
  2848. .num_parents = 1,
  2849. .flags = CLK_SET_RATE_PARENT,
  2850. .ops = &clk_branch2_ops,
  2851. },
  2852. },
  2853. };
  2854. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2855. .halt_reg = 0x4c01c,
  2856. .clkr = {
  2857. .enable_reg = 0x4c01c,
  2858. .enable_mask = BIT(0),
  2859. .hw.init = &(struct clk_init_data){
  2860. .name = "gcc_venus0_vcodec0_clk",
  2861. .parent_hws = (const struct clk_hw*[]){
  2862. &vcodec0_clk_src.clkr.hw,
  2863. },
  2864. .num_parents = 1,
  2865. .flags = CLK_SET_RATE_PARENT,
  2866. .ops = &clk_branch2_ops,
  2867. },
  2868. },
  2869. };
  2870. static struct gdsc venus_gdsc = {
  2871. .gdscr = 0x4c018,
  2872. .pd = {
  2873. .name = "venus",
  2874. },
  2875. .pwrsts = PWRSTS_OFF_ON,
  2876. };
  2877. static struct gdsc mdss_gdsc = {
  2878. .gdscr = 0x4d078,
  2879. .pd = {
  2880. .name = "mdss",
  2881. },
  2882. .pwrsts = PWRSTS_OFF_ON,
  2883. };
  2884. static struct gdsc jpeg_gdsc = {
  2885. .gdscr = 0x5701c,
  2886. .pd = {
  2887. .name = "jpeg",
  2888. },
  2889. .pwrsts = PWRSTS_OFF_ON,
  2890. };
  2891. static struct gdsc vfe_gdsc = {
  2892. .gdscr = 0x58034,
  2893. .pd = {
  2894. .name = "vfe",
  2895. },
  2896. .pwrsts = PWRSTS_OFF_ON,
  2897. };
  2898. static struct gdsc oxili_gdsc = {
  2899. .gdscr = 0x5901c,
  2900. .pd = {
  2901. .name = "oxili",
  2902. },
  2903. .pwrsts = PWRSTS_OFF_ON,
  2904. };
  2905. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2906. [GPLL0] = &gpll0.clkr,
  2907. [GPLL0_VOTE] = &gpll0_vote,
  2908. [BIMC_PLL] = &bimc_pll.clkr,
  2909. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2910. [GPLL1] = &gpll1.clkr,
  2911. [GPLL1_VOTE] = &gpll1_vote,
  2912. [GPLL2] = &gpll2.clkr,
  2913. [GPLL2_VOTE] = &gpll2_vote,
  2914. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2915. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2916. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2917. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2918. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2919. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2920. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2921. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2922. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2923. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2924. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2925. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2926. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2927. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2928. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2929. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2930. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2931. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2932. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2933. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2934. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2935. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2936. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2937. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2938. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2939. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2940. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2941. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2942. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2943. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2944. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2945. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2946. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2947. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2948. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2949. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2950. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2951. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2952. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2953. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2954. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2955. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2956. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2957. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2958. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2959. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2960. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2961. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2962. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2963. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2964. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2965. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2966. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2967. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2968. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2969. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2970. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2971. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2972. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2973. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2974. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2975. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2976. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2977. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2978. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2979. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2980. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2981. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2982. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2983. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2984. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2985. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2986. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2987. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2988. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2989. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2990. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2991. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2992. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2993. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2994. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2995. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2996. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2997. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2998. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  2999. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3000. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3001. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  3002. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3003. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  3004. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  3005. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  3006. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  3007. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  3008. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3009. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3010. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3011. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  3012. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3013. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3014. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3015. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  3016. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  3017. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  3018. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  3019. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  3020. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  3021. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  3022. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3023. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  3024. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  3025. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3026. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3027. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3028. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3029. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3030. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3031. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3032. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  3033. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  3034. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  3035. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  3036. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  3037. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  3038. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3039. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3040. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3041. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  3042. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  3043. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  3044. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  3045. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  3046. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  3047. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  3048. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3049. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  3050. [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
  3051. [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
  3052. [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
  3053. [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
  3054. [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
  3055. [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
  3056. [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
  3057. [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
  3058. [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
  3059. [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
  3060. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
  3061. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
  3062. [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
  3063. [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
  3064. [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
  3065. [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
  3066. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3067. };
  3068. static struct gdsc *gcc_msm8916_gdscs[] = {
  3069. [VENUS_GDSC] = &venus_gdsc,
  3070. [MDSS_GDSC] = &mdss_gdsc,
  3071. [JPEG_GDSC] = &jpeg_gdsc,
  3072. [VFE_GDSC] = &vfe_gdsc,
  3073. [OXILI_GDSC] = &oxili_gdsc,
  3074. };
  3075. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  3076. [GCC_BLSP1_BCR] = { 0x01000 },
  3077. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  3078. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  3079. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  3080. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  3081. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  3082. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  3083. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  3084. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  3085. [GCC_IMEM_BCR] = { 0x0e000 },
  3086. [GCC_SMMU_BCR] = { 0x12000 },
  3087. [GCC_APSS_TCU_BCR] = { 0x12050 },
  3088. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  3089. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  3090. [GCC_PRNG_BCR] = { 0x13000 },
  3091. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  3092. [GCC_CRYPTO_BCR] = { 0x16000 },
  3093. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  3094. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  3095. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  3096. [GCC_DEHR_BCR] = { 0x1f000 },
  3097. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  3098. [GCC_PCNOC_BCR] = { 0x27018 },
  3099. [GCC_TCSR_BCR] = { 0x28000 },
  3100. [GCC_QDSS_BCR] = { 0x29000 },
  3101. [GCC_DCD_BCR] = { 0x2a000 },
  3102. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  3103. [GCC_MPM_BCR] = { 0x2c000 },
  3104. [GCC_SPMI_BCR] = { 0x2e000 },
  3105. [GCC_SPDM_BCR] = { 0x2f000 },
  3106. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  3107. [GCC_BIMC_BCR] = { 0x31000 },
  3108. [GCC_RBCPR_BCR] = { 0x33000 },
  3109. [GCC_TLMM_BCR] = { 0x34000 },
  3110. [GCC_USB_HS_BCR] = { 0x41000 },
  3111. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  3112. [GCC_SDCC1_BCR] = { 0x42000 },
  3113. [GCC_SDCC2_BCR] = { 0x43000 },
  3114. [GCC_PDM_BCR] = { 0x44000 },
  3115. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  3116. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  3117. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  3118. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  3119. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  3120. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  3121. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  3122. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  3123. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  3124. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  3125. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  3126. [GCC_MMSS_BCR] = { 0x4b000 },
  3127. [GCC_VENUS0_BCR] = { 0x4c014 },
  3128. [GCC_MDSS_BCR] = { 0x4d074 },
  3129. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  3130. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  3131. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  3132. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  3133. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  3134. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  3135. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  3136. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  3137. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  3138. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3139. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  3140. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  3141. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  3142. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  3143. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  3144. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  3145. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  3146. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3147. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  3148. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  3149. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  3150. [GCC_OXILI_BCR] = { 0x59018 },
  3151. [GCC_GMEM_BCR] = { 0x5902c },
  3152. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  3153. [GCC_MDP_TBU_BCR] = { 0x62000 },
  3154. [GCC_GFX_TBU_BCR] = { 0x63000 },
  3155. [GCC_GFX_TCU_BCR] = { 0x64000 },
  3156. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  3157. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  3158. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  3159. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  3160. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  3161. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  3162. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  3163. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  3164. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  3165. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  3166. };
  3167. static const struct regmap_config gcc_msm8916_regmap_config = {
  3168. .reg_bits = 32,
  3169. .reg_stride = 4,
  3170. .val_bits = 32,
  3171. .max_register = 0x80000,
  3172. .fast_io = true,
  3173. };
  3174. static const struct qcom_cc_desc gcc_msm8916_desc = {
  3175. .config = &gcc_msm8916_regmap_config,
  3176. .clks = gcc_msm8916_clocks,
  3177. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  3178. .resets = gcc_msm8916_resets,
  3179. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  3180. .gdscs = gcc_msm8916_gdscs,
  3181. .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
  3182. };
  3183. static const struct of_device_id gcc_msm8916_match_table[] = {
  3184. { .compatible = "qcom,gcc-msm8916" },
  3185. { }
  3186. };
  3187. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  3188. static int gcc_msm8916_probe(struct platform_device *pdev)
  3189. {
  3190. int ret;
  3191. struct device *dev = &pdev->dev;
  3192. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3193. if (ret)
  3194. return ret;
  3195. ret = qcom_cc_register_sleep_clk(dev);
  3196. if (ret)
  3197. return ret;
  3198. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  3199. }
  3200. static struct platform_driver gcc_msm8916_driver = {
  3201. .probe = gcc_msm8916_probe,
  3202. .driver = {
  3203. .name = "gcc-msm8916",
  3204. .of_match_table = gcc_msm8916_match_table,
  3205. },
  3206. };
  3207. static int __init gcc_msm8916_init(void)
  3208. {
  3209. return platform_driver_register(&gcc_msm8916_driver);
  3210. }
  3211. core_initcall(gcc_msm8916_init);
  3212. static void __exit gcc_msm8916_exit(void)
  3213. {
  3214. platform_driver_unregister(&gcc_msm8916_driver);
  3215. }
  3216. module_exit(gcc_msm8916_exit);
  3217. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  3218. MODULE_LICENSE("GPL v2");
  3219. MODULE_ALIAS("platform:gcc-msm8916");