gcc-msm8939.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2020 Linaro Limited
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-msm8939.h>
  15. #include <dt-bindings/reset/qcom,gcc-msm8939.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "reset.h"
  22. #include "gdsc.h"
  23. enum {
  24. P_XO,
  25. P_GPLL0,
  26. P_GPLL0_AUX,
  27. P_BIMC,
  28. P_GPLL1,
  29. P_GPLL1_AUX,
  30. P_GPLL2,
  31. P_GPLL2_AUX,
  32. P_GPLL3,
  33. P_GPLL3_AUX,
  34. P_GPLL4,
  35. P_GPLL5,
  36. P_GPLL5_AUX,
  37. P_GPLL5_EARLY,
  38. P_GPLL6,
  39. P_GPLL6_AUX,
  40. P_SLEEP_CLK,
  41. P_DSI0_PHYPLL_BYTE,
  42. P_DSI0_PHYPLL_DSI,
  43. P_EXT_PRI_I2S,
  44. P_EXT_SEC_I2S,
  45. P_EXT_MCLK,
  46. };
  47. static struct clk_pll gpll0 = {
  48. .l_reg = 0x21004,
  49. .m_reg = 0x21008,
  50. .n_reg = 0x2100c,
  51. .config_reg = 0x21010,
  52. .mode_reg = 0x21000,
  53. .status_reg = 0x2101c,
  54. .status_bit = 17,
  55. .clkr.hw.init = &(struct clk_init_data){
  56. .name = "gpll0",
  57. .parent_data = &(const struct clk_parent_data) {
  58. .fw_name = "xo",
  59. },
  60. .num_parents = 1,
  61. .ops = &clk_pll_ops,
  62. },
  63. };
  64. static struct clk_regmap gpll0_vote = {
  65. .enable_reg = 0x45000,
  66. .enable_mask = BIT(0),
  67. .hw.init = &(struct clk_init_data){
  68. .name = "gpll0_vote",
  69. .parent_hws = (const struct clk_hw*[]) {
  70. &gpll0.clkr.hw,
  71. },
  72. .num_parents = 1,
  73. .ops = &clk_pll_vote_ops,
  74. },
  75. };
  76. static struct clk_pll gpll1 = {
  77. .l_reg = 0x20004,
  78. .m_reg = 0x20008,
  79. .n_reg = 0x2000c,
  80. .config_reg = 0x20010,
  81. .mode_reg = 0x20000,
  82. .status_reg = 0x2001c,
  83. .status_bit = 17,
  84. .clkr.hw.init = &(struct clk_init_data){
  85. .name = "gpll1",
  86. .parent_data = &(const struct clk_parent_data) {
  87. .fw_name = "xo",
  88. },
  89. .num_parents = 1,
  90. .ops = &clk_pll_ops,
  91. },
  92. };
  93. static struct clk_regmap gpll1_vote = {
  94. .enable_reg = 0x45000,
  95. .enable_mask = BIT(1),
  96. .hw.init = &(struct clk_init_data){
  97. .name = "gpll1_vote",
  98. .parent_hws = (const struct clk_hw*[]) {
  99. &gpll1.clkr.hw,
  100. },
  101. .num_parents = 1,
  102. .ops = &clk_pll_vote_ops,
  103. },
  104. };
  105. static struct clk_pll gpll2 = {
  106. .l_reg = 0x4a004,
  107. .m_reg = 0x4a008,
  108. .n_reg = 0x4a00c,
  109. .config_reg = 0x4a010,
  110. .mode_reg = 0x4a000,
  111. .status_reg = 0x4a01c,
  112. .status_bit = 17,
  113. .clkr.hw.init = &(struct clk_init_data){
  114. .name = "gpll2",
  115. .parent_data = &(const struct clk_parent_data) {
  116. .fw_name = "xo",
  117. },
  118. .num_parents = 1,
  119. .ops = &clk_pll_ops,
  120. },
  121. };
  122. static struct clk_regmap gpll2_vote = {
  123. .enable_reg = 0x45000,
  124. .enable_mask = BIT(2),
  125. .hw.init = &(struct clk_init_data){
  126. .name = "gpll2_vote",
  127. .parent_hws = (const struct clk_hw*[]) {
  128. &gpll2.clkr.hw,
  129. },
  130. .num_parents = 1,
  131. .ops = &clk_pll_vote_ops,
  132. },
  133. };
  134. static struct clk_pll bimc_pll = {
  135. .l_reg = 0x23004,
  136. .m_reg = 0x23008,
  137. .n_reg = 0x2300c,
  138. .config_reg = 0x23010,
  139. .mode_reg = 0x23000,
  140. .status_reg = 0x2301c,
  141. .status_bit = 17,
  142. .clkr.hw.init = &(struct clk_init_data){
  143. .name = "bimc_pll",
  144. .parent_data = &(const struct clk_parent_data) {
  145. .fw_name = "xo",
  146. },
  147. .num_parents = 1,
  148. .ops = &clk_pll_ops,
  149. },
  150. };
  151. static struct clk_regmap bimc_pll_vote = {
  152. .enable_reg = 0x45000,
  153. .enable_mask = BIT(3),
  154. .hw.init = &(struct clk_init_data){
  155. .name = "bimc_pll_vote",
  156. .parent_hws = (const struct clk_hw*[]) {
  157. &bimc_pll.clkr.hw,
  158. },
  159. .num_parents = 1,
  160. .ops = &clk_pll_vote_ops,
  161. },
  162. };
  163. static struct clk_pll gpll3 = {
  164. .l_reg = 0x22004,
  165. .m_reg = 0x22008,
  166. .n_reg = 0x2200c,
  167. .config_reg = 0x22010,
  168. .mode_reg = 0x22000,
  169. .status_reg = 0x2201c,
  170. .status_bit = 17,
  171. .clkr.hw.init = &(struct clk_init_data){
  172. .name = "gpll3",
  173. .parent_data = &(const struct clk_parent_data) {
  174. .fw_name = "xo",
  175. },
  176. .num_parents = 1,
  177. .ops = &clk_pll_ops,
  178. },
  179. };
  180. static struct clk_regmap gpll3_vote = {
  181. .enable_reg = 0x45000,
  182. .enable_mask = BIT(4),
  183. .hw.init = &(struct clk_init_data){
  184. .name = "gpll3_vote",
  185. .parent_hws = (const struct clk_hw*[]) {
  186. &gpll3.clkr.hw,
  187. },
  188. .num_parents = 1,
  189. .ops = &clk_pll_vote_ops,
  190. },
  191. };
  192. /* GPLL3 at 1100 MHz, main output enabled. */
  193. static const struct pll_config gpll3_config = {
  194. .l = 57,
  195. .m = 7,
  196. .n = 24,
  197. .vco_val = 0x0,
  198. .vco_mask = BIT(20),
  199. .pre_div_val = 0x0,
  200. .pre_div_mask = BIT(12),
  201. .post_div_val = 0x0,
  202. .post_div_mask = BIT(9) | BIT(8),
  203. .mn_ena_mask = BIT(24),
  204. .main_output_mask = BIT(0),
  205. .aux_output_mask = BIT(1),
  206. };
  207. static struct clk_pll gpll4 = {
  208. .l_reg = 0x24004,
  209. .m_reg = 0x24008,
  210. .n_reg = 0x2400c,
  211. .config_reg = 0x24010,
  212. .mode_reg = 0x24000,
  213. .status_reg = 0x2401c,
  214. .status_bit = 17,
  215. .clkr.hw.init = &(struct clk_init_data){
  216. .name = "gpll4",
  217. .parent_data = &(const struct clk_parent_data) {
  218. .fw_name = "xo",
  219. },
  220. .num_parents = 1,
  221. .ops = &clk_pll_ops,
  222. },
  223. };
  224. static struct clk_regmap gpll4_vote = {
  225. .enable_reg = 0x45000,
  226. .enable_mask = BIT(5),
  227. .hw.init = &(struct clk_init_data){
  228. .name = "gpll4_vote",
  229. .parent_hws = (const struct clk_hw*[]) {
  230. &gpll4.clkr.hw,
  231. },
  232. .num_parents = 1,
  233. .ops = &clk_pll_vote_ops,
  234. },
  235. };
  236. /* GPLL4 at 1200 MHz, main output enabled. */
  237. static struct pll_config gpll4_config = {
  238. .l = 62,
  239. .m = 1,
  240. .n = 2,
  241. .vco_val = 0x0,
  242. .vco_mask = BIT(20),
  243. .pre_div_val = 0x0,
  244. .pre_div_mask = BIT(12),
  245. .post_div_val = 0x0,
  246. .post_div_mask = BIT(9) | BIT(8),
  247. .mn_ena_mask = BIT(24),
  248. .main_output_mask = BIT(0),
  249. };
  250. static struct clk_pll gpll5 = {
  251. .l_reg = 0x25004,
  252. .m_reg = 0x25008,
  253. .n_reg = 0x2500c,
  254. .config_reg = 0x25010,
  255. .mode_reg = 0x25000,
  256. .status_reg = 0x2501c,
  257. .status_bit = 17,
  258. .clkr.hw.init = &(struct clk_init_data){
  259. .name = "gpll5",
  260. .parent_data = &(const struct clk_parent_data) {
  261. .fw_name = "xo",
  262. },
  263. .num_parents = 1,
  264. .ops = &clk_pll_ops,
  265. },
  266. };
  267. static struct clk_regmap gpll5_vote = {
  268. .enable_reg = 0x45000,
  269. .enable_mask = BIT(6),
  270. .hw.init = &(struct clk_init_data){
  271. .name = "gpll5_vote",
  272. .parent_hws = (const struct clk_hw*[]) {
  273. &gpll5.clkr.hw,
  274. },
  275. .num_parents = 1,
  276. .ops = &clk_pll_vote_ops,
  277. },
  278. };
  279. static struct clk_pll gpll6 = {
  280. .l_reg = 0x37004,
  281. .m_reg = 0x37008,
  282. .n_reg = 0x3700c,
  283. .config_reg = 0x37010,
  284. .mode_reg = 0x37000,
  285. .status_reg = 0x3701c,
  286. .status_bit = 17,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "gpll6",
  289. .parent_data = &(const struct clk_parent_data) {
  290. .fw_name = "xo",
  291. },
  292. .num_parents = 1,
  293. .ops = &clk_pll_ops,
  294. },
  295. };
  296. static struct clk_regmap gpll6_vote = {
  297. .enable_reg = 0x45000,
  298. .enable_mask = BIT(7),
  299. .hw.init = &(struct clk_init_data){
  300. .name = "gpll6_vote",
  301. .parent_hws = (const struct clk_hw*[]) {
  302. &gpll6.clkr.hw,
  303. },
  304. .num_parents = 1,
  305. .ops = &clk_pll_vote_ops,
  306. },
  307. };
  308. static const struct parent_map gcc_xo_gpll0_map[] = {
  309. { P_XO, 0 },
  310. { P_GPLL0, 1 },
  311. };
  312. static const struct clk_parent_data gcc_xo_gpll0_parent_data[] = {
  313. { .fw_name = "xo" },
  314. { .hw = &gpll0_vote.hw },
  315. };
  316. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  317. { P_XO, 0 },
  318. { P_GPLL0, 1 },
  319. { P_BIMC, 2 },
  320. };
  321. static const struct clk_parent_data gcc_xo_gpll0_bimc_parent_data[] = {
  322. { .fw_name = "xo" },
  323. { .hw = &gpll0_vote.hw },
  324. { .hw = &bimc_pll_vote.hw },
  325. };
  326. static const struct parent_map gcc_xo_gpll0_gpll6a_map[] = {
  327. { P_XO, 0 },
  328. { P_GPLL0, 1 },
  329. { P_GPLL6_AUX, 2 },
  330. };
  331. static const struct clk_parent_data gcc_xo_gpll0_gpll6a_parent_data[] = {
  332. { .fw_name = "xo" },
  333. { .hw = &gpll0_vote.hw },
  334. { .hw = &gpll6_vote.hw },
  335. };
  336. static const struct parent_map gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map[] = {
  337. { P_XO, 0 },
  338. { P_GPLL0, 1 },
  339. { P_GPLL2_AUX, 4 },
  340. { P_GPLL3, 2 },
  341. { P_GPLL6_AUX, 3 },
  342. };
  343. static const struct clk_parent_data gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data[] = {
  344. { .fw_name = "xo" },
  345. { .hw = &gpll0_vote.hw },
  346. { .hw = &gpll2_vote.hw },
  347. { .hw = &gpll3_vote.hw },
  348. { .hw = &gpll6_vote.hw },
  349. };
  350. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  351. { P_XO, 0 },
  352. { P_GPLL0, 1 },
  353. { P_GPLL2, 2 },
  354. };
  355. static const struct clk_parent_data gcc_xo_gpll0_gpll2_parent_data[] = {
  356. { .fw_name = "xo" },
  357. { .hw = &gpll0_vote.hw },
  358. { .hw = &gpll2_vote.hw },
  359. };
  360. static const struct parent_map gcc_xo_gpll0_gpll2_gpll4_map[] = {
  361. { P_XO, 0 },
  362. { P_GPLL0, 1 },
  363. { P_GPLL2, 3 },
  364. { P_GPLL4, 2 },
  365. };
  366. static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4_parent_data[] = {
  367. { .fw_name = "xo" },
  368. { .hw = &gpll0_vote.hw },
  369. { .hw = &gpll2_vote.hw },
  370. { .hw = &gpll4_vote.hw },
  371. };
  372. static const struct parent_map gcc_xo_gpll0a_map[] = {
  373. { P_XO, 0 },
  374. { P_GPLL0_AUX, 2 },
  375. };
  376. static const struct clk_parent_data gcc_xo_gpll0a_parent_data[] = {
  377. { .fw_name = "xo" },
  378. { .hw = &gpll0_vote.hw },
  379. };
  380. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  381. { P_XO, 0 },
  382. { P_GPLL0, 1 },
  383. { P_GPLL1_AUX, 2 },
  384. { P_SLEEP_CLK, 6 },
  385. };
  386. static const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep_parent_data[] = {
  387. { .fw_name = "xo" },
  388. { .hw = &gpll0_vote.hw },
  389. { .hw = &gpll1_vote.hw },
  390. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  391. };
  392. static const struct parent_map gcc_xo_gpll0_gpll1a_gpll6_sleep_map[] = {
  393. { P_XO, 0 },
  394. { P_GPLL0, 1 },
  395. { P_GPLL1_AUX, 2 },
  396. { P_GPLL6, 2 },
  397. { P_SLEEP_CLK, 6 },
  398. };
  399. static const struct clk_parent_data gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data[] = {
  400. { .fw_name = "xo" },
  401. { .hw = &gpll0_vote.hw },
  402. { .hw = &gpll1_vote.hw },
  403. { .hw = &gpll6_vote.hw },
  404. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  405. };
  406. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  407. { P_XO, 0 },
  408. { P_GPLL0, 1 },
  409. { P_GPLL1_AUX, 2 },
  410. };
  411. static const struct clk_parent_data gcc_xo_gpll0_gpll1a_parent_data[] = {
  412. { .fw_name = "xo" },
  413. { .hw = &gpll0_vote.hw },
  414. { .hw = &gpll1_vote.hw },
  415. };
  416. static const struct parent_map gcc_xo_dsibyte_map[] = {
  417. { P_XO, 0, },
  418. { P_DSI0_PHYPLL_BYTE, 2 },
  419. };
  420. static const struct clk_parent_data gcc_xo_dsibyte_parent_data[] = {
  421. { .fw_name = "xo" },
  422. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  423. };
  424. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  425. { P_XO, 0 },
  426. { P_GPLL0_AUX, 2 },
  427. { P_DSI0_PHYPLL_BYTE, 1 },
  428. };
  429. static const struct clk_parent_data gcc_xo_gpll0a_dsibyte_parent_data[] = {
  430. { .fw_name = "xo" },
  431. { .hw = &gpll0_vote.hw },
  432. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  433. };
  434. static const struct parent_map gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map[] = {
  435. { P_XO, 0 },
  436. { P_GPLL1, 1 },
  437. { P_DSI0_PHYPLL_DSI, 2 },
  438. { P_GPLL6, 3 },
  439. { P_GPLL3_AUX, 4 },
  440. { P_GPLL0_AUX, 5 },
  441. };
  442. static const struct clk_parent_data gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data[] = {
  443. { .fw_name = "xo" },
  444. { .hw = &gpll1_vote.hw },
  445. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  446. { .hw = &gpll6_vote.hw },
  447. { .hw = &gpll3_vote.hw },
  448. { .hw = &gpll0_vote.hw },
  449. };
  450. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  451. { P_XO, 0 },
  452. { P_GPLL0_AUX, 2 },
  453. { P_DSI0_PHYPLL_DSI, 1 },
  454. };
  455. static const struct clk_parent_data gcc_xo_gpll0a_dsiphy_parent_data[] = {
  456. { .fw_name = "xo" },
  457. { .hw = &gpll0_vote.hw },
  458. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  459. };
  460. static const struct parent_map gcc_xo_gpll0_gpll5a_gpll6_bimc_map[] = {
  461. { P_XO, 0 },
  462. { P_GPLL0, 1 },
  463. { P_GPLL5_AUX, 3 },
  464. { P_GPLL6, 2 },
  465. { P_BIMC, 4 },
  466. };
  467. static const struct clk_parent_data gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data[] = {
  468. { .fw_name = "xo" },
  469. { .hw = &gpll0_vote.hw },
  470. { .hw = &gpll5_vote.hw },
  471. { .hw = &gpll6_vote.hw },
  472. { .hw = &bimc_pll_vote.hw },
  473. };
  474. static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
  475. { P_XO, 0 },
  476. { P_GPLL0, 1 },
  477. { P_GPLL1, 2 },
  478. { P_SLEEP_CLK, 6 }
  479. };
  480. static const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep_parent_data[] = {
  481. { .fw_name = "xo" },
  482. { .hw = &gpll0_vote.hw },
  483. { .hw = &gpll1_vote.hw },
  484. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  485. };
  486. static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
  487. { P_XO, 0 },
  488. { P_GPLL1, 1 },
  489. { P_EXT_PRI_I2S, 2 },
  490. { P_EXT_MCLK, 3 },
  491. { P_SLEEP_CLK, 6 }
  492. };
  493. static const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep_parent_data[] = {
  494. { .fw_name = "xo" },
  495. { .hw = &gpll0_vote.hw },
  496. { .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
  497. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  498. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  499. };
  500. static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
  501. { P_XO, 0 },
  502. { P_GPLL1, 1 },
  503. { P_EXT_SEC_I2S, 2 },
  504. { P_EXT_MCLK, 3 },
  505. { P_SLEEP_CLK, 6 }
  506. };
  507. static const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep_parent_data[] = {
  508. { .fw_name = "xo" },
  509. { .hw = &gpll1_vote.hw },
  510. { .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
  511. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  512. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  513. };
  514. static const struct parent_map gcc_xo_sleep_map[] = {
  515. { P_XO, 0 },
  516. { P_SLEEP_CLK, 6 }
  517. };
  518. static const struct clk_parent_data gcc_xo_sleep_parent_data[] = {
  519. { .fw_name = "xo" },
  520. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  521. };
  522. static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
  523. { P_XO, 0 },
  524. { P_GPLL1, 1 },
  525. { P_EXT_MCLK, 2 },
  526. { P_SLEEP_CLK, 6 }
  527. };
  528. static const struct clk_parent_data gcc_xo_gpll1_emclk_sleep_parent_data[] = {
  529. { .fw_name = "xo" },
  530. { .hw = &gpll1_vote.hw },
  531. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  532. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  533. };
  534. static const struct clk_parent_data gcc_xo_gpll6_gpll0_parent_data[] = {
  535. { .fw_name = "xo" },
  536. { .hw = &gpll6_vote.hw },
  537. { .hw = &gpll0_vote.hw },
  538. };
  539. static const struct clk_parent_data gcc_xo_gpll6_gpll0a_parent_data[] = {
  540. { .fw_name = "xo" },
  541. { .hw = &gpll6_vote.hw },
  542. { .hw = &gpll0_vote.hw },
  543. };
  544. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  545. .cmd_rcgr = 0x27000,
  546. .hid_width = 5,
  547. .parent_map = gcc_xo_gpll0_map,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "pcnoc_bfdcd_clk_src",
  550. .parent_data = gcc_xo_gpll0_parent_data,
  551. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  556. .cmd_rcgr = 0x26004,
  557. .hid_width = 5,
  558. .parent_map = gcc_xo_gpll0_gpll6a_map,
  559. .clkr.hw.init = &(struct clk_init_data){
  560. .name = "system_noc_bfdcd_clk_src",
  561. .parent_data = gcc_xo_gpll0_gpll6a_parent_data,
  562. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6a_parent_data),
  563. .ops = &clk_rcg2_ops,
  564. },
  565. };
  566. static struct clk_rcg2 bimc_ddr_clk_src = {
  567. .cmd_rcgr = 0x32024,
  568. .hid_width = 5,
  569. .parent_map = gcc_xo_gpll0_bimc_map,
  570. .clkr.hw.init = &(struct clk_init_data){
  571. .name = "bimc_ddr_clk_src",
  572. .parent_data = gcc_xo_gpll0_bimc_parent_data,
  573. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc_parent_data),
  574. .ops = &clk_rcg2_ops,
  575. .flags = CLK_GET_RATE_NOCACHE,
  576. },
  577. };
  578. static struct clk_rcg2 system_mm_noc_bfdcd_clk_src = {
  579. .cmd_rcgr = 0x2600c,
  580. .hid_width = 5,
  581. .parent_map = gcc_xo_gpll0_gpll6a_map,
  582. .clkr.hw.init = &(struct clk_init_data){
  583. .name = "system_mm_noc_bfdcd_clk_src",
  584. .parent_data = gcc_xo_gpll0_gpll6a_parent_data,
  585. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6a_parent_data),
  586. .ops = &clk_rcg2_ops,
  587. },
  588. };
  589. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  590. F(40000000, P_GPLL0, 10, 1, 2),
  591. F(80000000, P_GPLL0, 10, 0, 0),
  592. { }
  593. };
  594. static struct clk_rcg2 camss_ahb_clk_src = {
  595. .cmd_rcgr = 0x5a000,
  596. .mnd_width = 8,
  597. .hid_width = 5,
  598. .parent_map = gcc_xo_gpll0_map,
  599. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  600. .clkr.hw.init = &(struct clk_init_data){
  601. .name = "camss_ahb_clk_src",
  602. .parent_data = gcc_xo_gpll0_parent_data,
  603. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  604. .ops = &clk_rcg2_ops,
  605. },
  606. };
  607. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  608. F(19200000, P_XO, 1, 0, 0),
  609. F(50000000, P_GPLL0, 16, 0, 0),
  610. F(100000000, P_GPLL0, 8, 0, 0),
  611. F(133330000, P_GPLL0, 6, 0, 0),
  612. { }
  613. };
  614. static struct clk_rcg2 apss_ahb_clk_src = {
  615. .cmd_rcgr = 0x46000,
  616. .hid_width = 5,
  617. .parent_map = gcc_xo_gpll0_map,
  618. .freq_tbl = ftbl_apss_ahb_clk,
  619. .clkr.hw.init = &(struct clk_init_data){
  620. .name = "apss_ahb_clk_src",
  621. .parent_data = gcc_xo_gpll0_parent_data,
  622. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  623. .ops = &clk_rcg2_ops,
  624. },
  625. };
  626. static const struct freq_tbl ftbl_gcc_camss_csi0_1_2_clk[] = {
  627. F(100000000, P_GPLL0, 8, 0, 0),
  628. F(200000000, P_GPLL0, 4, 0, 0),
  629. { }
  630. };
  631. static struct clk_rcg2 csi0_clk_src = {
  632. .cmd_rcgr = 0x4e020,
  633. .hid_width = 5,
  634. .parent_map = gcc_xo_gpll0_map,
  635. .freq_tbl = ftbl_gcc_camss_csi0_1_2_clk,
  636. .clkr.hw.init = &(struct clk_init_data){
  637. .name = "csi0_clk_src",
  638. .parent_data = gcc_xo_gpll0_parent_data,
  639. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  640. .ops = &clk_rcg2_ops,
  641. },
  642. };
  643. static struct clk_rcg2 csi1_clk_src = {
  644. .cmd_rcgr = 0x4f020,
  645. .hid_width = 5,
  646. .parent_map = gcc_xo_gpll0_map,
  647. .freq_tbl = ftbl_gcc_camss_csi0_1_2_clk,
  648. .clkr.hw.init = &(struct clk_init_data){
  649. .name = "csi1_clk_src",
  650. .parent_data = gcc_xo_gpll0_parent_data,
  651. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  652. .ops = &clk_rcg2_ops,
  653. },
  654. };
  655. static struct clk_rcg2 csi2_clk_src = {
  656. .cmd_rcgr = 0x3c020,
  657. .hid_width = 5,
  658. .parent_map = gcc_xo_gpll0_map,
  659. .freq_tbl = ftbl_gcc_camss_csi0_1_2_clk,
  660. .clkr.hw.init = &(struct clk_init_data){
  661. .name = "csi2_clk_src",
  662. .parent_data = gcc_xo_gpll0_parent_data,
  663. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  664. .ops = &clk_rcg2_ops,
  665. },
  666. };
  667. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  668. F(19200000, P_XO, 1, 0, 0),
  669. F(50000000, P_GPLL0, 16, 0, 0),
  670. F(80000000, P_GPLL0, 10, 0, 0),
  671. F(100000000, P_GPLL0, 8, 0, 0),
  672. F(160000000, P_GPLL0, 5, 0, 0),
  673. F(200000000, P_GPLL0, 4, 0, 0),
  674. F(220000000, P_GPLL3, 5, 0, 0),
  675. F(266670000, P_GPLL0, 3, 0, 0),
  676. F(310000000, P_GPLL2_AUX, 3, 0, 0),
  677. F(400000000, P_GPLL0, 2, 0, 0),
  678. F(465000000, P_GPLL2_AUX, 2, 0, 0),
  679. F(550000000, P_GPLL3, 2, 0, 0),
  680. { }
  681. };
  682. static struct clk_rcg2 gfx3d_clk_src = {
  683. .cmd_rcgr = 0x59000,
  684. .hid_width = 5,
  685. .parent_map = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map,
  686. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "gfx3d_clk_src",
  689. .parent_data = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data,
  690. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data),
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  695. F(50000000, P_GPLL0, 16, 0, 0),
  696. F(80000000, P_GPLL0, 10, 0, 0),
  697. F(100000000, P_GPLL0, 8, 0, 0),
  698. F(160000000, P_GPLL0, 5, 0, 0),
  699. F(177780000, P_GPLL0, 4.5, 0, 0),
  700. F(200000000, P_GPLL0, 4, 0, 0),
  701. F(266670000, P_GPLL0, 3, 0, 0),
  702. F(320000000, P_GPLL0, 2.5, 0, 0),
  703. F(400000000, P_GPLL0, 2, 0, 0),
  704. F(465000000, P_GPLL2, 2, 0, 0),
  705. F(480000000, P_GPLL4, 2.5, 0, 0),
  706. F(600000000, P_GPLL4, 2, 0, 0),
  707. { }
  708. };
  709. static struct clk_rcg2 vfe0_clk_src = {
  710. .cmd_rcgr = 0x58000,
  711. .hid_width = 5,
  712. .parent_map = gcc_xo_gpll0_gpll2_gpll4_map,
  713. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  714. .clkr.hw.init = &(struct clk_init_data){
  715. .name = "vfe0_clk_src",
  716. .parent_data = gcc_xo_gpll0_gpll2_gpll4_parent_data,
  717. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll4_parent_data),
  718. .ops = &clk_rcg2_ops,
  719. },
  720. };
  721. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  722. F(19200000, P_XO, 1, 0, 0),
  723. F(50000000, P_GPLL0, 16, 0, 0),
  724. { }
  725. };
  726. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  727. .cmd_rcgr = 0x0200c,
  728. .hid_width = 5,
  729. .parent_map = gcc_xo_gpll0_map,
  730. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "blsp1_qup1_i2c_apps_clk_src",
  733. .parent_data = gcc_xo_gpll0_parent_data,
  734. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  739. F(960000, P_XO, 10, 1, 2),
  740. F(4800000, P_XO, 4, 0, 0),
  741. F(9600000, P_XO, 2, 0, 0),
  742. F(16000000, P_GPLL0, 10, 1, 5),
  743. F(19200000, P_XO, 1, 0, 0),
  744. F(25000000, P_GPLL0, 16, 1, 2),
  745. F(50000000, P_GPLL0, 16, 0, 0),
  746. { }
  747. };
  748. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  749. .cmd_rcgr = 0x02024,
  750. .mnd_width = 8,
  751. .hid_width = 5,
  752. .parent_map = gcc_xo_gpll0_map,
  753. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "blsp1_qup1_spi_apps_clk_src",
  756. .parent_data = gcc_xo_gpll0_parent_data,
  757. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  762. .cmd_rcgr = 0x03000,
  763. .hid_width = 5,
  764. .parent_map = gcc_xo_gpll0_map,
  765. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "blsp1_qup2_i2c_apps_clk_src",
  768. .parent_data = gcc_xo_gpll0_parent_data,
  769. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  774. .cmd_rcgr = 0x03014,
  775. .mnd_width = 8,
  776. .hid_width = 5,
  777. .parent_map = gcc_xo_gpll0_map,
  778. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "blsp1_qup2_spi_apps_clk_src",
  781. .parent_data = gcc_xo_gpll0_parent_data,
  782. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  787. .cmd_rcgr = 0x04000,
  788. .hid_width = 5,
  789. .parent_map = gcc_xo_gpll0_map,
  790. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "blsp1_qup3_i2c_apps_clk_src",
  793. .parent_data = gcc_xo_gpll0_parent_data,
  794. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  799. .cmd_rcgr = 0x04024,
  800. .mnd_width = 8,
  801. .hid_width = 5,
  802. .parent_map = gcc_xo_gpll0_map,
  803. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  804. .clkr.hw.init = &(struct clk_init_data){
  805. .name = "blsp1_qup3_spi_apps_clk_src",
  806. .parent_data = gcc_xo_gpll0_parent_data,
  807. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  808. .ops = &clk_rcg2_ops,
  809. },
  810. };
  811. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  812. .cmd_rcgr = 0x05000,
  813. .hid_width = 5,
  814. .parent_map = gcc_xo_gpll0_map,
  815. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  816. .clkr.hw.init = &(struct clk_init_data){
  817. .name = "blsp1_qup4_i2c_apps_clk_src",
  818. .parent_data = gcc_xo_gpll0_parent_data,
  819. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  820. .ops = &clk_rcg2_ops,
  821. },
  822. };
  823. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  824. .cmd_rcgr = 0x05024,
  825. .mnd_width = 8,
  826. .hid_width = 5,
  827. .parent_map = gcc_xo_gpll0_map,
  828. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  829. .clkr.hw.init = &(struct clk_init_data){
  830. .name = "blsp1_qup4_spi_apps_clk_src",
  831. .parent_data = gcc_xo_gpll0_parent_data,
  832. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  833. .ops = &clk_rcg2_ops,
  834. },
  835. };
  836. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  837. .cmd_rcgr = 0x06000,
  838. .hid_width = 5,
  839. .parent_map = gcc_xo_gpll0_map,
  840. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "blsp1_qup5_i2c_apps_clk_src",
  843. .parent_data = gcc_xo_gpll0_parent_data,
  844. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  845. .ops = &clk_rcg2_ops,
  846. },
  847. };
  848. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  849. .cmd_rcgr = 0x06024,
  850. .mnd_width = 8,
  851. .hid_width = 5,
  852. .parent_map = gcc_xo_gpll0_map,
  853. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "blsp1_qup5_spi_apps_clk_src",
  856. .parent_data = gcc_xo_gpll0_parent_data,
  857. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  862. .cmd_rcgr = 0x07000,
  863. .hid_width = 5,
  864. .parent_map = gcc_xo_gpll0_map,
  865. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  866. .clkr.hw.init = &(struct clk_init_data){
  867. .name = "blsp1_qup6_i2c_apps_clk_src",
  868. .parent_data = gcc_xo_gpll0_parent_data,
  869. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  870. .ops = &clk_rcg2_ops,
  871. },
  872. };
  873. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  874. .cmd_rcgr = 0x07024,
  875. .mnd_width = 8,
  876. .hid_width = 5,
  877. .parent_map = gcc_xo_gpll0_map,
  878. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  879. .clkr.hw.init = &(struct clk_init_data){
  880. .name = "blsp1_qup6_spi_apps_clk_src",
  881. .parent_data = gcc_xo_gpll0_parent_data,
  882. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  883. .ops = &clk_rcg2_ops,
  884. },
  885. };
  886. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  887. F(3686400, P_GPLL0, 1, 72, 15625),
  888. F(7372800, P_GPLL0, 1, 144, 15625),
  889. F(14745600, P_GPLL0, 1, 288, 15625),
  890. F(16000000, P_GPLL0, 10, 1, 5),
  891. F(19200000, P_XO, 1, 0, 0),
  892. F(24000000, P_GPLL0, 1, 3, 100),
  893. F(25000000, P_GPLL0, 16, 1, 2),
  894. F(32000000, P_GPLL0, 1, 1, 25),
  895. F(40000000, P_GPLL0, 1, 1, 20),
  896. F(46400000, P_GPLL0, 1, 29, 500),
  897. F(48000000, P_GPLL0, 1, 3, 50),
  898. F(51200000, P_GPLL0, 1, 8, 125),
  899. F(56000000, P_GPLL0, 1, 7, 100),
  900. F(58982400, P_GPLL0, 1, 1152, 15625),
  901. F(60000000, P_GPLL0, 1, 3, 40),
  902. { }
  903. };
  904. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  905. .cmd_rcgr = 0x02044,
  906. .mnd_width = 16,
  907. .hid_width = 5,
  908. .parent_map = gcc_xo_gpll0_map,
  909. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  910. .clkr.hw.init = &(struct clk_init_data){
  911. .name = "blsp1_uart1_apps_clk_src",
  912. .parent_data = gcc_xo_gpll0_parent_data,
  913. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  914. .ops = &clk_rcg2_ops,
  915. },
  916. };
  917. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  918. .cmd_rcgr = 0x03034,
  919. .mnd_width = 16,
  920. .hid_width = 5,
  921. .parent_map = gcc_xo_gpll0_map,
  922. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  923. .clkr.hw.init = &(struct clk_init_data){
  924. .name = "blsp1_uart2_apps_clk_src",
  925. .parent_data = gcc_xo_gpll0_parent_data,
  926. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  927. .ops = &clk_rcg2_ops,
  928. },
  929. };
  930. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  931. F(19200000, P_XO, 1, 0, 0),
  932. F(37500000, P_GPLL0, 1, 3, 64),
  933. { }
  934. };
  935. static struct clk_rcg2 cci_clk_src = {
  936. .cmd_rcgr = 0x51000,
  937. .mnd_width = 8,
  938. .hid_width = 5,
  939. .parent_map = gcc_xo_gpll0a_map,
  940. .freq_tbl = ftbl_gcc_camss_cci_clk,
  941. .clkr.hw.init = &(struct clk_init_data){
  942. .name = "cci_clk_src",
  943. .parent_data = gcc_xo_gpll0a_parent_data,
  944. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_parent_data),
  945. .ops = &clk_rcg2_ops,
  946. },
  947. };
  948. /*
  949. * This is a frequency table for "General Purpose" clocks.
  950. * These clocks can be muxed to the SoC pins and may be used by
  951. * external devices. They're often used as PWM source.
  952. *
  953. * See comment at ftbl_gcc_gp1_3_clk.
  954. */
  955. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  956. F(10000, P_XO, 16, 1, 120),
  957. F(100000, P_XO, 16, 1, 12),
  958. F(500000, P_GPLL0, 16, 1, 100),
  959. F(1000000, P_GPLL0, 16, 1, 50),
  960. F(2500000, P_GPLL0, 16, 1, 20),
  961. F(5000000, P_GPLL0, 16, 1, 10),
  962. F(100000000, P_GPLL0, 8, 0, 0),
  963. F(200000000, P_GPLL0, 4, 0, 0),
  964. { }
  965. };
  966. static struct clk_rcg2 camss_gp0_clk_src = {
  967. .cmd_rcgr = 0x54000,
  968. .mnd_width = 8,
  969. .hid_width = 5,
  970. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  971. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  972. .clkr.hw.init = &(struct clk_init_data){
  973. .name = "camss_gp0_clk_src",
  974. .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
  975. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
  976. .ops = &clk_rcg2_ops,
  977. },
  978. };
  979. static struct clk_rcg2 camss_gp1_clk_src = {
  980. .cmd_rcgr = 0x55000,
  981. .mnd_width = 8,
  982. .hid_width = 5,
  983. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  984. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  985. .clkr.hw.init = &(struct clk_init_data){
  986. .name = "camss_gp1_clk_src",
  987. .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
  988. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
  989. .ops = &clk_rcg2_ops,
  990. },
  991. };
  992. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  993. F(133330000, P_GPLL0, 6, 0, 0),
  994. F(266670000, P_GPLL0, 3, 0, 0),
  995. F(320000000, P_GPLL0, 2.5, 0, 0),
  996. { }
  997. };
  998. static struct clk_rcg2 jpeg0_clk_src = {
  999. .cmd_rcgr = 0x57000,
  1000. .hid_width = 5,
  1001. .parent_map = gcc_xo_gpll0_map,
  1002. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  1003. .clkr.hw.init = &(struct clk_init_data){
  1004. .name = "jpeg0_clk_src",
  1005. .parent_data = gcc_xo_gpll0_parent_data,
  1006. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1007. .ops = &clk_rcg2_ops,
  1008. },
  1009. };
  1010. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  1011. F(24000000, P_GPLL0, 1, 1, 45),
  1012. F(66670000, P_GPLL0, 12, 0, 0),
  1013. { }
  1014. };
  1015. static struct clk_rcg2 mclk0_clk_src = {
  1016. .cmd_rcgr = 0x52000,
  1017. .mnd_width = 8,
  1018. .hid_width = 5,
  1019. .parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
  1020. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  1021. .clkr.hw.init = &(struct clk_init_data){
  1022. .name = "mclk0_clk_src",
  1023. .parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
  1024. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data),
  1025. .ops = &clk_rcg2_ops,
  1026. },
  1027. };
  1028. static struct clk_rcg2 mclk1_clk_src = {
  1029. .cmd_rcgr = 0x53000,
  1030. .mnd_width = 8,
  1031. .hid_width = 5,
  1032. .parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
  1033. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  1034. .clkr.hw.init = &(struct clk_init_data){
  1035. .name = "mclk1_clk_src",
  1036. .parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
  1037. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data),
  1038. .ops = &clk_rcg2_ops,
  1039. },
  1040. };
  1041. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  1042. F(100000000, P_GPLL0, 8, 0, 0),
  1043. F(200000000, P_GPLL0, 4, 0, 0),
  1044. { }
  1045. };
  1046. static struct clk_rcg2 csi0phytimer_clk_src = {
  1047. .cmd_rcgr = 0x4e000,
  1048. .hid_width = 5,
  1049. .parent_map = gcc_xo_gpll0_gpll1a_map,
  1050. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  1051. .clkr.hw.init = &(struct clk_init_data){
  1052. .name = "csi0phytimer_clk_src",
  1053. .parent_data = gcc_xo_gpll0_gpll1a_parent_data,
  1054. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_parent_data),
  1055. .ops = &clk_rcg2_ops,
  1056. },
  1057. };
  1058. static struct clk_rcg2 csi1phytimer_clk_src = {
  1059. .cmd_rcgr = 0x4f000,
  1060. .hid_width = 5,
  1061. .parent_map = gcc_xo_gpll0_gpll1a_map,
  1062. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  1063. .clkr.hw.init = &(struct clk_init_data){
  1064. .name = "csi1phytimer_clk_src",
  1065. .parent_data = gcc_xo_gpll0_gpll1a_parent_data,
  1066. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_parent_data),
  1067. .ops = &clk_rcg2_ops,
  1068. },
  1069. };
  1070. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  1071. F(160000000, P_GPLL0, 5, 0, 0),
  1072. F(200000000, P_GPLL0, 4, 0, 0),
  1073. F(228570000, P_GPLL0, 3.5, 0, 0),
  1074. F(266670000, P_GPLL0, 3, 0, 0),
  1075. F(320000000, P_GPLL0, 2.5, 0, 0),
  1076. F(465000000, P_GPLL2, 2, 0, 0),
  1077. { }
  1078. };
  1079. static struct clk_rcg2 cpp_clk_src = {
  1080. .cmd_rcgr = 0x58018,
  1081. .hid_width = 5,
  1082. .parent_map = gcc_xo_gpll0_gpll2_map,
  1083. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  1084. .clkr.hw.init = &(struct clk_init_data){
  1085. .name = "cpp_clk_src",
  1086. .parent_data = gcc_xo_gpll0_gpll2_parent_data,
  1087. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_parent_data),
  1088. .ops = &clk_rcg2_ops,
  1089. },
  1090. };
  1091. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  1092. F(50000000, P_GPLL0, 16, 0, 0),
  1093. F(80000000, P_GPLL0, 10, 0, 0),
  1094. F(100000000, P_GPLL0, 8, 0, 0),
  1095. F(160000000, P_GPLL0, 5, 0, 0),
  1096. { }
  1097. };
  1098. /* This is not in the documentation but is in the downstream driver */
  1099. static struct clk_rcg2 crypto_clk_src = {
  1100. .cmd_rcgr = 0x16004,
  1101. .hid_width = 5,
  1102. .parent_map = gcc_xo_gpll0_map,
  1103. .freq_tbl = ftbl_gcc_crypto_clk,
  1104. .clkr.hw.init = &(struct clk_init_data){
  1105. .name = "crypto_clk_src",
  1106. .parent_data = gcc_xo_gpll0_parent_data,
  1107. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1108. .ops = &clk_rcg2_ops,
  1109. },
  1110. };
  1111. /*
  1112. * This is a frequency table for "General Purpose" clocks.
  1113. * These clocks can be muxed to the SoC pins and may be used by
  1114. * external devices. They're often used as PWM source.
  1115. *
  1116. * Please note that MND divider must be enabled for duty-cycle
  1117. * control to be possible. (M != N) Also since D register is configured
  1118. * with a value multiplied by 2, and duty cycle is calculated as
  1119. * (2 * D) % 2^W
  1120. * DutyCycle = ----------------
  1121. * 2 * (N % 2^W)
  1122. * (where W = .mnd_width)
  1123. * N must be half or less than maximum value for the register.
  1124. * Otherwise duty-cycle control would be limited.
  1125. * (e.g. for 8-bit NMD N should be less than 128)
  1126. */
  1127. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  1128. F(10000, P_XO, 16, 1, 120),
  1129. F(100000, P_XO, 16, 1, 12),
  1130. F(500000, P_GPLL0, 16, 1, 100),
  1131. F(1000000, P_GPLL0, 16, 1, 50),
  1132. F(2500000, P_GPLL0, 16, 1, 20),
  1133. F(5000000, P_GPLL0, 16, 1, 10),
  1134. F(19200000, P_XO, 1, 0, 0),
  1135. { }
  1136. };
  1137. static struct clk_rcg2 gp1_clk_src = {
  1138. .cmd_rcgr = 0x08004,
  1139. .mnd_width = 8,
  1140. .hid_width = 5,
  1141. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  1142. .freq_tbl = ftbl_gcc_gp1_3_clk,
  1143. .clkr.hw.init = &(struct clk_init_data){
  1144. .name = "gp1_clk_src",
  1145. .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
  1146. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
  1147. .ops = &clk_rcg2_ops,
  1148. },
  1149. };
  1150. static struct clk_rcg2 gp2_clk_src = {
  1151. .cmd_rcgr = 0x09004,
  1152. .mnd_width = 8,
  1153. .hid_width = 5,
  1154. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  1155. .freq_tbl = ftbl_gcc_gp1_3_clk,
  1156. .clkr.hw.init = &(struct clk_init_data){
  1157. .name = "gp2_clk_src",
  1158. .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
  1159. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
  1160. .ops = &clk_rcg2_ops,
  1161. },
  1162. };
  1163. static struct clk_rcg2 gp3_clk_src = {
  1164. .cmd_rcgr = 0x0a004,
  1165. .mnd_width = 8,
  1166. .hid_width = 5,
  1167. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  1168. .freq_tbl = ftbl_gcc_gp1_3_clk,
  1169. .clkr.hw.init = &(struct clk_init_data){
  1170. .name = "gp3_clk_src",
  1171. .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
  1172. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
  1173. .ops = &clk_rcg2_ops,
  1174. },
  1175. };
  1176. static struct clk_rcg2 byte0_clk_src = {
  1177. .cmd_rcgr = 0x4d044,
  1178. .hid_width = 5,
  1179. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  1180. .clkr.hw.init = &(struct clk_init_data){
  1181. .name = "byte0_clk_src",
  1182. .parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
  1183. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte_parent_data),
  1184. .ops = &clk_byte2_ops,
  1185. .flags = CLK_SET_RATE_PARENT,
  1186. },
  1187. };
  1188. static struct clk_rcg2 byte1_clk_src = {
  1189. .cmd_rcgr = 0x4d0b0,
  1190. .hid_width = 5,
  1191. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  1192. .clkr.hw.init = &(struct clk_init_data){
  1193. .name = "byte1_clk_src",
  1194. .parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
  1195. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte_parent_data),
  1196. .ops = &clk_byte2_ops,
  1197. .flags = CLK_SET_RATE_PARENT,
  1198. },
  1199. };
  1200. static const struct freq_tbl ftbl_gcc_mdss_esc_clk[] = {
  1201. F(19200000, P_XO, 1, 0, 0),
  1202. { }
  1203. };
  1204. static struct clk_rcg2 esc0_clk_src = {
  1205. .cmd_rcgr = 0x4d060,
  1206. .hid_width = 5,
  1207. .parent_map = gcc_xo_dsibyte_map,
  1208. .freq_tbl = ftbl_gcc_mdss_esc_clk,
  1209. .clkr.hw.init = &(struct clk_init_data){
  1210. .name = "esc0_clk_src",
  1211. .parent_data = gcc_xo_dsibyte_parent_data,
  1212. .num_parents = ARRAY_SIZE(gcc_xo_dsibyte_parent_data),
  1213. .ops = &clk_rcg2_ops,
  1214. },
  1215. };
  1216. static struct clk_rcg2 esc1_clk_src = {
  1217. .cmd_rcgr = 0x4d0a8,
  1218. .hid_width = 5,
  1219. .parent_map = gcc_xo_dsibyte_map,
  1220. .freq_tbl = ftbl_gcc_mdss_esc_clk,
  1221. .clkr.hw.init = &(struct clk_init_data){
  1222. .name = "esc1_clk_src",
  1223. .parent_data = gcc_xo_dsibyte_parent_data,
  1224. .num_parents = ARRAY_SIZE(gcc_xo_dsibyte_parent_data),
  1225. .ops = &clk_rcg2_ops,
  1226. },
  1227. };
  1228. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  1229. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  1230. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  1231. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  1232. F(145500000, P_GPLL0_AUX, 5.5, 0, 0),
  1233. F(153600000, P_GPLL0, 4, 0, 0),
  1234. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  1235. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  1236. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  1237. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  1238. F(307200000, P_GPLL1, 2, 0, 0),
  1239. F(366670000, P_GPLL3_AUX, 3, 0, 0),
  1240. { }
  1241. };
  1242. static struct clk_rcg2 mdp_clk_src = {
  1243. .cmd_rcgr = 0x4d014,
  1244. .hid_width = 5,
  1245. .parent_map = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map,
  1246. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  1247. .clkr.hw.init = &(struct clk_init_data){
  1248. .name = "mdp_clk_src",
  1249. .parent_data = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data,
  1250. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data),
  1251. .ops = &clk_rcg2_ops,
  1252. },
  1253. };
  1254. static struct clk_rcg2 pclk0_clk_src = {
  1255. .cmd_rcgr = 0x4d000,
  1256. .mnd_width = 8,
  1257. .hid_width = 5,
  1258. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  1259. .clkr.hw.init = &(struct clk_init_data){
  1260. .name = "pclk0_clk_src",
  1261. .parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
  1262. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy_parent_data),
  1263. .ops = &clk_pixel_ops,
  1264. .flags = CLK_SET_RATE_PARENT,
  1265. },
  1266. };
  1267. static struct clk_rcg2 pclk1_clk_src = {
  1268. .cmd_rcgr = 0x4d0b8,
  1269. .mnd_width = 8,
  1270. .hid_width = 5,
  1271. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  1272. .clkr.hw.init = &(struct clk_init_data){
  1273. .name = "pclk1_clk_src",
  1274. .parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
  1275. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy_parent_data),
  1276. .ops = &clk_pixel_ops,
  1277. .flags = CLK_SET_RATE_PARENT,
  1278. },
  1279. };
  1280. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  1281. F(19200000, P_XO, 1, 0, 0),
  1282. { }
  1283. };
  1284. static struct clk_rcg2 vsync_clk_src = {
  1285. .cmd_rcgr = 0x4d02c,
  1286. .hid_width = 5,
  1287. .parent_map = gcc_xo_gpll0a_map,
  1288. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  1289. .clkr.hw.init = &(struct clk_init_data){
  1290. .name = "vsync_clk_src",
  1291. .parent_data = gcc_xo_gpll0a_parent_data,
  1292. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_parent_data),
  1293. .ops = &clk_rcg2_ops,
  1294. },
  1295. };
  1296. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  1297. F(64000000, P_GPLL0, 12.5, 0, 0),
  1298. { }
  1299. };
  1300. /* This is not in the documentation but is in the downstream driver */
  1301. static struct clk_rcg2 pdm2_clk_src = {
  1302. .cmd_rcgr = 0x44010,
  1303. .hid_width = 5,
  1304. .parent_map = gcc_xo_gpll0_map,
  1305. .freq_tbl = ftbl_gcc_pdm2_clk,
  1306. .clkr.hw.init = &(struct clk_init_data){
  1307. .name = "pdm2_clk_src",
  1308. .parent_data = gcc_xo_gpll0_parent_data,
  1309. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1310. .ops = &clk_rcg2_ops,
  1311. },
  1312. };
  1313. static const struct freq_tbl ftbl_gcc_sdcc_apps_clk[] = {
  1314. F(144000, P_XO, 16, 3, 25),
  1315. F(400000, P_XO, 12, 1, 4),
  1316. F(20000000, P_GPLL0, 10, 1, 4),
  1317. F(25000000, P_GPLL0, 16, 1, 2),
  1318. F(50000000, P_GPLL0, 16, 0, 0),
  1319. F(100000000, P_GPLL0, 8, 0, 0),
  1320. F(177770000, P_GPLL0, 4.5, 0, 0),
  1321. F(200000000, P_GPLL0, 4, 0, 0),
  1322. { }
  1323. };
  1324. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1325. .cmd_rcgr = 0x42004,
  1326. .mnd_width = 8,
  1327. .hid_width = 5,
  1328. .parent_map = gcc_xo_gpll0_map,
  1329. .freq_tbl = ftbl_gcc_sdcc_apps_clk,
  1330. .clkr.hw.init = &(struct clk_init_data){
  1331. .name = "sdcc1_apps_clk_src",
  1332. .parent_data = gcc_xo_gpll0_parent_data,
  1333. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1334. .ops = &clk_rcg2_floor_ops,
  1335. },
  1336. };
  1337. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1338. .cmd_rcgr = 0x43004,
  1339. .mnd_width = 8,
  1340. .hid_width = 5,
  1341. .parent_map = gcc_xo_gpll0_map,
  1342. .freq_tbl = ftbl_gcc_sdcc_apps_clk,
  1343. .clkr.hw.init = &(struct clk_init_data){
  1344. .name = "sdcc2_apps_clk_src",
  1345. .parent_data = gcc_xo_gpll0_parent_data,
  1346. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1347. .ops = &clk_rcg2_floor_ops,
  1348. },
  1349. };
  1350. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  1351. F(154285000, P_GPLL6, 7, 0, 0),
  1352. F(320000000, P_GPLL0, 2.5, 0, 0),
  1353. F(400000000, P_GPLL0, 2, 0, 0),
  1354. { }
  1355. };
  1356. static struct clk_rcg2 apss_tcu_clk_src = {
  1357. .cmd_rcgr = 0x1207c,
  1358. .hid_width = 5,
  1359. .parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
  1360. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  1361. .clkr.hw.init = &(struct clk_init_data){
  1362. .name = "apss_tcu_clk_src",
  1363. .parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
  1364. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data),
  1365. .ops = &clk_rcg2_ops,
  1366. },
  1367. };
  1368. static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
  1369. F(19200000, P_XO, 1, 0, 0),
  1370. F(100000000, P_GPLL0, 8, 0, 0),
  1371. F(200000000, P_GPLL0, 4, 0, 0),
  1372. F(266500000, P_BIMC, 4, 0, 0),
  1373. F(400000000, P_GPLL0, 2, 0, 0),
  1374. F(533000000, P_BIMC, 2, 0, 0),
  1375. { }
  1376. };
  1377. static struct clk_rcg2 bimc_gpu_clk_src = {
  1378. .cmd_rcgr = 0x31028,
  1379. .hid_width = 5,
  1380. .parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
  1381. .freq_tbl = ftbl_gcc_bimc_gpu_clk,
  1382. .clkr.hw.init = &(struct clk_init_data){
  1383. .name = "bimc_gpu_clk_src",
  1384. .parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
  1385. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data),
  1386. .flags = CLK_GET_RATE_NOCACHE,
  1387. .ops = &clk_rcg2_ops,
  1388. },
  1389. };
  1390. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1391. F(57140000, P_GPLL0, 14, 0, 0),
  1392. F(80000000, P_GPLL0, 10, 0, 0),
  1393. F(100000000, P_GPLL0, 8, 0, 0),
  1394. { }
  1395. };
  1396. static struct clk_rcg2 usb_hs_system_clk_src = {
  1397. .cmd_rcgr = 0x41010,
  1398. .hid_width = 5,
  1399. .parent_map = gcc_xo_gpll0_map,
  1400. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1401. .clkr.hw.init = &(struct clk_init_data){
  1402. .name = "usb_hs_system_clk_src",
  1403. .parent_data = gcc_xo_gpll0_parent_data,
  1404. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1405. .ops = &clk_rcg2_ops,
  1406. },
  1407. };
  1408. static const struct freq_tbl ftbl_gcc_usb_fs_system_clk[] = {
  1409. F(64000000, P_GPLL0, 12.5, 0, 0),
  1410. { }
  1411. };
  1412. static struct clk_rcg2 usb_fs_system_clk_src = {
  1413. .cmd_rcgr = 0x3f010,
  1414. .hid_width = 5,
  1415. .parent_map = gcc_xo_gpll0_map,
  1416. .freq_tbl = ftbl_gcc_usb_fs_system_clk,
  1417. .clkr.hw.init = &(struct clk_init_data){
  1418. .name = "usb_fs_system_clk_src",
  1419. .parent_data = gcc_xo_gpll6_gpll0_parent_data,
  1420. .num_parents = ARRAY_SIZE(gcc_xo_gpll6_gpll0_parent_data),
  1421. .ops = &clk_rcg2_ops,
  1422. },
  1423. };
  1424. static const struct freq_tbl ftbl_gcc_usb_fs_ic_clk[] = {
  1425. F(60000000, P_GPLL6, 1, 1, 18),
  1426. { }
  1427. };
  1428. static struct clk_rcg2 usb_fs_ic_clk_src = {
  1429. .cmd_rcgr = 0x3f034,
  1430. .hid_width = 5,
  1431. .parent_map = gcc_xo_gpll0_map,
  1432. .freq_tbl = ftbl_gcc_usb_fs_ic_clk,
  1433. .clkr.hw.init = &(struct clk_init_data){
  1434. .name = "usb_fs_ic_clk_src",
  1435. .parent_data = gcc_xo_gpll6_gpll0a_parent_data,
  1436. .num_parents = ARRAY_SIZE(gcc_xo_gpll6_gpll0a_parent_data),
  1437. .ops = &clk_rcg2_ops,
  1438. },
  1439. };
  1440. static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
  1441. F(3200000, P_XO, 6, 0, 0),
  1442. F(6400000, P_XO, 3, 0, 0),
  1443. F(9600000, P_XO, 2, 0, 0),
  1444. F(19200000, P_XO, 1, 0, 0),
  1445. F(40000000, P_GPLL0, 10, 1, 2),
  1446. F(66670000, P_GPLL0, 12, 0, 0),
  1447. F(80000000, P_GPLL0, 10, 0, 0),
  1448. F(100000000, P_GPLL0, 8, 0, 0),
  1449. { }
  1450. };
  1451. static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
  1452. .cmd_rcgr = 0x1c010,
  1453. .hid_width = 5,
  1454. .mnd_width = 8,
  1455. .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
  1456. .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
  1457. .clkr.hw.init = &(struct clk_init_data){
  1458. .name = "ultaudio_ahbfabric_clk_src",
  1459. .parent_data = gcc_xo_gpll0_gpll1_sleep_parent_data,
  1460. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep_parent_data),
  1461. .ops = &clk_rcg2_ops,
  1462. },
  1463. };
  1464. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
  1465. .halt_reg = 0x1c028,
  1466. .clkr = {
  1467. .enable_reg = 0x1c028,
  1468. .enable_mask = BIT(0),
  1469. .hw.init = &(struct clk_init_data){
  1470. .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
  1471. .parent_hws = (const struct clk_hw*[]){
  1472. &ultaudio_ahbfabric_clk_src.clkr.hw,
  1473. },
  1474. .num_parents = 1,
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. .ops = &clk_branch2_ops,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
  1481. .halt_reg = 0x1c024,
  1482. .clkr = {
  1483. .enable_reg = 0x1c024,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
  1487. .parent_hws = (const struct clk_hw*[]){
  1488. &ultaudio_ahbfabric_clk_src.clkr.hw,
  1489. },
  1490. .num_parents = 1,
  1491. .flags = CLK_SET_RATE_PARENT,
  1492. .ops = &clk_branch2_ops,
  1493. },
  1494. },
  1495. };
  1496. static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
  1497. F(128000, P_XO, 10, 1, 15),
  1498. F(256000, P_XO, 5, 1, 15),
  1499. F(384000, P_XO, 5, 1, 10),
  1500. F(512000, P_XO, 5, 2, 15),
  1501. F(576000, P_XO, 5, 3, 20),
  1502. F(705600, P_GPLL1, 16, 1, 80),
  1503. F(768000, P_XO, 5, 1, 5),
  1504. F(800000, P_XO, 5, 5, 24),
  1505. F(1024000, P_XO, 5, 4, 15),
  1506. F(1152000, P_XO, 1, 3, 50),
  1507. F(1411200, P_GPLL1, 16, 1, 40),
  1508. F(1536000, P_XO, 1, 2, 25),
  1509. F(1600000, P_XO, 12, 0, 0),
  1510. F(1728000, P_XO, 5, 9, 20),
  1511. F(2048000, P_XO, 5, 8, 15),
  1512. F(2304000, P_XO, 5, 3, 5),
  1513. F(2400000, P_XO, 8, 0, 0),
  1514. F(2822400, P_GPLL1, 16, 1, 20),
  1515. F(3072000, P_XO, 5, 4, 5),
  1516. F(4096000, P_GPLL1, 9, 2, 49),
  1517. F(4800000, P_XO, 4, 0, 0),
  1518. F(5644800, P_GPLL1, 16, 1, 10),
  1519. F(6144000, P_GPLL1, 7, 1, 21),
  1520. F(8192000, P_GPLL1, 9, 4, 49),
  1521. F(9600000, P_XO, 2, 0, 0),
  1522. F(11289600, P_GPLL1, 16, 1, 5),
  1523. F(12288000, P_GPLL1, 7, 2, 21),
  1524. { }
  1525. };
  1526. static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
  1527. .cmd_rcgr = 0x1c054,
  1528. .hid_width = 5,
  1529. .mnd_width = 8,
  1530. .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
  1531. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1532. .clkr.hw.init = &(struct clk_init_data){
  1533. .name = "ultaudio_lpaif_pri_i2s_clk_src",
  1534. .parent_data = gcc_xo_gpll1_epi2s_emclk_sleep_parent_data,
  1535. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep_parent_data),
  1536. .ops = &clk_rcg2_ops,
  1537. },
  1538. };
  1539. static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
  1540. .halt_reg = 0x1c068,
  1541. .clkr = {
  1542. .enable_reg = 0x1c068,
  1543. .enable_mask = BIT(0),
  1544. .hw.init = &(struct clk_init_data){
  1545. .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
  1546. .parent_hws = (const struct clk_hw*[]){
  1547. &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
  1548. },
  1549. .num_parents = 1,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
  1556. .cmd_rcgr = 0x1c06c,
  1557. .hid_width = 5,
  1558. .mnd_width = 8,
  1559. .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
  1560. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1561. .clkr.hw.init = &(struct clk_init_data){
  1562. .name = "ultaudio_lpaif_sec_i2s_clk_src",
  1563. .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
  1564. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep_parent_data),
  1565. .ops = &clk_rcg2_ops,
  1566. },
  1567. };
  1568. static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
  1569. .halt_reg = 0x1c080,
  1570. .clkr = {
  1571. .enable_reg = 0x1c080,
  1572. .enable_mask = BIT(0),
  1573. .hw.init = &(struct clk_init_data){
  1574. .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
  1575. .parent_hws = (const struct clk_hw*[]){
  1576. &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
  1577. },
  1578. .num_parents = 1,
  1579. .flags = CLK_SET_RATE_PARENT,
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
  1585. .cmd_rcgr = 0x1c084,
  1586. .hid_width = 5,
  1587. .mnd_width = 8,
  1588. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1589. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1590. .clkr.hw.init = &(struct clk_init_data){
  1591. .name = "ultaudio_lpaif_aux_i2s_clk_src",
  1592. .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
  1593. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep_parent_data),
  1594. .ops = &clk_rcg2_ops,
  1595. },
  1596. };
  1597. static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
  1598. .halt_reg = 0x1c098,
  1599. .clkr = {
  1600. .enable_reg = 0x1c098,
  1601. .enable_mask = BIT(0),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
  1604. .parent_hws = (const struct clk_hw*[]){
  1605. &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
  1606. },
  1607. .num_parents = 1,
  1608. .flags = CLK_SET_RATE_PARENT,
  1609. .ops = &clk_branch2_ops,
  1610. },
  1611. },
  1612. };
  1613. static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
  1614. F(19200000, P_XO, 1, 0, 0),
  1615. { }
  1616. };
  1617. static struct clk_rcg2 ultaudio_xo_clk_src = {
  1618. .cmd_rcgr = 0x1c034,
  1619. .hid_width = 5,
  1620. .parent_map = gcc_xo_sleep_map,
  1621. .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
  1622. .clkr.hw.init = &(struct clk_init_data){
  1623. .name = "ultaudio_xo_clk_src",
  1624. .parent_data = gcc_xo_sleep_parent_data,
  1625. .num_parents = ARRAY_SIZE(gcc_xo_sleep_parent_data),
  1626. .ops = &clk_rcg2_ops,
  1627. },
  1628. };
  1629. static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
  1630. .halt_reg = 0x1c04c,
  1631. .clkr = {
  1632. .enable_reg = 0x1c04c,
  1633. .enable_mask = BIT(0),
  1634. .hw.init = &(struct clk_init_data){
  1635. .name = "gcc_ultaudio_avsync_xo_clk",
  1636. .parent_hws = (const struct clk_hw*[]){
  1637. &ultaudio_xo_clk_src.clkr.hw,
  1638. },
  1639. .num_parents = 1,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. .ops = &clk_branch2_ops,
  1642. },
  1643. },
  1644. };
  1645. static struct clk_branch gcc_ultaudio_stc_xo_clk = {
  1646. .halt_reg = 0x1c050,
  1647. .clkr = {
  1648. .enable_reg = 0x1c050,
  1649. .enable_mask = BIT(0),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gcc_ultaudio_stc_xo_clk",
  1652. .parent_hws = (const struct clk_hw*[]){
  1653. &ultaudio_xo_clk_src.clkr.hw,
  1654. },
  1655. .num_parents = 1,
  1656. .flags = CLK_SET_RATE_PARENT,
  1657. .ops = &clk_branch2_ops,
  1658. },
  1659. },
  1660. };
  1661. static const struct freq_tbl ftbl_codec_clk[] = {
  1662. F(9600000, P_XO, 2, 0, 0),
  1663. F(12288000, P_XO, 1, 16, 25),
  1664. F(19200000, P_XO, 1, 0, 0),
  1665. F(11289600, P_EXT_MCLK, 1, 0, 0),
  1666. { }
  1667. };
  1668. static struct clk_rcg2 codec_digcodec_clk_src = {
  1669. .cmd_rcgr = 0x1c09c,
  1670. .mnd_width = 8,
  1671. .hid_width = 5,
  1672. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1673. .freq_tbl = ftbl_codec_clk,
  1674. .clkr.hw.init = &(struct clk_init_data){
  1675. .name = "codec_digcodec_clk_src",
  1676. .parent_data = gcc_xo_gpll1_emclk_sleep_parent_data,
  1677. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep_parent_data),
  1678. .ops = &clk_rcg2_ops,
  1679. },
  1680. };
  1681. static struct clk_branch gcc_codec_digcodec_clk = {
  1682. .halt_reg = 0x1c0b0,
  1683. .clkr = {
  1684. .enable_reg = 0x1c0b0,
  1685. .enable_mask = BIT(0),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "gcc_ultaudio_codec_digcodec_clk",
  1688. .parent_hws = (const struct clk_hw*[]){
  1689. &codec_digcodec_clk_src.clkr.hw,
  1690. },
  1691. .num_parents = 1,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
  1698. .halt_reg = 0x1c000,
  1699. .clkr = {
  1700. .enable_reg = 0x1c000,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "gcc_ultaudio_pcnoc_mport_clk",
  1704. .parent_hws = (const struct clk_hw*[]){
  1705. &pcnoc_bfdcd_clk_src.clkr.hw,
  1706. },
  1707. .num_parents = 1,
  1708. .ops = &clk_branch2_ops,
  1709. },
  1710. },
  1711. };
  1712. static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
  1713. .halt_reg = 0x1c004,
  1714. .clkr = {
  1715. .enable_reg = 0x1c004,
  1716. .enable_mask = BIT(0),
  1717. .hw.init = &(struct clk_init_data){
  1718. .name = "gcc_ultaudio_pcnoc_sway_clk",
  1719. .parent_hws = (const struct clk_hw*[]){
  1720. &pcnoc_bfdcd_clk_src.clkr.hw,
  1721. },
  1722. .num_parents = 1,
  1723. .ops = &clk_branch2_ops,
  1724. },
  1725. },
  1726. };
  1727. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1728. F(133330000, P_GPLL0, 6, 0, 0),
  1729. F(200000000, P_GPLL0, 4, 0, 0),
  1730. F(266670000, P_GPLL0, 3, 0, 0),
  1731. { }
  1732. };
  1733. static struct clk_rcg2 vcodec0_clk_src = {
  1734. .cmd_rcgr = 0x4C000,
  1735. .mnd_width = 8,
  1736. .hid_width = 5,
  1737. .parent_map = gcc_xo_gpll0_map,
  1738. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1739. .clkr.hw.init = &(struct clk_init_data){
  1740. .name = "vcodec0_clk_src",
  1741. .parent_data = gcc_xo_gpll0_parent_data,
  1742. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
  1743. .ops = &clk_rcg2_ops,
  1744. },
  1745. };
  1746. static struct clk_branch gcc_blsp1_ahb_clk = {
  1747. .halt_reg = 0x01008,
  1748. .halt_check = BRANCH_HALT_VOTED,
  1749. .clkr = {
  1750. .enable_reg = 0x45004,
  1751. .enable_mask = BIT(10),
  1752. .hw.init = &(struct clk_init_data){
  1753. .name = "gcc_blsp1_ahb_clk",
  1754. .parent_hws = (const struct clk_hw*[]){
  1755. &pcnoc_bfdcd_clk_src.clkr.hw,
  1756. },
  1757. .num_parents = 1,
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch gcc_blsp1_sleep_clk = {
  1763. .halt_reg = 0x01004,
  1764. .clkr = {
  1765. .enable_reg = 0x01004,
  1766. .enable_mask = BIT(0),
  1767. .hw.init = &(struct clk_init_data){
  1768. .name = "gcc_blsp1_sleep_clk",
  1769. .ops = &clk_branch2_ops,
  1770. },
  1771. },
  1772. };
  1773. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1774. .halt_reg = 0x02008,
  1775. .clkr = {
  1776. .enable_reg = 0x02008,
  1777. .enable_mask = BIT(0),
  1778. .hw.init = &(struct clk_init_data){
  1779. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1780. .parent_hws = (const struct clk_hw*[]){
  1781. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1782. },
  1783. .num_parents = 1,
  1784. .flags = CLK_SET_RATE_PARENT,
  1785. .ops = &clk_branch2_ops,
  1786. },
  1787. },
  1788. };
  1789. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1790. .halt_reg = 0x02004,
  1791. .clkr = {
  1792. .enable_reg = 0x02004,
  1793. .enable_mask = BIT(0),
  1794. .hw.init = &(struct clk_init_data){
  1795. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1796. .parent_hws = (const struct clk_hw*[]){
  1797. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1798. },
  1799. .num_parents = 1,
  1800. .flags = CLK_SET_RATE_PARENT,
  1801. .ops = &clk_branch2_ops,
  1802. },
  1803. },
  1804. };
  1805. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1806. .halt_reg = 0x03010,
  1807. .clkr = {
  1808. .enable_reg = 0x03010,
  1809. .enable_mask = BIT(0),
  1810. .hw.init = &(struct clk_init_data){
  1811. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1812. .parent_hws = (const struct clk_hw*[]){
  1813. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1814. },
  1815. .num_parents = 1,
  1816. .flags = CLK_SET_RATE_PARENT,
  1817. .ops = &clk_branch2_ops,
  1818. },
  1819. },
  1820. };
  1821. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1822. .halt_reg = 0x0300c,
  1823. .clkr = {
  1824. .enable_reg = 0x0300c,
  1825. .enable_mask = BIT(0),
  1826. .hw.init = &(struct clk_init_data){
  1827. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1828. .parent_hws = (const struct clk_hw*[]){
  1829. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1830. },
  1831. .num_parents = 1,
  1832. .flags = CLK_SET_RATE_PARENT,
  1833. .ops = &clk_branch2_ops,
  1834. },
  1835. },
  1836. };
  1837. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1838. .halt_reg = 0x04020,
  1839. .clkr = {
  1840. .enable_reg = 0x04020,
  1841. .enable_mask = BIT(0),
  1842. .hw.init = &(struct clk_init_data){
  1843. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1844. .parent_hws = (const struct clk_hw*[]){
  1845. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1846. },
  1847. .num_parents = 1,
  1848. .flags = CLK_SET_RATE_PARENT,
  1849. .ops = &clk_branch2_ops,
  1850. },
  1851. },
  1852. };
  1853. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1854. .halt_reg = 0x0401c,
  1855. .clkr = {
  1856. .enable_reg = 0x0401c,
  1857. .enable_mask = BIT(0),
  1858. .hw.init = &(struct clk_init_data){
  1859. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1860. .parent_hws = (const struct clk_hw*[]){
  1861. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1862. },
  1863. .num_parents = 1,
  1864. .flags = CLK_SET_RATE_PARENT,
  1865. .ops = &clk_branch2_ops,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1870. .halt_reg = 0x05020,
  1871. .clkr = {
  1872. .enable_reg = 0x05020,
  1873. .enable_mask = BIT(0),
  1874. .hw.init = &(struct clk_init_data){
  1875. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1876. .parent_hws = (const struct clk_hw*[]){
  1877. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1878. },
  1879. .num_parents = 1,
  1880. .flags = CLK_SET_RATE_PARENT,
  1881. .ops = &clk_branch2_ops,
  1882. },
  1883. },
  1884. };
  1885. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1886. .halt_reg = 0x0501c,
  1887. .clkr = {
  1888. .enable_reg = 0x0501c,
  1889. .enable_mask = BIT(0),
  1890. .hw.init = &(struct clk_init_data){
  1891. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1892. .parent_hws = (const struct clk_hw*[]){
  1893. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1894. },
  1895. .num_parents = 1,
  1896. .flags = CLK_SET_RATE_PARENT,
  1897. .ops = &clk_branch2_ops,
  1898. },
  1899. },
  1900. };
  1901. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1902. .halt_reg = 0x06020,
  1903. .clkr = {
  1904. .enable_reg = 0x06020,
  1905. .enable_mask = BIT(0),
  1906. .hw.init = &(struct clk_init_data){
  1907. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1908. .parent_hws = (const struct clk_hw*[]){
  1909. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1910. },
  1911. .num_parents = 1,
  1912. .flags = CLK_SET_RATE_PARENT,
  1913. .ops = &clk_branch2_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1918. .halt_reg = 0x0601c,
  1919. .clkr = {
  1920. .enable_reg = 0x0601c,
  1921. .enable_mask = BIT(0),
  1922. .hw.init = &(struct clk_init_data){
  1923. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1924. .parent_hws = (const struct clk_hw*[]){
  1925. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1926. },
  1927. .num_parents = 1,
  1928. .flags = CLK_SET_RATE_PARENT,
  1929. .ops = &clk_branch2_ops,
  1930. },
  1931. },
  1932. };
  1933. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1934. .halt_reg = 0x07020,
  1935. .clkr = {
  1936. .enable_reg = 0x07020,
  1937. .enable_mask = BIT(0),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1940. .parent_hws = (const struct clk_hw*[]){
  1941. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1942. },
  1943. .num_parents = 1,
  1944. .flags = CLK_SET_RATE_PARENT,
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1950. .halt_reg = 0x0701c,
  1951. .clkr = {
  1952. .enable_reg = 0x0701c,
  1953. .enable_mask = BIT(0),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1956. .parent_hws = (const struct clk_hw*[]){
  1957. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1958. },
  1959. .num_parents = 1,
  1960. .flags = CLK_SET_RATE_PARENT,
  1961. .ops = &clk_branch2_ops,
  1962. },
  1963. },
  1964. };
  1965. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1966. .halt_reg = 0x0203c,
  1967. .clkr = {
  1968. .enable_reg = 0x0203c,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(struct clk_init_data){
  1971. .name = "gcc_blsp1_uart1_apps_clk",
  1972. .parent_hws = (const struct clk_hw*[]){
  1973. &blsp1_uart1_apps_clk_src.clkr.hw,
  1974. },
  1975. .num_parents = 1,
  1976. .flags = CLK_SET_RATE_PARENT,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1982. .halt_reg = 0x0302c,
  1983. .clkr = {
  1984. .enable_reg = 0x0302c,
  1985. .enable_mask = BIT(0),
  1986. .hw.init = &(struct clk_init_data){
  1987. .name = "gcc_blsp1_uart2_apps_clk",
  1988. .parent_hws = (const struct clk_hw*[]){
  1989. &blsp1_uart2_apps_clk_src.clkr.hw,
  1990. },
  1991. .num_parents = 1,
  1992. .flags = CLK_SET_RATE_PARENT,
  1993. .ops = &clk_branch2_ops,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1998. .halt_reg = 0x1300c,
  1999. .halt_check = BRANCH_HALT_VOTED,
  2000. .clkr = {
  2001. .enable_reg = 0x45004,
  2002. .enable_mask = BIT(7),
  2003. .hw.init = &(struct clk_init_data){
  2004. .name = "gcc_boot_rom_ahb_clk",
  2005. .parent_hws = (const struct clk_hw*[]){
  2006. &pcnoc_bfdcd_clk_src.clkr.hw,
  2007. },
  2008. .num_parents = 1,
  2009. .ops = &clk_branch2_ops,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch gcc_camss_cci_ahb_clk = {
  2014. .halt_reg = 0x5101c,
  2015. .clkr = {
  2016. .enable_reg = 0x5101c,
  2017. .enable_mask = BIT(0),
  2018. .hw.init = &(struct clk_init_data){
  2019. .name = "gcc_camss_cci_ahb_clk",
  2020. .parent_hws = (const struct clk_hw*[]){
  2021. &camss_ahb_clk_src.clkr.hw,
  2022. },
  2023. .num_parents = 1,
  2024. .flags = CLK_SET_RATE_PARENT,
  2025. .ops = &clk_branch2_ops,
  2026. },
  2027. },
  2028. };
  2029. static struct clk_branch gcc_camss_cci_clk = {
  2030. .halt_reg = 0x51018,
  2031. .clkr = {
  2032. .enable_reg = 0x51018,
  2033. .enable_mask = BIT(0),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "gcc_camss_cci_clk",
  2036. .parent_hws = (const struct clk_hw*[]){
  2037. &cci_clk_src.clkr.hw,
  2038. },
  2039. .num_parents = 1,
  2040. .flags = CLK_SET_RATE_PARENT,
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  2046. .halt_reg = 0x4e040,
  2047. .clkr = {
  2048. .enable_reg = 0x4e040,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_camss_csi0_ahb_clk",
  2052. .parent_hws = (const struct clk_hw*[]){
  2053. &camss_ahb_clk_src.clkr.hw,
  2054. },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch gcc_camss_csi0_clk = {
  2062. .halt_reg = 0x4e03c,
  2063. .clkr = {
  2064. .enable_reg = 0x4e03c,
  2065. .enable_mask = BIT(0),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_camss_csi0_clk",
  2068. .parent_hws = (const struct clk_hw*[]){
  2069. &csi0_clk_src.clkr.hw,
  2070. },
  2071. .num_parents = 1,
  2072. .flags = CLK_SET_RATE_PARENT,
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch gcc_camss_csi0phy_clk = {
  2078. .halt_reg = 0x4e048,
  2079. .clkr = {
  2080. .enable_reg = 0x4e048,
  2081. .enable_mask = BIT(0),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_camss_csi0phy_clk",
  2084. .parent_hws = (const struct clk_hw*[]){
  2085. &csi0_clk_src.clkr.hw,
  2086. },
  2087. .num_parents = 1,
  2088. .flags = CLK_SET_RATE_PARENT,
  2089. .ops = &clk_branch2_ops,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch gcc_camss_csi0pix_clk = {
  2094. .halt_reg = 0x4e058,
  2095. .clkr = {
  2096. .enable_reg = 0x4e058,
  2097. .enable_mask = BIT(0),
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "gcc_camss_csi0pix_clk",
  2100. .parent_hws = (const struct clk_hw*[]){
  2101. &csi0_clk_src.clkr.hw,
  2102. },
  2103. .num_parents = 1,
  2104. .flags = CLK_SET_RATE_PARENT,
  2105. .ops = &clk_branch2_ops,
  2106. },
  2107. },
  2108. };
  2109. static struct clk_branch gcc_camss_csi0rdi_clk = {
  2110. .halt_reg = 0x4e050,
  2111. .clkr = {
  2112. .enable_reg = 0x4e050,
  2113. .enable_mask = BIT(0),
  2114. .hw.init = &(struct clk_init_data){
  2115. .name = "gcc_camss_csi0rdi_clk",
  2116. .parent_hws = (const struct clk_hw*[]){
  2117. &csi0_clk_src.clkr.hw,
  2118. },
  2119. .num_parents = 1,
  2120. .flags = CLK_SET_RATE_PARENT,
  2121. .ops = &clk_branch2_ops,
  2122. },
  2123. },
  2124. };
  2125. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  2126. .halt_reg = 0x4f040,
  2127. .clkr = {
  2128. .enable_reg = 0x4f040,
  2129. .enable_mask = BIT(0),
  2130. .hw.init = &(struct clk_init_data){
  2131. .name = "gcc_camss_csi1_ahb_clk",
  2132. .parent_hws = (const struct clk_hw*[]){
  2133. &camss_ahb_clk_src.clkr.hw,
  2134. },
  2135. .num_parents = 1,
  2136. .flags = CLK_SET_RATE_PARENT,
  2137. .ops = &clk_branch2_ops,
  2138. },
  2139. },
  2140. };
  2141. static struct clk_branch gcc_camss_csi1_clk = {
  2142. .halt_reg = 0x4f03c,
  2143. .clkr = {
  2144. .enable_reg = 0x4f03c,
  2145. .enable_mask = BIT(0),
  2146. .hw.init = &(struct clk_init_data){
  2147. .name = "gcc_camss_csi1_clk",
  2148. .parent_hws = (const struct clk_hw*[]){
  2149. &csi1_clk_src.clkr.hw,
  2150. },
  2151. .num_parents = 1,
  2152. .flags = CLK_SET_RATE_PARENT,
  2153. .ops = &clk_branch2_ops,
  2154. },
  2155. },
  2156. };
  2157. static struct clk_branch gcc_camss_csi1phy_clk = {
  2158. .halt_reg = 0x4f048,
  2159. .clkr = {
  2160. .enable_reg = 0x4f048,
  2161. .enable_mask = BIT(0),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "gcc_camss_csi1phy_clk",
  2164. .parent_hws = (const struct clk_hw*[]){
  2165. &csi1_clk_src.clkr.hw,
  2166. },
  2167. .num_parents = 1,
  2168. .flags = CLK_SET_RATE_PARENT,
  2169. .ops = &clk_branch2_ops,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_branch gcc_camss_csi1pix_clk = {
  2174. .halt_reg = 0x4f058,
  2175. .clkr = {
  2176. .enable_reg = 0x4f058,
  2177. .enable_mask = BIT(0),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "gcc_camss_csi1pix_clk",
  2180. .parent_hws = (const struct clk_hw*[]){
  2181. &csi1_clk_src.clkr.hw,
  2182. },
  2183. .num_parents = 1,
  2184. .flags = CLK_SET_RATE_PARENT,
  2185. .ops = &clk_branch2_ops,
  2186. },
  2187. },
  2188. };
  2189. static struct clk_branch gcc_camss_csi1rdi_clk = {
  2190. .halt_reg = 0x4f050,
  2191. .clkr = {
  2192. .enable_reg = 0x4f050,
  2193. .enable_mask = BIT(0),
  2194. .hw.init = &(struct clk_init_data){
  2195. .name = "gcc_camss_csi1rdi_clk",
  2196. .parent_hws = (const struct clk_hw*[]){
  2197. &csi1_clk_src.clkr.hw,
  2198. },
  2199. .num_parents = 1,
  2200. .flags = CLK_SET_RATE_PARENT,
  2201. .ops = &clk_branch2_ops,
  2202. },
  2203. },
  2204. };
  2205. static struct clk_branch gcc_camss_csi2_ahb_clk = {
  2206. .halt_reg = 0x3c040,
  2207. .clkr = {
  2208. .enable_reg = 0x3c040,
  2209. .enable_mask = BIT(0),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "gcc_camss_csi2_ahb_clk",
  2212. .parent_hws = (const struct clk_hw*[]){
  2213. &camss_ahb_clk_src.clkr.hw,
  2214. },
  2215. .num_parents = 1,
  2216. .flags = CLK_SET_RATE_PARENT,
  2217. .ops = &clk_branch2_ops,
  2218. },
  2219. },
  2220. };
  2221. static struct clk_branch gcc_camss_csi2_clk = {
  2222. .halt_reg = 0x3c03c,
  2223. .clkr = {
  2224. .enable_reg = 0x3c03c,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "gcc_camss_csi2_clk",
  2228. .parent_hws = (const struct clk_hw*[]){
  2229. &csi2_clk_src.clkr.hw,
  2230. },
  2231. .num_parents = 1,
  2232. .flags = CLK_SET_RATE_PARENT,
  2233. .ops = &clk_branch2_ops,
  2234. },
  2235. },
  2236. };
  2237. static struct clk_branch gcc_camss_csi2phy_clk = {
  2238. .halt_reg = 0x3c048,
  2239. .clkr = {
  2240. .enable_reg = 0x3c048,
  2241. .enable_mask = BIT(0),
  2242. .hw.init = &(struct clk_init_data){
  2243. .name = "gcc_camss_csi2phy_clk",
  2244. .parent_hws = (const struct clk_hw*[]){
  2245. &csi2_clk_src.clkr.hw,
  2246. },
  2247. .num_parents = 1,
  2248. .flags = CLK_SET_RATE_PARENT,
  2249. .ops = &clk_branch2_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch gcc_camss_csi2pix_clk = {
  2254. .halt_reg = 0x3c058,
  2255. .clkr = {
  2256. .enable_reg = 0x3c058,
  2257. .enable_mask = BIT(0),
  2258. .hw.init = &(struct clk_init_data){
  2259. .name = "gcc_camss_csi2pix_clk",
  2260. .parent_hws = (const struct clk_hw*[]){
  2261. &csi2_clk_src.clkr.hw,
  2262. },
  2263. .num_parents = 1,
  2264. .flags = CLK_SET_RATE_PARENT,
  2265. .ops = &clk_branch2_ops,
  2266. },
  2267. },
  2268. };
  2269. static struct clk_branch gcc_camss_csi2rdi_clk = {
  2270. .halt_reg = 0x3c050,
  2271. .clkr = {
  2272. .enable_reg = 0x3c050,
  2273. .enable_mask = BIT(0),
  2274. .hw.init = &(struct clk_init_data){
  2275. .name = "gcc_camss_csi2rdi_clk",
  2276. .parent_hws = (const struct clk_hw*[]){
  2277. &csi2_clk_src.clkr.hw,
  2278. },
  2279. .num_parents = 1,
  2280. .flags = CLK_SET_RATE_PARENT,
  2281. .ops = &clk_branch2_ops,
  2282. },
  2283. },
  2284. };
  2285. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  2286. .halt_reg = 0x58050,
  2287. .clkr = {
  2288. .enable_reg = 0x58050,
  2289. .enable_mask = BIT(0),
  2290. .hw.init = &(struct clk_init_data){
  2291. .name = "gcc_camss_csi_vfe0_clk",
  2292. .parent_hws = (const struct clk_hw*[]){
  2293. &vfe0_clk_src.clkr.hw,
  2294. },
  2295. .num_parents = 1,
  2296. .flags = CLK_SET_RATE_PARENT,
  2297. .ops = &clk_branch2_ops,
  2298. },
  2299. },
  2300. };
  2301. static struct clk_branch gcc_camss_gp0_clk = {
  2302. .halt_reg = 0x54018,
  2303. .clkr = {
  2304. .enable_reg = 0x54018,
  2305. .enable_mask = BIT(0),
  2306. .hw.init = &(struct clk_init_data){
  2307. .name = "gcc_camss_gp0_clk",
  2308. .parent_hws = (const struct clk_hw*[]){
  2309. &camss_gp0_clk_src.clkr.hw,
  2310. },
  2311. .num_parents = 1,
  2312. .flags = CLK_SET_RATE_PARENT,
  2313. .ops = &clk_branch2_ops,
  2314. },
  2315. },
  2316. };
  2317. static struct clk_branch gcc_camss_gp1_clk = {
  2318. .halt_reg = 0x55018,
  2319. .clkr = {
  2320. .enable_reg = 0x55018,
  2321. .enable_mask = BIT(0),
  2322. .hw.init = &(struct clk_init_data){
  2323. .name = "gcc_camss_gp1_clk",
  2324. .parent_hws = (const struct clk_hw*[]){
  2325. &camss_gp1_clk_src.clkr.hw,
  2326. },
  2327. .num_parents = 1,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  2334. .halt_reg = 0x50004,
  2335. .clkr = {
  2336. .enable_reg = 0x50004,
  2337. .enable_mask = BIT(0),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "gcc_camss_ispif_ahb_clk",
  2340. .parent_hws = (const struct clk_hw*[]){
  2341. &camss_ahb_clk_src.clkr.hw,
  2342. },
  2343. .num_parents = 1,
  2344. .flags = CLK_SET_RATE_PARENT,
  2345. .ops = &clk_branch2_ops,
  2346. },
  2347. },
  2348. };
  2349. static struct clk_branch gcc_camss_jpeg0_clk = {
  2350. .halt_reg = 0x57020,
  2351. .clkr = {
  2352. .enable_reg = 0x57020,
  2353. .enable_mask = BIT(0),
  2354. .hw.init = &(struct clk_init_data){
  2355. .name = "gcc_camss_jpeg0_clk",
  2356. .parent_hws = (const struct clk_hw*[]){
  2357. &jpeg0_clk_src.clkr.hw,
  2358. },
  2359. .num_parents = 1,
  2360. .flags = CLK_SET_RATE_PARENT,
  2361. .ops = &clk_branch2_ops,
  2362. },
  2363. },
  2364. };
  2365. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  2366. .halt_reg = 0x57024,
  2367. .clkr = {
  2368. .enable_reg = 0x57024,
  2369. .enable_mask = BIT(0),
  2370. .hw.init = &(struct clk_init_data){
  2371. .name = "gcc_camss_jpeg_ahb_clk",
  2372. .parent_hws = (const struct clk_hw*[]){
  2373. &camss_ahb_clk_src.clkr.hw,
  2374. },
  2375. .num_parents = 1,
  2376. .flags = CLK_SET_RATE_PARENT,
  2377. .ops = &clk_branch2_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  2382. .halt_reg = 0x57028,
  2383. .clkr = {
  2384. .enable_reg = 0x57028,
  2385. .enable_mask = BIT(0),
  2386. .hw.init = &(struct clk_init_data){
  2387. .name = "gcc_camss_jpeg_axi_clk",
  2388. .parent_hws = (const struct clk_hw*[]){
  2389. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  2390. },
  2391. .num_parents = 1,
  2392. .flags = CLK_SET_RATE_PARENT,
  2393. .ops = &clk_branch2_ops,
  2394. },
  2395. },
  2396. };
  2397. static struct clk_branch gcc_camss_mclk0_clk = {
  2398. .halt_reg = 0x52018,
  2399. .clkr = {
  2400. .enable_reg = 0x52018,
  2401. .enable_mask = BIT(0),
  2402. .hw.init = &(struct clk_init_data){
  2403. .name = "gcc_camss_mclk0_clk",
  2404. .parent_hws = (const struct clk_hw*[]){
  2405. &mclk0_clk_src.clkr.hw,
  2406. },
  2407. .num_parents = 1,
  2408. .flags = CLK_SET_RATE_PARENT,
  2409. .ops = &clk_branch2_ops,
  2410. },
  2411. },
  2412. };
  2413. static struct clk_branch gcc_camss_mclk1_clk = {
  2414. .halt_reg = 0x53018,
  2415. .clkr = {
  2416. .enable_reg = 0x53018,
  2417. .enable_mask = BIT(0),
  2418. .hw.init = &(struct clk_init_data){
  2419. .name = "gcc_camss_mclk1_clk",
  2420. .parent_hws = (const struct clk_hw*[]){
  2421. &mclk1_clk_src.clkr.hw,
  2422. },
  2423. .num_parents = 1,
  2424. .flags = CLK_SET_RATE_PARENT,
  2425. .ops = &clk_branch2_ops,
  2426. },
  2427. },
  2428. };
  2429. static struct clk_branch gcc_camss_micro_ahb_clk = {
  2430. .halt_reg = 0x5600c,
  2431. .clkr = {
  2432. .enable_reg = 0x5600c,
  2433. .enable_mask = BIT(0),
  2434. .hw.init = &(struct clk_init_data){
  2435. .name = "gcc_camss_micro_ahb_clk",
  2436. .parent_hws = (const struct clk_hw*[]){
  2437. &camss_ahb_clk_src.clkr.hw,
  2438. },
  2439. .num_parents = 1,
  2440. .flags = CLK_SET_RATE_PARENT,
  2441. .ops = &clk_branch2_ops,
  2442. },
  2443. },
  2444. };
  2445. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2446. .halt_reg = 0x4e01c,
  2447. .clkr = {
  2448. .enable_reg = 0x4e01c,
  2449. .enable_mask = BIT(0),
  2450. .hw.init = &(struct clk_init_data){
  2451. .name = "gcc_camss_csi0phytimer_clk",
  2452. .parent_hws = (const struct clk_hw*[]){
  2453. &csi0phytimer_clk_src.clkr.hw,
  2454. },
  2455. .num_parents = 1,
  2456. .flags = CLK_SET_RATE_PARENT,
  2457. .ops = &clk_branch2_ops,
  2458. },
  2459. },
  2460. };
  2461. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2462. .halt_reg = 0x4f01c,
  2463. .clkr = {
  2464. .enable_reg = 0x4f01c,
  2465. .enable_mask = BIT(0),
  2466. .hw.init = &(struct clk_init_data){
  2467. .name = "gcc_camss_csi1phytimer_clk",
  2468. .parent_hws = (const struct clk_hw*[]){
  2469. &csi1phytimer_clk_src.clkr.hw,
  2470. },
  2471. .num_parents = 1,
  2472. .flags = CLK_SET_RATE_PARENT,
  2473. .ops = &clk_branch2_ops,
  2474. },
  2475. },
  2476. };
  2477. static struct clk_branch gcc_camss_ahb_clk = {
  2478. .halt_reg = 0x5a014,
  2479. .clkr = {
  2480. .enable_reg = 0x5a014,
  2481. .enable_mask = BIT(0),
  2482. .hw.init = &(struct clk_init_data){
  2483. .name = "gcc_camss_ahb_clk",
  2484. .parent_hws = (const struct clk_hw*[]){
  2485. &camss_ahb_clk_src.clkr.hw,
  2486. },
  2487. .num_parents = 1,
  2488. .flags = CLK_SET_RATE_PARENT,
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_branch gcc_camss_top_ahb_clk = {
  2494. .halt_reg = 0x56004,
  2495. .clkr = {
  2496. .enable_reg = 0x56004,
  2497. .enable_mask = BIT(0),
  2498. .hw.init = &(struct clk_init_data){
  2499. .name = "gcc_camss_top_ahb_clk",
  2500. .parent_hws = (const struct clk_hw*[]){
  2501. &pcnoc_bfdcd_clk_src.clkr.hw,
  2502. },
  2503. .num_parents = 1,
  2504. .flags = CLK_SET_RATE_PARENT,
  2505. .ops = &clk_branch2_ops,
  2506. },
  2507. },
  2508. };
  2509. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2510. .halt_reg = 0x58040,
  2511. .clkr = {
  2512. .enable_reg = 0x58040,
  2513. .enable_mask = BIT(0),
  2514. .hw.init = &(struct clk_init_data){
  2515. .name = "gcc_camss_cpp_ahb_clk",
  2516. .parent_hws = (const struct clk_hw*[]){
  2517. &camss_ahb_clk_src.clkr.hw,
  2518. },
  2519. .num_parents = 1,
  2520. .flags = CLK_SET_RATE_PARENT,
  2521. .ops = &clk_branch2_ops,
  2522. },
  2523. },
  2524. };
  2525. static struct clk_branch gcc_camss_cpp_clk = {
  2526. .halt_reg = 0x5803c,
  2527. .clkr = {
  2528. .enable_reg = 0x5803c,
  2529. .enable_mask = BIT(0),
  2530. .hw.init = &(struct clk_init_data){
  2531. .name = "gcc_camss_cpp_clk",
  2532. .parent_hws = (const struct clk_hw*[]){
  2533. &cpp_clk_src.clkr.hw,
  2534. },
  2535. .num_parents = 1,
  2536. .flags = CLK_SET_RATE_PARENT,
  2537. .ops = &clk_branch2_ops,
  2538. },
  2539. },
  2540. };
  2541. static struct clk_branch gcc_camss_vfe0_clk = {
  2542. .halt_reg = 0x58038,
  2543. .clkr = {
  2544. .enable_reg = 0x58038,
  2545. .enable_mask = BIT(0),
  2546. .hw.init = &(struct clk_init_data){
  2547. .name = "gcc_camss_vfe0_clk",
  2548. .parent_hws = (const struct clk_hw*[]){
  2549. &vfe0_clk_src.clkr.hw,
  2550. },
  2551. .num_parents = 1,
  2552. .flags = CLK_SET_RATE_PARENT,
  2553. .ops = &clk_branch2_ops,
  2554. },
  2555. },
  2556. };
  2557. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2558. .halt_reg = 0x58044,
  2559. .clkr = {
  2560. .enable_reg = 0x58044,
  2561. .enable_mask = BIT(0),
  2562. .hw.init = &(struct clk_init_data){
  2563. .name = "gcc_camss_vfe_ahb_clk",
  2564. .parent_hws = (const struct clk_hw*[]){
  2565. &camss_ahb_clk_src.clkr.hw,
  2566. },
  2567. .num_parents = 1,
  2568. .flags = CLK_SET_RATE_PARENT,
  2569. .ops = &clk_branch2_ops,
  2570. },
  2571. },
  2572. };
  2573. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2574. .halt_reg = 0x58048,
  2575. .clkr = {
  2576. .enable_reg = 0x58048,
  2577. .enable_mask = BIT(0),
  2578. .hw.init = &(struct clk_init_data){
  2579. .name = "gcc_camss_vfe_axi_clk",
  2580. .parent_hws = (const struct clk_hw*[]){
  2581. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  2582. },
  2583. .num_parents = 1,
  2584. .flags = CLK_SET_RATE_PARENT,
  2585. .ops = &clk_branch2_ops,
  2586. },
  2587. },
  2588. };
  2589. static struct clk_branch gcc_crypto_ahb_clk = {
  2590. .halt_reg = 0x16024,
  2591. .halt_check = BRANCH_HALT_VOTED,
  2592. .clkr = {
  2593. .enable_reg = 0x45004,
  2594. .enable_mask = BIT(0),
  2595. .hw.init = &(struct clk_init_data){
  2596. .name = "gcc_crypto_ahb_clk",
  2597. .parent_hws = (const struct clk_hw*[]){
  2598. &pcnoc_bfdcd_clk_src.clkr.hw,
  2599. },
  2600. .num_parents = 1,
  2601. .flags = CLK_SET_RATE_PARENT,
  2602. .ops = &clk_branch2_ops,
  2603. },
  2604. },
  2605. };
  2606. static struct clk_branch gcc_crypto_axi_clk = {
  2607. .halt_reg = 0x16020,
  2608. .halt_check = BRANCH_HALT_VOTED,
  2609. .clkr = {
  2610. .enable_reg = 0x45004,
  2611. .enable_mask = BIT(1),
  2612. .hw.init = &(struct clk_init_data){
  2613. .name = "gcc_crypto_axi_clk",
  2614. .parent_hws = (const struct clk_hw*[]){
  2615. &pcnoc_bfdcd_clk_src.clkr.hw,
  2616. },
  2617. .num_parents = 1,
  2618. .flags = CLK_SET_RATE_PARENT,
  2619. .ops = &clk_branch2_ops,
  2620. },
  2621. },
  2622. };
  2623. static struct clk_branch gcc_crypto_clk = {
  2624. .halt_reg = 0x1601c,
  2625. .halt_check = BRANCH_HALT_VOTED,
  2626. .clkr = {
  2627. .enable_reg = 0x45004,
  2628. .enable_mask = BIT(2),
  2629. .hw.init = &(struct clk_init_data){
  2630. .name = "gcc_crypto_clk",
  2631. .parent_hws = (const struct clk_hw*[]){
  2632. &crypto_clk_src.clkr.hw,
  2633. },
  2634. .num_parents = 1,
  2635. .flags = CLK_SET_RATE_PARENT,
  2636. .ops = &clk_branch2_ops,
  2637. },
  2638. },
  2639. };
  2640. static struct clk_branch gcc_oxili_gmem_clk = {
  2641. .halt_reg = 0x59024,
  2642. .clkr = {
  2643. .enable_reg = 0x59024,
  2644. .enable_mask = BIT(0),
  2645. .hw.init = &(struct clk_init_data){
  2646. .name = "gcc_oxili_gmem_clk",
  2647. .parent_hws = (const struct clk_hw*[]){
  2648. &gfx3d_clk_src.clkr.hw,
  2649. },
  2650. .num_parents = 1,
  2651. .flags = CLK_SET_RATE_PARENT,
  2652. .ops = &clk_branch2_ops,
  2653. },
  2654. },
  2655. };
  2656. static struct clk_branch gcc_gp1_clk = {
  2657. .halt_reg = 0x08000,
  2658. .clkr = {
  2659. .enable_reg = 0x08000,
  2660. .enable_mask = BIT(0),
  2661. .hw.init = &(struct clk_init_data){
  2662. .name = "gcc_gp1_clk",
  2663. .parent_hws = (const struct clk_hw*[]){
  2664. &gp1_clk_src.clkr.hw,
  2665. },
  2666. .num_parents = 1,
  2667. .flags = CLK_SET_RATE_PARENT,
  2668. .ops = &clk_branch2_ops,
  2669. },
  2670. },
  2671. };
  2672. static struct clk_branch gcc_gp2_clk = {
  2673. .halt_reg = 0x09000,
  2674. .clkr = {
  2675. .enable_reg = 0x09000,
  2676. .enable_mask = BIT(0),
  2677. .hw.init = &(struct clk_init_data){
  2678. .name = "gcc_gp2_clk",
  2679. .parent_hws = (const struct clk_hw*[]){
  2680. &gp2_clk_src.clkr.hw,
  2681. },
  2682. .num_parents = 1,
  2683. .flags = CLK_SET_RATE_PARENT,
  2684. .ops = &clk_branch2_ops,
  2685. },
  2686. },
  2687. };
  2688. static struct clk_branch gcc_gp3_clk = {
  2689. .halt_reg = 0x0a000,
  2690. .clkr = {
  2691. .enable_reg = 0x0a000,
  2692. .enable_mask = BIT(0),
  2693. .hw.init = &(struct clk_init_data){
  2694. .name = "gcc_gp3_clk",
  2695. .parent_hws = (const struct clk_hw*[]){
  2696. &gp3_clk_src.clkr.hw,
  2697. },
  2698. .num_parents = 1,
  2699. .flags = CLK_SET_RATE_PARENT,
  2700. .ops = &clk_branch2_ops,
  2701. },
  2702. },
  2703. };
  2704. static struct clk_branch gcc_mdss_ahb_clk = {
  2705. .halt_reg = 0x4d07c,
  2706. .clkr = {
  2707. .enable_reg = 0x4d07c,
  2708. .enable_mask = BIT(0),
  2709. .hw.init = &(struct clk_init_data){
  2710. .name = "gcc_mdss_ahb_clk",
  2711. .parent_hws = (const struct clk_hw*[]){
  2712. &pcnoc_bfdcd_clk_src.clkr.hw,
  2713. },
  2714. .num_parents = 1,
  2715. .flags = CLK_SET_RATE_PARENT,
  2716. .ops = &clk_branch2_ops,
  2717. },
  2718. },
  2719. };
  2720. static struct clk_branch gcc_mdss_axi_clk = {
  2721. .halt_reg = 0x4d080,
  2722. .clkr = {
  2723. .enable_reg = 0x4d080,
  2724. .enable_mask = BIT(0),
  2725. .hw.init = &(struct clk_init_data){
  2726. .name = "gcc_mdss_axi_clk",
  2727. .parent_hws = (const struct clk_hw*[]){
  2728. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  2729. },
  2730. .num_parents = 1,
  2731. .flags = CLK_SET_RATE_PARENT,
  2732. .ops = &clk_branch2_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch gcc_mdss_byte0_clk = {
  2737. .halt_reg = 0x4d094,
  2738. .clkr = {
  2739. .enable_reg = 0x4d094,
  2740. .enable_mask = BIT(0),
  2741. .hw.init = &(struct clk_init_data){
  2742. .name = "gcc_mdss_byte0_clk",
  2743. .parent_hws = (const struct clk_hw*[]){
  2744. &byte0_clk_src.clkr.hw,
  2745. },
  2746. .num_parents = 1,
  2747. .flags = CLK_SET_RATE_PARENT,
  2748. .ops = &clk_branch2_ops,
  2749. },
  2750. },
  2751. };
  2752. static struct clk_branch gcc_mdss_byte1_clk = {
  2753. .halt_reg = 0x4d0a0,
  2754. .clkr = {
  2755. .enable_reg = 0x4d0a0,
  2756. .enable_mask = BIT(0),
  2757. .hw.init = &(struct clk_init_data){
  2758. .name = "gcc_mdss_byte1_clk",
  2759. .parent_hws = (const struct clk_hw*[]){
  2760. &byte1_clk_src.clkr.hw,
  2761. },
  2762. .num_parents = 1,
  2763. .flags = CLK_SET_RATE_PARENT,
  2764. .ops = &clk_branch2_ops,
  2765. },
  2766. },
  2767. };
  2768. static struct clk_branch gcc_mdss_esc0_clk = {
  2769. .halt_reg = 0x4d098,
  2770. .clkr = {
  2771. .enable_reg = 0x4d098,
  2772. .enable_mask = BIT(0),
  2773. .hw.init = &(struct clk_init_data){
  2774. .name = "gcc_mdss_esc0_clk",
  2775. .parent_hws = (const struct clk_hw*[]){
  2776. &esc0_clk_src.clkr.hw,
  2777. },
  2778. .num_parents = 1,
  2779. .flags = CLK_SET_RATE_PARENT,
  2780. .ops = &clk_branch2_ops,
  2781. },
  2782. },
  2783. };
  2784. static struct clk_branch gcc_mdss_esc1_clk = {
  2785. .halt_reg = 0x4d09c,
  2786. .clkr = {
  2787. .enable_reg = 0x4d09c,
  2788. .enable_mask = BIT(0),
  2789. .hw.init = &(struct clk_init_data){
  2790. .name = "gcc_mdss_esc1_clk",
  2791. .parent_hws = (const struct clk_hw*[]){
  2792. &esc1_clk_src.clkr.hw,
  2793. },
  2794. .num_parents = 1,
  2795. .flags = CLK_SET_RATE_PARENT,
  2796. .ops = &clk_branch2_ops,
  2797. },
  2798. },
  2799. };
  2800. static struct clk_branch gcc_mdss_mdp_clk = {
  2801. .halt_reg = 0x4D088,
  2802. .clkr = {
  2803. .enable_reg = 0x4D088,
  2804. .enable_mask = BIT(0),
  2805. .hw.init = &(struct clk_init_data){
  2806. .name = "gcc_mdss_mdp_clk",
  2807. .parent_hws = (const struct clk_hw*[]){
  2808. &mdp_clk_src.clkr.hw,
  2809. },
  2810. .num_parents = 1,
  2811. .flags = CLK_SET_RATE_PARENT,
  2812. .ops = &clk_branch2_ops,
  2813. },
  2814. },
  2815. };
  2816. static struct clk_branch gcc_mdss_pclk0_clk = {
  2817. .halt_reg = 0x4d084,
  2818. .clkr = {
  2819. .enable_reg = 0x4d084,
  2820. .enable_mask = BIT(0),
  2821. .hw.init = &(struct clk_init_data){
  2822. .name = "gcc_mdss_pclk0_clk",
  2823. .parent_hws = (const struct clk_hw*[]){
  2824. &pclk0_clk_src.clkr.hw,
  2825. },
  2826. .num_parents = 1,
  2827. .flags = CLK_SET_RATE_PARENT,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_mdss_pclk1_clk = {
  2833. .halt_reg = 0x4d0a4,
  2834. .clkr = {
  2835. .enable_reg = 0x4d0a4,
  2836. .enable_mask = BIT(0),
  2837. .hw.init = &(struct clk_init_data){
  2838. .name = "gcc_mdss_pclk1_clk",
  2839. .parent_hws = (const struct clk_hw*[]){
  2840. &pclk1_clk_src.clkr.hw,
  2841. },
  2842. .num_parents = 1,
  2843. .flags = CLK_SET_RATE_PARENT,
  2844. .ops = &clk_branch2_ops,
  2845. },
  2846. },
  2847. };
  2848. static struct clk_branch gcc_mdss_vsync_clk = {
  2849. .halt_reg = 0x4d090,
  2850. .clkr = {
  2851. .enable_reg = 0x4d090,
  2852. .enable_mask = BIT(0),
  2853. .hw.init = &(struct clk_init_data){
  2854. .name = "gcc_mdss_vsync_clk",
  2855. .parent_hws = (const struct clk_hw*[]){
  2856. &vsync_clk_src.clkr.hw,
  2857. },
  2858. .num_parents = 1,
  2859. .flags = CLK_SET_RATE_PARENT,
  2860. .ops = &clk_branch2_ops,
  2861. },
  2862. },
  2863. };
  2864. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2865. .halt_reg = 0x49000,
  2866. .clkr = {
  2867. .enable_reg = 0x49000,
  2868. .enable_mask = BIT(0),
  2869. .hw.init = &(struct clk_init_data){
  2870. .name = "gcc_mss_cfg_ahb_clk",
  2871. .parent_hws = (const struct clk_hw*[]){
  2872. &pcnoc_bfdcd_clk_src.clkr.hw,
  2873. },
  2874. .num_parents = 1,
  2875. .flags = CLK_SET_RATE_PARENT,
  2876. .ops = &clk_branch2_ops,
  2877. },
  2878. },
  2879. };
  2880. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2881. .halt_reg = 0x49004,
  2882. .clkr = {
  2883. .enable_reg = 0x49004,
  2884. .enable_mask = BIT(0),
  2885. .hw.init = &(struct clk_init_data){
  2886. .name = "gcc_mss_q6_bimc_axi_clk",
  2887. .parent_hws = (const struct clk_hw*[]){
  2888. &bimc_ddr_clk_src.clkr.hw,
  2889. },
  2890. .num_parents = 1,
  2891. .flags = CLK_SET_RATE_PARENT,
  2892. .ops = &clk_branch2_ops,
  2893. },
  2894. },
  2895. };
  2896. static struct clk_branch gcc_oxili_ahb_clk = {
  2897. .halt_reg = 0x59028,
  2898. .clkr = {
  2899. .enable_reg = 0x59028,
  2900. .enable_mask = BIT(0),
  2901. .hw.init = &(struct clk_init_data){
  2902. .name = "gcc_oxili_ahb_clk",
  2903. .parent_hws = (const struct clk_hw*[]){
  2904. &pcnoc_bfdcd_clk_src.clkr.hw,
  2905. },
  2906. .num_parents = 1,
  2907. .flags = CLK_SET_RATE_PARENT,
  2908. .ops = &clk_branch2_ops,
  2909. },
  2910. },
  2911. };
  2912. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2913. .halt_reg = 0x59020,
  2914. .clkr = {
  2915. .enable_reg = 0x59020,
  2916. .enable_mask = BIT(0),
  2917. .hw.init = &(struct clk_init_data){
  2918. .name = "gcc_oxili_gfx3d_clk",
  2919. .parent_hws = (const struct clk_hw*[]){
  2920. &gfx3d_clk_src.clkr.hw,
  2921. },
  2922. .num_parents = 1,
  2923. .flags = CLK_SET_RATE_PARENT,
  2924. .ops = &clk_branch2_ops,
  2925. },
  2926. },
  2927. };
  2928. static struct clk_branch gcc_pdm2_clk = {
  2929. .halt_reg = 0x4400c,
  2930. .clkr = {
  2931. .enable_reg = 0x4400c,
  2932. .enable_mask = BIT(0),
  2933. .hw.init = &(struct clk_init_data){
  2934. .name = "gcc_pdm2_clk",
  2935. .parent_hws = (const struct clk_hw*[]){
  2936. &pdm2_clk_src.clkr.hw,
  2937. },
  2938. .num_parents = 1,
  2939. .flags = CLK_SET_RATE_PARENT,
  2940. .ops = &clk_branch2_ops,
  2941. },
  2942. },
  2943. };
  2944. static struct clk_branch gcc_pdm_ahb_clk = {
  2945. .halt_reg = 0x44004,
  2946. .clkr = {
  2947. .enable_reg = 0x44004,
  2948. .enable_mask = BIT(0),
  2949. .hw.init = &(struct clk_init_data){
  2950. .name = "gcc_pdm_ahb_clk",
  2951. .parent_hws = (const struct clk_hw*[]){
  2952. &pcnoc_bfdcd_clk_src.clkr.hw,
  2953. },
  2954. .num_parents = 1,
  2955. .flags = CLK_SET_RATE_PARENT,
  2956. .ops = &clk_branch2_ops,
  2957. },
  2958. },
  2959. };
  2960. static struct clk_branch gcc_prng_ahb_clk = {
  2961. .halt_reg = 0x13004,
  2962. .halt_check = BRANCH_HALT_VOTED,
  2963. .clkr = {
  2964. .enable_reg = 0x45004,
  2965. .enable_mask = BIT(8),
  2966. .hw.init = &(struct clk_init_data){
  2967. .name = "gcc_prng_ahb_clk",
  2968. .parent_hws = (const struct clk_hw*[]){
  2969. &pcnoc_bfdcd_clk_src.clkr.hw,
  2970. },
  2971. .num_parents = 1,
  2972. .ops = &clk_branch2_ops,
  2973. },
  2974. },
  2975. };
  2976. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2977. .halt_reg = 0x4201c,
  2978. .clkr = {
  2979. .enable_reg = 0x4201c,
  2980. .enable_mask = BIT(0),
  2981. .hw.init = &(struct clk_init_data){
  2982. .name = "gcc_sdcc1_ahb_clk",
  2983. .parent_hws = (const struct clk_hw*[]){
  2984. &pcnoc_bfdcd_clk_src.clkr.hw,
  2985. },
  2986. .num_parents = 1,
  2987. .flags = CLK_SET_RATE_PARENT,
  2988. .ops = &clk_branch2_ops,
  2989. },
  2990. },
  2991. };
  2992. static struct clk_branch gcc_sdcc1_apps_clk = {
  2993. .halt_reg = 0x42018,
  2994. .clkr = {
  2995. .enable_reg = 0x42018,
  2996. .enable_mask = BIT(0),
  2997. .hw.init = &(struct clk_init_data){
  2998. .name = "gcc_sdcc1_apps_clk",
  2999. .parent_hws = (const struct clk_hw*[]){
  3000. &sdcc1_apps_clk_src.clkr.hw,
  3001. },
  3002. .num_parents = 1,
  3003. .flags = CLK_SET_RATE_PARENT,
  3004. .ops = &clk_branch2_ops,
  3005. },
  3006. },
  3007. };
  3008. static struct clk_branch gcc_sdcc2_ahb_clk = {
  3009. .halt_reg = 0x4301c,
  3010. .clkr = {
  3011. .enable_reg = 0x4301c,
  3012. .enable_mask = BIT(0),
  3013. .hw.init = &(struct clk_init_data){
  3014. .name = "gcc_sdcc2_ahb_clk",
  3015. .parent_hws = (const struct clk_hw*[]){
  3016. &pcnoc_bfdcd_clk_src.clkr.hw,
  3017. },
  3018. .num_parents = 1,
  3019. .flags = CLK_SET_RATE_PARENT,
  3020. .ops = &clk_branch2_ops,
  3021. },
  3022. },
  3023. };
  3024. static struct clk_branch gcc_sdcc2_apps_clk = {
  3025. .halt_reg = 0x43018,
  3026. .clkr = {
  3027. .enable_reg = 0x43018,
  3028. .enable_mask = BIT(0),
  3029. .hw.init = &(struct clk_init_data){
  3030. .name = "gcc_sdcc2_apps_clk",
  3031. .parent_hws = (const struct clk_hw*[]){
  3032. &sdcc2_apps_clk_src.clkr.hw,
  3033. },
  3034. .num_parents = 1,
  3035. .flags = CLK_SET_RATE_PARENT,
  3036. .ops = &clk_branch2_ops,
  3037. },
  3038. },
  3039. };
  3040. static struct clk_branch gcc_apss_tcu_clk = {
  3041. .halt_reg = 0x12018,
  3042. .halt_check = BRANCH_HALT_VOTED,
  3043. .clkr = {
  3044. .enable_reg = 0x4500c,
  3045. .enable_mask = BIT(1),
  3046. .hw.init = &(struct clk_init_data){
  3047. .name = "gcc_apss_tcu_clk",
  3048. .parent_hws = (const struct clk_hw*[]){
  3049. &bimc_ddr_clk_src.clkr.hw,
  3050. },
  3051. .num_parents = 1,
  3052. .ops = &clk_branch2_ops,
  3053. },
  3054. },
  3055. };
  3056. static struct clk_branch gcc_gfx_tcu_clk = {
  3057. .halt_reg = 0x12020,
  3058. .halt_check = BRANCH_HALT_VOTED,
  3059. .clkr = {
  3060. .enable_reg = 0x4500c,
  3061. .enable_mask = BIT(2),
  3062. .hw.init = &(struct clk_init_data){
  3063. .name = "gcc_gfx_tcu_clk",
  3064. .parent_hws = (const struct clk_hw*[]){
  3065. &bimc_ddr_clk_src.clkr.hw,
  3066. },
  3067. .num_parents = 1,
  3068. .ops = &clk_branch2_ops,
  3069. },
  3070. },
  3071. };
  3072. static struct clk_branch gcc_gfx_tbu_clk = {
  3073. .halt_reg = 0x12010,
  3074. .halt_check = BRANCH_HALT_VOTED,
  3075. .clkr = {
  3076. .enable_reg = 0x4500c,
  3077. .enable_mask = BIT(3),
  3078. .hw.init = &(struct clk_init_data){
  3079. .name = "gcc_gfx_tbu_clk",
  3080. .parent_hws = (const struct clk_hw*[]){
  3081. &bimc_ddr_clk_src.clkr.hw,
  3082. },
  3083. .num_parents = 1,
  3084. .ops = &clk_branch2_ops,
  3085. },
  3086. },
  3087. };
  3088. static struct clk_branch gcc_mdp_tbu_clk = {
  3089. .halt_reg = 0x1201c,
  3090. .halt_check = BRANCH_HALT_VOTED,
  3091. .clkr = {
  3092. .enable_reg = 0x4500c,
  3093. .enable_mask = BIT(4),
  3094. .hw.init = &(struct clk_init_data){
  3095. .name = "gcc_mdp_tbu_clk",
  3096. .parent_hws = (const struct clk_hw*[]){
  3097. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  3098. },
  3099. .num_parents = 1,
  3100. .flags = CLK_SET_RATE_PARENT,
  3101. .ops = &clk_branch2_ops,
  3102. },
  3103. },
  3104. };
  3105. static struct clk_branch gcc_venus_tbu_clk = {
  3106. .halt_reg = 0x12014,
  3107. .halt_check = BRANCH_HALT_VOTED,
  3108. .clkr = {
  3109. .enable_reg = 0x4500c,
  3110. .enable_mask = BIT(5),
  3111. .hw.init = &(struct clk_init_data){
  3112. .name = "gcc_venus_tbu_clk",
  3113. .parent_hws = (const struct clk_hw*[]){
  3114. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  3115. },
  3116. .num_parents = 1,
  3117. .flags = CLK_SET_RATE_PARENT,
  3118. .ops = &clk_branch2_ops,
  3119. },
  3120. },
  3121. };
  3122. static struct clk_branch gcc_vfe_tbu_clk = {
  3123. .halt_reg = 0x1203c,
  3124. .halt_check = BRANCH_HALT_VOTED,
  3125. .clkr = {
  3126. .enable_reg = 0x4500c,
  3127. .enable_mask = BIT(9),
  3128. .hw.init = &(struct clk_init_data){
  3129. .name = "gcc_vfe_tbu_clk",
  3130. .parent_hws = (const struct clk_hw*[]){
  3131. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  3132. },
  3133. .num_parents = 1,
  3134. .flags = CLK_SET_RATE_PARENT,
  3135. .ops = &clk_branch2_ops,
  3136. },
  3137. },
  3138. };
  3139. static struct clk_branch gcc_jpeg_tbu_clk = {
  3140. .halt_reg = 0x12034,
  3141. .halt_check = BRANCH_HALT_VOTED,
  3142. .clkr = {
  3143. .enable_reg = 0x4500c,
  3144. .enable_mask = BIT(10),
  3145. .hw.init = &(struct clk_init_data){
  3146. .name = "gcc_jpeg_tbu_clk",
  3147. .parent_hws = (const struct clk_hw*[]){
  3148. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  3149. },
  3150. .num_parents = 1,
  3151. .flags = CLK_SET_RATE_PARENT,
  3152. .ops = &clk_branch2_ops,
  3153. },
  3154. },
  3155. };
  3156. static struct clk_branch gcc_smmu_cfg_clk = {
  3157. .halt_reg = 0x12038,
  3158. .halt_check = BRANCH_HALT_VOTED,
  3159. .clkr = {
  3160. .enable_reg = 0x4500c,
  3161. .enable_mask = BIT(12),
  3162. .hw.init = &(struct clk_init_data){
  3163. .name = "gcc_smmu_cfg_clk",
  3164. .parent_hws = (const struct clk_hw*[]){
  3165. &pcnoc_bfdcd_clk_src.clkr.hw,
  3166. },
  3167. .num_parents = 1,
  3168. .flags = CLK_SET_RATE_PARENT,
  3169. .ops = &clk_branch2_ops,
  3170. },
  3171. },
  3172. };
  3173. static struct clk_branch gcc_gtcu_ahb_clk = {
  3174. .halt_reg = 0x12044,
  3175. .halt_check = BRANCH_HALT_VOTED,
  3176. .clkr = {
  3177. .enable_reg = 0x4500c,
  3178. .enable_mask = BIT(13),
  3179. .hw.init = &(struct clk_init_data){
  3180. .name = "gcc_gtcu_ahb_clk",
  3181. .parent_hws = (const struct clk_hw*[]){
  3182. &pcnoc_bfdcd_clk_src.clkr.hw,
  3183. },
  3184. .num_parents = 1,
  3185. .flags = CLK_SET_RATE_PARENT,
  3186. .ops = &clk_branch2_ops,
  3187. },
  3188. },
  3189. };
  3190. static struct clk_branch gcc_cpp_tbu_clk = {
  3191. .halt_reg = 0x12040,
  3192. .halt_check = BRANCH_HALT_VOTED,
  3193. .clkr = {
  3194. .enable_reg = 0x4500c,
  3195. .enable_mask = BIT(14),
  3196. .hw.init = &(struct clk_init_data){
  3197. .name = "gcc_cpp_tbu_clk",
  3198. .parent_hws = (const struct clk_hw*[]){
  3199. &pcnoc_bfdcd_clk_src.clkr.hw,
  3200. },
  3201. .num_parents = 1,
  3202. .flags = CLK_SET_RATE_PARENT,
  3203. .ops = &clk_branch2_ops,
  3204. },
  3205. },
  3206. };
  3207. static struct clk_branch gcc_mdp_rt_tbu_clk = {
  3208. .halt_reg = 0x1201c,
  3209. .halt_check = BRANCH_HALT_VOTED,
  3210. .clkr = {
  3211. .enable_reg = 0x4500c,
  3212. .enable_mask = BIT(15),
  3213. .hw.init = &(struct clk_init_data){
  3214. .name = "gcc_mdp_rt_tbu_clk",
  3215. .parent_hws = (const struct clk_hw*[]){
  3216. &pcnoc_bfdcd_clk_src.clkr.hw,
  3217. },
  3218. .num_parents = 1,
  3219. .flags = CLK_SET_RATE_PARENT,
  3220. .ops = &clk_branch2_ops,
  3221. },
  3222. },
  3223. };
  3224. static struct clk_branch gcc_bimc_gfx_clk = {
  3225. .halt_reg = 0x31024,
  3226. .clkr = {
  3227. .enable_reg = 0x31024,
  3228. .enable_mask = BIT(0),
  3229. .hw.init = &(struct clk_init_data){
  3230. .name = "gcc_bimc_gfx_clk",
  3231. .parent_hws = (const struct clk_hw*[]){
  3232. &bimc_gpu_clk_src.clkr.hw,
  3233. },
  3234. .num_parents = 1,
  3235. .flags = CLK_SET_RATE_PARENT,
  3236. .ops = &clk_branch2_ops,
  3237. },
  3238. },
  3239. };
  3240. static struct clk_branch gcc_bimc_gpu_clk = {
  3241. .halt_reg = 0x31040,
  3242. .clkr = {
  3243. .enable_reg = 0x31040,
  3244. .enable_mask = BIT(0),
  3245. .hw.init = &(struct clk_init_data){
  3246. .name = "gcc_bimc_gpu_clk",
  3247. .parent_hws = (const struct clk_hw*[]){
  3248. &bimc_gpu_clk_src.clkr.hw,
  3249. },
  3250. .num_parents = 1,
  3251. .flags = CLK_SET_RATE_PARENT,
  3252. .ops = &clk_branch2_ops,
  3253. },
  3254. },
  3255. };
  3256. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  3257. .halt_reg = 0x4102c,
  3258. .clkr = {
  3259. .enable_reg = 0x4102c,
  3260. .enable_mask = BIT(0),
  3261. .hw.init = &(struct clk_init_data){
  3262. .name = "gcc_usb2a_phy_sleep_clk",
  3263. .ops = &clk_branch2_ops,
  3264. },
  3265. },
  3266. };
  3267. static struct clk_branch gcc_usb_fs_ahb_clk = {
  3268. .halt_reg = 0x3f008,
  3269. .clkr = {
  3270. .enable_reg = 0x3f008,
  3271. .enable_mask = BIT(0),
  3272. .hw.init = &(struct clk_init_data){
  3273. .name = "gcc_usb_fs_ahb_clk",
  3274. .parent_hws = (const struct clk_hw*[]){
  3275. &pcnoc_bfdcd_clk_src.clkr.hw,
  3276. },
  3277. .num_parents = 1,
  3278. .flags = CLK_SET_RATE_PARENT,
  3279. .ops = &clk_branch2_ops,
  3280. },
  3281. },
  3282. };
  3283. static struct clk_branch gcc_usb_fs_ic_clk = {
  3284. .halt_reg = 0x3f030,
  3285. .clkr = {
  3286. .enable_reg = 0x3f030,
  3287. .enable_mask = BIT(0),
  3288. .hw.init = &(struct clk_init_data){
  3289. .name = "gcc_usb_fs_ic_clk",
  3290. .parent_hws = (const struct clk_hw*[]){
  3291. &usb_fs_ic_clk_src.clkr.hw,
  3292. },
  3293. .num_parents = 1,
  3294. .flags = CLK_SET_RATE_PARENT,
  3295. .ops = &clk_branch2_ops,
  3296. },
  3297. },
  3298. };
  3299. static struct clk_branch gcc_usb_fs_system_clk = {
  3300. .halt_reg = 0x3f004,
  3301. .clkr = {
  3302. .enable_reg = 0x3f004,
  3303. .enable_mask = BIT(0),
  3304. .hw.init = &(struct clk_init_data){
  3305. .name = "gcc_usb_fs_system_clk",
  3306. .parent_hws = (const struct clk_hw*[]){
  3307. &usb_fs_system_clk_src.clkr.hw,
  3308. },
  3309. .num_parents = 1,
  3310. .flags = CLK_SET_RATE_PARENT,
  3311. .ops = &clk_branch2_ops,
  3312. },
  3313. },
  3314. };
  3315. static struct clk_branch gcc_usb_hs_ahb_clk = {
  3316. .halt_reg = 0x41008,
  3317. .clkr = {
  3318. .enable_reg = 0x41008,
  3319. .enable_mask = BIT(0),
  3320. .hw.init = &(struct clk_init_data){
  3321. .name = "gcc_usb_hs_ahb_clk",
  3322. .parent_hws = (const struct clk_hw*[]){
  3323. &pcnoc_bfdcd_clk_src.clkr.hw,
  3324. },
  3325. .num_parents = 1,
  3326. .flags = CLK_SET_RATE_PARENT,
  3327. .ops = &clk_branch2_ops,
  3328. },
  3329. },
  3330. };
  3331. static struct clk_branch gcc_usb_hs_system_clk = {
  3332. .halt_reg = 0x41004,
  3333. .clkr = {
  3334. .enable_reg = 0x41004,
  3335. .enable_mask = BIT(0),
  3336. .hw.init = &(struct clk_init_data){
  3337. .name = "gcc_usb_hs_system_clk",
  3338. .parent_hws = (const struct clk_hw*[]){
  3339. &usb_hs_system_clk_src.clkr.hw,
  3340. },
  3341. .num_parents = 1,
  3342. .flags = CLK_SET_RATE_PARENT,
  3343. .ops = &clk_branch2_ops,
  3344. },
  3345. },
  3346. };
  3347. static struct clk_branch gcc_venus0_ahb_clk = {
  3348. .halt_reg = 0x4c020,
  3349. .clkr = {
  3350. .enable_reg = 0x4c020,
  3351. .enable_mask = BIT(0),
  3352. .hw.init = &(struct clk_init_data){
  3353. .name = "gcc_venus0_ahb_clk",
  3354. .parent_hws = (const struct clk_hw*[]){
  3355. &pcnoc_bfdcd_clk_src.clkr.hw,
  3356. },
  3357. .num_parents = 1,
  3358. .flags = CLK_SET_RATE_PARENT,
  3359. .ops = &clk_branch2_ops,
  3360. },
  3361. },
  3362. };
  3363. static struct clk_branch gcc_venus0_axi_clk = {
  3364. .halt_reg = 0x4c024,
  3365. .clkr = {
  3366. .enable_reg = 0x4c024,
  3367. .enable_mask = BIT(0),
  3368. .hw.init = &(struct clk_init_data){
  3369. .name = "gcc_venus0_axi_clk",
  3370. .parent_hws = (const struct clk_hw*[]){
  3371. &system_mm_noc_bfdcd_clk_src.clkr.hw,
  3372. },
  3373. .num_parents = 1,
  3374. .flags = CLK_SET_RATE_PARENT,
  3375. .ops = &clk_branch2_ops,
  3376. },
  3377. },
  3378. };
  3379. static struct clk_branch gcc_venus0_vcodec0_clk = {
  3380. .halt_reg = 0x4c01c,
  3381. .clkr = {
  3382. .enable_reg = 0x4c01c,
  3383. .enable_mask = BIT(0),
  3384. .hw.init = &(struct clk_init_data){
  3385. .name = "gcc_venus0_vcodec0_clk",
  3386. .parent_hws = (const struct clk_hw*[]){
  3387. &vcodec0_clk_src.clkr.hw,
  3388. },
  3389. .num_parents = 1,
  3390. .flags = CLK_SET_RATE_PARENT,
  3391. .ops = &clk_branch2_ops,
  3392. },
  3393. },
  3394. };
  3395. static struct clk_branch gcc_venus0_core0_vcodec0_clk = {
  3396. .halt_reg = 0x4c02c,
  3397. .clkr = {
  3398. .enable_reg = 0x4c02c,
  3399. .enable_mask = BIT(0),
  3400. .hw.init = &(struct clk_init_data){
  3401. .name = "gcc_venus0_core0_vcodec0_clk",
  3402. .parent_hws = (const struct clk_hw*[]){
  3403. &vcodec0_clk_src.clkr.hw,
  3404. },
  3405. .num_parents = 1,
  3406. .flags = CLK_SET_RATE_PARENT,
  3407. .ops = &clk_branch2_ops,
  3408. },
  3409. },
  3410. };
  3411. static struct clk_branch gcc_venus0_core1_vcodec0_clk = {
  3412. .halt_reg = 0x4c034,
  3413. .clkr = {
  3414. .enable_reg = 0x4c034,
  3415. .enable_mask = BIT(0),
  3416. .hw.init = &(struct clk_init_data){
  3417. .name = "gcc_venus0_core1_vcodec0_clk",
  3418. .parent_hws = (const struct clk_hw*[]){
  3419. &vcodec0_clk_src.clkr.hw,
  3420. },
  3421. .num_parents = 1,
  3422. .flags = CLK_SET_RATE_PARENT,
  3423. .ops = &clk_branch2_ops,
  3424. },
  3425. },
  3426. };
  3427. static struct clk_branch gcc_oxili_timer_clk = {
  3428. .halt_reg = 0x59040,
  3429. .clkr = {
  3430. .enable_reg = 0x59040,
  3431. .enable_mask = BIT(0),
  3432. .hw.init = &(struct clk_init_data){
  3433. .name = "gcc_oxili_timer_clk",
  3434. .ops = &clk_branch2_ops,
  3435. },
  3436. },
  3437. };
  3438. static struct gdsc venus_gdsc = {
  3439. .gdscr = 0x4c018,
  3440. .pd = {
  3441. .name = "venus",
  3442. },
  3443. .pwrsts = PWRSTS_OFF_ON,
  3444. };
  3445. static struct gdsc mdss_gdsc = {
  3446. .gdscr = 0x4d078,
  3447. .pd = {
  3448. .name = "mdss",
  3449. },
  3450. .pwrsts = PWRSTS_OFF_ON,
  3451. };
  3452. static struct gdsc jpeg_gdsc = {
  3453. .gdscr = 0x5701c,
  3454. .pd = {
  3455. .name = "jpeg",
  3456. },
  3457. .pwrsts = PWRSTS_OFF_ON,
  3458. };
  3459. static struct gdsc vfe_gdsc = {
  3460. .gdscr = 0x58034,
  3461. .pd = {
  3462. .name = "vfe",
  3463. },
  3464. .pwrsts = PWRSTS_OFF_ON,
  3465. };
  3466. static struct gdsc oxili_gdsc = {
  3467. .gdscr = 0x5901c,
  3468. .pd = {
  3469. .name = "oxili",
  3470. },
  3471. .pwrsts = PWRSTS_OFF_ON,
  3472. };
  3473. static struct gdsc venus_core0_gdsc = {
  3474. .gdscr = 0x4c028,
  3475. .pd = {
  3476. .name = "venus_core0",
  3477. },
  3478. .pwrsts = PWRSTS_OFF_ON,
  3479. };
  3480. static struct gdsc venus_core1_gdsc = {
  3481. .gdscr = 0x4c030,
  3482. .pd = {
  3483. .name = "venus_core1",
  3484. },
  3485. .pwrsts = PWRSTS_OFF_ON,
  3486. };
  3487. static struct clk_regmap *gcc_msm8939_clocks[] = {
  3488. [GPLL0] = &gpll0.clkr,
  3489. [GPLL0_VOTE] = &gpll0_vote,
  3490. [BIMC_PLL] = &bimc_pll.clkr,
  3491. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  3492. [GPLL1] = &gpll1.clkr,
  3493. [GPLL1_VOTE] = &gpll1_vote,
  3494. [GPLL2] = &gpll2.clkr,
  3495. [GPLL2_VOTE] = &gpll2_vote,
  3496. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  3497. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  3498. [SYSTEM_MM_NOC_BFDCD_CLK_SRC] = &system_mm_noc_bfdcd_clk_src.clkr,
  3499. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  3500. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  3501. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  3502. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  3503. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  3504. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  3505. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  3506. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3507. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3508. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3509. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3510. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3511. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3512. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3513. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3514. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3515. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3516. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3517. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3518. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3519. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3520. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  3521. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  3522. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  3523. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  3524. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  3525. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  3526. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  3527. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  3528. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  3529. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  3530. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3531. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3532. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3533. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  3534. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  3535. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  3536. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  3537. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  3538. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3539. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3540. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3541. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  3542. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3543. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  3544. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3545. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  3546. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3547. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3548. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3549. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3550. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3551. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3552. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3553. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3554. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3555. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3556. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3557. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3558. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3559. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3560. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3561. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  3562. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  3563. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  3564. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  3565. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  3566. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  3567. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  3568. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  3569. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  3570. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  3571. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  3572. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  3573. [GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
  3574. [GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
  3575. [GCC_CAMSS_CSI2PHY_CLK] = &gcc_camss_csi2phy_clk.clkr,
  3576. [GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
  3577. [GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
  3578. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  3579. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  3580. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  3581. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  3582. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  3583. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  3584. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  3585. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  3586. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  3587. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  3588. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3589. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3590. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  3591. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3592. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  3593. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  3594. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  3595. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  3596. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  3597. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3598. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3599. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3600. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  3601. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3602. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3603. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3604. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  3605. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  3606. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  3607. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  3608. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  3609. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  3610. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  3611. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3612. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  3613. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  3614. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3615. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3616. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3617. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3618. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3619. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3620. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3621. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  3622. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  3623. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  3624. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  3625. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  3626. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  3627. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3628. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3629. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3630. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  3631. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  3632. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  3633. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  3634. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  3635. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  3636. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  3637. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3638. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  3639. [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
  3640. [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
  3641. [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
  3642. [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
  3643. [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
  3644. [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
  3645. [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
  3646. [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
  3647. [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
  3648. [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
  3649. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
  3650. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
  3651. [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
  3652. [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
  3653. [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
  3654. [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
  3655. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3656. [GPLL3] = &gpll3.clkr,
  3657. [GPLL3_VOTE] = &gpll3_vote,
  3658. [GPLL4] = &gpll4.clkr,
  3659. [GPLL4_VOTE] = &gpll4_vote,
  3660. [GPLL5] = &gpll5.clkr,
  3661. [GPLL5_VOTE] = &gpll5_vote,
  3662. [GPLL6] = &gpll6.clkr,
  3663. [GPLL6_VOTE] = &gpll6_vote,
  3664. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  3665. [GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
  3666. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  3667. [GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
  3668. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  3669. [GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
  3670. [GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
  3671. [GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
  3672. [GCC_MDP_RT_TBU_CLK] = &gcc_mdp_rt_tbu_clk.clkr,
  3673. [USB_FS_SYSTEM_CLK_SRC] = &usb_fs_system_clk_src.clkr,
  3674. [USB_FS_IC_CLK_SRC] = &usb_fs_ic_clk_src.clkr,
  3675. [GCC_USB_FS_AHB_CLK] = &gcc_usb_fs_ahb_clk.clkr,
  3676. [GCC_USB_FS_IC_CLK] = &gcc_usb_fs_ic_clk.clkr,
  3677. [GCC_USB_FS_SYSTEM_CLK] = &gcc_usb_fs_system_clk.clkr,
  3678. [GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
  3679. [GCC_VENUS0_CORE1_VCODEC0_CLK] = &gcc_venus0_core1_vcodec0_clk.clkr,
  3680. [GCC_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
  3681. };
  3682. static struct gdsc *gcc_msm8939_gdscs[] = {
  3683. [VENUS_GDSC] = &venus_gdsc,
  3684. [MDSS_GDSC] = &mdss_gdsc,
  3685. [JPEG_GDSC] = &jpeg_gdsc,
  3686. [VFE_GDSC] = &vfe_gdsc,
  3687. [OXILI_GDSC] = &oxili_gdsc,
  3688. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  3689. [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
  3690. };
  3691. static const struct qcom_reset_map gcc_msm8939_resets[] = {
  3692. [GCC_BLSP1_BCR] = { 0x01000 },
  3693. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  3694. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  3695. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  3696. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  3697. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  3698. [GCC_BLSP1_UART3_BCR] = { 0x04038 },
  3699. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  3700. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  3701. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  3702. [GCC_IMEM_BCR] = { 0x0e000 },
  3703. [GCC_SMMU_BCR] = { 0x12000 },
  3704. [GCC_APSS_TCU_BCR] = { 0x12050 },
  3705. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  3706. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  3707. [GCC_PRNG_BCR] = { 0x13000 },
  3708. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  3709. [GCC_CRYPTO_BCR] = { 0x16000 },
  3710. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  3711. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  3712. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  3713. [GCC_DEHR_BCR] = { 0x1f000 },
  3714. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  3715. [GCC_PCNOC_BCR] = { 0x27018 },
  3716. [GCC_TCSR_BCR] = { 0x28000 },
  3717. [GCC_QDSS_BCR] = { 0x29000 },
  3718. [GCC_DCD_BCR] = { 0x2a000 },
  3719. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  3720. [GCC_MPM_BCR] = { 0x2c000 },
  3721. [GCC_SPMI_BCR] = { 0x2e000 },
  3722. [GCC_SPDM_BCR] = { 0x2f000 },
  3723. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  3724. [GCC_BIMC_BCR] = { 0x31000 },
  3725. [GCC_RBCPR_BCR] = { 0x33000 },
  3726. [GCC_TLMM_BCR] = { 0x34000 },
  3727. [GCC_CAMSS_CSI2_BCR] = { 0x3c038 },
  3728. [GCC_CAMSS_CSI2PHY_BCR] = { 0x3c044 },
  3729. [GCC_CAMSS_CSI2RDI_BCR] = { 0x3c04c },
  3730. [GCC_CAMSS_CSI2PIX_BCR] = { 0x3c054 },
  3731. [GCC_USB_FS_BCR] = { 0x3f000 },
  3732. [GCC_USB_HS_BCR] = { 0x41000 },
  3733. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  3734. [GCC_SDCC1_BCR] = { 0x42000 },
  3735. [GCC_SDCC2_BCR] = { 0x43000 },
  3736. [GCC_PDM_BCR] = { 0x44000 },
  3737. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  3738. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  3739. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  3740. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  3741. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  3742. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  3743. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  3744. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  3745. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  3746. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  3747. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  3748. [GCC_MMSS_BCR] = { 0x4b000 },
  3749. [GCC_VENUS0_BCR] = { 0x4c014 },
  3750. [GCC_MDSS_BCR] = { 0x4d074 },
  3751. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  3752. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  3753. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  3754. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  3755. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  3756. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  3757. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  3758. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  3759. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  3760. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3761. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  3762. [GCC_BLSP1_QUP4_SPI_APPS_CBCR] = { 0x0501c },
  3763. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  3764. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  3765. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  3766. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  3767. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  3768. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  3769. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3770. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  3771. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  3772. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  3773. [GCC_OXILI_BCR] = { 0x59018 },
  3774. [GCC_GMEM_BCR] = { 0x5902c },
  3775. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  3776. [GCC_CAMSS_MCLK2_BCR] = { 0x5c014 },
  3777. [GCC_MDP_TBU_BCR] = { 0x62000 },
  3778. [GCC_GFX_TBU_BCR] = { 0x63000 },
  3779. [GCC_GFX_TCU_BCR] = { 0x64000 },
  3780. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  3781. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  3782. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  3783. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  3784. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  3785. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  3786. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  3787. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  3788. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  3789. [GCC_CPP_TBU_BCR] = { 0x6e000 },
  3790. [GCC_MDP_RT_TBU_BCR] = { 0x6f000 },
  3791. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  3792. };
  3793. static const struct regmap_config gcc_msm8939_regmap_config = {
  3794. .reg_bits = 32,
  3795. .reg_stride = 4,
  3796. .val_bits = 32,
  3797. .max_register = 0x80000,
  3798. .fast_io = true,
  3799. };
  3800. static const struct qcom_cc_desc gcc_msm8939_desc = {
  3801. .config = &gcc_msm8939_regmap_config,
  3802. .clks = gcc_msm8939_clocks,
  3803. .num_clks = ARRAY_SIZE(gcc_msm8939_clocks),
  3804. .resets = gcc_msm8939_resets,
  3805. .num_resets = ARRAY_SIZE(gcc_msm8939_resets),
  3806. .gdscs = gcc_msm8939_gdscs,
  3807. .num_gdscs = ARRAY_SIZE(gcc_msm8939_gdscs),
  3808. };
  3809. static const struct of_device_id gcc_msm8939_match_table[] = {
  3810. { .compatible = "qcom,gcc-msm8939" },
  3811. { }
  3812. };
  3813. MODULE_DEVICE_TABLE(of, gcc_msm8939_match_table);
  3814. static int gcc_msm8939_probe(struct platform_device *pdev)
  3815. {
  3816. struct regmap *regmap;
  3817. regmap = qcom_cc_map(pdev, &gcc_msm8939_desc);
  3818. if (IS_ERR(regmap))
  3819. return PTR_ERR(regmap);
  3820. clk_pll_configure_sr_hpm_lp(&gpll3, regmap, &gpll3_config, true);
  3821. clk_pll_configure_sr_hpm_lp(&gpll4, regmap, &gpll4_config, true);
  3822. return qcom_cc_really_probe(&pdev->dev, &gcc_msm8939_desc, regmap);
  3823. }
  3824. static struct platform_driver gcc_msm8939_driver = {
  3825. .probe = gcc_msm8939_probe,
  3826. .driver = {
  3827. .name = "gcc-msm8939",
  3828. .of_match_table = gcc_msm8939_match_table,
  3829. },
  3830. };
  3831. static int __init gcc_msm8939_init(void)
  3832. {
  3833. return platform_driver_register(&gcc_msm8939_driver);
  3834. }
  3835. core_initcall(gcc_msm8939_init);
  3836. static void __exit gcc_msm8939_exit(void)
  3837. {
  3838. platform_driver_unregister(&gcc_msm8939_driver);
  3839. }
  3840. module_exit(gcc_msm8939_exit);
  3841. MODULE_DESCRIPTION("Qualcomm GCC MSM8939 Driver");
  3842. MODULE_LICENSE("GPL v2");