gcc-msm8960.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/property.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset-controller.h>
  16. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  17. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  18. #include "common.h"
  19. #include "clk-regmap.h"
  20. #include "clk-pll.h"
  21. #include "clk-rcg.h"
  22. #include "clk-branch.h"
  23. #include "clk-hfpll.h"
  24. #include "reset.h"
  25. static struct clk_pll pll3 = {
  26. .l_reg = 0x3164,
  27. .m_reg = 0x3168,
  28. .n_reg = 0x316c,
  29. .config_reg = 0x3174,
  30. .mode_reg = 0x3160,
  31. .status_reg = 0x3178,
  32. .status_bit = 16,
  33. .clkr.hw.init = &(struct clk_init_data){
  34. .name = "pll3",
  35. .parent_data = &(const struct clk_parent_data){
  36. .fw_name = "pxo", .name = "pxo_board",
  37. },
  38. .num_parents = 1,
  39. .ops = &clk_pll_ops,
  40. },
  41. };
  42. static struct clk_regmap pll4_vote = {
  43. .enable_reg = 0x34c0,
  44. .enable_mask = BIT(4),
  45. .hw.init = &(struct clk_init_data){
  46. .name = "pll4_vote",
  47. .parent_data = &(const struct clk_parent_data){
  48. .fw_name = "pll4", .name = "pll4",
  49. },
  50. .num_parents = 1,
  51. .ops = &clk_pll_vote_ops,
  52. },
  53. };
  54. static struct clk_pll pll8 = {
  55. .l_reg = 0x3144,
  56. .m_reg = 0x3148,
  57. .n_reg = 0x314c,
  58. .config_reg = 0x3154,
  59. .mode_reg = 0x3140,
  60. .status_reg = 0x3158,
  61. .status_bit = 16,
  62. .clkr.hw.init = &(struct clk_init_data){
  63. .name = "pll8",
  64. .parent_data = &(const struct clk_parent_data){
  65. .fw_name = "pxo", .name = "pxo_board",
  66. },
  67. .num_parents = 1,
  68. .ops = &clk_pll_ops,
  69. },
  70. };
  71. static struct clk_regmap pll8_vote = {
  72. .enable_reg = 0x34c0,
  73. .enable_mask = BIT(8),
  74. .hw.init = &(struct clk_init_data){
  75. .name = "pll8_vote",
  76. .parent_hws = (const struct clk_hw*[]){
  77. &pll8.clkr.hw
  78. },
  79. .num_parents = 1,
  80. .ops = &clk_pll_vote_ops,
  81. },
  82. };
  83. static struct hfpll_data hfpll0_data = {
  84. .mode_reg = 0x3200,
  85. .l_reg = 0x3208,
  86. .m_reg = 0x320c,
  87. .n_reg = 0x3210,
  88. .config_reg = 0x3204,
  89. .status_reg = 0x321c,
  90. .config_val = 0x7845c665,
  91. .droop_reg = 0x3214,
  92. .droop_val = 0x0108c000,
  93. .min_rate = 600000000UL,
  94. .max_rate = 1800000000UL,
  95. };
  96. static struct clk_hfpll hfpll0 = {
  97. .d = &hfpll0_data,
  98. .clkr.hw.init = &(struct clk_init_data){
  99. .parent_data = &(const struct clk_parent_data){
  100. .fw_name = "pxo", .name = "pxo_board",
  101. },
  102. .num_parents = 1,
  103. .name = "hfpll0",
  104. .ops = &clk_ops_hfpll,
  105. .flags = CLK_IGNORE_UNUSED,
  106. },
  107. .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
  108. };
  109. static struct hfpll_data hfpll1_8064_data = {
  110. .mode_reg = 0x3240,
  111. .l_reg = 0x3248,
  112. .m_reg = 0x324c,
  113. .n_reg = 0x3250,
  114. .config_reg = 0x3244,
  115. .status_reg = 0x325c,
  116. .config_val = 0x7845c665,
  117. .droop_reg = 0x3254,
  118. .droop_val = 0x0108c000,
  119. .min_rate = 600000000UL,
  120. .max_rate = 1800000000UL,
  121. };
  122. static struct hfpll_data hfpll1_data = {
  123. .mode_reg = 0x3300,
  124. .l_reg = 0x3308,
  125. .m_reg = 0x330c,
  126. .n_reg = 0x3310,
  127. .config_reg = 0x3304,
  128. .status_reg = 0x331c,
  129. .config_val = 0x7845c665,
  130. .droop_reg = 0x3314,
  131. .droop_val = 0x0108c000,
  132. .min_rate = 600000000UL,
  133. .max_rate = 1800000000UL,
  134. };
  135. static struct clk_hfpll hfpll1 = {
  136. .d = &hfpll1_data,
  137. .clkr.hw.init = &(struct clk_init_data){
  138. .parent_data = &(const struct clk_parent_data){
  139. .fw_name = "pxo", .name = "pxo_board",
  140. },
  141. .num_parents = 1,
  142. .name = "hfpll1",
  143. .ops = &clk_ops_hfpll,
  144. .flags = CLK_IGNORE_UNUSED,
  145. },
  146. .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
  147. };
  148. static struct hfpll_data hfpll2_data = {
  149. .mode_reg = 0x3280,
  150. .l_reg = 0x3288,
  151. .m_reg = 0x328c,
  152. .n_reg = 0x3290,
  153. .config_reg = 0x3284,
  154. .status_reg = 0x329c,
  155. .config_val = 0x7845c665,
  156. .droop_reg = 0x3294,
  157. .droop_val = 0x0108c000,
  158. .min_rate = 600000000UL,
  159. .max_rate = 1800000000UL,
  160. };
  161. static struct clk_hfpll hfpll2 = {
  162. .d = &hfpll2_data,
  163. .clkr.hw.init = &(struct clk_init_data){
  164. .parent_data = &(const struct clk_parent_data){
  165. .fw_name = "pxo", .name = "pxo_board",
  166. },
  167. .num_parents = 1,
  168. .name = "hfpll2",
  169. .ops = &clk_ops_hfpll,
  170. .flags = CLK_IGNORE_UNUSED,
  171. },
  172. .lock = __SPIN_LOCK_UNLOCKED(hfpll2.lock),
  173. };
  174. static struct hfpll_data hfpll3_data = {
  175. .mode_reg = 0x32c0,
  176. .l_reg = 0x32c8,
  177. .m_reg = 0x32cc,
  178. .n_reg = 0x32d0,
  179. .config_reg = 0x32c4,
  180. .status_reg = 0x32dc,
  181. .config_val = 0x7845c665,
  182. .droop_reg = 0x32d4,
  183. .droop_val = 0x0108c000,
  184. .min_rate = 600000000UL,
  185. .max_rate = 1800000000UL,
  186. };
  187. static struct clk_hfpll hfpll3 = {
  188. .d = &hfpll3_data,
  189. .clkr.hw.init = &(struct clk_init_data){
  190. .parent_data = &(const struct clk_parent_data){
  191. .fw_name = "pxo", .name = "pxo_board",
  192. },
  193. .num_parents = 1,
  194. .name = "hfpll3",
  195. .ops = &clk_ops_hfpll,
  196. .flags = CLK_IGNORE_UNUSED,
  197. },
  198. .lock = __SPIN_LOCK_UNLOCKED(hfpll3.lock),
  199. };
  200. static struct hfpll_data hfpll_l2_8064_data = {
  201. .mode_reg = 0x3300,
  202. .l_reg = 0x3308,
  203. .m_reg = 0x330c,
  204. .n_reg = 0x3310,
  205. .config_reg = 0x3304,
  206. .status_reg = 0x331c,
  207. .config_val = 0x7845c665,
  208. .droop_reg = 0x3314,
  209. .droop_val = 0x0108c000,
  210. .min_rate = 600000000UL,
  211. .max_rate = 1800000000UL,
  212. };
  213. static struct hfpll_data hfpll_l2_data = {
  214. .mode_reg = 0x3400,
  215. .l_reg = 0x3408,
  216. .m_reg = 0x340c,
  217. .n_reg = 0x3410,
  218. .config_reg = 0x3404,
  219. .status_reg = 0x341c,
  220. .config_val = 0x7845c665,
  221. .droop_reg = 0x3414,
  222. .droop_val = 0x0108c000,
  223. .min_rate = 600000000UL,
  224. .max_rate = 1800000000UL,
  225. };
  226. static struct clk_hfpll hfpll_l2 = {
  227. .d = &hfpll_l2_data,
  228. .clkr.hw.init = &(struct clk_init_data){
  229. .parent_data = &(const struct clk_parent_data){
  230. .fw_name = "pxo", .name = "pxo_board",
  231. },
  232. .num_parents = 1,
  233. .name = "hfpll_l2",
  234. .ops = &clk_ops_hfpll,
  235. .flags = CLK_IGNORE_UNUSED,
  236. },
  237. .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
  238. };
  239. static struct clk_pll pll14 = {
  240. .l_reg = 0x31c4,
  241. .m_reg = 0x31c8,
  242. .n_reg = 0x31cc,
  243. .config_reg = 0x31d4,
  244. .mode_reg = 0x31c0,
  245. .status_reg = 0x31d8,
  246. .status_bit = 16,
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "pll14",
  249. .parent_data = &(const struct clk_parent_data){
  250. .fw_name = "pxo", .name = "pxo_board",
  251. },
  252. .num_parents = 1,
  253. .ops = &clk_pll_ops,
  254. },
  255. };
  256. static struct clk_regmap pll14_vote = {
  257. .enable_reg = 0x34c0,
  258. .enable_mask = BIT(14),
  259. .hw.init = &(struct clk_init_data){
  260. .name = "pll14_vote",
  261. .parent_hws = (const struct clk_hw*[]){
  262. &pll14.clkr.hw
  263. },
  264. .num_parents = 1,
  265. .ops = &clk_pll_vote_ops,
  266. },
  267. };
  268. enum {
  269. P_PXO,
  270. P_PLL8,
  271. P_PLL3,
  272. P_CXO,
  273. };
  274. static const struct parent_map gcc_pxo_pll8_map[] = {
  275. { P_PXO, 0 },
  276. { P_PLL8, 3 }
  277. };
  278. static const struct clk_parent_data gcc_pxo_pll8[] = {
  279. { .fw_name = "pxo", .name = "pxo_board" },
  280. { .hw = &pll8_vote.hw },
  281. };
  282. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  283. { P_PXO, 0 },
  284. { P_PLL8, 3 },
  285. { P_CXO, 5 }
  286. };
  287. static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
  288. { .fw_name = "pxo", .name = "pxo_board" },
  289. { .hw = &pll8_vote.hw },
  290. { .fw_name = "cxo", .name = "cxo_board" },
  291. };
  292. static const struct parent_map gcc_pxo_pll8_pll3_map[] = {
  293. { P_PXO, 0 },
  294. { P_PLL8, 3 },
  295. { P_PLL3, 6 }
  296. };
  297. static const struct clk_parent_data gcc_pxo_pll8_pll3[] = {
  298. { .fw_name = "pxo", .name = "pxo_board" },
  299. { .hw = &pll8_vote.hw },
  300. { .hw = &pll3.clkr.hw },
  301. };
  302. static const struct freq_tbl clk_tbl_gsbi_uart[] = {
  303. { 1843200, P_PLL8, 2, 6, 625 },
  304. { 3686400, P_PLL8, 2, 12, 625 },
  305. { 7372800, P_PLL8, 2, 24, 625 },
  306. { 14745600, P_PLL8, 2, 48, 625 },
  307. { 16000000, P_PLL8, 4, 1, 6 },
  308. { 24000000, P_PLL8, 4, 1, 4 },
  309. { 32000000, P_PLL8, 4, 1, 3 },
  310. { 40000000, P_PLL8, 1, 5, 48 },
  311. { 46400000, P_PLL8, 1, 29, 240 },
  312. { 48000000, P_PLL8, 4, 1, 2 },
  313. { 51200000, P_PLL8, 1, 2, 15 },
  314. { 56000000, P_PLL8, 1, 7, 48 },
  315. { 58982400, P_PLL8, 1, 96, 625 },
  316. { 64000000, P_PLL8, 2, 1, 3 },
  317. { }
  318. };
  319. static struct clk_rcg gsbi1_uart_src = {
  320. .ns_reg = 0x29d4,
  321. .md_reg = 0x29d0,
  322. .mn = {
  323. .mnctr_en_bit = 8,
  324. .mnctr_reset_bit = 7,
  325. .mnctr_mode_shift = 5,
  326. .n_val_shift = 16,
  327. .m_val_shift = 16,
  328. .width = 16,
  329. },
  330. .p = {
  331. .pre_div_shift = 3,
  332. .pre_div_width = 2,
  333. },
  334. .s = {
  335. .src_sel_shift = 0,
  336. .parent_map = gcc_pxo_pll8_map,
  337. },
  338. .freq_tbl = clk_tbl_gsbi_uart,
  339. .clkr = {
  340. .enable_reg = 0x29d4,
  341. .enable_mask = BIT(11),
  342. .hw.init = &(struct clk_init_data){
  343. .name = "gsbi1_uart_src",
  344. .parent_data = gcc_pxo_pll8,
  345. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  346. .ops = &clk_rcg_ops,
  347. .flags = CLK_SET_PARENT_GATE,
  348. },
  349. },
  350. };
  351. static struct clk_branch gsbi1_uart_clk = {
  352. .halt_reg = 0x2fcc,
  353. .halt_bit = 10,
  354. .clkr = {
  355. .enable_reg = 0x29d4,
  356. .enable_mask = BIT(9),
  357. .hw.init = &(struct clk_init_data){
  358. .name = "gsbi1_uart_clk",
  359. .parent_hws = (const struct clk_hw*[]){
  360. &gsbi1_uart_src.clkr.hw
  361. },
  362. .num_parents = 1,
  363. .ops = &clk_branch_ops,
  364. .flags = CLK_SET_RATE_PARENT,
  365. },
  366. },
  367. };
  368. static struct clk_rcg gsbi2_uart_src = {
  369. .ns_reg = 0x29f4,
  370. .md_reg = 0x29f0,
  371. .mn = {
  372. .mnctr_en_bit = 8,
  373. .mnctr_reset_bit = 7,
  374. .mnctr_mode_shift = 5,
  375. .n_val_shift = 16,
  376. .m_val_shift = 16,
  377. .width = 16,
  378. },
  379. .p = {
  380. .pre_div_shift = 3,
  381. .pre_div_width = 2,
  382. },
  383. .s = {
  384. .src_sel_shift = 0,
  385. .parent_map = gcc_pxo_pll8_map,
  386. },
  387. .freq_tbl = clk_tbl_gsbi_uart,
  388. .clkr = {
  389. .enable_reg = 0x29f4,
  390. .enable_mask = BIT(11),
  391. .hw.init = &(struct clk_init_data){
  392. .name = "gsbi2_uart_src",
  393. .parent_data = gcc_pxo_pll8,
  394. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  395. .ops = &clk_rcg_ops,
  396. .flags = CLK_SET_PARENT_GATE,
  397. },
  398. },
  399. };
  400. static struct clk_branch gsbi2_uart_clk = {
  401. .halt_reg = 0x2fcc,
  402. .halt_bit = 6,
  403. .clkr = {
  404. .enable_reg = 0x29f4,
  405. .enable_mask = BIT(9),
  406. .hw.init = &(struct clk_init_data){
  407. .name = "gsbi2_uart_clk",
  408. .parent_hws = (const struct clk_hw*[]){
  409. &gsbi2_uart_src.clkr.hw
  410. },
  411. .num_parents = 1,
  412. .ops = &clk_branch_ops,
  413. .flags = CLK_SET_RATE_PARENT,
  414. },
  415. },
  416. };
  417. static struct clk_rcg gsbi3_uart_src = {
  418. .ns_reg = 0x2a14,
  419. .md_reg = 0x2a10,
  420. .mn = {
  421. .mnctr_en_bit = 8,
  422. .mnctr_reset_bit = 7,
  423. .mnctr_mode_shift = 5,
  424. .n_val_shift = 16,
  425. .m_val_shift = 16,
  426. .width = 16,
  427. },
  428. .p = {
  429. .pre_div_shift = 3,
  430. .pre_div_width = 2,
  431. },
  432. .s = {
  433. .src_sel_shift = 0,
  434. .parent_map = gcc_pxo_pll8_map,
  435. },
  436. .freq_tbl = clk_tbl_gsbi_uart,
  437. .clkr = {
  438. .enable_reg = 0x2a14,
  439. .enable_mask = BIT(11),
  440. .hw.init = &(struct clk_init_data){
  441. .name = "gsbi3_uart_src",
  442. .parent_data = gcc_pxo_pll8,
  443. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  444. .ops = &clk_rcg_ops,
  445. .flags = CLK_SET_PARENT_GATE,
  446. },
  447. },
  448. };
  449. static struct clk_branch gsbi3_uart_clk = {
  450. .halt_reg = 0x2fcc,
  451. .halt_bit = 2,
  452. .clkr = {
  453. .enable_reg = 0x2a14,
  454. .enable_mask = BIT(9),
  455. .hw.init = &(struct clk_init_data){
  456. .name = "gsbi3_uart_clk",
  457. .parent_hws = (const struct clk_hw*[]){
  458. &gsbi3_uart_src.clkr.hw
  459. },
  460. .num_parents = 1,
  461. .ops = &clk_branch_ops,
  462. .flags = CLK_SET_RATE_PARENT,
  463. },
  464. },
  465. };
  466. static struct clk_rcg gsbi4_uart_src = {
  467. .ns_reg = 0x2a34,
  468. .md_reg = 0x2a30,
  469. .mn = {
  470. .mnctr_en_bit = 8,
  471. .mnctr_reset_bit = 7,
  472. .mnctr_mode_shift = 5,
  473. .n_val_shift = 16,
  474. .m_val_shift = 16,
  475. .width = 16,
  476. },
  477. .p = {
  478. .pre_div_shift = 3,
  479. .pre_div_width = 2,
  480. },
  481. .s = {
  482. .src_sel_shift = 0,
  483. .parent_map = gcc_pxo_pll8_map,
  484. },
  485. .freq_tbl = clk_tbl_gsbi_uart,
  486. .clkr = {
  487. .enable_reg = 0x2a34,
  488. .enable_mask = BIT(11),
  489. .hw.init = &(struct clk_init_data){
  490. .name = "gsbi4_uart_src",
  491. .parent_data = gcc_pxo_pll8,
  492. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  493. .ops = &clk_rcg_ops,
  494. .flags = CLK_SET_PARENT_GATE,
  495. },
  496. },
  497. };
  498. static struct clk_branch gsbi4_uart_clk = {
  499. .halt_reg = 0x2fd0,
  500. .halt_bit = 26,
  501. .clkr = {
  502. .enable_reg = 0x2a34,
  503. .enable_mask = BIT(9),
  504. .hw.init = &(struct clk_init_data){
  505. .name = "gsbi4_uart_clk",
  506. .parent_hws = (const struct clk_hw*[]){
  507. &gsbi4_uart_src.clkr.hw
  508. },
  509. .num_parents = 1,
  510. .ops = &clk_branch_ops,
  511. .flags = CLK_SET_RATE_PARENT,
  512. },
  513. },
  514. };
  515. static struct clk_rcg gsbi5_uart_src = {
  516. .ns_reg = 0x2a54,
  517. .md_reg = 0x2a50,
  518. .mn = {
  519. .mnctr_en_bit = 8,
  520. .mnctr_reset_bit = 7,
  521. .mnctr_mode_shift = 5,
  522. .n_val_shift = 16,
  523. .m_val_shift = 16,
  524. .width = 16,
  525. },
  526. .p = {
  527. .pre_div_shift = 3,
  528. .pre_div_width = 2,
  529. },
  530. .s = {
  531. .src_sel_shift = 0,
  532. .parent_map = gcc_pxo_pll8_map,
  533. },
  534. .freq_tbl = clk_tbl_gsbi_uart,
  535. .clkr = {
  536. .enable_reg = 0x2a54,
  537. .enable_mask = BIT(11),
  538. .hw.init = &(struct clk_init_data){
  539. .name = "gsbi5_uart_src",
  540. .parent_data = gcc_pxo_pll8,
  541. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  542. .ops = &clk_rcg_ops,
  543. .flags = CLK_SET_PARENT_GATE,
  544. },
  545. },
  546. };
  547. static struct clk_branch gsbi5_uart_clk = {
  548. .halt_reg = 0x2fd0,
  549. .halt_bit = 22,
  550. .clkr = {
  551. .enable_reg = 0x2a54,
  552. .enable_mask = BIT(9),
  553. .hw.init = &(struct clk_init_data){
  554. .name = "gsbi5_uart_clk",
  555. .parent_hws = (const struct clk_hw*[]){
  556. &gsbi5_uart_src.clkr.hw
  557. },
  558. .num_parents = 1,
  559. .ops = &clk_branch_ops,
  560. .flags = CLK_SET_RATE_PARENT,
  561. },
  562. },
  563. };
  564. static struct clk_rcg gsbi6_uart_src = {
  565. .ns_reg = 0x2a74,
  566. .md_reg = 0x2a70,
  567. .mn = {
  568. .mnctr_en_bit = 8,
  569. .mnctr_reset_bit = 7,
  570. .mnctr_mode_shift = 5,
  571. .n_val_shift = 16,
  572. .m_val_shift = 16,
  573. .width = 16,
  574. },
  575. .p = {
  576. .pre_div_shift = 3,
  577. .pre_div_width = 2,
  578. },
  579. .s = {
  580. .src_sel_shift = 0,
  581. .parent_map = gcc_pxo_pll8_map,
  582. },
  583. .freq_tbl = clk_tbl_gsbi_uart,
  584. .clkr = {
  585. .enable_reg = 0x2a74,
  586. .enable_mask = BIT(11),
  587. .hw.init = &(struct clk_init_data){
  588. .name = "gsbi6_uart_src",
  589. .parent_data = gcc_pxo_pll8,
  590. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  591. .ops = &clk_rcg_ops,
  592. .flags = CLK_SET_PARENT_GATE,
  593. },
  594. },
  595. };
  596. static struct clk_branch gsbi6_uart_clk = {
  597. .halt_reg = 0x2fd0,
  598. .halt_bit = 18,
  599. .clkr = {
  600. .enable_reg = 0x2a74,
  601. .enable_mask = BIT(9),
  602. .hw.init = &(struct clk_init_data){
  603. .name = "gsbi6_uart_clk",
  604. .parent_hws = (const struct clk_hw*[]){
  605. &gsbi6_uart_src.clkr.hw
  606. },
  607. .num_parents = 1,
  608. .ops = &clk_branch_ops,
  609. .flags = CLK_SET_RATE_PARENT,
  610. },
  611. },
  612. };
  613. static struct clk_rcg gsbi7_uart_src = {
  614. .ns_reg = 0x2a94,
  615. .md_reg = 0x2a90,
  616. .mn = {
  617. .mnctr_en_bit = 8,
  618. .mnctr_reset_bit = 7,
  619. .mnctr_mode_shift = 5,
  620. .n_val_shift = 16,
  621. .m_val_shift = 16,
  622. .width = 16,
  623. },
  624. .p = {
  625. .pre_div_shift = 3,
  626. .pre_div_width = 2,
  627. },
  628. .s = {
  629. .src_sel_shift = 0,
  630. .parent_map = gcc_pxo_pll8_map,
  631. },
  632. .freq_tbl = clk_tbl_gsbi_uart,
  633. .clkr = {
  634. .enable_reg = 0x2a94,
  635. .enable_mask = BIT(11),
  636. .hw.init = &(struct clk_init_data){
  637. .name = "gsbi7_uart_src",
  638. .parent_data = gcc_pxo_pll8,
  639. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  640. .ops = &clk_rcg_ops,
  641. .flags = CLK_SET_PARENT_GATE,
  642. },
  643. },
  644. };
  645. static struct clk_branch gsbi7_uart_clk = {
  646. .halt_reg = 0x2fd0,
  647. .halt_bit = 14,
  648. .clkr = {
  649. .enable_reg = 0x2a94,
  650. .enable_mask = BIT(9),
  651. .hw.init = &(struct clk_init_data){
  652. .name = "gsbi7_uart_clk",
  653. .parent_hws = (const struct clk_hw*[]){
  654. &gsbi7_uart_src.clkr.hw
  655. },
  656. .num_parents = 1,
  657. .ops = &clk_branch_ops,
  658. .flags = CLK_SET_RATE_PARENT,
  659. },
  660. },
  661. };
  662. static struct clk_rcg gsbi8_uart_src = {
  663. .ns_reg = 0x2ab4,
  664. .md_reg = 0x2ab0,
  665. .mn = {
  666. .mnctr_en_bit = 8,
  667. .mnctr_reset_bit = 7,
  668. .mnctr_mode_shift = 5,
  669. .n_val_shift = 16,
  670. .m_val_shift = 16,
  671. .width = 16,
  672. },
  673. .p = {
  674. .pre_div_shift = 3,
  675. .pre_div_width = 2,
  676. },
  677. .s = {
  678. .src_sel_shift = 0,
  679. .parent_map = gcc_pxo_pll8_map,
  680. },
  681. .freq_tbl = clk_tbl_gsbi_uart,
  682. .clkr = {
  683. .enable_reg = 0x2ab4,
  684. .enable_mask = BIT(11),
  685. .hw.init = &(struct clk_init_data){
  686. .name = "gsbi8_uart_src",
  687. .parent_data = gcc_pxo_pll8,
  688. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  689. .ops = &clk_rcg_ops,
  690. .flags = CLK_SET_PARENT_GATE,
  691. },
  692. },
  693. };
  694. static struct clk_branch gsbi8_uart_clk = {
  695. .halt_reg = 0x2fd0,
  696. .halt_bit = 10,
  697. .clkr = {
  698. .enable_reg = 0x2ab4,
  699. .enable_mask = BIT(9),
  700. .hw.init = &(struct clk_init_data){
  701. .name = "gsbi8_uart_clk",
  702. .parent_hws = (const struct clk_hw*[]){
  703. &gsbi8_uart_src.clkr.hw
  704. },
  705. .num_parents = 1,
  706. .ops = &clk_branch_ops,
  707. .flags = CLK_SET_RATE_PARENT,
  708. },
  709. },
  710. };
  711. static struct clk_rcg gsbi9_uart_src = {
  712. .ns_reg = 0x2ad4,
  713. .md_reg = 0x2ad0,
  714. .mn = {
  715. .mnctr_en_bit = 8,
  716. .mnctr_reset_bit = 7,
  717. .mnctr_mode_shift = 5,
  718. .n_val_shift = 16,
  719. .m_val_shift = 16,
  720. .width = 16,
  721. },
  722. .p = {
  723. .pre_div_shift = 3,
  724. .pre_div_width = 2,
  725. },
  726. .s = {
  727. .src_sel_shift = 0,
  728. .parent_map = gcc_pxo_pll8_map,
  729. },
  730. .freq_tbl = clk_tbl_gsbi_uart,
  731. .clkr = {
  732. .enable_reg = 0x2ad4,
  733. .enable_mask = BIT(11),
  734. .hw.init = &(struct clk_init_data){
  735. .name = "gsbi9_uart_src",
  736. .parent_data = gcc_pxo_pll8,
  737. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  738. .ops = &clk_rcg_ops,
  739. .flags = CLK_SET_PARENT_GATE,
  740. },
  741. },
  742. };
  743. static struct clk_branch gsbi9_uart_clk = {
  744. .halt_reg = 0x2fd0,
  745. .halt_bit = 6,
  746. .clkr = {
  747. .enable_reg = 0x2ad4,
  748. .enable_mask = BIT(9),
  749. .hw.init = &(struct clk_init_data){
  750. .name = "gsbi9_uart_clk",
  751. .parent_hws = (const struct clk_hw*[]){
  752. &gsbi9_uart_src.clkr.hw
  753. },
  754. .num_parents = 1,
  755. .ops = &clk_branch_ops,
  756. .flags = CLK_SET_RATE_PARENT,
  757. },
  758. },
  759. };
  760. static struct clk_rcg gsbi10_uart_src = {
  761. .ns_reg = 0x2af4,
  762. .md_reg = 0x2af0,
  763. .mn = {
  764. .mnctr_en_bit = 8,
  765. .mnctr_reset_bit = 7,
  766. .mnctr_mode_shift = 5,
  767. .n_val_shift = 16,
  768. .m_val_shift = 16,
  769. .width = 16,
  770. },
  771. .p = {
  772. .pre_div_shift = 3,
  773. .pre_div_width = 2,
  774. },
  775. .s = {
  776. .src_sel_shift = 0,
  777. .parent_map = gcc_pxo_pll8_map,
  778. },
  779. .freq_tbl = clk_tbl_gsbi_uart,
  780. .clkr = {
  781. .enable_reg = 0x2af4,
  782. .enable_mask = BIT(11),
  783. .hw.init = &(struct clk_init_data){
  784. .name = "gsbi10_uart_src",
  785. .parent_data = gcc_pxo_pll8,
  786. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  787. .ops = &clk_rcg_ops,
  788. .flags = CLK_SET_PARENT_GATE,
  789. },
  790. },
  791. };
  792. static struct clk_branch gsbi10_uart_clk = {
  793. .halt_reg = 0x2fd0,
  794. .halt_bit = 2,
  795. .clkr = {
  796. .enable_reg = 0x2af4,
  797. .enable_mask = BIT(9),
  798. .hw.init = &(struct clk_init_data){
  799. .name = "gsbi10_uart_clk",
  800. .parent_hws = (const struct clk_hw*[]){
  801. &gsbi10_uart_src.clkr.hw
  802. },
  803. .num_parents = 1,
  804. .ops = &clk_branch_ops,
  805. .flags = CLK_SET_RATE_PARENT,
  806. },
  807. },
  808. };
  809. static struct clk_rcg gsbi11_uart_src = {
  810. .ns_reg = 0x2b14,
  811. .md_reg = 0x2b10,
  812. .mn = {
  813. .mnctr_en_bit = 8,
  814. .mnctr_reset_bit = 7,
  815. .mnctr_mode_shift = 5,
  816. .n_val_shift = 16,
  817. .m_val_shift = 16,
  818. .width = 16,
  819. },
  820. .p = {
  821. .pre_div_shift = 3,
  822. .pre_div_width = 2,
  823. },
  824. .s = {
  825. .src_sel_shift = 0,
  826. .parent_map = gcc_pxo_pll8_map,
  827. },
  828. .freq_tbl = clk_tbl_gsbi_uart,
  829. .clkr = {
  830. .enable_reg = 0x2b14,
  831. .enable_mask = BIT(11),
  832. .hw.init = &(struct clk_init_data){
  833. .name = "gsbi11_uart_src",
  834. .parent_data = gcc_pxo_pll8,
  835. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  836. .ops = &clk_rcg_ops,
  837. .flags = CLK_SET_PARENT_GATE,
  838. },
  839. },
  840. };
  841. static struct clk_branch gsbi11_uart_clk = {
  842. .halt_reg = 0x2fd4,
  843. .halt_bit = 17,
  844. .clkr = {
  845. .enable_reg = 0x2b14,
  846. .enable_mask = BIT(9),
  847. .hw.init = &(struct clk_init_data){
  848. .name = "gsbi11_uart_clk",
  849. .parent_hws = (const struct clk_hw*[]){
  850. &gsbi11_uart_src.clkr.hw
  851. },
  852. .num_parents = 1,
  853. .ops = &clk_branch_ops,
  854. .flags = CLK_SET_RATE_PARENT,
  855. },
  856. },
  857. };
  858. static struct clk_rcg gsbi12_uart_src = {
  859. .ns_reg = 0x2b34,
  860. .md_reg = 0x2b30,
  861. .mn = {
  862. .mnctr_en_bit = 8,
  863. .mnctr_reset_bit = 7,
  864. .mnctr_mode_shift = 5,
  865. .n_val_shift = 16,
  866. .m_val_shift = 16,
  867. .width = 16,
  868. },
  869. .p = {
  870. .pre_div_shift = 3,
  871. .pre_div_width = 2,
  872. },
  873. .s = {
  874. .src_sel_shift = 0,
  875. .parent_map = gcc_pxo_pll8_map,
  876. },
  877. .freq_tbl = clk_tbl_gsbi_uart,
  878. .clkr = {
  879. .enable_reg = 0x2b34,
  880. .enable_mask = BIT(11),
  881. .hw.init = &(struct clk_init_data){
  882. .name = "gsbi12_uart_src",
  883. .parent_data = gcc_pxo_pll8,
  884. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  885. .ops = &clk_rcg_ops,
  886. .flags = CLK_SET_PARENT_GATE,
  887. },
  888. },
  889. };
  890. static struct clk_branch gsbi12_uart_clk = {
  891. .halt_reg = 0x2fd4,
  892. .halt_bit = 13,
  893. .clkr = {
  894. .enable_reg = 0x2b34,
  895. .enable_mask = BIT(9),
  896. .hw.init = &(struct clk_init_data){
  897. .name = "gsbi12_uart_clk",
  898. .parent_hws = (const struct clk_hw*[]){
  899. &gsbi12_uart_src.clkr.hw
  900. },
  901. .num_parents = 1,
  902. .ops = &clk_branch_ops,
  903. .flags = CLK_SET_RATE_PARENT,
  904. },
  905. },
  906. };
  907. static const struct freq_tbl clk_tbl_gsbi_qup[] = {
  908. { 1100000, P_PXO, 1, 2, 49 },
  909. { 5400000, P_PXO, 1, 1, 5 },
  910. { 10800000, P_PXO, 1, 2, 5 },
  911. { 15060000, P_PLL8, 1, 2, 51 },
  912. { 24000000, P_PLL8, 4, 1, 4 },
  913. { 25600000, P_PLL8, 1, 1, 15 },
  914. { 27000000, P_PXO, 1, 0, 0 },
  915. { 48000000, P_PLL8, 4, 1, 2 },
  916. { 51200000, P_PLL8, 1, 2, 15 },
  917. { }
  918. };
  919. static struct clk_rcg gsbi1_qup_src = {
  920. .ns_reg = 0x29cc,
  921. .md_reg = 0x29c8,
  922. .mn = {
  923. .mnctr_en_bit = 8,
  924. .mnctr_reset_bit = 7,
  925. .mnctr_mode_shift = 5,
  926. .n_val_shift = 16,
  927. .m_val_shift = 16,
  928. .width = 8,
  929. },
  930. .p = {
  931. .pre_div_shift = 3,
  932. .pre_div_width = 2,
  933. },
  934. .s = {
  935. .src_sel_shift = 0,
  936. .parent_map = gcc_pxo_pll8_map,
  937. },
  938. .freq_tbl = clk_tbl_gsbi_qup,
  939. .clkr = {
  940. .enable_reg = 0x29cc,
  941. .enable_mask = BIT(11),
  942. .hw.init = &(struct clk_init_data){
  943. .name = "gsbi1_qup_src",
  944. .parent_data = gcc_pxo_pll8,
  945. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  946. .ops = &clk_rcg_ops,
  947. .flags = CLK_SET_PARENT_GATE,
  948. },
  949. },
  950. };
  951. static struct clk_branch gsbi1_qup_clk = {
  952. .halt_reg = 0x2fcc,
  953. .halt_bit = 9,
  954. .clkr = {
  955. .enable_reg = 0x29cc,
  956. .enable_mask = BIT(9),
  957. .hw.init = &(struct clk_init_data){
  958. .name = "gsbi1_qup_clk",
  959. .parent_hws = (const struct clk_hw*[]){
  960. &gsbi1_qup_src.clkr.hw
  961. },
  962. .num_parents = 1,
  963. .ops = &clk_branch_ops,
  964. .flags = CLK_SET_RATE_PARENT,
  965. },
  966. },
  967. };
  968. static struct clk_rcg gsbi2_qup_src = {
  969. .ns_reg = 0x29ec,
  970. .md_reg = 0x29e8,
  971. .mn = {
  972. .mnctr_en_bit = 8,
  973. .mnctr_reset_bit = 7,
  974. .mnctr_mode_shift = 5,
  975. .n_val_shift = 16,
  976. .m_val_shift = 16,
  977. .width = 8,
  978. },
  979. .p = {
  980. .pre_div_shift = 3,
  981. .pre_div_width = 2,
  982. },
  983. .s = {
  984. .src_sel_shift = 0,
  985. .parent_map = gcc_pxo_pll8_map,
  986. },
  987. .freq_tbl = clk_tbl_gsbi_qup,
  988. .clkr = {
  989. .enable_reg = 0x29ec,
  990. .enable_mask = BIT(11),
  991. .hw.init = &(struct clk_init_data){
  992. .name = "gsbi2_qup_src",
  993. .parent_data = gcc_pxo_pll8,
  994. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  995. .ops = &clk_rcg_ops,
  996. .flags = CLK_SET_PARENT_GATE,
  997. },
  998. },
  999. };
  1000. static struct clk_branch gsbi2_qup_clk = {
  1001. .halt_reg = 0x2fcc,
  1002. .halt_bit = 4,
  1003. .clkr = {
  1004. .enable_reg = 0x29ec,
  1005. .enable_mask = BIT(9),
  1006. .hw.init = &(struct clk_init_data){
  1007. .name = "gsbi2_qup_clk",
  1008. .parent_hws = (const struct clk_hw*[]){
  1009. &gsbi2_qup_src.clkr.hw
  1010. },
  1011. .num_parents = 1,
  1012. .ops = &clk_branch_ops,
  1013. .flags = CLK_SET_RATE_PARENT,
  1014. },
  1015. },
  1016. };
  1017. static struct clk_rcg gsbi3_qup_src = {
  1018. .ns_reg = 0x2a0c,
  1019. .md_reg = 0x2a08,
  1020. .mn = {
  1021. .mnctr_en_bit = 8,
  1022. .mnctr_reset_bit = 7,
  1023. .mnctr_mode_shift = 5,
  1024. .n_val_shift = 16,
  1025. .m_val_shift = 16,
  1026. .width = 8,
  1027. },
  1028. .p = {
  1029. .pre_div_shift = 3,
  1030. .pre_div_width = 2,
  1031. },
  1032. .s = {
  1033. .src_sel_shift = 0,
  1034. .parent_map = gcc_pxo_pll8_map,
  1035. },
  1036. .freq_tbl = clk_tbl_gsbi_qup,
  1037. .clkr = {
  1038. .enable_reg = 0x2a0c,
  1039. .enable_mask = BIT(11),
  1040. .hw.init = &(struct clk_init_data){
  1041. .name = "gsbi3_qup_src",
  1042. .parent_data = gcc_pxo_pll8,
  1043. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1044. .ops = &clk_rcg_ops,
  1045. .flags = CLK_SET_PARENT_GATE,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch gsbi3_qup_clk = {
  1050. .halt_reg = 0x2fcc,
  1051. .halt_bit = 0,
  1052. .clkr = {
  1053. .enable_reg = 0x2a0c,
  1054. .enable_mask = BIT(9),
  1055. .hw.init = &(struct clk_init_data){
  1056. .name = "gsbi3_qup_clk",
  1057. .parent_hws = (const struct clk_hw*[]){
  1058. &gsbi3_qup_src.clkr.hw
  1059. },
  1060. .num_parents = 1,
  1061. .ops = &clk_branch_ops,
  1062. .flags = CLK_SET_RATE_PARENT,
  1063. },
  1064. },
  1065. };
  1066. static struct clk_rcg gsbi4_qup_src = {
  1067. .ns_reg = 0x2a2c,
  1068. .md_reg = 0x2a28,
  1069. .mn = {
  1070. .mnctr_en_bit = 8,
  1071. .mnctr_reset_bit = 7,
  1072. .mnctr_mode_shift = 5,
  1073. .n_val_shift = 16,
  1074. .m_val_shift = 16,
  1075. .width = 8,
  1076. },
  1077. .p = {
  1078. .pre_div_shift = 3,
  1079. .pre_div_width = 2,
  1080. },
  1081. .s = {
  1082. .src_sel_shift = 0,
  1083. .parent_map = gcc_pxo_pll8_map,
  1084. },
  1085. .freq_tbl = clk_tbl_gsbi_qup,
  1086. .clkr = {
  1087. .enable_reg = 0x2a2c,
  1088. .enable_mask = BIT(11),
  1089. .hw.init = &(struct clk_init_data){
  1090. .name = "gsbi4_qup_src",
  1091. .parent_data = gcc_pxo_pll8,
  1092. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1093. .ops = &clk_rcg_ops,
  1094. .flags = CLK_SET_PARENT_GATE,
  1095. },
  1096. },
  1097. };
  1098. static struct clk_branch gsbi4_qup_clk = {
  1099. .halt_reg = 0x2fd0,
  1100. .halt_bit = 24,
  1101. .clkr = {
  1102. .enable_reg = 0x2a2c,
  1103. .enable_mask = BIT(9),
  1104. .hw.init = &(struct clk_init_data){
  1105. .name = "gsbi4_qup_clk",
  1106. .parent_hws = (const struct clk_hw*[]){
  1107. &gsbi4_qup_src.clkr.hw
  1108. },
  1109. .num_parents = 1,
  1110. .ops = &clk_branch_ops,
  1111. .flags = CLK_SET_RATE_PARENT,
  1112. },
  1113. },
  1114. };
  1115. static struct clk_rcg gsbi5_qup_src = {
  1116. .ns_reg = 0x2a4c,
  1117. .md_reg = 0x2a48,
  1118. .mn = {
  1119. .mnctr_en_bit = 8,
  1120. .mnctr_reset_bit = 7,
  1121. .mnctr_mode_shift = 5,
  1122. .n_val_shift = 16,
  1123. .m_val_shift = 16,
  1124. .width = 8,
  1125. },
  1126. .p = {
  1127. .pre_div_shift = 3,
  1128. .pre_div_width = 2,
  1129. },
  1130. .s = {
  1131. .src_sel_shift = 0,
  1132. .parent_map = gcc_pxo_pll8_map,
  1133. },
  1134. .freq_tbl = clk_tbl_gsbi_qup,
  1135. .clkr = {
  1136. .enable_reg = 0x2a4c,
  1137. .enable_mask = BIT(11),
  1138. .hw.init = &(struct clk_init_data){
  1139. .name = "gsbi5_qup_src",
  1140. .parent_data = gcc_pxo_pll8,
  1141. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1142. .ops = &clk_rcg_ops,
  1143. .flags = CLK_SET_PARENT_GATE,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_branch gsbi5_qup_clk = {
  1148. .halt_reg = 0x2fd0,
  1149. .halt_bit = 20,
  1150. .clkr = {
  1151. .enable_reg = 0x2a4c,
  1152. .enable_mask = BIT(9),
  1153. .hw.init = &(struct clk_init_data){
  1154. .name = "gsbi5_qup_clk",
  1155. .parent_hws = (const struct clk_hw*[]){
  1156. &gsbi5_qup_src.clkr.hw
  1157. },
  1158. .num_parents = 1,
  1159. .ops = &clk_branch_ops,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. },
  1162. },
  1163. };
  1164. static struct clk_rcg gsbi6_qup_src = {
  1165. .ns_reg = 0x2a6c,
  1166. .md_reg = 0x2a68,
  1167. .mn = {
  1168. .mnctr_en_bit = 8,
  1169. .mnctr_reset_bit = 7,
  1170. .mnctr_mode_shift = 5,
  1171. .n_val_shift = 16,
  1172. .m_val_shift = 16,
  1173. .width = 8,
  1174. },
  1175. .p = {
  1176. .pre_div_shift = 3,
  1177. .pre_div_width = 2,
  1178. },
  1179. .s = {
  1180. .src_sel_shift = 0,
  1181. .parent_map = gcc_pxo_pll8_map,
  1182. },
  1183. .freq_tbl = clk_tbl_gsbi_qup,
  1184. .clkr = {
  1185. .enable_reg = 0x2a6c,
  1186. .enable_mask = BIT(11),
  1187. .hw.init = &(struct clk_init_data){
  1188. .name = "gsbi6_qup_src",
  1189. .parent_data = gcc_pxo_pll8,
  1190. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1191. .ops = &clk_rcg_ops,
  1192. .flags = CLK_SET_PARENT_GATE,
  1193. },
  1194. },
  1195. };
  1196. static struct clk_branch gsbi6_qup_clk = {
  1197. .halt_reg = 0x2fd0,
  1198. .halt_bit = 16,
  1199. .clkr = {
  1200. .enable_reg = 0x2a6c,
  1201. .enable_mask = BIT(9),
  1202. .hw.init = &(struct clk_init_data){
  1203. .name = "gsbi6_qup_clk",
  1204. .parent_hws = (const struct clk_hw*[]){
  1205. &gsbi6_qup_src.clkr.hw
  1206. },
  1207. .num_parents = 1,
  1208. .ops = &clk_branch_ops,
  1209. .flags = CLK_SET_RATE_PARENT,
  1210. },
  1211. },
  1212. };
  1213. static struct clk_rcg gsbi7_qup_src = {
  1214. .ns_reg = 0x2a8c,
  1215. .md_reg = 0x2a88,
  1216. .mn = {
  1217. .mnctr_en_bit = 8,
  1218. .mnctr_reset_bit = 7,
  1219. .mnctr_mode_shift = 5,
  1220. .n_val_shift = 16,
  1221. .m_val_shift = 16,
  1222. .width = 8,
  1223. },
  1224. .p = {
  1225. .pre_div_shift = 3,
  1226. .pre_div_width = 2,
  1227. },
  1228. .s = {
  1229. .src_sel_shift = 0,
  1230. .parent_map = gcc_pxo_pll8_map,
  1231. },
  1232. .freq_tbl = clk_tbl_gsbi_qup,
  1233. .clkr = {
  1234. .enable_reg = 0x2a8c,
  1235. .enable_mask = BIT(11),
  1236. .hw.init = &(struct clk_init_data){
  1237. .name = "gsbi7_qup_src",
  1238. .parent_data = gcc_pxo_pll8,
  1239. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1240. .ops = &clk_rcg_ops,
  1241. .flags = CLK_SET_PARENT_GATE,
  1242. },
  1243. },
  1244. };
  1245. static struct clk_branch gsbi7_qup_clk = {
  1246. .halt_reg = 0x2fd0,
  1247. .halt_bit = 12,
  1248. .clkr = {
  1249. .enable_reg = 0x2a8c,
  1250. .enable_mask = BIT(9),
  1251. .hw.init = &(struct clk_init_data){
  1252. .name = "gsbi7_qup_clk",
  1253. .parent_hws = (const struct clk_hw*[]){
  1254. &gsbi7_qup_src.clkr.hw
  1255. },
  1256. .num_parents = 1,
  1257. .ops = &clk_branch_ops,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_rcg gsbi8_qup_src = {
  1263. .ns_reg = 0x2aac,
  1264. .md_reg = 0x2aa8,
  1265. .mn = {
  1266. .mnctr_en_bit = 8,
  1267. .mnctr_reset_bit = 7,
  1268. .mnctr_mode_shift = 5,
  1269. .n_val_shift = 16,
  1270. .m_val_shift = 16,
  1271. .width = 8,
  1272. },
  1273. .p = {
  1274. .pre_div_shift = 3,
  1275. .pre_div_width = 2,
  1276. },
  1277. .s = {
  1278. .src_sel_shift = 0,
  1279. .parent_map = gcc_pxo_pll8_map,
  1280. },
  1281. .freq_tbl = clk_tbl_gsbi_qup,
  1282. .clkr = {
  1283. .enable_reg = 0x2aac,
  1284. .enable_mask = BIT(11),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "gsbi8_qup_src",
  1287. .parent_data = gcc_pxo_pll8,
  1288. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1289. .ops = &clk_rcg_ops,
  1290. .flags = CLK_SET_PARENT_GATE,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch gsbi8_qup_clk = {
  1295. .halt_reg = 0x2fd0,
  1296. .halt_bit = 8,
  1297. .clkr = {
  1298. .enable_reg = 0x2aac,
  1299. .enable_mask = BIT(9),
  1300. .hw.init = &(struct clk_init_data){
  1301. .name = "gsbi8_qup_clk",
  1302. .parent_hws = (const struct clk_hw*[]){
  1303. &gsbi8_qup_src.clkr.hw
  1304. },
  1305. .num_parents = 1,
  1306. .ops = &clk_branch_ops,
  1307. .flags = CLK_SET_RATE_PARENT,
  1308. },
  1309. },
  1310. };
  1311. static struct clk_rcg gsbi9_qup_src = {
  1312. .ns_reg = 0x2acc,
  1313. .md_reg = 0x2ac8,
  1314. .mn = {
  1315. .mnctr_en_bit = 8,
  1316. .mnctr_reset_bit = 7,
  1317. .mnctr_mode_shift = 5,
  1318. .n_val_shift = 16,
  1319. .m_val_shift = 16,
  1320. .width = 8,
  1321. },
  1322. .p = {
  1323. .pre_div_shift = 3,
  1324. .pre_div_width = 2,
  1325. },
  1326. .s = {
  1327. .src_sel_shift = 0,
  1328. .parent_map = gcc_pxo_pll8_map,
  1329. },
  1330. .freq_tbl = clk_tbl_gsbi_qup,
  1331. .clkr = {
  1332. .enable_reg = 0x2acc,
  1333. .enable_mask = BIT(11),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "gsbi9_qup_src",
  1336. .parent_data = gcc_pxo_pll8,
  1337. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1338. .ops = &clk_rcg_ops,
  1339. .flags = CLK_SET_PARENT_GATE,
  1340. },
  1341. },
  1342. };
  1343. static struct clk_branch gsbi9_qup_clk = {
  1344. .halt_reg = 0x2fd0,
  1345. .halt_bit = 4,
  1346. .clkr = {
  1347. .enable_reg = 0x2acc,
  1348. .enable_mask = BIT(9),
  1349. .hw.init = &(struct clk_init_data){
  1350. .name = "gsbi9_qup_clk",
  1351. .parent_hws = (const struct clk_hw*[]){
  1352. &gsbi9_qup_src.clkr.hw
  1353. },
  1354. .num_parents = 1,
  1355. .ops = &clk_branch_ops,
  1356. .flags = CLK_SET_RATE_PARENT,
  1357. },
  1358. },
  1359. };
  1360. static struct clk_rcg gsbi10_qup_src = {
  1361. .ns_reg = 0x2aec,
  1362. .md_reg = 0x2ae8,
  1363. .mn = {
  1364. .mnctr_en_bit = 8,
  1365. .mnctr_reset_bit = 7,
  1366. .mnctr_mode_shift = 5,
  1367. .n_val_shift = 16,
  1368. .m_val_shift = 16,
  1369. .width = 8,
  1370. },
  1371. .p = {
  1372. .pre_div_shift = 3,
  1373. .pre_div_width = 2,
  1374. },
  1375. .s = {
  1376. .src_sel_shift = 0,
  1377. .parent_map = gcc_pxo_pll8_map,
  1378. },
  1379. .freq_tbl = clk_tbl_gsbi_qup,
  1380. .clkr = {
  1381. .enable_reg = 0x2aec,
  1382. .enable_mask = BIT(11),
  1383. .hw.init = &(struct clk_init_data){
  1384. .name = "gsbi10_qup_src",
  1385. .parent_data = gcc_pxo_pll8,
  1386. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1387. .ops = &clk_rcg_ops,
  1388. .flags = CLK_SET_PARENT_GATE,
  1389. },
  1390. },
  1391. };
  1392. static struct clk_branch gsbi10_qup_clk = {
  1393. .halt_reg = 0x2fd0,
  1394. .halt_bit = 0,
  1395. .clkr = {
  1396. .enable_reg = 0x2aec,
  1397. .enable_mask = BIT(9),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "gsbi10_qup_clk",
  1400. .parent_hws = (const struct clk_hw*[]){
  1401. &gsbi10_qup_src.clkr.hw
  1402. },
  1403. .num_parents = 1,
  1404. .ops = &clk_branch_ops,
  1405. .flags = CLK_SET_RATE_PARENT,
  1406. },
  1407. },
  1408. };
  1409. static struct clk_rcg gsbi11_qup_src = {
  1410. .ns_reg = 0x2b0c,
  1411. .md_reg = 0x2b08,
  1412. .mn = {
  1413. .mnctr_en_bit = 8,
  1414. .mnctr_reset_bit = 7,
  1415. .mnctr_mode_shift = 5,
  1416. .n_val_shift = 16,
  1417. .m_val_shift = 16,
  1418. .width = 8,
  1419. },
  1420. .p = {
  1421. .pre_div_shift = 3,
  1422. .pre_div_width = 2,
  1423. },
  1424. .s = {
  1425. .src_sel_shift = 0,
  1426. .parent_map = gcc_pxo_pll8_map,
  1427. },
  1428. .freq_tbl = clk_tbl_gsbi_qup,
  1429. .clkr = {
  1430. .enable_reg = 0x2b0c,
  1431. .enable_mask = BIT(11),
  1432. .hw.init = &(struct clk_init_data){
  1433. .name = "gsbi11_qup_src",
  1434. .parent_data = gcc_pxo_pll8,
  1435. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1436. .ops = &clk_rcg_ops,
  1437. .flags = CLK_SET_PARENT_GATE,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch gsbi11_qup_clk = {
  1442. .halt_reg = 0x2fd4,
  1443. .halt_bit = 15,
  1444. .clkr = {
  1445. .enable_reg = 0x2b0c,
  1446. .enable_mask = BIT(9),
  1447. .hw.init = &(struct clk_init_data){
  1448. .name = "gsbi11_qup_clk",
  1449. .parent_hws = (const struct clk_hw*[]){
  1450. &gsbi11_qup_src.clkr.hw
  1451. },
  1452. .num_parents = 1,
  1453. .ops = &clk_branch_ops,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. },
  1456. },
  1457. };
  1458. static struct clk_rcg gsbi12_qup_src = {
  1459. .ns_reg = 0x2b2c,
  1460. .md_reg = 0x2b28,
  1461. .mn = {
  1462. .mnctr_en_bit = 8,
  1463. .mnctr_reset_bit = 7,
  1464. .mnctr_mode_shift = 5,
  1465. .n_val_shift = 16,
  1466. .m_val_shift = 16,
  1467. .width = 8,
  1468. },
  1469. .p = {
  1470. .pre_div_shift = 3,
  1471. .pre_div_width = 2,
  1472. },
  1473. .s = {
  1474. .src_sel_shift = 0,
  1475. .parent_map = gcc_pxo_pll8_map,
  1476. },
  1477. .freq_tbl = clk_tbl_gsbi_qup,
  1478. .clkr = {
  1479. .enable_reg = 0x2b2c,
  1480. .enable_mask = BIT(11),
  1481. .hw.init = &(struct clk_init_data){
  1482. .name = "gsbi12_qup_src",
  1483. .parent_data = gcc_pxo_pll8,
  1484. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1485. .ops = &clk_rcg_ops,
  1486. .flags = CLK_SET_PARENT_GATE,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch gsbi12_qup_clk = {
  1491. .halt_reg = 0x2fd4,
  1492. .halt_bit = 11,
  1493. .clkr = {
  1494. .enable_reg = 0x2b2c,
  1495. .enable_mask = BIT(9),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "gsbi12_qup_clk",
  1498. .parent_hws = (const struct clk_hw*[]){
  1499. &gsbi12_qup_src.clkr.hw
  1500. },
  1501. .num_parents = 1,
  1502. .ops = &clk_branch_ops,
  1503. .flags = CLK_SET_RATE_PARENT,
  1504. },
  1505. },
  1506. };
  1507. static const struct freq_tbl clk_tbl_gp[] = {
  1508. { 9600000, P_CXO, 2, 0, 0 },
  1509. { 13500000, P_PXO, 2, 0, 0 },
  1510. { 19200000, P_CXO, 1, 0, 0 },
  1511. { 27000000, P_PXO, 1, 0, 0 },
  1512. { 64000000, P_PLL8, 2, 1, 3 },
  1513. { 76800000, P_PLL8, 1, 1, 5 },
  1514. { 96000000, P_PLL8, 4, 0, 0 },
  1515. { 128000000, P_PLL8, 3, 0, 0 },
  1516. { 192000000, P_PLL8, 2, 0, 0 },
  1517. { }
  1518. };
  1519. static struct clk_rcg gp0_src = {
  1520. .ns_reg = 0x2d24,
  1521. .md_reg = 0x2d00,
  1522. .mn = {
  1523. .mnctr_en_bit = 8,
  1524. .mnctr_reset_bit = 7,
  1525. .mnctr_mode_shift = 5,
  1526. .n_val_shift = 16,
  1527. .m_val_shift = 16,
  1528. .width = 8,
  1529. },
  1530. .p = {
  1531. .pre_div_shift = 3,
  1532. .pre_div_width = 2,
  1533. },
  1534. .s = {
  1535. .src_sel_shift = 0,
  1536. .parent_map = gcc_pxo_pll8_cxo_map,
  1537. },
  1538. .freq_tbl = clk_tbl_gp,
  1539. .clkr = {
  1540. .enable_reg = 0x2d24,
  1541. .enable_mask = BIT(11),
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "gp0_src",
  1544. .parent_data = gcc_pxo_pll8_cxo,
  1545. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1546. .ops = &clk_rcg_ops,
  1547. .flags = CLK_SET_PARENT_GATE,
  1548. },
  1549. }
  1550. };
  1551. static struct clk_branch gp0_clk = {
  1552. .halt_reg = 0x2fd8,
  1553. .halt_bit = 7,
  1554. .clkr = {
  1555. .enable_reg = 0x2d24,
  1556. .enable_mask = BIT(9),
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "gp0_clk",
  1559. .parent_hws = (const struct clk_hw*[]){
  1560. &gp0_src.clkr.hw
  1561. },
  1562. .num_parents = 1,
  1563. .ops = &clk_branch_ops,
  1564. .flags = CLK_SET_RATE_PARENT,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_rcg gp1_src = {
  1569. .ns_reg = 0x2d44,
  1570. .md_reg = 0x2d40,
  1571. .mn = {
  1572. .mnctr_en_bit = 8,
  1573. .mnctr_reset_bit = 7,
  1574. .mnctr_mode_shift = 5,
  1575. .n_val_shift = 16,
  1576. .m_val_shift = 16,
  1577. .width = 8,
  1578. },
  1579. .p = {
  1580. .pre_div_shift = 3,
  1581. .pre_div_width = 2,
  1582. },
  1583. .s = {
  1584. .src_sel_shift = 0,
  1585. .parent_map = gcc_pxo_pll8_cxo_map,
  1586. },
  1587. .freq_tbl = clk_tbl_gp,
  1588. .clkr = {
  1589. .enable_reg = 0x2d44,
  1590. .enable_mask = BIT(11),
  1591. .hw.init = &(struct clk_init_data){
  1592. .name = "gp1_src",
  1593. .parent_data = gcc_pxo_pll8_cxo,
  1594. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1595. .ops = &clk_rcg_ops,
  1596. .flags = CLK_SET_RATE_GATE,
  1597. },
  1598. }
  1599. };
  1600. static struct clk_branch gp1_clk = {
  1601. .halt_reg = 0x2fd8,
  1602. .halt_bit = 6,
  1603. .clkr = {
  1604. .enable_reg = 0x2d44,
  1605. .enable_mask = BIT(9),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "gp1_clk",
  1608. .parent_hws = (const struct clk_hw*[]){
  1609. &gp1_src.clkr.hw
  1610. },
  1611. .num_parents = 1,
  1612. .ops = &clk_branch_ops,
  1613. .flags = CLK_SET_RATE_PARENT,
  1614. },
  1615. },
  1616. };
  1617. static struct clk_rcg gp2_src = {
  1618. .ns_reg = 0x2d64,
  1619. .md_reg = 0x2d60,
  1620. .mn = {
  1621. .mnctr_en_bit = 8,
  1622. .mnctr_reset_bit = 7,
  1623. .mnctr_mode_shift = 5,
  1624. .n_val_shift = 16,
  1625. .m_val_shift = 16,
  1626. .width = 8,
  1627. },
  1628. .p = {
  1629. .pre_div_shift = 3,
  1630. .pre_div_width = 2,
  1631. },
  1632. .s = {
  1633. .src_sel_shift = 0,
  1634. .parent_map = gcc_pxo_pll8_cxo_map,
  1635. },
  1636. .freq_tbl = clk_tbl_gp,
  1637. .clkr = {
  1638. .enable_reg = 0x2d64,
  1639. .enable_mask = BIT(11),
  1640. .hw.init = &(struct clk_init_data){
  1641. .name = "gp2_src",
  1642. .parent_data = gcc_pxo_pll8_cxo,
  1643. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1644. .ops = &clk_rcg_ops,
  1645. .flags = CLK_SET_RATE_GATE,
  1646. },
  1647. }
  1648. };
  1649. static struct clk_branch gp2_clk = {
  1650. .halt_reg = 0x2fd8,
  1651. .halt_bit = 5,
  1652. .clkr = {
  1653. .enable_reg = 0x2d64,
  1654. .enable_mask = BIT(9),
  1655. .hw.init = &(struct clk_init_data){
  1656. .name = "gp2_clk",
  1657. .parent_hws = (const struct clk_hw*[]){
  1658. &gp2_src.clkr.hw
  1659. },
  1660. .num_parents = 1,
  1661. .ops = &clk_branch_ops,
  1662. .flags = CLK_SET_RATE_PARENT,
  1663. },
  1664. },
  1665. };
  1666. static struct clk_branch pmem_clk = {
  1667. .hwcg_reg = 0x25a0,
  1668. .hwcg_bit = 6,
  1669. .halt_reg = 0x2fc8,
  1670. .halt_bit = 20,
  1671. .clkr = {
  1672. .enable_reg = 0x25a0,
  1673. .enable_mask = BIT(4),
  1674. .hw.init = &(struct clk_init_data){
  1675. .name = "pmem_clk",
  1676. .ops = &clk_branch_ops,
  1677. },
  1678. },
  1679. };
  1680. static struct clk_rcg prng_src = {
  1681. .ns_reg = 0x2e80,
  1682. .p = {
  1683. .pre_div_shift = 3,
  1684. .pre_div_width = 4,
  1685. },
  1686. .s = {
  1687. .src_sel_shift = 0,
  1688. .parent_map = gcc_pxo_pll8_map,
  1689. },
  1690. .clkr = {
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "prng_src",
  1693. .parent_data = gcc_pxo_pll8,
  1694. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1695. .ops = &clk_rcg_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch prng_clk = {
  1700. .halt_reg = 0x2fd8,
  1701. .halt_check = BRANCH_HALT_VOTED,
  1702. .halt_bit = 10,
  1703. .clkr = {
  1704. .enable_reg = 0x3080,
  1705. .enable_mask = BIT(10),
  1706. .hw.init = &(struct clk_init_data){
  1707. .name = "prng_clk",
  1708. .parent_hws = (const struct clk_hw*[]){
  1709. &prng_src.clkr.hw
  1710. },
  1711. .num_parents = 1,
  1712. .ops = &clk_branch_ops,
  1713. },
  1714. },
  1715. };
  1716. static const struct freq_tbl clk_tbl_sdc[] = {
  1717. { 144000, P_PXO, 3, 2, 125 },
  1718. { 400000, P_PLL8, 4, 1, 240 },
  1719. { 16000000, P_PLL8, 4, 1, 6 },
  1720. { 17070000, P_PLL8, 1, 2, 45 },
  1721. { 20210000, P_PLL8, 1, 1, 19 },
  1722. { 24000000, P_PLL8, 4, 1, 4 },
  1723. { 48000000, P_PLL8, 4, 1, 2 },
  1724. { 64000000, P_PLL8, 3, 1, 2 },
  1725. { 96000000, P_PLL8, 4, 0, 0 },
  1726. { 192000000, P_PLL8, 2, 0, 0 },
  1727. { }
  1728. };
  1729. static struct clk_rcg sdc1_src = {
  1730. .ns_reg = 0x282c,
  1731. .md_reg = 0x2828,
  1732. .mn = {
  1733. .mnctr_en_bit = 8,
  1734. .mnctr_reset_bit = 7,
  1735. .mnctr_mode_shift = 5,
  1736. .n_val_shift = 16,
  1737. .m_val_shift = 16,
  1738. .width = 8,
  1739. },
  1740. .p = {
  1741. .pre_div_shift = 3,
  1742. .pre_div_width = 2,
  1743. },
  1744. .s = {
  1745. .src_sel_shift = 0,
  1746. .parent_map = gcc_pxo_pll8_map,
  1747. },
  1748. .freq_tbl = clk_tbl_sdc,
  1749. .clkr = {
  1750. .enable_reg = 0x282c,
  1751. .enable_mask = BIT(11),
  1752. .hw.init = &(struct clk_init_data){
  1753. .name = "sdc1_src",
  1754. .parent_data = gcc_pxo_pll8,
  1755. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1756. .ops = &clk_rcg_ops,
  1757. },
  1758. }
  1759. };
  1760. static struct clk_branch sdc1_clk = {
  1761. .halt_reg = 0x2fc8,
  1762. .halt_bit = 6,
  1763. .clkr = {
  1764. .enable_reg = 0x282c,
  1765. .enable_mask = BIT(9),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "sdc1_clk",
  1768. .parent_hws = (const struct clk_hw*[]){
  1769. &sdc1_src.clkr.hw
  1770. },
  1771. .num_parents = 1,
  1772. .ops = &clk_branch_ops,
  1773. .flags = CLK_SET_RATE_PARENT,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_rcg sdc2_src = {
  1778. .ns_reg = 0x284c,
  1779. .md_reg = 0x2848,
  1780. .mn = {
  1781. .mnctr_en_bit = 8,
  1782. .mnctr_reset_bit = 7,
  1783. .mnctr_mode_shift = 5,
  1784. .n_val_shift = 16,
  1785. .m_val_shift = 16,
  1786. .width = 8,
  1787. },
  1788. .p = {
  1789. .pre_div_shift = 3,
  1790. .pre_div_width = 2,
  1791. },
  1792. .s = {
  1793. .src_sel_shift = 0,
  1794. .parent_map = gcc_pxo_pll8_map,
  1795. },
  1796. .freq_tbl = clk_tbl_sdc,
  1797. .clkr = {
  1798. .enable_reg = 0x284c,
  1799. .enable_mask = BIT(11),
  1800. .hw.init = &(struct clk_init_data){
  1801. .name = "sdc2_src",
  1802. .parent_data = gcc_pxo_pll8,
  1803. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1804. .ops = &clk_rcg_ops,
  1805. },
  1806. }
  1807. };
  1808. static struct clk_branch sdc2_clk = {
  1809. .halt_reg = 0x2fc8,
  1810. .halt_bit = 5,
  1811. .clkr = {
  1812. .enable_reg = 0x284c,
  1813. .enable_mask = BIT(9),
  1814. .hw.init = &(struct clk_init_data){
  1815. .name = "sdc2_clk",
  1816. .parent_hws = (const struct clk_hw*[]){
  1817. &sdc2_src.clkr.hw
  1818. },
  1819. .num_parents = 1,
  1820. .ops = &clk_branch_ops,
  1821. .flags = CLK_SET_RATE_PARENT,
  1822. },
  1823. },
  1824. };
  1825. static struct clk_rcg sdc3_src = {
  1826. .ns_reg = 0x286c,
  1827. .md_reg = 0x2868,
  1828. .mn = {
  1829. .mnctr_en_bit = 8,
  1830. .mnctr_reset_bit = 7,
  1831. .mnctr_mode_shift = 5,
  1832. .n_val_shift = 16,
  1833. .m_val_shift = 16,
  1834. .width = 8,
  1835. },
  1836. .p = {
  1837. .pre_div_shift = 3,
  1838. .pre_div_width = 2,
  1839. },
  1840. .s = {
  1841. .src_sel_shift = 0,
  1842. .parent_map = gcc_pxo_pll8_map,
  1843. },
  1844. .freq_tbl = clk_tbl_sdc,
  1845. .clkr = {
  1846. .enable_reg = 0x286c,
  1847. .enable_mask = BIT(11),
  1848. .hw.init = &(struct clk_init_data){
  1849. .name = "sdc3_src",
  1850. .parent_data = gcc_pxo_pll8,
  1851. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1852. .ops = &clk_rcg_ops,
  1853. },
  1854. }
  1855. };
  1856. static struct clk_branch sdc3_clk = {
  1857. .halt_reg = 0x2fc8,
  1858. .halt_bit = 4,
  1859. .clkr = {
  1860. .enable_reg = 0x286c,
  1861. .enable_mask = BIT(9),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "sdc3_clk",
  1864. .parent_hws = (const struct clk_hw*[]){
  1865. &sdc3_src.clkr.hw
  1866. },
  1867. .num_parents = 1,
  1868. .ops = &clk_branch_ops,
  1869. .flags = CLK_SET_RATE_PARENT,
  1870. },
  1871. },
  1872. };
  1873. static struct clk_rcg sdc4_src = {
  1874. .ns_reg = 0x288c,
  1875. .md_reg = 0x2888,
  1876. .mn = {
  1877. .mnctr_en_bit = 8,
  1878. .mnctr_reset_bit = 7,
  1879. .mnctr_mode_shift = 5,
  1880. .n_val_shift = 16,
  1881. .m_val_shift = 16,
  1882. .width = 8,
  1883. },
  1884. .p = {
  1885. .pre_div_shift = 3,
  1886. .pre_div_width = 2,
  1887. },
  1888. .s = {
  1889. .src_sel_shift = 0,
  1890. .parent_map = gcc_pxo_pll8_map,
  1891. },
  1892. .freq_tbl = clk_tbl_sdc,
  1893. .clkr = {
  1894. .enable_reg = 0x288c,
  1895. .enable_mask = BIT(11),
  1896. .hw.init = &(struct clk_init_data){
  1897. .name = "sdc4_src",
  1898. .parent_data = gcc_pxo_pll8,
  1899. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1900. .ops = &clk_rcg_ops,
  1901. },
  1902. }
  1903. };
  1904. static struct clk_branch sdc4_clk = {
  1905. .halt_reg = 0x2fc8,
  1906. .halt_bit = 3,
  1907. .clkr = {
  1908. .enable_reg = 0x288c,
  1909. .enable_mask = BIT(9),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "sdc4_clk",
  1912. .parent_hws = (const struct clk_hw*[]){
  1913. &sdc4_src.clkr.hw
  1914. },
  1915. .num_parents = 1,
  1916. .ops = &clk_branch_ops,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_rcg sdc5_src = {
  1922. .ns_reg = 0x28ac,
  1923. .md_reg = 0x28a8,
  1924. .mn = {
  1925. .mnctr_en_bit = 8,
  1926. .mnctr_reset_bit = 7,
  1927. .mnctr_mode_shift = 5,
  1928. .n_val_shift = 16,
  1929. .m_val_shift = 16,
  1930. .width = 8,
  1931. },
  1932. .p = {
  1933. .pre_div_shift = 3,
  1934. .pre_div_width = 2,
  1935. },
  1936. .s = {
  1937. .src_sel_shift = 0,
  1938. .parent_map = gcc_pxo_pll8_map,
  1939. },
  1940. .freq_tbl = clk_tbl_sdc,
  1941. .clkr = {
  1942. .enable_reg = 0x28ac,
  1943. .enable_mask = BIT(11),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "sdc5_src",
  1946. .parent_data = gcc_pxo_pll8,
  1947. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1948. .ops = &clk_rcg_ops,
  1949. },
  1950. }
  1951. };
  1952. static struct clk_branch sdc5_clk = {
  1953. .halt_reg = 0x2fc8,
  1954. .halt_bit = 2,
  1955. .clkr = {
  1956. .enable_reg = 0x28ac,
  1957. .enable_mask = BIT(9),
  1958. .hw.init = &(struct clk_init_data){
  1959. .name = "sdc5_clk",
  1960. .parent_hws = (const struct clk_hw*[]){
  1961. &sdc5_src.clkr.hw
  1962. },
  1963. .num_parents = 1,
  1964. .ops = &clk_branch_ops,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. },
  1967. },
  1968. };
  1969. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1970. { 105000, P_PXO, 1, 1, 256 },
  1971. { }
  1972. };
  1973. static struct clk_rcg tsif_ref_src = {
  1974. .ns_reg = 0x2710,
  1975. .md_reg = 0x270c,
  1976. .mn = {
  1977. .mnctr_en_bit = 8,
  1978. .mnctr_reset_bit = 7,
  1979. .mnctr_mode_shift = 5,
  1980. .n_val_shift = 16,
  1981. .m_val_shift = 16,
  1982. .width = 16,
  1983. },
  1984. .p = {
  1985. .pre_div_shift = 3,
  1986. .pre_div_width = 2,
  1987. },
  1988. .s = {
  1989. .src_sel_shift = 0,
  1990. .parent_map = gcc_pxo_pll8_map,
  1991. },
  1992. .freq_tbl = clk_tbl_tsif_ref,
  1993. .clkr = {
  1994. .enable_reg = 0x2710,
  1995. .enable_mask = BIT(11),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "tsif_ref_src",
  1998. .parent_data = gcc_pxo_pll8,
  1999. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2000. .ops = &clk_rcg_ops,
  2001. .flags = CLK_SET_RATE_GATE,
  2002. },
  2003. }
  2004. };
  2005. static struct clk_branch tsif_ref_clk = {
  2006. .halt_reg = 0x2fd4,
  2007. .halt_bit = 5,
  2008. .clkr = {
  2009. .enable_reg = 0x2710,
  2010. .enable_mask = BIT(9),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "tsif_ref_clk",
  2013. .parent_hws = (const struct clk_hw*[]){
  2014. &tsif_ref_src.clkr.hw
  2015. },
  2016. .num_parents = 1,
  2017. .ops = &clk_branch_ops,
  2018. .flags = CLK_SET_RATE_PARENT,
  2019. },
  2020. },
  2021. };
  2022. static const struct freq_tbl clk_tbl_usb[] = {
  2023. { 60000000, P_PLL8, 1, 5, 32 },
  2024. { }
  2025. };
  2026. static struct clk_rcg usb_hs1_xcvr_src = {
  2027. .ns_reg = 0x290c,
  2028. .md_reg = 0x2908,
  2029. .mn = {
  2030. .mnctr_en_bit = 8,
  2031. .mnctr_reset_bit = 7,
  2032. .mnctr_mode_shift = 5,
  2033. .n_val_shift = 16,
  2034. .m_val_shift = 16,
  2035. .width = 8,
  2036. },
  2037. .p = {
  2038. .pre_div_shift = 3,
  2039. .pre_div_width = 2,
  2040. },
  2041. .s = {
  2042. .src_sel_shift = 0,
  2043. .parent_map = gcc_pxo_pll8_map,
  2044. },
  2045. .freq_tbl = clk_tbl_usb,
  2046. .clkr = {
  2047. .enable_reg = 0x290c,
  2048. .enable_mask = BIT(11),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "usb_hs1_xcvr_src",
  2051. .parent_data = gcc_pxo_pll8,
  2052. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2053. .ops = &clk_rcg_ops,
  2054. .flags = CLK_SET_RATE_GATE,
  2055. },
  2056. }
  2057. };
  2058. static struct clk_branch usb_hs1_xcvr_clk = {
  2059. .halt_reg = 0x2fc8,
  2060. .halt_bit = 0,
  2061. .clkr = {
  2062. .enable_reg = 0x290c,
  2063. .enable_mask = BIT(9),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "usb_hs1_xcvr_clk",
  2066. .parent_hws = (const struct clk_hw*[]){
  2067. &usb_hs1_xcvr_src.clkr.hw
  2068. },
  2069. .num_parents = 1,
  2070. .ops = &clk_branch_ops,
  2071. .flags = CLK_SET_RATE_PARENT,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_rcg usb_hs3_xcvr_src = {
  2076. .ns_reg = 0x370c,
  2077. .md_reg = 0x3708,
  2078. .mn = {
  2079. .mnctr_en_bit = 8,
  2080. .mnctr_reset_bit = 7,
  2081. .mnctr_mode_shift = 5,
  2082. .n_val_shift = 16,
  2083. .m_val_shift = 16,
  2084. .width = 8,
  2085. },
  2086. .p = {
  2087. .pre_div_shift = 3,
  2088. .pre_div_width = 2,
  2089. },
  2090. .s = {
  2091. .src_sel_shift = 0,
  2092. .parent_map = gcc_pxo_pll8_map,
  2093. },
  2094. .freq_tbl = clk_tbl_usb,
  2095. .clkr = {
  2096. .enable_reg = 0x370c,
  2097. .enable_mask = BIT(11),
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "usb_hs3_xcvr_src",
  2100. .parent_data = gcc_pxo_pll8,
  2101. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2102. .ops = &clk_rcg_ops,
  2103. .flags = CLK_SET_RATE_GATE,
  2104. },
  2105. }
  2106. };
  2107. static struct clk_branch usb_hs3_xcvr_clk = {
  2108. .halt_reg = 0x2fc8,
  2109. .halt_bit = 30,
  2110. .clkr = {
  2111. .enable_reg = 0x370c,
  2112. .enable_mask = BIT(9),
  2113. .hw.init = &(struct clk_init_data){
  2114. .name = "usb_hs3_xcvr_clk",
  2115. .parent_hws = (const struct clk_hw*[]){
  2116. &usb_hs3_xcvr_src.clkr.hw
  2117. },
  2118. .num_parents = 1,
  2119. .ops = &clk_branch_ops,
  2120. .flags = CLK_SET_RATE_PARENT,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_rcg usb_hs4_xcvr_src = {
  2125. .ns_reg = 0x372c,
  2126. .md_reg = 0x3728,
  2127. .mn = {
  2128. .mnctr_en_bit = 8,
  2129. .mnctr_reset_bit = 7,
  2130. .mnctr_mode_shift = 5,
  2131. .n_val_shift = 16,
  2132. .m_val_shift = 16,
  2133. .width = 8,
  2134. },
  2135. .p = {
  2136. .pre_div_shift = 3,
  2137. .pre_div_width = 2,
  2138. },
  2139. .s = {
  2140. .src_sel_shift = 0,
  2141. .parent_map = gcc_pxo_pll8_map,
  2142. },
  2143. .freq_tbl = clk_tbl_usb,
  2144. .clkr = {
  2145. .enable_reg = 0x372c,
  2146. .enable_mask = BIT(11),
  2147. .hw.init = &(struct clk_init_data){
  2148. .name = "usb_hs4_xcvr_src",
  2149. .parent_data = gcc_pxo_pll8,
  2150. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2151. .ops = &clk_rcg_ops,
  2152. .flags = CLK_SET_RATE_GATE,
  2153. },
  2154. }
  2155. };
  2156. static struct clk_branch usb_hs4_xcvr_clk = {
  2157. .halt_reg = 0x2fc8,
  2158. .halt_bit = 2,
  2159. .clkr = {
  2160. .enable_reg = 0x372c,
  2161. .enable_mask = BIT(9),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "usb_hs4_xcvr_clk",
  2164. .parent_hws = (const struct clk_hw*[]){
  2165. &usb_hs4_xcvr_src.clkr.hw
  2166. },
  2167. .num_parents = 1,
  2168. .ops = &clk_branch_ops,
  2169. .flags = CLK_SET_RATE_PARENT,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  2174. .ns_reg = 0x2928,
  2175. .md_reg = 0x2924,
  2176. .mn = {
  2177. .mnctr_en_bit = 8,
  2178. .mnctr_reset_bit = 7,
  2179. .mnctr_mode_shift = 5,
  2180. .n_val_shift = 16,
  2181. .m_val_shift = 16,
  2182. .width = 8,
  2183. },
  2184. .p = {
  2185. .pre_div_shift = 3,
  2186. .pre_div_width = 2,
  2187. },
  2188. .s = {
  2189. .src_sel_shift = 0,
  2190. .parent_map = gcc_pxo_pll8_map,
  2191. },
  2192. .freq_tbl = clk_tbl_usb,
  2193. .clkr = {
  2194. .enable_reg = 0x2928,
  2195. .enable_mask = BIT(11),
  2196. .hw.init = &(struct clk_init_data){
  2197. .name = "usb_hsic_xcvr_fs_src",
  2198. .parent_data = gcc_pxo_pll8,
  2199. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2200. .ops = &clk_rcg_ops,
  2201. .flags = CLK_SET_RATE_GATE,
  2202. },
  2203. }
  2204. };
  2205. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  2206. .halt_reg = 0x2fc8,
  2207. .halt_bit = 2,
  2208. .clkr = {
  2209. .enable_reg = 0x2928,
  2210. .enable_mask = BIT(9),
  2211. .hw.init = &(struct clk_init_data){
  2212. .name = "usb_hsic_xcvr_fs_clk",
  2213. .parent_hws = (const struct clk_hw*[]){
  2214. &usb_hsic_xcvr_fs_src.clkr.hw,
  2215. },
  2216. .num_parents = 1,
  2217. .ops = &clk_branch_ops,
  2218. .flags = CLK_SET_RATE_PARENT,
  2219. },
  2220. },
  2221. };
  2222. static struct clk_branch usb_hsic_system_clk = {
  2223. .halt_reg = 0x2fcc,
  2224. .halt_bit = 24,
  2225. .clkr = {
  2226. .enable_reg = 0x292c,
  2227. .enable_mask = BIT(4),
  2228. .hw.init = &(struct clk_init_data){
  2229. .parent_hws = (const struct clk_hw*[]){
  2230. &usb_hsic_xcvr_fs_src.clkr.hw,
  2231. },
  2232. .num_parents = 1,
  2233. .name = "usb_hsic_system_clk",
  2234. .ops = &clk_branch_ops,
  2235. .flags = CLK_SET_RATE_PARENT,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch usb_hsic_hsic_clk = {
  2240. .halt_reg = 0x2fcc,
  2241. .halt_bit = 19,
  2242. .clkr = {
  2243. .enable_reg = 0x2b44,
  2244. .enable_mask = BIT(0),
  2245. .hw.init = &(struct clk_init_data){
  2246. .parent_hws = (const struct clk_hw*[]){
  2247. &pll14_vote.hw
  2248. },
  2249. .num_parents = 1,
  2250. .name = "usb_hsic_hsic_clk",
  2251. .ops = &clk_branch_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch usb_hsic_hsio_cal_clk = {
  2256. .halt_reg = 0x2fcc,
  2257. .halt_bit = 23,
  2258. .clkr = {
  2259. .enable_reg = 0x2b48,
  2260. .enable_mask = BIT(0),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "usb_hsic_hsio_cal_clk",
  2263. .ops = &clk_branch_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  2268. .ns_reg = 0x2968,
  2269. .md_reg = 0x2964,
  2270. .mn = {
  2271. .mnctr_en_bit = 8,
  2272. .mnctr_reset_bit = 7,
  2273. .mnctr_mode_shift = 5,
  2274. .n_val_shift = 16,
  2275. .m_val_shift = 16,
  2276. .width = 8,
  2277. },
  2278. .p = {
  2279. .pre_div_shift = 3,
  2280. .pre_div_width = 2,
  2281. },
  2282. .s = {
  2283. .src_sel_shift = 0,
  2284. .parent_map = gcc_pxo_pll8_map,
  2285. },
  2286. .freq_tbl = clk_tbl_usb,
  2287. .clkr = {
  2288. .enable_reg = 0x2968,
  2289. .enable_mask = BIT(11),
  2290. .hw.init = &(struct clk_init_data){
  2291. .name = "usb_fs1_xcvr_fs_src",
  2292. .parent_data = gcc_pxo_pll8,
  2293. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2294. .ops = &clk_rcg_ops,
  2295. .flags = CLK_SET_RATE_GATE,
  2296. },
  2297. }
  2298. };
  2299. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  2300. .halt_reg = 0x2fcc,
  2301. .halt_bit = 15,
  2302. .clkr = {
  2303. .enable_reg = 0x2968,
  2304. .enable_mask = BIT(9),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "usb_fs1_xcvr_fs_clk",
  2307. .parent_hws = (const struct clk_hw*[]){
  2308. &usb_fs1_xcvr_fs_src.clkr.hw,
  2309. },
  2310. .num_parents = 1,
  2311. .ops = &clk_branch_ops,
  2312. .flags = CLK_SET_RATE_PARENT,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch usb_fs1_system_clk = {
  2317. .halt_reg = 0x2fcc,
  2318. .halt_bit = 16,
  2319. .clkr = {
  2320. .enable_reg = 0x296c,
  2321. .enable_mask = BIT(4),
  2322. .hw.init = &(struct clk_init_data){
  2323. .parent_hws = (const struct clk_hw*[]){
  2324. &usb_fs1_xcvr_fs_src.clkr.hw,
  2325. },
  2326. .num_parents = 1,
  2327. .name = "usb_fs1_system_clk",
  2328. .ops = &clk_branch_ops,
  2329. .flags = CLK_SET_RATE_PARENT,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  2334. .ns_reg = 0x2988,
  2335. .md_reg = 0x2984,
  2336. .mn = {
  2337. .mnctr_en_bit = 8,
  2338. .mnctr_reset_bit = 7,
  2339. .mnctr_mode_shift = 5,
  2340. .n_val_shift = 16,
  2341. .m_val_shift = 16,
  2342. .width = 8,
  2343. },
  2344. .p = {
  2345. .pre_div_shift = 3,
  2346. .pre_div_width = 2,
  2347. },
  2348. .s = {
  2349. .src_sel_shift = 0,
  2350. .parent_map = gcc_pxo_pll8_map,
  2351. },
  2352. .freq_tbl = clk_tbl_usb,
  2353. .clkr = {
  2354. .enable_reg = 0x2988,
  2355. .enable_mask = BIT(11),
  2356. .hw.init = &(struct clk_init_data){
  2357. .name = "usb_fs2_xcvr_fs_src",
  2358. .parent_data = gcc_pxo_pll8,
  2359. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2360. .ops = &clk_rcg_ops,
  2361. .flags = CLK_SET_RATE_GATE,
  2362. },
  2363. }
  2364. };
  2365. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2366. .halt_reg = 0x2fcc,
  2367. .halt_bit = 12,
  2368. .clkr = {
  2369. .enable_reg = 0x2988,
  2370. .enable_mask = BIT(9),
  2371. .hw.init = &(struct clk_init_data){
  2372. .name = "usb_fs2_xcvr_fs_clk",
  2373. .parent_hws = (const struct clk_hw*[]){
  2374. &usb_fs2_xcvr_fs_src.clkr.hw,
  2375. },
  2376. .num_parents = 1,
  2377. .ops = &clk_branch_ops,
  2378. .flags = CLK_SET_RATE_PARENT,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch usb_fs2_system_clk = {
  2383. .halt_reg = 0x2fcc,
  2384. .halt_bit = 13,
  2385. .clkr = {
  2386. .enable_reg = 0x298c,
  2387. .enable_mask = BIT(4),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "usb_fs2_system_clk",
  2390. .parent_hws = (const struct clk_hw*[]){
  2391. &usb_fs2_xcvr_fs_src.clkr.hw,
  2392. },
  2393. .num_parents = 1,
  2394. .ops = &clk_branch_ops,
  2395. .flags = CLK_SET_RATE_PARENT,
  2396. },
  2397. },
  2398. };
  2399. static struct clk_branch ce1_core_clk = {
  2400. .hwcg_reg = 0x2724,
  2401. .hwcg_bit = 6,
  2402. .halt_reg = 0x2fd4,
  2403. .halt_bit = 27,
  2404. .clkr = {
  2405. .enable_reg = 0x2724,
  2406. .enable_mask = BIT(4),
  2407. .hw.init = &(struct clk_init_data){
  2408. .name = "ce1_core_clk",
  2409. .ops = &clk_branch_ops,
  2410. },
  2411. },
  2412. };
  2413. static struct clk_branch ce1_h_clk = {
  2414. .halt_reg = 0x2fd4,
  2415. .halt_bit = 1,
  2416. .clkr = {
  2417. .enable_reg = 0x2720,
  2418. .enable_mask = BIT(4),
  2419. .hw.init = &(struct clk_init_data){
  2420. .name = "ce1_h_clk",
  2421. .ops = &clk_branch_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch dma_bam_h_clk = {
  2426. .hwcg_reg = 0x25c0,
  2427. .hwcg_bit = 6,
  2428. .halt_reg = 0x2fc8,
  2429. .halt_bit = 12,
  2430. .clkr = {
  2431. .enable_reg = 0x25c0,
  2432. .enable_mask = BIT(4),
  2433. .hw.init = &(struct clk_init_data){
  2434. .name = "dma_bam_h_clk",
  2435. .ops = &clk_branch_ops,
  2436. },
  2437. },
  2438. };
  2439. static struct clk_branch gsbi1_h_clk = {
  2440. .hwcg_reg = 0x29c0,
  2441. .hwcg_bit = 6,
  2442. .halt_reg = 0x2fcc,
  2443. .halt_bit = 11,
  2444. .clkr = {
  2445. .enable_reg = 0x29c0,
  2446. .enable_mask = BIT(4),
  2447. .hw.init = &(struct clk_init_data){
  2448. .name = "gsbi1_h_clk",
  2449. .ops = &clk_branch_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch gsbi2_h_clk = {
  2454. .hwcg_reg = 0x29e0,
  2455. .hwcg_bit = 6,
  2456. .halt_reg = 0x2fcc,
  2457. .halt_bit = 7,
  2458. .clkr = {
  2459. .enable_reg = 0x29e0,
  2460. .enable_mask = BIT(4),
  2461. .hw.init = &(struct clk_init_data){
  2462. .name = "gsbi2_h_clk",
  2463. .ops = &clk_branch_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch gsbi3_h_clk = {
  2468. .hwcg_reg = 0x2a00,
  2469. .hwcg_bit = 6,
  2470. .halt_reg = 0x2fcc,
  2471. .halt_bit = 3,
  2472. .clkr = {
  2473. .enable_reg = 0x2a00,
  2474. .enable_mask = BIT(4),
  2475. .hw.init = &(struct clk_init_data){
  2476. .name = "gsbi3_h_clk",
  2477. .ops = &clk_branch_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch gsbi4_h_clk = {
  2482. .hwcg_reg = 0x2a20,
  2483. .hwcg_bit = 6,
  2484. .halt_reg = 0x2fd0,
  2485. .halt_bit = 27,
  2486. .clkr = {
  2487. .enable_reg = 0x2a20,
  2488. .enable_mask = BIT(4),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "gsbi4_h_clk",
  2491. .ops = &clk_branch_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch gsbi5_h_clk = {
  2496. .hwcg_reg = 0x2a40,
  2497. .hwcg_bit = 6,
  2498. .halt_reg = 0x2fd0,
  2499. .halt_bit = 23,
  2500. .clkr = {
  2501. .enable_reg = 0x2a40,
  2502. .enable_mask = BIT(4),
  2503. .hw.init = &(struct clk_init_data){
  2504. .name = "gsbi5_h_clk",
  2505. .ops = &clk_branch_ops,
  2506. },
  2507. },
  2508. };
  2509. static struct clk_branch gsbi6_h_clk = {
  2510. .hwcg_reg = 0x2a60,
  2511. .hwcg_bit = 6,
  2512. .halt_reg = 0x2fd0,
  2513. .halt_bit = 19,
  2514. .clkr = {
  2515. .enable_reg = 0x2a60,
  2516. .enable_mask = BIT(4),
  2517. .hw.init = &(struct clk_init_data){
  2518. .name = "gsbi6_h_clk",
  2519. .ops = &clk_branch_ops,
  2520. },
  2521. },
  2522. };
  2523. static struct clk_branch gsbi7_h_clk = {
  2524. .hwcg_reg = 0x2a80,
  2525. .hwcg_bit = 6,
  2526. .halt_reg = 0x2fd0,
  2527. .halt_bit = 15,
  2528. .clkr = {
  2529. .enable_reg = 0x2a80,
  2530. .enable_mask = BIT(4),
  2531. .hw.init = &(struct clk_init_data){
  2532. .name = "gsbi7_h_clk",
  2533. .ops = &clk_branch_ops,
  2534. },
  2535. },
  2536. };
  2537. static struct clk_branch gsbi8_h_clk = {
  2538. .hwcg_reg = 0x2aa0,
  2539. .hwcg_bit = 6,
  2540. .halt_reg = 0x2fd0,
  2541. .halt_bit = 11,
  2542. .clkr = {
  2543. .enable_reg = 0x2aa0,
  2544. .enable_mask = BIT(4),
  2545. .hw.init = &(struct clk_init_data){
  2546. .name = "gsbi8_h_clk",
  2547. .ops = &clk_branch_ops,
  2548. },
  2549. },
  2550. };
  2551. static struct clk_branch gsbi9_h_clk = {
  2552. .hwcg_reg = 0x2ac0,
  2553. .hwcg_bit = 6,
  2554. .halt_reg = 0x2fd0,
  2555. .halt_bit = 7,
  2556. .clkr = {
  2557. .enable_reg = 0x2ac0,
  2558. .enable_mask = BIT(4),
  2559. .hw.init = &(struct clk_init_data){
  2560. .name = "gsbi9_h_clk",
  2561. .ops = &clk_branch_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch gsbi10_h_clk = {
  2566. .hwcg_reg = 0x2ae0,
  2567. .hwcg_bit = 6,
  2568. .halt_reg = 0x2fd0,
  2569. .halt_bit = 3,
  2570. .clkr = {
  2571. .enable_reg = 0x2ae0,
  2572. .enable_mask = BIT(4),
  2573. .hw.init = &(struct clk_init_data){
  2574. .name = "gsbi10_h_clk",
  2575. .ops = &clk_branch_ops,
  2576. },
  2577. },
  2578. };
  2579. static struct clk_branch gsbi11_h_clk = {
  2580. .hwcg_reg = 0x2b00,
  2581. .hwcg_bit = 6,
  2582. .halt_reg = 0x2fd4,
  2583. .halt_bit = 18,
  2584. .clkr = {
  2585. .enable_reg = 0x2b00,
  2586. .enable_mask = BIT(4),
  2587. .hw.init = &(struct clk_init_data){
  2588. .name = "gsbi11_h_clk",
  2589. .ops = &clk_branch_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch gsbi12_h_clk = {
  2594. .hwcg_reg = 0x2b20,
  2595. .hwcg_bit = 6,
  2596. .halt_reg = 0x2fd4,
  2597. .halt_bit = 14,
  2598. .clkr = {
  2599. .enable_reg = 0x2b20,
  2600. .enable_mask = BIT(4),
  2601. .hw.init = &(struct clk_init_data){
  2602. .name = "gsbi12_h_clk",
  2603. .ops = &clk_branch_ops,
  2604. },
  2605. },
  2606. };
  2607. static struct clk_branch tsif_h_clk = {
  2608. .hwcg_reg = 0x2700,
  2609. .hwcg_bit = 6,
  2610. .halt_reg = 0x2fd4,
  2611. .halt_bit = 7,
  2612. .clkr = {
  2613. .enable_reg = 0x2700,
  2614. .enable_mask = BIT(4),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "tsif_h_clk",
  2617. .ops = &clk_branch_ops,
  2618. },
  2619. },
  2620. };
  2621. static struct clk_branch usb_fs1_h_clk = {
  2622. .halt_reg = 0x2fcc,
  2623. .halt_bit = 17,
  2624. .clkr = {
  2625. .enable_reg = 0x2960,
  2626. .enable_mask = BIT(4),
  2627. .hw.init = &(struct clk_init_data){
  2628. .name = "usb_fs1_h_clk",
  2629. .ops = &clk_branch_ops,
  2630. },
  2631. },
  2632. };
  2633. static struct clk_branch usb_fs2_h_clk = {
  2634. .halt_reg = 0x2fcc,
  2635. .halt_bit = 14,
  2636. .clkr = {
  2637. .enable_reg = 0x2980,
  2638. .enable_mask = BIT(4),
  2639. .hw.init = &(struct clk_init_data){
  2640. .name = "usb_fs2_h_clk",
  2641. .ops = &clk_branch_ops,
  2642. },
  2643. },
  2644. };
  2645. static struct clk_branch usb_hs1_h_clk = {
  2646. .hwcg_reg = 0x2900,
  2647. .hwcg_bit = 6,
  2648. .halt_reg = 0x2fc8,
  2649. .halt_bit = 1,
  2650. .clkr = {
  2651. .enable_reg = 0x2900,
  2652. .enable_mask = BIT(4),
  2653. .hw.init = &(struct clk_init_data){
  2654. .name = "usb_hs1_h_clk",
  2655. .ops = &clk_branch_ops,
  2656. },
  2657. },
  2658. };
  2659. static struct clk_branch usb_hs3_h_clk = {
  2660. .halt_reg = 0x2fc8,
  2661. .halt_bit = 31,
  2662. .clkr = {
  2663. .enable_reg = 0x3700,
  2664. .enable_mask = BIT(4),
  2665. .hw.init = &(struct clk_init_data){
  2666. .name = "usb_hs3_h_clk",
  2667. .ops = &clk_branch_ops,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch usb_hs4_h_clk = {
  2672. .halt_reg = 0x2fc8,
  2673. .halt_bit = 7,
  2674. .clkr = {
  2675. .enable_reg = 0x3720,
  2676. .enable_mask = BIT(4),
  2677. .hw.init = &(struct clk_init_data){
  2678. .name = "usb_hs4_h_clk",
  2679. .ops = &clk_branch_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch usb_hsic_h_clk = {
  2684. .halt_reg = 0x2fcc,
  2685. .halt_bit = 28,
  2686. .clkr = {
  2687. .enable_reg = 0x2920,
  2688. .enable_mask = BIT(4),
  2689. .hw.init = &(struct clk_init_data){
  2690. .name = "usb_hsic_h_clk",
  2691. .ops = &clk_branch_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch sdc1_h_clk = {
  2696. .hwcg_reg = 0x2820,
  2697. .hwcg_bit = 6,
  2698. .halt_reg = 0x2fc8,
  2699. .halt_bit = 11,
  2700. .clkr = {
  2701. .enable_reg = 0x2820,
  2702. .enable_mask = BIT(4),
  2703. .hw.init = &(struct clk_init_data){
  2704. .name = "sdc1_h_clk",
  2705. .ops = &clk_branch_ops,
  2706. },
  2707. },
  2708. };
  2709. static struct clk_branch sdc2_h_clk = {
  2710. .hwcg_reg = 0x2840,
  2711. .hwcg_bit = 6,
  2712. .halt_reg = 0x2fc8,
  2713. .halt_bit = 10,
  2714. .clkr = {
  2715. .enable_reg = 0x2840,
  2716. .enable_mask = BIT(4),
  2717. .hw.init = &(struct clk_init_data){
  2718. .name = "sdc2_h_clk",
  2719. .ops = &clk_branch_ops,
  2720. },
  2721. },
  2722. };
  2723. static struct clk_branch sdc3_h_clk = {
  2724. .hwcg_reg = 0x2860,
  2725. .hwcg_bit = 6,
  2726. .halt_reg = 0x2fc8,
  2727. .halt_bit = 9,
  2728. .clkr = {
  2729. .enable_reg = 0x2860,
  2730. .enable_mask = BIT(4),
  2731. .hw.init = &(struct clk_init_data){
  2732. .name = "sdc3_h_clk",
  2733. .ops = &clk_branch_ops,
  2734. },
  2735. },
  2736. };
  2737. static struct clk_branch sdc4_h_clk = {
  2738. .hwcg_reg = 0x2880,
  2739. .hwcg_bit = 6,
  2740. .halt_reg = 0x2fc8,
  2741. .halt_bit = 8,
  2742. .clkr = {
  2743. .enable_reg = 0x2880,
  2744. .enable_mask = BIT(4),
  2745. .hw.init = &(struct clk_init_data){
  2746. .name = "sdc4_h_clk",
  2747. .ops = &clk_branch_ops,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch sdc5_h_clk = {
  2752. .hwcg_reg = 0x28a0,
  2753. .hwcg_bit = 6,
  2754. .halt_reg = 0x2fc8,
  2755. .halt_bit = 7,
  2756. .clkr = {
  2757. .enable_reg = 0x28a0,
  2758. .enable_mask = BIT(4),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "sdc5_h_clk",
  2761. .ops = &clk_branch_ops,
  2762. },
  2763. },
  2764. };
  2765. static struct clk_branch adm0_clk = {
  2766. .halt_reg = 0x2fdc,
  2767. .halt_check = BRANCH_HALT_VOTED,
  2768. .halt_bit = 14,
  2769. .clkr = {
  2770. .enable_reg = 0x3080,
  2771. .enable_mask = BIT(2),
  2772. .hw.init = &(struct clk_init_data){
  2773. .name = "adm0_clk",
  2774. .ops = &clk_branch_ops,
  2775. },
  2776. },
  2777. };
  2778. static struct clk_branch adm0_pbus_clk = {
  2779. .hwcg_reg = 0x2208,
  2780. .hwcg_bit = 6,
  2781. .halt_reg = 0x2fdc,
  2782. .halt_check = BRANCH_HALT_VOTED,
  2783. .halt_bit = 13,
  2784. .clkr = {
  2785. .enable_reg = 0x3080,
  2786. .enable_mask = BIT(3),
  2787. .hw.init = &(struct clk_init_data){
  2788. .name = "adm0_pbus_clk",
  2789. .ops = &clk_branch_ops,
  2790. },
  2791. },
  2792. };
  2793. static const struct freq_tbl clk_tbl_ce3[] = {
  2794. { 48000000, P_PLL8, 8 },
  2795. { 100000000, P_PLL3, 12 },
  2796. { 120000000, P_PLL3, 10 },
  2797. { }
  2798. };
  2799. static struct clk_rcg ce3_src = {
  2800. .ns_reg = 0x36c0,
  2801. .p = {
  2802. .pre_div_shift = 3,
  2803. .pre_div_width = 4,
  2804. },
  2805. .s = {
  2806. .src_sel_shift = 0,
  2807. .parent_map = gcc_pxo_pll8_pll3_map,
  2808. },
  2809. .freq_tbl = clk_tbl_ce3,
  2810. .clkr = {
  2811. .enable_reg = 0x36c0,
  2812. .enable_mask = BIT(7),
  2813. .hw.init = &(struct clk_init_data){
  2814. .name = "ce3_src",
  2815. .parent_data = gcc_pxo_pll8_pll3,
  2816. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll3),
  2817. .ops = &clk_rcg_ops,
  2818. .flags = CLK_SET_RATE_GATE,
  2819. },
  2820. },
  2821. };
  2822. static struct clk_branch ce3_core_clk = {
  2823. .halt_reg = 0x2fdc,
  2824. .halt_bit = 5,
  2825. .clkr = {
  2826. .enable_reg = 0x36cc,
  2827. .enable_mask = BIT(4),
  2828. .hw.init = &(struct clk_init_data){
  2829. .name = "ce3_core_clk",
  2830. .parent_hws = (const struct clk_hw*[]){
  2831. &ce3_src.clkr.hw
  2832. },
  2833. .num_parents = 1,
  2834. .ops = &clk_branch_ops,
  2835. .flags = CLK_SET_RATE_PARENT,
  2836. },
  2837. },
  2838. };
  2839. static struct clk_branch ce3_h_clk = {
  2840. .halt_reg = 0x2fc4,
  2841. .halt_bit = 16,
  2842. .clkr = {
  2843. .enable_reg = 0x36c4,
  2844. .enable_mask = BIT(4),
  2845. .hw.init = &(struct clk_init_data){
  2846. .name = "ce3_h_clk",
  2847. .parent_hws = (const struct clk_hw*[]){
  2848. &ce3_src.clkr.hw
  2849. },
  2850. .num_parents = 1,
  2851. .ops = &clk_branch_ops,
  2852. .flags = CLK_SET_RATE_PARENT,
  2853. },
  2854. },
  2855. };
  2856. static const struct freq_tbl clk_tbl_sata_ref[] = {
  2857. { 48000000, P_PLL8, 8, 0, 0 },
  2858. { 100000000, P_PLL3, 12, 0, 0 },
  2859. { }
  2860. };
  2861. static struct clk_rcg sata_clk_src = {
  2862. .ns_reg = 0x2c08,
  2863. .p = {
  2864. .pre_div_shift = 3,
  2865. .pre_div_width = 4,
  2866. },
  2867. .s = {
  2868. .src_sel_shift = 0,
  2869. .parent_map = gcc_pxo_pll8_pll3_map,
  2870. },
  2871. .freq_tbl = clk_tbl_sata_ref,
  2872. .clkr = {
  2873. .enable_reg = 0x2c08,
  2874. .enable_mask = BIT(7),
  2875. .hw.init = &(struct clk_init_data){
  2876. .name = "sata_clk_src",
  2877. .parent_data = gcc_pxo_pll8_pll3,
  2878. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll3),
  2879. .ops = &clk_rcg_ops,
  2880. .flags = CLK_SET_RATE_GATE,
  2881. },
  2882. },
  2883. };
  2884. static struct clk_branch sata_rxoob_clk = {
  2885. .halt_reg = 0x2fdc,
  2886. .halt_bit = 26,
  2887. .clkr = {
  2888. .enable_reg = 0x2c0c,
  2889. .enable_mask = BIT(4),
  2890. .hw.init = &(struct clk_init_data){
  2891. .name = "sata_rxoob_clk",
  2892. .parent_hws = (const struct clk_hw*[]){
  2893. &sata_clk_src.clkr.hw,
  2894. },
  2895. .num_parents = 1,
  2896. .ops = &clk_branch_ops,
  2897. .flags = CLK_SET_RATE_PARENT,
  2898. },
  2899. },
  2900. };
  2901. static struct clk_branch sata_pmalive_clk = {
  2902. .halt_reg = 0x2fdc,
  2903. .halt_bit = 25,
  2904. .clkr = {
  2905. .enable_reg = 0x2c10,
  2906. .enable_mask = BIT(4),
  2907. .hw.init = &(struct clk_init_data){
  2908. .name = "sata_pmalive_clk",
  2909. .parent_hws = (const struct clk_hw*[]){
  2910. &sata_clk_src.clkr.hw,
  2911. },
  2912. .num_parents = 1,
  2913. .ops = &clk_branch_ops,
  2914. .flags = CLK_SET_RATE_PARENT,
  2915. },
  2916. },
  2917. };
  2918. static struct clk_branch sata_phy_ref_clk = {
  2919. .halt_reg = 0x2fdc,
  2920. .halt_bit = 24,
  2921. .clkr = {
  2922. .enable_reg = 0x2c14,
  2923. .enable_mask = BIT(4),
  2924. .hw.init = &(struct clk_init_data){
  2925. .name = "sata_phy_ref_clk",
  2926. .parent_data = &(const struct clk_parent_data){
  2927. .fw_name = "pxo", .name = "pxo_board",
  2928. },
  2929. .num_parents = 1,
  2930. .ops = &clk_branch_ops,
  2931. },
  2932. },
  2933. };
  2934. static struct clk_branch sata_a_clk = {
  2935. .halt_reg = 0x2fc0,
  2936. .halt_bit = 12,
  2937. .clkr = {
  2938. .enable_reg = 0x2c20,
  2939. .enable_mask = BIT(4),
  2940. .hw.init = &(struct clk_init_data){
  2941. .name = "sata_a_clk",
  2942. .ops = &clk_branch_ops,
  2943. },
  2944. },
  2945. };
  2946. static struct clk_branch sata_h_clk = {
  2947. .halt_reg = 0x2fdc,
  2948. .halt_bit = 27,
  2949. .clkr = {
  2950. .enable_reg = 0x2c00,
  2951. .enable_mask = BIT(4),
  2952. .hw.init = &(struct clk_init_data){
  2953. .name = "sata_h_clk",
  2954. .ops = &clk_branch_ops,
  2955. },
  2956. },
  2957. };
  2958. static struct clk_branch sfab_sata_s_h_clk = {
  2959. .halt_reg = 0x2fc4,
  2960. .halt_bit = 14,
  2961. .clkr = {
  2962. .enable_reg = 0x2480,
  2963. .enable_mask = BIT(4),
  2964. .hw.init = &(struct clk_init_data){
  2965. .name = "sfab_sata_s_h_clk",
  2966. .ops = &clk_branch_ops,
  2967. },
  2968. },
  2969. };
  2970. static struct clk_branch sata_phy_cfg_clk = {
  2971. .halt_reg = 0x2fcc,
  2972. .halt_bit = 12,
  2973. .clkr = {
  2974. .enable_reg = 0x2c40,
  2975. .enable_mask = BIT(4),
  2976. .hw.init = &(struct clk_init_data){
  2977. .name = "sata_phy_cfg_clk",
  2978. .ops = &clk_branch_ops,
  2979. },
  2980. },
  2981. };
  2982. static struct clk_branch pcie_phy_ref_clk = {
  2983. .halt_reg = 0x2fdc,
  2984. .halt_bit = 29,
  2985. .clkr = {
  2986. .enable_reg = 0x22d0,
  2987. .enable_mask = BIT(4),
  2988. .hw.init = &(struct clk_init_data){
  2989. .name = "pcie_phy_ref_clk",
  2990. .ops = &clk_branch_ops,
  2991. },
  2992. },
  2993. };
  2994. static struct clk_branch pcie_h_clk = {
  2995. .halt_reg = 0x2fd4,
  2996. .halt_bit = 8,
  2997. .clkr = {
  2998. .enable_reg = 0x22cc,
  2999. .enable_mask = BIT(4),
  3000. .hw.init = &(struct clk_init_data){
  3001. .name = "pcie_h_clk",
  3002. .ops = &clk_branch_ops,
  3003. },
  3004. },
  3005. };
  3006. static struct clk_branch pcie_a_clk = {
  3007. .halt_reg = 0x2fc0,
  3008. .halt_bit = 13,
  3009. .clkr = {
  3010. .enable_reg = 0x22c0,
  3011. .enable_mask = BIT(4),
  3012. .hw.init = &(struct clk_init_data){
  3013. .name = "pcie_a_clk",
  3014. .ops = &clk_branch_ops,
  3015. },
  3016. },
  3017. };
  3018. static struct clk_branch pmic_arb0_h_clk = {
  3019. .halt_reg = 0x2fd8,
  3020. .halt_check = BRANCH_HALT_VOTED,
  3021. .halt_bit = 22,
  3022. .clkr = {
  3023. .enable_reg = 0x3080,
  3024. .enable_mask = BIT(8),
  3025. .hw.init = &(struct clk_init_data){
  3026. .name = "pmic_arb0_h_clk",
  3027. .ops = &clk_branch_ops,
  3028. },
  3029. },
  3030. };
  3031. static struct clk_branch pmic_arb1_h_clk = {
  3032. .halt_reg = 0x2fd8,
  3033. .halt_check = BRANCH_HALT_VOTED,
  3034. .halt_bit = 21,
  3035. .clkr = {
  3036. .enable_reg = 0x3080,
  3037. .enable_mask = BIT(9),
  3038. .hw.init = &(struct clk_init_data){
  3039. .name = "pmic_arb1_h_clk",
  3040. .ops = &clk_branch_ops,
  3041. },
  3042. },
  3043. };
  3044. static struct clk_branch pmic_ssbi2_clk = {
  3045. .halt_reg = 0x2fd8,
  3046. .halt_check = BRANCH_HALT_VOTED,
  3047. .halt_bit = 23,
  3048. .clkr = {
  3049. .enable_reg = 0x3080,
  3050. .enable_mask = BIT(7),
  3051. .hw.init = &(struct clk_init_data){
  3052. .name = "pmic_ssbi2_clk",
  3053. .ops = &clk_branch_ops,
  3054. },
  3055. },
  3056. };
  3057. static struct clk_branch rpm_msg_ram_h_clk = {
  3058. .hwcg_reg = 0x27e0,
  3059. .hwcg_bit = 6,
  3060. .halt_reg = 0x2fd8,
  3061. .halt_check = BRANCH_HALT_VOTED,
  3062. .halt_bit = 12,
  3063. .clkr = {
  3064. .enable_reg = 0x3080,
  3065. .enable_mask = BIT(6),
  3066. .hw.init = &(struct clk_init_data){
  3067. .name = "rpm_msg_ram_h_clk",
  3068. .ops = &clk_branch_ops,
  3069. },
  3070. },
  3071. };
  3072. static struct clk_regmap *gcc_msm8960_clks[] = {
  3073. [PLL3] = &pll3.clkr,
  3074. [PLL4_VOTE] = &pll4_vote,
  3075. [PLL8] = &pll8.clkr,
  3076. [PLL8_VOTE] = &pll8_vote,
  3077. [PLL14] = &pll14.clkr,
  3078. [PLL14_VOTE] = &pll14_vote,
  3079. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3080. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3081. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3082. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3083. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3084. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3085. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3086. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3087. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3088. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3089. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3090. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3091. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3092. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3093. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  3094. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  3095. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  3096. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  3097. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  3098. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  3099. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  3100. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  3101. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  3102. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  3103. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3104. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3105. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3106. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3107. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3108. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3109. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3110. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3111. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3112. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3113. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3114. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3115. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3116. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3117. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  3118. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  3119. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  3120. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  3121. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  3122. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  3123. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  3124. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  3125. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  3126. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  3127. [GP0_SRC] = &gp0_src.clkr,
  3128. [GP0_CLK] = &gp0_clk.clkr,
  3129. [GP1_SRC] = &gp1_src.clkr,
  3130. [GP1_CLK] = &gp1_clk.clkr,
  3131. [GP2_SRC] = &gp2_src.clkr,
  3132. [GP2_CLK] = &gp2_clk.clkr,
  3133. [PMEM_A_CLK] = &pmem_clk.clkr,
  3134. [PRNG_SRC] = &prng_src.clkr,
  3135. [PRNG_CLK] = &prng_clk.clkr,
  3136. [SDC1_SRC] = &sdc1_src.clkr,
  3137. [SDC1_CLK] = &sdc1_clk.clkr,
  3138. [SDC2_SRC] = &sdc2_src.clkr,
  3139. [SDC2_CLK] = &sdc2_clk.clkr,
  3140. [SDC3_SRC] = &sdc3_src.clkr,
  3141. [SDC3_CLK] = &sdc3_clk.clkr,
  3142. [SDC4_SRC] = &sdc4_src.clkr,
  3143. [SDC4_CLK] = &sdc4_clk.clkr,
  3144. [SDC5_SRC] = &sdc5_src.clkr,
  3145. [SDC5_CLK] = &sdc5_clk.clkr,
  3146. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3147. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3148. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3149. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3150. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3151. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3152. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3153. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3154. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3155. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3156. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3157. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3158. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  3159. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  3160. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  3161. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  3162. [CE1_H_CLK] = &ce1_h_clk.clkr,
  3163. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3164. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3165. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3166. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3167. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3168. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3169. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3170. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3171. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  3172. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  3173. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  3174. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  3175. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  3176. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3177. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3178. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  3179. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3180. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3181. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3182. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3183. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3184. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3185. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  3186. [ADM0_CLK] = &adm0_clk.clkr,
  3187. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3188. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3189. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3190. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3191. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3192. [PLL9] = &hfpll0.clkr,
  3193. [PLL10] = &hfpll1.clkr,
  3194. [PLL12] = &hfpll_l2.clkr,
  3195. };
  3196. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  3197. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  3198. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  3199. [QDSS_STM_RESET] = { 0x2060, 6 },
  3200. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3201. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3202. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3203. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3204. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3205. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3206. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3207. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3208. [ADM0_C2_RESET] = { 0x220c, 4},
  3209. [ADM0_C1_RESET] = { 0x220c, 3},
  3210. [ADM0_C0_RESET] = { 0x220c, 2},
  3211. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3212. [ADM0_RESET] = { 0x220c },
  3213. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3214. [QDSS_POR_RESET] = { 0x2260, 4 },
  3215. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3216. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3217. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3218. [QDSS_DBG_RESET] = { 0x2260 },
  3219. [PCIE_A_RESET] = { 0x22c0, 7 },
  3220. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  3221. [PCIE_H_RESET] = { 0x22d0, 7 },
  3222. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  3223. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  3224. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  3225. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3226. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3227. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3228. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3229. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3230. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3231. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3232. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3233. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3234. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3235. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3236. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3237. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3238. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3239. [PPSS_RESET] = { 0x2594},
  3240. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3241. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3242. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  3243. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3244. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3245. [TSIF_H_RESET] = { 0x2700, 7 },
  3246. [CE1_H_RESET] = { 0x2720, 7 },
  3247. [CE1_CORE_RESET] = { 0x2724, 7 },
  3248. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3249. [CE2_H_RESET] = { 0x2740, 7 },
  3250. [CE2_CORE_RESET] = { 0x2744, 7 },
  3251. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3252. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3253. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3254. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3255. [SDC1_RESET] = { 0x2830 },
  3256. [SDC2_RESET] = { 0x2850 },
  3257. [SDC3_RESET] = { 0x2870 },
  3258. [SDC4_RESET] = { 0x2890 },
  3259. [SDC5_RESET] = { 0x28b0 },
  3260. [DFAB_A2_RESET] = { 0x28c0, 7 },
  3261. [USB_HS1_RESET] = { 0x2910 },
  3262. [USB_HSIC_RESET] = { 0x2934 },
  3263. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3264. [USB_FS1_RESET] = { 0x2974 },
  3265. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  3266. [USB_FS2_RESET] = { 0x2994 },
  3267. [GSBI1_RESET] = { 0x29dc },
  3268. [GSBI2_RESET] = { 0x29fc },
  3269. [GSBI3_RESET] = { 0x2a1c },
  3270. [GSBI4_RESET] = { 0x2a3c },
  3271. [GSBI5_RESET] = { 0x2a5c },
  3272. [GSBI6_RESET] = { 0x2a7c },
  3273. [GSBI7_RESET] = { 0x2a9c },
  3274. [GSBI8_RESET] = { 0x2abc },
  3275. [GSBI9_RESET] = { 0x2adc },
  3276. [GSBI10_RESET] = { 0x2afc },
  3277. [GSBI11_RESET] = { 0x2b1c },
  3278. [GSBI12_RESET] = { 0x2b3c },
  3279. [SPDM_RESET] = { 0x2b6c },
  3280. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3281. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  3282. [MSS_SLP_RESET] = { 0x2c60, 7 },
  3283. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  3284. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  3285. [MSS_RESET] = { 0x2c64 },
  3286. [SATA_H_RESET] = { 0x2c80, 7 },
  3287. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  3288. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  3289. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  3290. [TSSC_RESET] = { 0x2ca0, 7 },
  3291. [PDM_RESET] = { 0x2cc0, 12 },
  3292. [MPM_H_RESET] = { 0x2da0, 7 },
  3293. [MPM_RESET] = { 0x2da4 },
  3294. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3295. [PRNG_RESET] = { 0x2e80, 12 },
  3296. [RIVA_RESET] = { 0x35e0 },
  3297. };
  3298. static struct clk_regmap *gcc_apq8064_clks[] = {
  3299. [PLL3] = &pll3.clkr,
  3300. [PLL4_VOTE] = &pll4_vote,
  3301. [PLL8] = &pll8.clkr,
  3302. [PLL8_VOTE] = &pll8_vote,
  3303. [PLL14] = &pll14.clkr,
  3304. [PLL14_VOTE] = &pll14_vote,
  3305. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3306. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3307. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3308. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3309. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3310. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3311. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3312. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3313. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3314. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3315. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3316. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3317. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3318. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3319. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3320. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3321. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3322. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3323. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3324. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3325. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3326. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3327. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3328. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3329. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3330. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3331. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3332. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3333. [GP0_SRC] = &gp0_src.clkr,
  3334. [GP0_CLK] = &gp0_clk.clkr,
  3335. [GP1_SRC] = &gp1_src.clkr,
  3336. [GP1_CLK] = &gp1_clk.clkr,
  3337. [GP2_SRC] = &gp2_src.clkr,
  3338. [GP2_CLK] = &gp2_clk.clkr,
  3339. [PMEM_A_CLK] = &pmem_clk.clkr,
  3340. [PRNG_SRC] = &prng_src.clkr,
  3341. [PRNG_CLK] = &prng_clk.clkr,
  3342. [SDC1_SRC] = &sdc1_src.clkr,
  3343. [SDC1_CLK] = &sdc1_clk.clkr,
  3344. [SDC2_SRC] = &sdc2_src.clkr,
  3345. [SDC2_CLK] = &sdc2_clk.clkr,
  3346. [SDC3_SRC] = &sdc3_src.clkr,
  3347. [SDC3_CLK] = &sdc3_clk.clkr,
  3348. [SDC4_SRC] = &sdc4_src.clkr,
  3349. [SDC4_CLK] = &sdc4_clk.clkr,
  3350. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3351. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3352. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3353. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3354. [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
  3355. [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
  3356. [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
  3357. [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
  3358. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3359. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3360. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3361. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3362. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3363. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3364. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3365. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3366. [SATA_H_CLK] = &sata_h_clk.clkr,
  3367. [SATA_CLK_SRC] = &sata_clk_src.clkr,
  3368. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  3369. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  3370. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  3371. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  3372. [SATA_A_CLK] = &sata_a_clk.clkr,
  3373. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  3374. [CE3_SRC] = &ce3_src.clkr,
  3375. [CE3_CORE_CLK] = &ce3_core_clk.clkr,
  3376. [CE3_H_CLK] = &ce3_h_clk.clkr,
  3377. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3378. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3379. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3380. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3381. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3382. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3383. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3384. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3385. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3386. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3387. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3388. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3389. [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
  3390. [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
  3391. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3392. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3393. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3394. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3395. [ADM0_CLK] = &adm0_clk.clkr,
  3396. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3397. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  3398. [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
  3399. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  3400. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3401. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3402. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3403. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3404. [PLL9] = &hfpll0.clkr,
  3405. [PLL10] = &hfpll1.clkr,
  3406. [PLL12] = &hfpll_l2.clkr,
  3407. [PLL16] = &hfpll2.clkr,
  3408. [PLL17] = &hfpll3.clkr,
  3409. };
  3410. static const struct qcom_reset_map gcc_apq8064_resets[] = {
  3411. [QDSS_STM_RESET] = { 0x2060, 6 },
  3412. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3413. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3414. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3415. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3416. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3417. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3418. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3419. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3420. [ADM0_C2_RESET] = { 0x220c, 4},
  3421. [ADM0_C1_RESET] = { 0x220c, 3},
  3422. [ADM0_C0_RESET] = { 0x220c, 2},
  3423. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3424. [ADM0_RESET] = { 0x220c },
  3425. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3426. [QDSS_POR_RESET] = { 0x2260, 4 },
  3427. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3428. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3429. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3430. [QDSS_DBG_RESET] = { 0x2260 },
  3431. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3432. [SFAB_PCIE_S_RESET] = { 0x22d8 },
  3433. [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
  3434. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3435. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3436. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3437. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3438. [PCIE_ACLK_RESET] = { 0x22dc },
  3439. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3440. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3441. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3442. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3443. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3444. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3445. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3446. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3447. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3448. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3449. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3450. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3451. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3452. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3453. [PPSS_RESET] = { 0x2594},
  3454. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3455. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3456. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3457. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3458. [TSIF_H_RESET] = { 0x2700, 7 },
  3459. [CE1_H_RESET] = { 0x2720, 7 },
  3460. [CE1_CORE_RESET] = { 0x2724, 7 },
  3461. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3462. [CE2_H_RESET] = { 0x2740, 7 },
  3463. [CE2_CORE_RESET] = { 0x2744, 7 },
  3464. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3465. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3466. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3467. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3468. [SDC1_RESET] = { 0x2830 },
  3469. [SDC2_RESET] = { 0x2850 },
  3470. [SDC3_RESET] = { 0x2870 },
  3471. [SDC4_RESET] = { 0x2890 },
  3472. [USB_HS1_RESET] = { 0x2910 },
  3473. [USB_HSIC_RESET] = { 0x2934 },
  3474. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3475. [USB_FS1_RESET] = { 0x2974 },
  3476. [GSBI1_RESET] = { 0x29dc },
  3477. [GSBI2_RESET] = { 0x29fc },
  3478. [GSBI3_RESET] = { 0x2a1c },
  3479. [GSBI4_RESET] = { 0x2a3c },
  3480. [GSBI5_RESET] = { 0x2a5c },
  3481. [GSBI6_RESET] = { 0x2a7c },
  3482. [GSBI7_RESET] = { 0x2a9c },
  3483. [SPDM_RESET] = { 0x2b6c },
  3484. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3485. [SATA_SFAB_M_RESET] = { 0x2c18 },
  3486. [SATA_RESET] = { 0x2c1c },
  3487. [GSS_SLP_RESET] = { 0x2c60, 7 },
  3488. [GSS_RESET] = { 0x2c64 },
  3489. [TSSC_RESET] = { 0x2ca0, 7 },
  3490. [PDM_RESET] = { 0x2cc0, 12 },
  3491. [MPM_H_RESET] = { 0x2da0, 7 },
  3492. [MPM_RESET] = { 0x2da4 },
  3493. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3494. [PRNG_RESET] = { 0x2e80, 12 },
  3495. [RIVA_RESET] = { 0x35e0 },
  3496. [CE3_H_RESET] = { 0x36c4, 7 },
  3497. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3498. [SFAB_CE3_S_RESET] = { 0x36c8 },
  3499. [CE3_RESET] = { 0x36cc, 7 },
  3500. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3501. [USB_HS3_RESET] = { 0x3710 },
  3502. [USB_HS4_RESET] = { 0x3730 },
  3503. };
  3504. static const struct regmap_config gcc_msm8960_regmap_config = {
  3505. .reg_bits = 32,
  3506. .reg_stride = 4,
  3507. .val_bits = 32,
  3508. .max_register = 0x3660,
  3509. .fast_io = true,
  3510. };
  3511. static const struct regmap_config gcc_apq8064_regmap_config = {
  3512. .reg_bits = 32,
  3513. .reg_stride = 4,
  3514. .val_bits = 32,
  3515. .max_register = 0x3880,
  3516. .fast_io = true,
  3517. };
  3518. static const struct qcom_cc_desc gcc_msm8960_desc = {
  3519. .config = &gcc_msm8960_regmap_config,
  3520. .clks = gcc_msm8960_clks,
  3521. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  3522. .resets = gcc_msm8960_resets,
  3523. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  3524. };
  3525. static const struct qcom_cc_desc gcc_apq8064_desc = {
  3526. .config = &gcc_apq8064_regmap_config,
  3527. .clks = gcc_apq8064_clks,
  3528. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  3529. .resets = gcc_apq8064_resets,
  3530. .num_resets = ARRAY_SIZE(gcc_apq8064_resets),
  3531. };
  3532. static const struct of_device_id gcc_msm8960_match_table[] = {
  3533. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  3534. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  3535. { }
  3536. };
  3537. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  3538. static int gcc_msm8960_probe(struct platform_device *pdev)
  3539. {
  3540. struct device *dev = &pdev->dev;
  3541. struct platform_device *tsens;
  3542. const struct qcom_cc_desc *desc = device_get_match_data(dev);
  3543. int ret;
  3544. ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
  3545. if (ret)
  3546. return ret;
  3547. ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
  3548. if (ret)
  3549. return ret;
  3550. ret = qcom_cc_probe(pdev, desc);
  3551. if (ret)
  3552. return ret;
  3553. if (desc == &gcc_apq8064_desc) {
  3554. hfpll1.d = &hfpll1_8064_data;
  3555. hfpll_l2.d = &hfpll_l2_8064_data;
  3556. }
  3557. if (of_get_available_child_count(pdev->dev.of_node) != 0)
  3558. return devm_of_platform_populate(&pdev->dev);
  3559. tsens = platform_device_register_data(&pdev->dev, "qcom-tsens", -1,
  3560. NULL, 0);
  3561. if (IS_ERR(tsens))
  3562. return PTR_ERR(tsens);
  3563. platform_set_drvdata(pdev, tsens);
  3564. return 0;
  3565. }
  3566. static void gcc_msm8960_remove(struct platform_device *pdev)
  3567. {
  3568. struct platform_device *tsens = platform_get_drvdata(pdev);
  3569. if (tsens)
  3570. platform_device_unregister(tsens);
  3571. }
  3572. static struct platform_driver gcc_msm8960_driver = {
  3573. .probe = gcc_msm8960_probe,
  3574. .remove = gcc_msm8960_remove,
  3575. .driver = {
  3576. .name = "gcc-msm8960",
  3577. .of_match_table = gcc_msm8960_match_table,
  3578. },
  3579. };
  3580. static int __init gcc_msm8960_init(void)
  3581. {
  3582. return platform_driver_register(&gcc_msm8960_driver);
  3583. }
  3584. core_initcall(gcc_msm8960_init);
  3585. static void __exit gcc_msm8960_exit(void)
  3586. {
  3587. platform_driver_unregister(&gcc_msm8960_driver);
  3588. }
  3589. module_exit(gcc_msm8960_exit);
  3590. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  3591. MODULE_LICENSE("GPL v2");
  3592. MODULE_ALIAS("platform:gcc-msm8960");