gcc-msm8974.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/property.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8974.h>
  16. #include <dt-bindings/reset/qcom,gcc-msm8974.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_XO,
  26. P_GPLL0,
  27. P_GPLL1,
  28. P_GPLL4,
  29. };
  30. static struct clk_pll gpll0 = {
  31. .l_reg = 0x0004,
  32. .m_reg = 0x0008,
  33. .n_reg = 0x000c,
  34. .config_reg = 0x0014,
  35. .mode_reg = 0x0000,
  36. .status_reg = 0x001c,
  37. .status_bit = 17,
  38. .clkr.hw.init = &(struct clk_init_data){
  39. .name = "gpll0",
  40. .parent_data = &(const struct clk_parent_data){
  41. .fw_name = "xo", .name = "xo_board",
  42. },
  43. .num_parents = 1,
  44. .ops = &clk_pll_ops,
  45. },
  46. };
  47. static struct clk_regmap gpll0_vote = {
  48. .enable_reg = 0x1480,
  49. .enable_mask = BIT(0),
  50. .hw.init = &(struct clk_init_data){
  51. .name = "gpll0_vote",
  52. .parent_hws = (const struct clk_hw*[]){
  53. &gpll0.clkr.hw,
  54. },
  55. .num_parents = 1,
  56. .ops = &clk_pll_vote_ops,
  57. },
  58. };
  59. static struct clk_pll gpll4 = {
  60. .l_reg = 0x1dc4,
  61. .m_reg = 0x1dc8,
  62. .n_reg = 0x1dcc,
  63. .config_reg = 0x1dd4,
  64. .mode_reg = 0x1dc0,
  65. .status_reg = 0x1ddc,
  66. .status_bit = 17,
  67. .clkr.hw.init = &(struct clk_init_data){
  68. .name = "gpll4",
  69. .parent_data = &(const struct clk_parent_data){
  70. .fw_name = "xo", .name = "xo_board",
  71. },
  72. .num_parents = 1,
  73. .ops = &clk_pll_ops,
  74. },
  75. };
  76. static struct clk_regmap gpll4_vote = {
  77. .enable_reg = 0x1480,
  78. .enable_mask = BIT(4),
  79. .hw.init = &(struct clk_init_data){
  80. .name = "gpll4_vote",
  81. .parent_hws = (const struct clk_hw*[]){
  82. &gpll4.clkr.hw,
  83. },
  84. .num_parents = 1,
  85. .ops = &clk_pll_vote_ops,
  86. },
  87. };
  88. static const struct parent_map gcc_xo_gpll0_map[] = {
  89. { P_XO, 0 },
  90. { P_GPLL0, 1 }
  91. };
  92. static const struct clk_parent_data gcc_xo_gpll0[] = {
  93. { .fw_name = "xo", .name = "xo_board" },
  94. { .hw = &gpll0_vote.hw },
  95. };
  96. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_GPLL4, 5 }
  100. };
  101. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  102. { .fw_name = "xo", .name = "xo_board" },
  103. { .hw = &gpll0_vote.hw },
  104. { .hw = &gpll4_vote.hw },
  105. };
  106. static struct clk_rcg2 config_noc_clk_src = {
  107. .cmd_rcgr = 0x0150,
  108. .hid_width = 5,
  109. .parent_map = gcc_xo_gpll0_map,
  110. .clkr.hw.init = &(struct clk_init_data){
  111. .name = "config_noc_clk_src",
  112. .parent_data = gcc_xo_gpll0,
  113. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  114. .ops = &clk_rcg2_ops,
  115. },
  116. };
  117. static struct clk_rcg2 periph_noc_clk_src = {
  118. .cmd_rcgr = 0x0190,
  119. .hid_width = 5,
  120. .parent_map = gcc_xo_gpll0_map,
  121. .clkr.hw.init = &(struct clk_init_data){
  122. .name = "periph_noc_clk_src",
  123. .parent_data = gcc_xo_gpll0,
  124. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  125. .ops = &clk_rcg2_ops,
  126. },
  127. };
  128. static struct clk_rcg2 system_noc_clk_src = {
  129. .cmd_rcgr = 0x0120,
  130. .hid_width = 5,
  131. .parent_map = gcc_xo_gpll0_map,
  132. .clkr.hw.init = &(struct clk_init_data){
  133. .name = "system_noc_clk_src",
  134. .parent_data = gcc_xo_gpll0,
  135. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  136. .ops = &clk_rcg2_ops,
  137. },
  138. };
  139. static struct clk_pll gpll1 = {
  140. .l_reg = 0x0044,
  141. .m_reg = 0x0048,
  142. .n_reg = 0x004c,
  143. .config_reg = 0x0054,
  144. .mode_reg = 0x0040,
  145. .status_reg = 0x005c,
  146. .status_bit = 17,
  147. .clkr.hw.init = &(struct clk_init_data){
  148. .name = "gpll1",
  149. .parent_data = &(const struct clk_parent_data){
  150. .fw_name = "xo", .name = "xo_board",
  151. },
  152. .num_parents = 1,
  153. .ops = &clk_pll_ops,
  154. },
  155. };
  156. static struct clk_regmap gpll1_vote = {
  157. .enable_reg = 0x1480,
  158. .enable_mask = BIT(1),
  159. .hw.init = &(struct clk_init_data){
  160. .name = "gpll1_vote",
  161. .parent_hws = (const struct clk_hw*[]){
  162. &gpll1.clkr.hw,
  163. },
  164. .num_parents = 1,
  165. .ops = &clk_pll_vote_ops,
  166. },
  167. };
  168. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  169. F(125000000, P_GPLL0, 1, 5, 24),
  170. { }
  171. };
  172. static struct clk_rcg2 usb30_master_clk_src = {
  173. .cmd_rcgr = 0x03d4,
  174. .mnd_width = 8,
  175. .hid_width = 5,
  176. .parent_map = gcc_xo_gpll0_map,
  177. .freq_tbl = ftbl_gcc_usb30_master_clk,
  178. .clkr.hw.init = &(struct clk_init_data){
  179. .name = "usb30_master_clk_src",
  180. .parent_data = gcc_xo_gpll0,
  181. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  182. .ops = &clk_rcg2_ops,
  183. },
  184. };
  185. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  186. F(19200000, P_XO, 1, 0, 0),
  187. F(37500000, P_GPLL0, 16, 0, 0),
  188. F(50000000, P_GPLL0, 12, 0, 0),
  189. { }
  190. };
  191. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  192. .cmd_rcgr = 0x0660,
  193. .hid_width = 5,
  194. .parent_map = gcc_xo_gpll0_map,
  195. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  196. .clkr.hw.init = &(struct clk_init_data){
  197. .name = "blsp1_qup1_i2c_apps_clk_src",
  198. .parent_data = gcc_xo_gpll0,
  199. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  200. .ops = &clk_rcg2_ops,
  201. },
  202. };
  203. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  204. F(960000, P_XO, 10, 1, 2),
  205. F(4800000, P_XO, 4, 0, 0),
  206. F(9600000, P_XO, 2, 0, 0),
  207. F(15000000, P_GPLL0, 10, 1, 4),
  208. F(19200000, P_XO, 1, 0, 0),
  209. F(25000000, P_GPLL0, 12, 1, 2),
  210. F(50000000, P_GPLL0, 12, 0, 0),
  211. { }
  212. };
  213. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  214. .cmd_rcgr = 0x064c,
  215. .mnd_width = 8,
  216. .hid_width = 5,
  217. .parent_map = gcc_xo_gpll0_map,
  218. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  219. .clkr.hw.init = &(struct clk_init_data){
  220. .name = "blsp1_qup1_spi_apps_clk_src",
  221. .parent_data = gcc_xo_gpll0,
  222. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  223. .ops = &clk_rcg2_ops,
  224. },
  225. };
  226. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  227. .cmd_rcgr = 0x06e0,
  228. .hid_width = 5,
  229. .parent_map = gcc_xo_gpll0_map,
  230. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  231. .clkr.hw.init = &(struct clk_init_data){
  232. .name = "blsp1_qup2_i2c_apps_clk_src",
  233. .parent_data = gcc_xo_gpll0,
  234. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  235. .ops = &clk_rcg2_ops,
  236. },
  237. };
  238. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  239. .cmd_rcgr = 0x06cc,
  240. .mnd_width = 8,
  241. .hid_width = 5,
  242. .parent_map = gcc_xo_gpll0_map,
  243. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  244. .clkr.hw.init = &(struct clk_init_data){
  245. .name = "blsp1_qup2_spi_apps_clk_src",
  246. .parent_data = gcc_xo_gpll0,
  247. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  248. .ops = &clk_rcg2_ops,
  249. },
  250. };
  251. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  252. .cmd_rcgr = 0x0760,
  253. .hid_width = 5,
  254. .parent_map = gcc_xo_gpll0_map,
  255. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  256. .clkr.hw.init = &(struct clk_init_data){
  257. .name = "blsp1_qup3_i2c_apps_clk_src",
  258. .parent_data = gcc_xo_gpll0,
  259. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  260. .ops = &clk_rcg2_ops,
  261. },
  262. };
  263. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  264. .cmd_rcgr = 0x074c,
  265. .mnd_width = 8,
  266. .hid_width = 5,
  267. .parent_map = gcc_xo_gpll0_map,
  268. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "blsp1_qup3_spi_apps_clk_src",
  271. .parent_data = gcc_xo_gpll0,
  272. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  273. .ops = &clk_rcg2_ops,
  274. },
  275. };
  276. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  277. .cmd_rcgr = 0x07e0,
  278. .hid_width = 5,
  279. .parent_map = gcc_xo_gpll0_map,
  280. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  281. .clkr.hw.init = &(struct clk_init_data){
  282. .name = "blsp1_qup4_i2c_apps_clk_src",
  283. .parent_data = gcc_xo_gpll0,
  284. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  285. .ops = &clk_rcg2_ops,
  286. },
  287. };
  288. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  289. .cmd_rcgr = 0x07cc,
  290. .mnd_width = 8,
  291. .hid_width = 5,
  292. .parent_map = gcc_xo_gpll0_map,
  293. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "blsp1_qup4_spi_apps_clk_src",
  296. .parent_data = gcc_xo_gpll0,
  297. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  298. .ops = &clk_rcg2_ops,
  299. },
  300. };
  301. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  302. .cmd_rcgr = 0x0860,
  303. .hid_width = 5,
  304. .parent_map = gcc_xo_gpll0_map,
  305. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  306. .clkr.hw.init = &(struct clk_init_data){
  307. .name = "blsp1_qup5_i2c_apps_clk_src",
  308. .parent_data = gcc_xo_gpll0,
  309. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  310. .ops = &clk_rcg2_ops,
  311. },
  312. };
  313. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  314. .cmd_rcgr = 0x084c,
  315. .mnd_width = 8,
  316. .hid_width = 5,
  317. .parent_map = gcc_xo_gpll0_map,
  318. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  319. .clkr.hw.init = &(struct clk_init_data){
  320. .name = "blsp1_qup5_spi_apps_clk_src",
  321. .parent_data = gcc_xo_gpll0,
  322. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  323. .ops = &clk_rcg2_ops,
  324. },
  325. };
  326. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  327. .cmd_rcgr = 0x08e0,
  328. .hid_width = 5,
  329. .parent_map = gcc_xo_gpll0_map,
  330. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  331. .clkr.hw.init = &(struct clk_init_data){
  332. .name = "blsp1_qup6_i2c_apps_clk_src",
  333. .parent_data = gcc_xo_gpll0,
  334. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  335. .ops = &clk_rcg2_ops,
  336. },
  337. };
  338. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  339. .cmd_rcgr = 0x08cc,
  340. .mnd_width = 8,
  341. .hid_width = 5,
  342. .parent_map = gcc_xo_gpll0_map,
  343. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  344. .clkr.hw.init = &(struct clk_init_data){
  345. .name = "blsp1_qup6_spi_apps_clk_src",
  346. .parent_data = gcc_xo_gpll0,
  347. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  348. .ops = &clk_rcg2_ops,
  349. },
  350. };
  351. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  352. F(3686400, P_GPLL0, 1, 96, 15625),
  353. F(7372800, P_GPLL0, 1, 192, 15625),
  354. F(14745600, P_GPLL0, 1, 384, 15625),
  355. F(16000000, P_GPLL0, 5, 2, 15),
  356. F(19200000, P_XO, 1, 0, 0),
  357. F(24000000, P_GPLL0, 5, 1, 5),
  358. F(32000000, P_GPLL0, 1, 4, 75),
  359. F(40000000, P_GPLL0, 15, 0, 0),
  360. F(46400000, P_GPLL0, 1, 29, 375),
  361. F(48000000, P_GPLL0, 12.5, 0, 0),
  362. F(51200000, P_GPLL0, 1, 32, 375),
  363. F(56000000, P_GPLL0, 1, 7, 75),
  364. F(58982400, P_GPLL0, 1, 1536, 15625),
  365. F(60000000, P_GPLL0, 10, 0, 0),
  366. F(63160000, P_GPLL0, 9.5, 0, 0),
  367. { }
  368. };
  369. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  370. .cmd_rcgr = 0x068c,
  371. .mnd_width = 16,
  372. .hid_width = 5,
  373. .parent_map = gcc_xo_gpll0_map,
  374. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  375. .clkr.hw.init = &(struct clk_init_data){
  376. .name = "blsp1_uart1_apps_clk_src",
  377. .parent_data = gcc_xo_gpll0,
  378. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  379. .ops = &clk_rcg2_ops,
  380. },
  381. };
  382. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  383. .cmd_rcgr = 0x070c,
  384. .mnd_width = 16,
  385. .hid_width = 5,
  386. .parent_map = gcc_xo_gpll0_map,
  387. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  388. .clkr.hw.init = &(struct clk_init_data){
  389. .name = "blsp1_uart2_apps_clk_src",
  390. .parent_data = gcc_xo_gpll0,
  391. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  392. .ops = &clk_rcg2_ops,
  393. },
  394. };
  395. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  396. .cmd_rcgr = 0x078c,
  397. .mnd_width = 16,
  398. .hid_width = 5,
  399. .parent_map = gcc_xo_gpll0_map,
  400. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  401. .clkr.hw.init = &(struct clk_init_data){
  402. .name = "blsp1_uart3_apps_clk_src",
  403. .parent_data = gcc_xo_gpll0,
  404. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  405. .ops = &clk_rcg2_ops,
  406. },
  407. };
  408. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  409. .cmd_rcgr = 0x080c,
  410. .mnd_width = 16,
  411. .hid_width = 5,
  412. .parent_map = gcc_xo_gpll0_map,
  413. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "blsp1_uart4_apps_clk_src",
  416. .parent_data = gcc_xo_gpll0,
  417. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  418. .ops = &clk_rcg2_ops,
  419. },
  420. };
  421. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  422. .cmd_rcgr = 0x088c,
  423. .mnd_width = 16,
  424. .hid_width = 5,
  425. .parent_map = gcc_xo_gpll0_map,
  426. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  427. .clkr.hw.init = &(struct clk_init_data){
  428. .name = "blsp1_uart5_apps_clk_src",
  429. .parent_data = gcc_xo_gpll0,
  430. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  431. .ops = &clk_rcg2_ops,
  432. },
  433. };
  434. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  435. .cmd_rcgr = 0x090c,
  436. .mnd_width = 16,
  437. .hid_width = 5,
  438. .parent_map = gcc_xo_gpll0_map,
  439. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  440. .clkr.hw.init = &(struct clk_init_data){
  441. .name = "blsp1_uart6_apps_clk_src",
  442. .parent_data = gcc_xo_gpll0,
  443. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  444. .ops = &clk_rcg2_ops,
  445. },
  446. };
  447. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  448. .cmd_rcgr = 0x09a0,
  449. .hid_width = 5,
  450. .parent_map = gcc_xo_gpll0_map,
  451. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  452. .clkr.hw.init = &(struct clk_init_data){
  453. .name = "blsp2_qup1_i2c_apps_clk_src",
  454. .parent_data = gcc_xo_gpll0,
  455. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  456. .ops = &clk_rcg2_ops,
  457. },
  458. };
  459. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  460. .cmd_rcgr = 0x098c,
  461. .mnd_width = 8,
  462. .hid_width = 5,
  463. .parent_map = gcc_xo_gpll0_map,
  464. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  465. .clkr.hw.init = &(struct clk_init_data){
  466. .name = "blsp2_qup1_spi_apps_clk_src",
  467. .parent_data = gcc_xo_gpll0,
  468. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  469. .ops = &clk_rcg2_ops,
  470. },
  471. };
  472. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  473. .cmd_rcgr = 0x0a20,
  474. .hid_width = 5,
  475. .parent_map = gcc_xo_gpll0_map,
  476. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  477. .clkr.hw.init = &(struct clk_init_data){
  478. .name = "blsp2_qup2_i2c_apps_clk_src",
  479. .parent_data = gcc_xo_gpll0,
  480. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  481. .ops = &clk_rcg2_ops,
  482. },
  483. };
  484. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  485. .cmd_rcgr = 0x0a0c,
  486. .mnd_width = 8,
  487. .hid_width = 5,
  488. .parent_map = gcc_xo_gpll0_map,
  489. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  490. .clkr.hw.init = &(struct clk_init_data){
  491. .name = "blsp2_qup2_spi_apps_clk_src",
  492. .parent_data = gcc_xo_gpll0,
  493. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  494. .ops = &clk_rcg2_ops,
  495. },
  496. };
  497. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  498. .cmd_rcgr = 0x0aa0,
  499. .hid_width = 5,
  500. .parent_map = gcc_xo_gpll0_map,
  501. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  502. .clkr.hw.init = &(struct clk_init_data){
  503. .name = "blsp2_qup3_i2c_apps_clk_src",
  504. .parent_data = gcc_xo_gpll0,
  505. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  506. .ops = &clk_rcg2_ops,
  507. },
  508. };
  509. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  510. .cmd_rcgr = 0x0a8c,
  511. .mnd_width = 8,
  512. .hid_width = 5,
  513. .parent_map = gcc_xo_gpll0_map,
  514. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "blsp2_qup3_spi_apps_clk_src",
  517. .parent_data = gcc_xo_gpll0,
  518. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  519. .ops = &clk_rcg2_ops,
  520. },
  521. };
  522. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  523. .cmd_rcgr = 0x0b20,
  524. .hid_width = 5,
  525. .parent_map = gcc_xo_gpll0_map,
  526. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  527. .clkr.hw.init = &(struct clk_init_data){
  528. .name = "blsp2_qup4_i2c_apps_clk_src",
  529. .parent_data = gcc_xo_gpll0,
  530. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  531. .ops = &clk_rcg2_ops,
  532. },
  533. };
  534. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  535. .cmd_rcgr = 0x0b0c,
  536. .mnd_width = 8,
  537. .hid_width = 5,
  538. .parent_map = gcc_xo_gpll0_map,
  539. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  540. .clkr.hw.init = &(struct clk_init_data){
  541. .name = "blsp2_qup4_spi_apps_clk_src",
  542. .parent_data = gcc_xo_gpll0,
  543. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  544. .ops = &clk_rcg2_ops,
  545. },
  546. };
  547. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  548. .cmd_rcgr = 0x0ba0,
  549. .hid_width = 5,
  550. .parent_map = gcc_xo_gpll0_map,
  551. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  552. .clkr.hw.init = &(struct clk_init_data){
  553. .name = "blsp2_qup5_i2c_apps_clk_src",
  554. .parent_data = gcc_xo_gpll0,
  555. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  556. .ops = &clk_rcg2_ops,
  557. },
  558. };
  559. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  560. .cmd_rcgr = 0x0b8c,
  561. .mnd_width = 8,
  562. .hid_width = 5,
  563. .parent_map = gcc_xo_gpll0_map,
  564. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  565. .clkr.hw.init = &(struct clk_init_data){
  566. .name = "blsp2_qup5_spi_apps_clk_src",
  567. .parent_data = gcc_xo_gpll0,
  568. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  569. .ops = &clk_rcg2_ops,
  570. },
  571. };
  572. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  573. .cmd_rcgr = 0x0c20,
  574. .hid_width = 5,
  575. .parent_map = gcc_xo_gpll0_map,
  576. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  577. .clkr.hw.init = &(struct clk_init_data){
  578. .name = "blsp2_qup6_i2c_apps_clk_src",
  579. .parent_data = gcc_xo_gpll0,
  580. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  581. .ops = &clk_rcg2_ops,
  582. },
  583. };
  584. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  585. .cmd_rcgr = 0x0c0c,
  586. .mnd_width = 8,
  587. .hid_width = 5,
  588. .parent_map = gcc_xo_gpll0_map,
  589. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  590. .clkr.hw.init = &(struct clk_init_data){
  591. .name = "blsp2_qup6_spi_apps_clk_src",
  592. .parent_data = gcc_xo_gpll0,
  593. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  594. .ops = &clk_rcg2_ops,
  595. },
  596. };
  597. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  598. .cmd_rcgr = 0x09cc,
  599. .mnd_width = 16,
  600. .hid_width = 5,
  601. .parent_map = gcc_xo_gpll0_map,
  602. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  603. .clkr.hw.init = &(struct clk_init_data){
  604. .name = "blsp2_uart1_apps_clk_src",
  605. .parent_data = gcc_xo_gpll0,
  606. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  607. .ops = &clk_rcg2_ops,
  608. },
  609. };
  610. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  611. .cmd_rcgr = 0x0a4c,
  612. .mnd_width = 16,
  613. .hid_width = 5,
  614. .parent_map = gcc_xo_gpll0_map,
  615. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  616. .clkr.hw.init = &(struct clk_init_data){
  617. .name = "blsp2_uart2_apps_clk_src",
  618. .parent_data = gcc_xo_gpll0,
  619. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  620. .ops = &clk_rcg2_ops,
  621. },
  622. };
  623. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  624. .cmd_rcgr = 0x0acc,
  625. .mnd_width = 16,
  626. .hid_width = 5,
  627. .parent_map = gcc_xo_gpll0_map,
  628. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  629. .clkr.hw.init = &(struct clk_init_data){
  630. .name = "blsp2_uart3_apps_clk_src",
  631. .parent_data = gcc_xo_gpll0,
  632. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  633. .ops = &clk_rcg2_ops,
  634. },
  635. };
  636. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  637. .cmd_rcgr = 0x0b4c,
  638. .mnd_width = 16,
  639. .hid_width = 5,
  640. .parent_map = gcc_xo_gpll0_map,
  641. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  642. .clkr.hw.init = &(struct clk_init_data){
  643. .name = "blsp2_uart4_apps_clk_src",
  644. .parent_data = gcc_xo_gpll0,
  645. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  646. .ops = &clk_rcg2_ops,
  647. },
  648. };
  649. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  650. .cmd_rcgr = 0x0bcc,
  651. .mnd_width = 16,
  652. .hid_width = 5,
  653. .parent_map = gcc_xo_gpll0_map,
  654. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  655. .clkr.hw.init = &(struct clk_init_data){
  656. .name = "blsp2_uart5_apps_clk_src",
  657. .parent_data = gcc_xo_gpll0,
  658. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  659. .ops = &clk_rcg2_ops,
  660. },
  661. };
  662. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  663. .cmd_rcgr = 0x0c4c,
  664. .mnd_width = 16,
  665. .hid_width = 5,
  666. .parent_map = gcc_xo_gpll0_map,
  667. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  668. .clkr.hw.init = &(struct clk_init_data){
  669. .name = "blsp2_uart6_apps_clk_src",
  670. .parent_data = gcc_xo_gpll0,
  671. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  672. .ops = &clk_rcg2_ops,
  673. },
  674. };
  675. static const struct freq_tbl ftbl_gcc_ce1_clk_msm8226[] = {
  676. F(50000000, P_GPLL0, 12, 0, 0),
  677. F(100000000, P_GPLL0, 6, 0, 0),
  678. { }
  679. };
  680. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  681. F(50000000, P_GPLL0, 12, 0, 0),
  682. F(75000000, P_GPLL0, 8, 0, 0),
  683. F(100000000, P_GPLL0, 6, 0, 0),
  684. F(150000000, P_GPLL0, 4, 0, 0),
  685. { }
  686. };
  687. static struct clk_rcg2 ce1_clk_src = {
  688. .cmd_rcgr = 0x1050,
  689. .hid_width = 5,
  690. .parent_map = gcc_xo_gpll0_map,
  691. .freq_tbl = ftbl_gcc_ce1_clk,
  692. .clkr.hw.init = &(struct clk_init_data){
  693. .name = "ce1_clk_src",
  694. .parent_data = gcc_xo_gpll0,
  695. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  696. .ops = &clk_rcg2_ops,
  697. },
  698. };
  699. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  700. F(50000000, P_GPLL0, 12, 0, 0),
  701. F(75000000, P_GPLL0, 8, 0, 0),
  702. F(100000000, P_GPLL0, 6, 0, 0),
  703. F(150000000, P_GPLL0, 4, 0, 0),
  704. { }
  705. };
  706. static struct clk_rcg2 ce2_clk_src = {
  707. .cmd_rcgr = 0x1090,
  708. .hid_width = 5,
  709. .parent_map = gcc_xo_gpll0_map,
  710. .freq_tbl = ftbl_gcc_ce2_clk,
  711. .clkr.hw.init = &(struct clk_init_data){
  712. .name = "ce2_clk_src",
  713. .parent_data = gcc_xo_gpll0,
  714. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  715. .ops = &clk_rcg2_ops,
  716. },
  717. };
  718. static const struct freq_tbl ftbl_gcc_gp_clk_msm8226[] = {
  719. F(19200000, P_XO, 1, 0, 0),
  720. { }
  721. };
  722. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  723. F(4800000, P_XO, 4, 0, 0),
  724. F(6000000, P_GPLL0, 10, 1, 10),
  725. F(6750000, P_GPLL0, 1, 1, 89),
  726. F(8000000, P_GPLL0, 15, 1, 5),
  727. F(9600000, P_XO, 2, 0, 0),
  728. F(16000000, P_GPLL0, 1, 2, 75),
  729. F(19200000, P_XO, 1, 0, 0),
  730. F(24000000, P_GPLL0, 5, 1, 5),
  731. { }
  732. };
  733. static struct clk_rcg2 gp1_clk_src = {
  734. .cmd_rcgr = 0x1904,
  735. .mnd_width = 8,
  736. .hid_width = 5,
  737. .parent_map = gcc_xo_gpll0_map,
  738. .freq_tbl = ftbl_gcc_gp_clk,
  739. .clkr.hw.init = &(struct clk_init_data){
  740. .name = "gp1_clk_src",
  741. .parent_data = gcc_xo_gpll0,
  742. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  743. .ops = &clk_rcg2_ops,
  744. },
  745. };
  746. static struct clk_rcg2 gp2_clk_src = {
  747. .cmd_rcgr = 0x1944,
  748. .mnd_width = 8,
  749. .hid_width = 5,
  750. .parent_map = gcc_xo_gpll0_map,
  751. .freq_tbl = ftbl_gcc_gp_clk,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "gp2_clk_src",
  754. .parent_data = gcc_xo_gpll0,
  755. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static struct clk_rcg2 gp3_clk_src = {
  760. .cmd_rcgr = 0x1984,
  761. .mnd_width = 8,
  762. .hid_width = 5,
  763. .parent_map = gcc_xo_gpll0_map,
  764. .freq_tbl = ftbl_gcc_gp_clk,
  765. .clkr.hw.init = &(struct clk_init_data){
  766. .name = "gp3_clk_src",
  767. .parent_data = gcc_xo_gpll0,
  768. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  769. .ops = &clk_rcg2_ops,
  770. },
  771. };
  772. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  773. F(60000000, P_GPLL0, 10, 0, 0),
  774. { }
  775. };
  776. static struct clk_rcg2 pdm2_clk_src = {
  777. .cmd_rcgr = 0x0cd0,
  778. .hid_width = 5,
  779. .parent_map = gcc_xo_gpll0_map,
  780. .freq_tbl = ftbl_gcc_pdm2_clk,
  781. .clkr.hw.init = &(struct clk_init_data){
  782. .name = "pdm2_clk_src",
  783. .parent_data = gcc_xo_gpll0,
  784. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  785. .ops = &clk_rcg2_ops,
  786. },
  787. };
  788. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  789. F(144000, P_XO, 16, 3, 25),
  790. F(400000, P_XO, 12, 1, 4),
  791. F(20000000, P_GPLL0, 15, 1, 2),
  792. F(25000000, P_GPLL0, 12, 1, 2),
  793. F(50000000, P_GPLL0, 12, 0, 0),
  794. F(100000000, P_GPLL0, 6, 0, 0),
  795. F(200000000, P_GPLL0, 3, 0, 0),
  796. { }
  797. };
  798. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_pro[] = {
  799. F(144000, P_XO, 16, 3, 25),
  800. F(400000, P_XO, 12, 1, 4),
  801. F(20000000, P_GPLL0, 15, 1, 2),
  802. F(25000000, P_GPLL0, 12, 1, 2),
  803. F(50000000, P_GPLL0, 12, 0, 0),
  804. F(100000000, P_GPLL0, 6, 0, 0),
  805. F(192000000, P_GPLL4, 4, 0, 0),
  806. F(200000000, P_GPLL0, 3, 0, 0),
  807. F(384000000, P_GPLL4, 2, 0, 0),
  808. { }
  809. };
  810. static struct clk_init_data sdcc1_apps_clk_src_init = {
  811. .name = "sdcc1_apps_clk_src",
  812. .parent_data = gcc_xo_gpll0,
  813. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  814. .ops = &clk_rcg2_floor_ops,
  815. };
  816. static struct clk_rcg2 sdcc1_apps_clk_src = {
  817. .cmd_rcgr = 0x04d0,
  818. .mnd_width = 8,
  819. .hid_width = 5,
  820. .parent_map = gcc_xo_gpll0_map,
  821. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  822. .clkr.hw.init = &sdcc1_apps_clk_src_init,
  823. };
  824. static struct clk_rcg2 sdcc2_apps_clk_src = {
  825. .cmd_rcgr = 0x0510,
  826. .mnd_width = 8,
  827. .hid_width = 5,
  828. .parent_map = gcc_xo_gpll0_map,
  829. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  830. .clkr.hw.init = &(struct clk_init_data){
  831. .name = "sdcc2_apps_clk_src",
  832. .parent_data = gcc_xo_gpll0,
  833. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  834. .ops = &clk_rcg2_floor_ops,
  835. },
  836. };
  837. static struct clk_rcg2 sdcc3_apps_clk_src = {
  838. .cmd_rcgr = 0x0550,
  839. .mnd_width = 8,
  840. .hid_width = 5,
  841. .parent_map = gcc_xo_gpll0_map,
  842. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "sdcc3_apps_clk_src",
  845. .parent_data = gcc_xo_gpll0,
  846. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  847. .ops = &clk_rcg2_floor_ops,
  848. },
  849. };
  850. static struct clk_rcg2 sdcc4_apps_clk_src = {
  851. .cmd_rcgr = 0x0590,
  852. .mnd_width = 8,
  853. .hid_width = 5,
  854. .parent_map = gcc_xo_gpll0_map,
  855. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  856. .clkr.hw.init = &(struct clk_init_data){
  857. .name = "sdcc4_apps_clk_src",
  858. .parent_data = gcc_xo_gpll0,
  859. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  860. .ops = &clk_rcg2_floor_ops,
  861. },
  862. };
  863. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  864. F(105000, P_XO, 2, 1, 91),
  865. { }
  866. };
  867. static struct clk_rcg2 tsif_ref_clk_src = {
  868. .cmd_rcgr = 0x0d90,
  869. .mnd_width = 8,
  870. .hid_width = 5,
  871. .parent_map = gcc_xo_gpll0_map,
  872. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  873. .clkr.hw.init = &(struct clk_init_data){
  874. .name = "tsif_ref_clk_src",
  875. .parent_data = gcc_xo_gpll0,
  876. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  877. .ops = &clk_rcg2_ops,
  878. },
  879. };
  880. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  881. F(60000000, P_GPLL0, 10, 0, 0),
  882. { }
  883. };
  884. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  885. .cmd_rcgr = 0x03e8,
  886. .hid_width = 5,
  887. .parent_map = gcc_xo_gpll0_map,
  888. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  889. .clkr.hw.init = &(struct clk_init_data){
  890. .name = "usb30_mock_utmi_clk_src",
  891. .parent_data = gcc_xo_gpll0,
  892. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  893. .ops = &clk_rcg2_ops,
  894. },
  895. };
  896. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  897. F(60000000, P_GPLL0, 10, 0, 0),
  898. F(75000000, P_GPLL0, 8, 0, 0),
  899. { }
  900. };
  901. static struct clk_rcg2 usb_hs_system_clk_src = {
  902. .cmd_rcgr = 0x0490,
  903. .hid_width = 5,
  904. .parent_map = gcc_xo_gpll0_map,
  905. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  906. .clkr.hw.init = &(struct clk_init_data){
  907. .name = "usb_hs_system_clk_src",
  908. .parent_data = gcc_xo_gpll0,
  909. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  910. .ops = &clk_rcg2_ops,
  911. },
  912. };
  913. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  914. F(480000000, P_GPLL1, 1, 0, 0),
  915. { }
  916. };
  917. static const struct parent_map usb_hsic_clk_src_map[] = {
  918. { P_XO, 0 },
  919. { P_GPLL1, 4 }
  920. };
  921. static struct clk_rcg2 usb_hsic_clk_src = {
  922. .cmd_rcgr = 0x0440,
  923. .hid_width = 5,
  924. .parent_map = usb_hsic_clk_src_map,
  925. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  926. .clkr.hw.init = &(struct clk_init_data){
  927. .name = "usb_hsic_clk_src",
  928. .parent_data = (const struct clk_parent_data[]){
  929. { .fw_name = "xo", .name = "xo_board" },
  930. { .hw = &gpll1_vote.hw },
  931. },
  932. .num_parents = 2,
  933. .ops = &clk_rcg2_ops,
  934. },
  935. };
  936. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  937. F(9600000, P_XO, 2, 0, 0),
  938. { }
  939. };
  940. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  941. .cmd_rcgr = 0x0458,
  942. .hid_width = 5,
  943. .parent_map = gcc_xo_gpll0_map,
  944. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  945. .clkr.hw.init = &(struct clk_init_data){
  946. .name = "usb_hsic_io_cal_clk_src",
  947. .parent_data = gcc_xo_gpll0,
  948. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  949. .ops = &clk_rcg2_ops,
  950. },
  951. };
  952. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  953. F(60000000, P_GPLL0, 10, 0, 0),
  954. F(75000000, P_GPLL0, 8, 0, 0),
  955. { }
  956. };
  957. static struct clk_rcg2 usb_hsic_system_clk_src = {
  958. .cmd_rcgr = 0x041c,
  959. .hid_width = 5,
  960. .parent_map = gcc_xo_gpll0_map,
  961. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "usb_hsic_system_clk_src",
  964. .parent_data = gcc_xo_gpll0,
  965. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static struct clk_regmap gcc_mmss_gpll0_clk_src = {
  970. .enable_reg = 0x1484,
  971. .enable_mask = BIT(26),
  972. .hw.init = &(struct clk_init_data){
  973. .name = "mmss_gpll0_vote",
  974. .parent_hws = (const struct clk_hw*[]){
  975. &gpll0_vote.hw,
  976. },
  977. .num_parents = 1,
  978. .ops = &clk_branch_simple_ops,
  979. },
  980. };
  981. static struct clk_branch gcc_bam_dma_ahb_clk = {
  982. .halt_reg = 0x0d44,
  983. .halt_check = BRANCH_HALT_VOTED,
  984. .clkr = {
  985. .enable_reg = 0x1484,
  986. .enable_mask = BIT(12),
  987. .hw.init = &(struct clk_init_data){
  988. .name = "gcc_bam_dma_ahb_clk",
  989. .parent_hws = (const struct clk_hw*[]){
  990. &periph_noc_clk_src.clkr.hw,
  991. },
  992. .num_parents = 1,
  993. .ops = &clk_branch2_ops,
  994. },
  995. },
  996. };
  997. static struct clk_branch gcc_blsp1_ahb_clk = {
  998. .halt_reg = 0x05c4,
  999. .halt_check = BRANCH_HALT_VOTED,
  1000. .clkr = {
  1001. .enable_reg = 0x1484,
  1002. .enable_mask = BIT(17),
  1003. .hw.init = &(struct clk_init_data){
  1004. .name = "gcc_blsp1_ahb_clk",
  1005. .parent_hws = (const struct clk_hw*[]){
  1006. &periph_noc_clk_src.clkr.hw,
  1007. },
  1008. .num_parents = 1,
  1009. .ops = &clk_branch2_ops,
  1010. },
  1011. },
  1012. };
  1013. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1014. .halt_reg = 0x0648,
  1015. .clkr = {
  1016. .enable_reg = 0x0648,
  1017. .enable_mask = BIT(0),
  1018. .hw.init = &(struct clk_init_data){
  1019. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1020. .parent_hws = (const struct clk_hw*[]){
  1021. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1022. },
  1023. .num_parents = 1,
  1024. .flags = CLK_SET_RATE_PARENT,
  1025. .ops = &clk_branch2_ops,
  1026. },
  1027. },
  1028. };
  1029. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1030. .halt_reg = 0x0644,
  1031. .clkr = {
  1032. .enable_reg = 0x0644,
  1033. .enable_mask = BIT(0),
  1034. .hw.init = &(struct clk_init_data){
  1035. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1036. .parent_hws = (const struct clk_hw*[]){
  1037. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1038. },
  1039. .num_parents = 1,
  1040. .flags = CLK_SET_RATE_PARENT,
  1041. .ops = &clk_branch2_ops,
  1042. },
  1043. },
  1044. };
  1045. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1046. .halt_reg = 0x06c8,
  1047. .clkr = {
  1048. .enable_reg = 0x06c8,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1052. .parent_hws = (const struct clk_hw*[]){
  1053. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1054. },
  1055. .num_parents = 1,
  1056. .flags = CLK_SET_RATE_PARENT,
  1057. .ops = &clk_branch2_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1062. .halt_reg = 0x06c4,
  1063. .clkr = {
  1064. .enable_reg = 0x06c4,
  1065. .enable_mask = BIT(0),
  1066. .hw.init = &(struct clk_init_data){
  1067. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1068. .parent_hws = (const struct clk_hw*[]){
  1069. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1070. },
  1071. .num_parents = 1,
  1072. .flags = CLK_SET_RATE_PARENT,
  1073. .ops = &clk_branch2_ops,
  1074. },
  1075. },
  1076. };
  1077. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1078. .halt_reg = 0x0748,
  1079. .clkr = {
  1080. .enable_reg = 0x0748,
  1081. .enable_mask = BIT(0),
  1082. .hw.init = &(struct clk_init_data){
  1083. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1084. .parent_hws = (const struct clk_hw*[]){
  1085. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1086. },
  1087. .num_parents = 1,
  1088. .flags = CLK_SET_RATE_PARENT,
  1089. .ops = &clk_branch2_ops,
  1090. },
  1091. },
  1092. };
  1093. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1094. .halt_reg = 0x0744,
  1095. .clkr = {
  1096. .enable_reg = 0x0744,
  1097. .enable_mask = BIT(0),
  1098. .hw.init = &(struct clk_init_data){
  1099. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1100. .parent_hws = (const struct clk_hw*[]){
  1101. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1102. },
  1103. .num_parents = 1,
  1104. .flags = CLK_SET_RATE_PARENT,
  1105. .ops = &clk_branch2_ops,
  1106. },
  1107. },
  1108. };
  1109. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1110. .halt_reg = 0x07c8,
  1111. .clkr = {
  1112. .enable_reg = 0x07c8,
  1113. .enable_mask = BIT(0),
  1114. .hw.init = &(struct clk_init_data){
  1115. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1116. .parent_hws = (const struct clk_hw*[]){
  1117. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1118. },
  1119. .num_parents = 1,
  1120. .flags = CLK_SET_RATE_PARENT,
  1121. .ops = &clk_branch2_ops,
  1122. },
  1123. },
  1124. };
  1125. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1126. .halt_reg = 0x07c4,
  1127. .clkr = {
  1128. .enable_reg = 0x07c4,
  1129. .enable_mask = BIT(0),
  1130. .hw.init = &(struct clk_init_data){
  1131. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1132. .parent_hws = (const struct clk_hw*[]){
  1133. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1134. },
  1135. .num_parents = 1,
  1136. .flags = CLK_SET_RATE_PARENT,
  1137. .ops = &clk_branch2_ops,
  1138. },
  1139. },
  1140. };
  1141. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1142. .halt_reg = 0x0848,
  1143. .clkr = {
  1144. .enable_reg = 0x0848,
  1145. .enable_mask = BIT(0),
  1146. .hw.init = &(struct clk_init_data){
  1147. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1148. .parent_hws = (const struct clk_hw*[]){
  1149. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1150. },
  1151. .num_parents = 1,
  1152. .flags = CLK_SET_RATE_PARENT,
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1158. .halt_reg = 0x0844,
  1159. .clkr = {
  1160. .enable_reg = 0x0844,
  1161. .enable_mask = BIT(0),
  1162. .hw.init = &(struct clk_init_data){
  1163. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1164. .parent_hws = (const struct clk_hw*[]){
  1165. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1166. },
  1167. .num_parents = 1,
  1168. .flags = CLK_SET_RATE_PARENT,
  1169. .ops = &clk_branch2_ops,
  1170. },
  1171. },
  1172. };
  1173. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1174. .halt_reg = 0x08c8,
  1175. .clkr = {
  1176. .enable_reg = 0x08c8,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1180. .parent_hws = (const struct clk_hw*[]){
  1181. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1182. },
  1183. .num_parents = 1,
  1184. .flags = CLK_SET_RATE_PARENT,
  1185. .ops = &clk_branch2_ops,
  1186. },
  1187. },
  1188. };
  1189. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1190. .halt_reg = 0x08c4,
  1191. .clkr = {
  1192. .enable_reg = 0x08c4,
  1193. .enable_mask = BIT(0),
  1194. .hw.init = &(struct clk_init_data){
  1195. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1196. .parent_hws = (const struct clk_hw*[]){
  1197. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1198. },
  1199. .num_parents = 1,
  1200. .flags = CLK_SET_RATE_PARENT,
  1201. .ops = &clk_branch2_ops,
  1202. },
  1203. },
  1204. };
  1205. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1206. .halt_reg = 0x0684,
  1207. .clkr = {
  1208. .enable_reg = 0x0684,
  1209. .enable_mask = BIT(0),
  1210. .hw.init = &(struct clk_init_data){
  1211. .name = "gcc_blsp1_uart1_apps_clk",
  1212. .parent_hws = (const struct clk_hw*[]){
  1213. &blsp1_uart1_apps_clk_src.clkr.hw,
  1214. },
  1215. .num_parents = 1,
  1216. .flags = CLK_SET_RATE_PARENT,
  1217. .ops = &clk_branch2_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1222. .halt_reg = 0x0704,
  1223. .clkr = {
  1224. .enable_reg = 0x0704,
  1225. .enable_mask = BIT(0),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "gcc_blsp1_uart2_apps_clk",
  1228. .parent_hws = (const struct clk_hw*[]){
  1229. &blsp1_uart2_apps_clk_src.clkr.hw,
  1230. },
  1231. .num_parents = 1,
  1232. .flags = CLK_SET_RATE_PARENT,
  1233. .ops = &clk_branch2_ops,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1238. .halt_reg = 0x0784,
  1239. .clkr = {
  1240. .enable_reg = 0x0784,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "gcc_blsp1_uart3_apps_clk",
  1244. .parent_hws = (const struct clk_hw*[]){
  1245. &blsp1_uart3_apps_clk_src.clkr.hw,
  1246. },
  1247. .num_parents = 1,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. .ops = &clk_branch2_ops,
  1250. },
  1251. },
  1252. };
  1253. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1254. .halt_reg = 0x0804,
  1255. .clkr = {
  1256. .enable_reg = 0x0804,
  1257. .enable_mask = BIT(0),
  1258. .hw.init = &(struct clk_init_data){
  1259. .name = "gcc_blsp1_uart4_apps_clk",
  1260. .parent_hws = (const struct clk_hw*[]){
  1261. &blsp1_uart4_apps_clk_src.clkr.hw,
  1262. },
  1263. .num_parents = 1,
  1264. .flags = CLK_SET_RATE_PARENT,
  1265. .ops = &clk_branch2_ops,
  1266. },
  1267. },
  1268. };
  1269. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1270. .halt_reg = 0x0884,
  1271. .clkr = {
  1272. .enable_reg = 0x0884,
  1273. .enable_mask = BIT(0),
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "gcc_blsp1_uart5_apps_clk",
  1276. .parent_hws = (const struct clk_hw*[]){
  1277. &blsp1_uart5_apps_clk_src.clkr.hw,
  1278. },
  1279. .num_parents = 1,
  1280. .flags = CLK_SET_RATE_PARENT,
  1281. .ops = &clk_branch2_ops,
  1282. },
  1283. },
  1284. };
  1285. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1286. .halt_reg = 0x0904,
  1287. .clkr = {
  1288. .enable_reg = 0x0904,
  1289. .enable_mask = BIT(0),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "gcc_blsp1_uart6_apps_clk",
  1292. .parent_hws = (const struct clk_hw*[]){
  1293. &blsp1_uart6_apps_clk_src.clkr.hw,
  1294. },
  1295. .num_parents = 1,
  1296. .flags = CLK_SET_RATE_PARENT,
  1297. .ops = &clk_branch2_ops,
  1298. },
  1299. },
  1300. };
  1301. static struct clk_branch gcc_blsp2_ahb_clk = {
  1302. .halt_reg = 0x0944,
  1303. .halt_check = BRANCH_HALT_VOTED,
  1304. .clkr = {
  1305. .enable_reg = 0x1484,
  1306. .enable_mask = BIT(15),
  1307. .hw.init = &(struct clk_init_data){
  1308. .name = "gcc_blsp2_ahb_clk",
  1309. .parent_hws = (const struct clk_hw*[]){
  1310. &periph_noc_clk_src.clkr.hw,
  1311. },
  1312. .num_parents = 1,
  1313. .ops = &clk_branch2_ops,
  1314. },
  1315. },
  1316. };
  1317. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1318. .halt_reg = 0x0988,
  1319. .clkr = {
  1320. .enable_reg = 0x0988,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1324. .parent_hws = (const struct clk_hw*[]){
  1325. &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
  1326. },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1334. .halt_reg = 0x0984,
  1335. .clkr = {
  1336. .enable_reg = 0x0984,
  1337. .enable_mask = BIT(0),
  1338. .hw.init = &(struct clk_init_data){
  1339. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1340. .parent_hws = (const struct clk_hw*[]){
  1341. &blsp2_qup1_spi_apps_clk_src.clkr.hw,
  1342. },
  1343. .num_parents = 1,
  1344. .flags = CLK_SET_RATE_PARENT,
  1345. .ops = &clk_branch2_ops,
  1346. },
  1347. },
  1348. };
  1349. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1350. .halt_reg = 0x0a08,
  1351. .clkr = {
  1352. .enable_reg = 0x0a08,
  1353. .enable_mask = BIT(0),
  1354. .hw.init = &(struct clk_init_data){
  1355. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1356. .parent_hws = (const struct clk_hw*[]){
  1357. &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
  1358. },
  1359. .num_parents = 1,
  1360. .flags = CLK_SET_RATE_PARENT,
  1361. .ops = &clk_branch2_ops,
  1362. },
  1363. },
  1364. };
  1365. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1366. .halt_reg = 0x0a04,
  1367. .clkr = {
  1368. .enable_reg = 0x0a04,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1372. .parent_hws = (const struct clk_hw*[]){
  1373. &blsp2_qup2_spi_apps_clk_src.clkr.hw,
  1374. },
  1375. .num_parents = 1,
  1376. .flags = CLK_SET_RATE_PARENT,
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1382. .halt_reg = 0x0a88,
  1383. .clkr = {
  1384. .enable_reg = 0x0a88,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1388. .parent_hws = (const struct clk_hw*[]){
  1389. &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
  1390. },
  1391. .num_parents = 1,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_branch2_ops,
  1394. },
  1395. },
  1396. };
  1397. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1398. .halt_reg = 0x0a84,
  1399. .clkr = {
  1400. .enable_reg = 0x0a84,
  1401. .enable_mask = BIT(0),
  1402. .hw.init = &(struct clk_init_data){
  1403. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1404. .parent_hws = (const struct clk_hw*[]){
  1405. &blsp2_qup3_spi_apps_clk_src.clkr.hw,
  1406. },
  1407. .num_parents = 1,
  1408. .flags = CLK_SET_RATE_PARENT,
  1409. .ops = &clk_branch2_ops,
  1410. },
  1411. },
  1412. };
  1413. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1414. .halt_reg = 0x0b08,
  1415. .clkr = {
  1416. .enable_reg = 0x0b08,
  1417. .enable_mask = BIT(0),
  1418. .hw.init = &(struct clk_init_data){
  1419. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1420. .parent_hws = (const struct clk_hw*[]){
  1421. &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
  1422. },
  1423. .num_parents = 1,
  1424. .flags = CLK_SET_RATE_PARENT,
  1425. .ops = &clk_branch2_ops,
  1426. },
  1427. },
  1428. };
  1429. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1430. .halt_reg = 0x0b04,
  1431. .clkr = {
  1432. .enable_reg = 0x0b04,
  1433. .enable_mask = BIT(0),
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1436. .parent_hws = (const struct clk_hw*[]){
  1437. &blsp2_qup4_spi_apps_clk_src.clkr.hw,
  1438. },
  1439. .num_parents = 1,
  1440. .flags = CLK_SET_RATE_PARENT,
  1441. .ops = &clk_branch2_ops,
  1442. },
  1443. },
  1444. };
  1445. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1446. .halt_reg = 0x0b88,
  1447. .clkr = {
  1448. .enable_reg = 0x0b88,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1452. .parent_hws = (const struct clk_hw*[]){
  1453. &blsp2_qup5_i2c_apps_clk_src.clkr.hw,
  1454. },
  1455. .num_parents = 1,
  1456. .flags = CLK_SET_RATE_PARENT,
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1462. .halt_reg = 0x0b84,
  1463. .clkr = {
  1464. .enable_reg = 0x0b84,
  1465. .enable_mask = BIT(0),
  1466. .hw.init = &(struct clk_init_data){
  1467. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1468. .parent_hws = (const struct clk_hw*[]){
  1469. &blsp2_qup5_spi_apps_clk_src.clkr.hw,
  1470. },
  1471. .num_parents = 1,
  1472. .flags = CLK_SET_RATE_PARENT,
  1473. .ops = &clk_branch2_ops,
  1474. },
  1475. },
  1476. };
  1477. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1478. .halt_reg = 0x0c08,
  1479. .clkr = {
  1480. .enable_reg = 0x0c08,
  1481. .enable_mask = BIT(0),
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1484. .parent_hws = (const struct clk_hw*[]){
  1485. &blsp2_qup6_i2c_apps_clk_src.clkr.hw,
  1486. },
  1487. .num_parents = 1,
  1488. .flags = CLK_SET_RATE_PARENT,
  1489. .ops = &clk_branch2_ops,
  1490. },
  1491. },
  1492. };
  1493. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1494. .halt_reg = 0x0c04,
  1495. .clkr = {
  1496. .enable_reg = 0x0c04,
  1497. .enable_mask = BIT(0),
  1498. .hw.init = &(struct clk_init_data){
  1499. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1500. .parent_hws = (const struct clk_hw*[]){
  1501. &blsp2_qup6_spi_apps_clk_src.clkr.hw,
  1502. },
  1503. .num_parents = 1,
  1504. .flags = CLK_SET_RATE_PARENT,
  1505. .ops = &clk_branch2_ops,
  1506. },
  1507. },
  1508. };
  1509. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1510. .halt_reg = 0x09c4,
  1511. .clkr = {
  1512. .enable_reg = 0x09c4,
  1513. .enable_mask = BIT(0),
  1514. .hw.init = &(struct clk_init_data){
  1515. .name = "gcc_blsp2_uart1_apps_clk",
  1516. .parent_hws = (const struct clk_hw*[]){
  1517. &blsp2_uart1_apps_clk_src.clkr.hw,
  1518. },
  1519. .num_parents = 1,
  1520. .flags = CLK_SET_RATE_PARENT,
  1521. .ops = &clk_branch2_ops,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1526. .halt_reg = 0x0a44,
  1527. .clkr = {
  1528. .enable_reg = 0x0a44,
  1529. .enable_mask = BIT(0),
  1530. .hw.init = &(struct clk_init_data){
  1531. .name = "gcc_blsp2_uart2_apps_clk",
  1532. .parent_hws = (const struct clk_hw*[]){
  1533. &blsp2_uart2_apps_clk_src.clkr.hw,
  1534. },
  1535. .num_parents = 1,
  1536. .flags = CLK_SET_RATE_PARENT,
  1537. .ops = &clk_branch2_ops,
  1538. },
  1539. },
  1540. };
  1541. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1542. .halt_reg = 0x0ac4,
  1543. .clkr = {
  1544. .enable_reg = 0x0ac4,
  1545. .enable_mask = BIT(0),
  1546. .hw.init = &(struct clk_init_data){
  1547. .name = "gcc_blsp2_uart3_apps_clk",
  1548. .parent_hws = (const struct clk_hw*[]){
  1549. &blsp2_uart3_apps_clk_src.clkr.hw,
  1550. },
  1551. .num_parents = 1,
  1552. .flags = CLK_SET_RATE_PARENT,
  1553. .ops = &clk_branch2_ops,
  1554. },
  1555. },
  1556. };
  1557. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1558. .halt_reg = 0x0b44,
  1559. .clkr = {
  1560. .enable_reg = 0x0b44,
  1561. .enable_mask = BIT(0),
  1562. .hw.init = &(struct clk_init_data){
  1563. .name = "gcc_blsp2_uart4_apps_clk",
  1564. .parent_hws = (const struct clk_hw*[]){
  1565. &blsp2_uart4_apps_clk_src.clkr.hw,
  1566. },
  1567. .num_parents = 1,
  1568. .flags = CLK_SET_RATE_PARENT,
  1569. .ops = &clk_branch2_ops,
  1570. },
  1571. },
  1572. };
  1573. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1574. .halt_reg = 0x0bc4,
  1575. .clkr = {
  1576. .enable_reg = 0x0bc4,
  1577. .enable_mask = BIT(0),
  1578. .hw.init = &(struct clk_init_data){
  1579. .name = "gcc_blsp2_uart5_apps_clk",
  1580. .parent_hws = (const struct clk_hw*[]){
  1581. &blsp2_uart5_apps_clk_src.clkr.hw,
  1582. },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1590. .halt_reg = 0x0c44,
  1591. .clkr = {
  1592. .enable_reg = 0x0c44,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "gcc_blsp2_uart6_apps_clk",
  1596. .parent_hws = (const struct clk_hw*[]){
  1597. &blsp2_uart6_apps_clk_src.clkr.hw,
  1598. },
  1599. .num_parents = 1,
  1600. .flags = CLK_SET_RATE_PARENT,
  1601. .ops = &clk_branch2_ops,
  1602. },
  1603. },
  1604. };
  1605. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1606. .halt_reg = 0x0e04,
  1607. .halt_check = BRANCH_HALT_VOTED,
  1608. .clkr = {
  1609. .enable_reg = 0x1484,
  1610. .enable_mask = BIT(10),
  1611. .hw.init = &(struct clk_init_data){
  1612. .name = "gcc_boot_rom_ahb_clk",
  1613. .parent_hws = (const struct clk_hw*[]){
  1614. &config_noc_clk_src.clkr.hw,
  1615. },
  1616. .num_parents = 1,
  1617. .ops = &clk_branch2_ops,
  1618. },
  1619. },
  1620. };
  1621. static struct clk_branch gcc_ce1_ahb_clk = {
  1622. .halt_reg = 0x104c,
  1623. .halt_check = BRANCH_HALT_VOTED,
  1624. .clkr = {
  1625. .enable_reg = 0x1484,
  1626. .enable_mask = BIT(3),
  1627. .hw.init = &(struct clk_init_data){
  1628. .name = "gcc_ce1_ahb_clk",
  1629. .parent_hws = (const struct clk_hw*[]){
  1630. &config_noc_clk_src.clkr.hw,
  1631. },
  1632. .num_parents = 1,
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch gcc_ce1_axi_clk = {
  1638. .halt_reg = 0x1048,
  1639. .halt_check = BRANCH_HALT_VOTED,
  1640. .clkr = {
  1641. .enable_reg = 0x1484,
  1642. .enable_mask = BIT(4),
  1643. .hw.init = &(struct clk_init_data){
  1644. .name = "gcc_ce1_axi_clk",
  1645. .parent_hws = (const struct clk_hw*[]){
  1646. &system_noc_clk_src.clkr.hw,
  1647. },
  1648. .num_parents = 1,
  1649. .ops = &clk_branch2_ops,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch gcc_ce1_clk = {
  1654. .halt_reg = 0x1050,
  1655. .halt_check = BRANCH_HALT_VOTED,
  1656. .clkr = {
  1657. .enable_reg = 0x1484,
  1658. .enable_mask = BIT(5),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "gcc_ce1_clk",
  1661. .parent_hws = (const struct clk_hw*[]){
  1662. &ce1_clk_src.clkr.hw,
  1663. },
  1664. .num_parents = 1,
  1665. .flags = CLK_SET_RATE_PARENT,
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch gcc_ce2_ahb_clk = {
  1671. .halt_reg = 0x108c,
  1672. .halt_check = BRANCH_HALT_VOTED,
  1673. .clkr = {
  1674. .enable_reg = 0x1484,
  1675. .enable_mask = BIT(0),
  1676. .hw.init = &(struct clk_init_data){
  1677. .name = "gcc_ce2_ahb_clk",
  1678. .parent_hws = (const struct clk_hw*[]){
  1679. &config_noc_clk_src.clkr.hw,
  1680. },
  1681. .num_parents = 1,
  1682. .ops = &clk_branch2_ops,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_branch gcc_ce2_axi_clk = {
  1687. .halt_reg = 0x1088,
  1688. .halt_check = BRANCH_HALT_VOTED,
  1689. .clkr = {
  1690. .enable_reg = 0x1484,
  1691. .enable_mask = BIT(1),
  1692. .hw.init = &(struct clk_init_data){
  1693. .name = "gcc_ce2_axi_clk",
  1694. .parent_hws = (const struct clk_hw*[]){
  1695. &system_noc_clk_src.clkr.hw,
  1696. },
  1697. .num_parents = 1,
  1698. .ops = &clk_branch2_ops,
  1699. },
  1700. },
  1701. };
  1702. static struct clk_branch gcc_ce2_clk = {
  1703. .halt_reg = 0x1090,
  1704. .halt_check = BRANCH_HALT_VOTED,
  1705. .clkr = {
  1706. .enable_reg = 0x1484,
  1707. .enable_mask = BIT(2),
  1708. .hw.init = &(struct clk_init_data){
  1709. .name = "gcc_ce2_clk",
  1710. .parent_hws = (const struct clk_hw*[]){
  1711. &ce2_clk_src.clkr.hw,
  1712. },
  1713. .num_parents = 1,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch gcc_gp1_clk = {
  1720. .halt_reg = 0x1900,
  1721. .clkr = {
  1722. .enable_reg = 0x1900,
  1723. .enable_mask = BIT(0),
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "gcc_gp1_clk",
  1726. .parent_hws = (const struct clk_hw*[]){
  1727. &gp1_clk_src.clkr.hw,
  1728. },
  1729. .num_parents = 1,
  1730. .flags = CLK_SET_RATE_PARENT,
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_gp2_clk = {
  1736. .halt_reg = 0x1940,
  1737. .clkr = {
  1738. .enable_reg = 0x1940,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(struct clk_init_data){
  1741. .name = "gcc_gp2_clk",
  1742. .parent_hws = (const struct clk_hw*[]){
  1743. &gp2_clk_src.clkr.hw,
  1744. },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch gcc_gp3_clk = {
  1752. .halt_reg = 0x1980,
  1753. .clkr = {
  1754. .enable_reg = 0x1980,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "gcc_gp3_clk",
  1758. .parent_hws = (const struct clk_hw*[]){
  1759. &gp3_clk_src.clkr.hw,
  1760. },
  1761. .num_parents = 1,
  1762. .flags = CLK_SET_RATE_PARENT,
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch gcc_lpass_q6_axi_clk = {
  1768. .halt_reg = 0x11c0,
  1769. .clkr = {
  1770. .enable_reg = 0x11c0,
  1771. .enable_mask = BIT(0),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "gcc_lpass_q6_axi_clk",
  1774. .parent_hws = (const struct clk_hw*[]){
  1775. &system_noc_clk_src.clkr.hw,
  1776. },
  1777. .num_parents = 1,
  1778. .ops = &clk_branch2_ops,
  1779. },
  1780. },
  1781. };
  1782. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1783. .halt_reg = 0x024c,
  1784. .clkr = {
  1785. .enable_reg = 0x024c,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1789. .parent_hws = (const struct clk_hw*[]){
  1790. &config_noc_clk_src.clkr.hw,
  1791. },
  1792. .num_parents = 1,
  1793. .ops = &clk_branch2_ops,
  1794. .flags = CLK_IGNORE_UNUSED,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  1799. .halt_reg = 0x0248,
  1800. .clkr = {
  1801. .enable_reg = 0x0248,
  1802. .enable_mask = BIT(0),
  1803. .hw.init = &(struct clk_init_data){
  1804. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  1805. .parent_hws = (const struct clk_hw*[]){
  1806. &config_noc_clk_src.clkr.hw,
  1807. },
  1808. .num_parents = 1,
  1809. .ops = &clk_branch2_ops,
  1810. },
  1811. },
  1812. };
  1813. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1814. .halt_reg = 0x0280,
  1815. .clkr = {
  1816. .enable_reg = 0x0280,
  1817. .enable_mask = BIT(0),
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "gcc_mss_cfg_ahb_clk",
  1820. .parent_hws = (const struct clk_hw*[]){
  1821. &config_noc_clk_src.clkr.hw,
  1822. },
  1823. .num_parents = 1,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1829. .halt_reg = 0x0284,
  1830. .clkr = {
  1831. .enable_reg = 0x0284,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "gcc_mss_q6_bimc_axi_clk",
  1835. .parent_hws = (const struct clk_hw*[]){
  1836. &system_noc_clk_src.clkr.hw,
  1837. },
  1838. .num_parents = 1,
  1839. .ops = &clk_branch2_ops,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch gcc_pdm2_clk = {
  1844. .halt_reg = 0x0ccc,
  1845. .clkr = {
  1846. .enable_reg = 0x0ccc,
  1847. .enable_mask = BIT(0),
  1848. .hw.init = &(struct clk_init_data){
  1849. .name = "gcc_pdm2_clk",
  1850. .parent_hws = (const struct clk_hw*[]){
  1851. &pdm2_clk_src.clkr.hw,
  1852. },
  1853. .num_parents = 1,
  1854. .flags = CLK_SET_RATE_PARENT,
  1855. .ops = &clk_branch2_ops,
  1856. },
  1857. },
  1858. };
  1859. static struct clk_branch gcc_pdm_ahb_clk = {
  1860. .halt_reg = 0x0cc4,
  1861. .clkr = {
  1862. .enable_reg = 0x0cc4,
  1863. .enable_mask = BIT(0),
  1864. .hw.init = &(struct clk_init_data){
  1865. .name = "gcc_pdm_ahb_clk",
  1866. .parent_hws = (const struct clk_hw*[]){
  1867. &periph_noc_clk_src.clkr.hw,
  1868. },
  1869. .num_parents = 1,
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch gcc_pdm_xo4_clk = {
  1875. .halt_reg = 0x0cc8,
  1876. .clkr = {
  1877. .enable_reg = 0x0cc8,
  1878. .enable_mask = BIT(0),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "gcc_pdm_xo4_clk",
  1881. .parent_data = &(const struct clk_parent_data){
  1882. .fw_name = "xo", .name = "xo_board",
  1883. },
  1884. .num_parents = 1,
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch gcc_prng_ahb_clk = {
  1890. .halt_reg = 0x0d04,
  1891. .halt_check = BRANCH_HALT_VOTED,
  1892. .clkr = {
  1893. .enable_reg = 0x1484,
  1894. .enable_mask = BIT(13),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "gcc_prng_ahb_clk",
  1897. .parent_hws = (const struct clk_hw*[]){
  1898. &periph_noc_clk_src.clkr.hw,
  1899. },
  1900. .num_parents = 1,
  1901. .ops = &clk_branch2_ops,
  1902. },
  1903. },
  1904. };
  1905. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1906. .halt_reg = 0x04c8,
  1907. .clkr = {
  1908. .enable_reg = 0x04c8,
  1909. .enable_mask = BIT(0),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "gcc_sdcc1_ahb_clk",
  1912. .parent_hws = (const struct clk_hw*[]){
  1913. &periph_noc_clk_src.clkr.hw,
  1914. },
  1915. .num_parents = 1,
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch gcc_sdcc1_apps_clk = {
  1921. .halt_reg = 0x04c4,
  1922. .clkr = {
  1923. .enable_reg = 0x04c4,
  1924. .enable_mask = BIT(0),
  1925. .hw.init = &(struct clk_init_data){
  1926. .name = "gcc_sdcc1_apps_clk",
  1927. .parent_hws = (const struct clk_hw*[]){
  1928. &sdcc1_apps_clk_src.clkr.hw,
  1929. },
  1930. .num_parents = 1,
  1931. .flags = CLK_SET_RATE_PARENT,
  1932. .ops = &clk_branch2_ops,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  1937. .halt_reg = 0x04e8,
  1938. .clkr = {
  1939. .enable_reg = 0x04e8,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "gcc_sdcc1_cdccal_ff_clk",
  1943. .parent_data = (const struct clk_parent_data[]){
  1944. { .fw_name = "xo", .name = "xo_board" }
  1945. },
  1946. .num_parents = 1,
  1947. .ops = &clk_branch2_ops,
  1948. },
  1949. },
  1950. };
  1951. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  1952. .halt_reg = 0x04e4,
  1953. .clkr = {
  1954. .enable_reg = 0x04e4,
  1955. .enable_mask = BIT(0),
  1956. .hw.init = &(struct clk_init_data){
  1957. .name = "gcc_sdcc1_cdccal_sleep_clk",
  1958. .parent_data = (const struct clk_parent_data[]){
  1959. { .fw_name = "sleep_clk", .name = "sleep_clk" }
  1960. },
  1961. .num_parents = 1,
  1962. .ops = &clk_branch2_ops,
  1963. },
  1964. },
  1965. };
  1966. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1967. .halt_reg = 0x0508,
  1968. .clkr = {
  1969. .enable_reg = 0x0508,
  1970. .enable_mask = BIT(0),
  1971. .hw.init = &(struct clk_init_data){
  1972. .name = "gcc_sdcc2_ahb_clk",
  1973. .parent_hws = (const struct clk_hw*[]){
  1974. &periph_noc_clk_src.clkr.hw,
  1975. },
  1976. .num_parents = 1,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch gcc_sdcc2_apps_clk = {
  1982. .halt_reg = 0x0504,
  1983. .clkr = {
  1984. .enable_reg = 0x0504,
  1985. .enable_mask = BIT(0),
  1986. .hw.init = &(struct clk_init_data){
  1987. .name = "gcc_sdcc2_apps_clk",
  1988. .parent_hws = (const struct clk_hw*[]){
  1989. &sdcc2_apps_clk_src.clkr.hw,
  1990. },
  1991. .num_parents = 1,
  1992. .flags = CLK_SET_RATE_PARENT,
  1993. .ops = &clk_branch2_ops,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1998. .halt_reg = 0x0548,
  1999. .clkr = {
  2000. .enable_reg = 0x0548,
  2001. .enable_mask = BIT(0),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "gcc_sdcc3_ahb_clk",
  2004. .parent_hws = (const struct clk_hw*[]){
  2005. &periph_noc_clk_src.clkr.hw,
  2006. },
  2007. .num_parents = 1,
  2008. .ops = &clk_branch2_ops,
  2009. },
  2010. },
  2011. };
  2012. static struct clk_branch gcc_sdcc3_apps_clk = {
  2013. .halt_reg = 0x0544,
  2014. .clkr = {
  2015. .enable_reg = 0x0544,
  2016. .enable_mask = BIT(0),
  2017. .hw.init = &(struct clk_init_data){
  2018. .name = "gcc_sdcc3_apps_clk",
  2019. .parent_hws = (const struct clk_hw*[]){
  2020. &sdcc3_apps_clk_src.clkr.hw,
  2021. },
  2022. .num_parents = 1,
  2023. .flags = CLK_SET_RATE_PARENT,
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2029. .halt_reg = 0x0588,
  2030. .clkr = {
  2031. .enable_reg = 0x0588,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "gcc_sdcc4_ahb_clk",
  2035. .parent_hws = (const struct clk_hw*[]){
  2036. &periph_noc_clk_src.clkr.hw,
  2037. },
  2038. .num_parents = 1,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_sdcc4_apps_clk = {
  2044. .halt_reg = 0x0584,
  2045. .clkr = {
  2046. .enable_reg = 0x0584,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_sdcc4_apps_clk",
  2050. .parent_hws = (const struct clk_hw*[]){
  2051. &sdcc4_apps_clk_src.clkr.hw,
  2052. },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2060. .halt_reg = 0x0108,
  2061. .clkr = {
  2062. .enable_reg = 0x0108,
  2063. .enable_mask = BIT(0),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "gcc_sys_noc_usb3_axi_clk",
  2066. .parent_hws = (const struct clk_hw*[]){
  2067. &usb30_master_clk_src.clkr.hw,
  2068. },
  2069. .num_parents = 1,
  2070. .flags = CLK_SET_RATE_PARENT,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch gcc_tsif_ahb_clk = {
  2076. .halt_reg = 0x0d84,
  2077. .clkr = {
  2078. .enable_reg = 0x0d84,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "gcc_tsif_ahb_clk",
  2082. .parent_hws = (const struct clk_hw*[]){
  2083. &periph_noc_clk_src.clkr.hw,
  2084. },
  2085. .num_parents = 1,
  2086. .ops = &clk_branch2_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch gcc_tsif_ref_clk = {
  2091. .halt_reg = 0x0d88,
  2092. .clkr = {
  2093. .enable_reg = 0x0d88,
  2094. .enable_mask = BIT(0),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_tsif_ref_clk",
  2097. .parent_hws = (const struct clk_hw*[]){
  2098. &tsif_ref_clk_src.clkr.hw,
  2099. },
  2100. .num_parents = 1,
  2101. .flags = CLK_SET_RATE_PARENT,
  2102. .ops = &clk_branch2_ops,
  2103. },
  2104. },
  2105. };
  2106. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2107. .halt_reg = 0x04ac,
  2108. .clkr = {
  2109. .enable_reg = 0x04ac,
  2110. .enable_mask = BIT(0),
  2111. .hw.init = &(struct clk_init_data){
  2112. .name = "gcc_usb2a_phy_sleep_clk",
  2113. .parent_data = &(const struct clk_parent_data){
  2114. .fw_name = "sleep_clk", .name = "sleep_clk",
  2115. },
  2116. .num_parents = 1,
  2117. .ops = &clk_branch2_ops,
  2118. },
  2119. },
  2120. };
  2121. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2122. .halt_reg = 0x04b4,
  2123. .clkr = {
  2124. .enable_reg = 0x04b4,
  2125. .enable_mask = BIT(0),
  2126. .hw.init = &(struct clk_init_data){
  2127. .name = "gcc_usb2b_phy_sleep_clk",
  2128. .parent_data = &(const struct clk_parent_data){
  2129. .fw_name = "sleep_clk", .name = "sleep_clk",
  2130. },
  2131. .num_parents = 1,
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch gcc_usb30_master_clk = {
  2137. .halt_reg = 0x03c8,
  2138. .clkr = {
  2139. .enable_reg = 0x03c8,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "gcc_usb30_master_clk",
  2143. .parent_hws = (const struct clk_hw*[]){
  2144. &usb30_master_clk_src.clkr.hw,
  2145. },
  2146. .num_parents = 1,
  2147. .flags = CLK_SET_RATE_PARENT,
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2153. .halt_reg = 0x03d0,
  2154. .clkr = {
  2155. .enable_reg = 0x03d0,
  2156. .enable_mask = BIT(0),
  2157. .hw.init = &(struct clk_init_data){
  2158. .name = "gcc_usb30_mock_utmi_clk",
  2159. .parent_hws = (const struct clk_hw*[]){
  2160. &usb30_mock_utmi_clk_src.clkr.hw,
  2161. },
  2162. .num_parents = 1,
  2163. .flags = CLK_SET_RATE_PARENT,
  2164. .ops = &clk_branch2_ops,
  2165. },
  2166. },
  2167. };
  2168. static struct clk_branch gcc_usb30_sleep_clk = {
  2169. .halt_reg = 0x03cc,
  2170. .clkr = {
  2171. .enable_reg = 0x03cc,
  2172. .enable_mask = BIT(0),
  2173. .hw.init = &(struct clk_init_data){
  2174. .name = "gcc_usb30_sleep_clk",
  2175. .parent_data = &(const struct clk_parent_data){
  2176. .fw_name = "sleep_clk", .name = "sleep_clk",
  2177. },
  2178. .num_parents = 1,
  2179. .ops = &clk_branch2_ops,
  2180. },
  2181. },
  2182. };
  2183. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2184. .halt_reg = 0x0488,
  2185. .clkr = {
  2186. .enable_reg = 0x0488,
  2187. .enable_mask = BIT(0),
  2188. .hw.init = &(struct clk_init_data){
  2189. .name = "gcc_usb_hs_ahb_clk",
  2190. .parent_hws = (const struct clk_hw*[]){
  2191. &periph_noc_clk_src.clkr.hw,
  2192. },
  2193. .num_parents = 1,
  2194. .ops = &clk_branch2_ops,
  2195. },
  2196. },
  2197. };
  2198. static struct clk_branch gcc_usb_hs_system_clk = {
  2199. .halt_reg = 0x0484,
  2200. .clkr = {
  2201. .enable_reg = 0x0484,
  2202. .enable_mask = BIT(0),
  2203. .hw.init = &(struct clk_init_data){
  2204. .name = "gcc_usb_hs_system_clk",
  2205. .parent_hws = (const struct clk_hw*[]){
  2206. &usb_hs_system_clk_src.clkr.hw,
  2207. },
  2208. .num_parents = 1,
  2209. .flags = CLK_SET_RATE_PARENT,
  2210. .ops = &clk_branch2_ops,
  2211. },
  2212. },
  2213. };
  2214. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2215. .halt_reg = 0x0408,
  2216. .clkr = {
  2217. .enable_reg = 0x0408,
  2218. .enable_mask = BIT(0),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "gcc_usb_hsic_ahb_clk",
  2221. .parent_hws = (const struct clk_hw*[]){
  2222. &periph_noc_clk_src.clkr.hw,
  2223. },
  2224. .num_parents = 1,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gcc_usb_hsic_clk = {
  2230. .halt_reg = 0x0410,
  2231. .clkr = {
  2232. .enable_reg = 0x0410,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data){
  2235. .name = "gcc_usb_hsic_clk",
  2236. .parent_hws = (const struct clk_hw*[]){
  2237. &usb_hsic_clk_src.clkr.hw,
  2238. },
  2239. .num_parents = 1,
  2240. .flags = CLK_SET_RATE_PARENT,
  2241. .ops = &clk_branch2_ops,
  2242. },
  2243. },
  2244. };
  2245. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2246. .halt_reg = 0x0414,
  2247. .clkr = {
  2248. .enable_reg = 0x0414,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data){
  2251. .name = "gcc_usb_hsic_io_cal_clk",
  2252. .parent_hws = (const struct clk_hw*[]){
  2253. &usb_hsic_io_cal_clk_src.clkr.hw,
  2254. },
  2255. .num_parents = 1,
  2256. .flags = CLK_SET_RATE_PARENT,
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2262. .halt_reg = 0x0418,
  2263. .clkr = {
  2264. .enable_reg = 0x0418,
  2265. .enable_mask = BIT(0),
  2266. .hw.init = &(struct clk_init_data){
  2267. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2268. .parent_data = &(const struct clk_parent_data){
  2269. .fw_name = "sleep_clk", .name = "sleep_clk",
  2270. },
  2271. .num_parents = 1,
  2272. .ops = &clk_branch2_ops,
  2273. },
  2274. },
  2275. };
  2276. static struct clk_branch gcc_usb_hsic_system_clk = {
  2277. .halt_reg = 0x040c,
  2278. .clkr = {
  2279. .enable_reg = 0x040c,
  2280. .enable_mask = BIT(0),
  2281. .hw.init = &(struct clk_init_data){
  2282. .name = "gcc_usb_hsic_system_clk",
  2283. .parent_hws = (const struct clk_hw*[]){
  2284. &usb_hsic_system_clk_src.clkr.hw,
  2285. },
  2286. .num_parents = 1,
  2287. .flags = CLK_SET_RATE_PARENT,
  2288. .ops = &clk_branch2_ops,
  2289. },
  2290. },
  2291. };
  2292. static struct gdsc usb_hs_hsic_gdsc = {
  2293. .gdscr = 0x404,
  2294. .pd = {
  2295. .name = "usb_hs_hsic",
  2296. },
  2297. .pwrsts = PWRSTS_OFF_ON,
  2298. };
  2299. static struct clk_regmap *gcc_msm8226_clocks[] = {
  2300. [GPLL0] = &gpll0.clkr,
  2301. [GPLL0_VOTE] = &gpll0_vote,
  2302. [GPLL1] = &gpll1.clkr,
  2303. [GPLL1_VOTE] = &gpll1_vote,
  2304. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2305. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2306. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2307. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2308. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2309. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2310. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2311. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2312. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2313. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2314. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2315. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2316. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2317. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2318. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2319. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2320. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2321. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2322. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2323. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2324. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2325. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  2326. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2327. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2328. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2329. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2330. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2331. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2332. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2333. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2334. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  2335. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  2336. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  2337. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  2338. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2339. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2340. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2341. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2342. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2343. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2344. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2345. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2346. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2347. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2348. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2349. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2350. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2351. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2352. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2353. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2354. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2355. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2356. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2357. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2358. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2359. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2360. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2361. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2362. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2363. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2364. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2365. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2366. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2367. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2368. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2369. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2370. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2371. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2372. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2373. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2374. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2375. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2376. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2377. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2378. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2379. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2380. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  2381. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  2382. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  2383. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  2384. };
  2385. static const struct qcom_reset_map gcc_msm8226_resets[] = {
  2386. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  2387. [GCC_USB_HS_BCR] = { 0x0480 },
  2388. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  2389. };
  2390. static struct gdsc *gcc_msm8226_gdscs[] = {
  2391. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  2392. };
  2393. static const struct regmap_config gcc_msm8226_regmap_config = {
  2394. .reg_bits = 32,
  2395. .reg_stride = 4,
  2396. .val_bits = 32,
  2397. .max_register = 0x1a80,
  2398. .fast_io = true,
  2399. };
  2400. static const struct qcom_cc_desc gcc_msm8226_desc = {
  2401. .config = &gcc_msm8226_regmap_config,
  2402. .clks = gcc_msm8226_clocks,
  2403. .num_clks = ARRAY_SIZE(gcc_msm8226_clocks),
  2404. .resets = gcc_msm8226_resets,
  2405. .num_resets = ARRAY_SIZE(gcc_msm8226_resets),
  2406. .gdscs = gcc_msm8226_gdscs,
  2407. .num_gdscs = ARRAY_SIZE(gcc_msm8226_gdscs),
  2408. };
  2409. static struct clk_regmap *gcc_msm8974_clocks[] = {
  2410. [GPLL0] = &gpll0.clkr,
  2411. [GPLL0_VOTE] = &gpll0_vote,
  2412. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2413. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2414. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2415. [GPLL1] = &gpll1.clkr,
  2416. [GPLL1_VOTE] = &gpll1_vote,
  2417. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2418. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2419. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2420. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2421. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2422. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2423. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2424. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2425. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2426. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2427. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2428. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2429. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2430. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2431. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2432. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2433. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2434. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2435. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2436. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2437. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2438. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2439. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2440. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2441. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2442. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2443. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2444. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2445. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2446. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2447. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2448. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2449. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2450. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2451. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2452. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2453. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2454. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  2455. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  2456. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2457. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2458. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2459. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2460. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2461. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2462. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2463. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2464. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2465. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2466. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2467. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  2468. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  2469. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  2470. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  2471. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2472. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2473. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2474. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2475. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2476. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2477. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2478. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2479. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2480. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2481. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2482. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2483. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2484. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2485. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2486. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2487. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2488. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2489. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2490. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2491. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2492. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2493. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2494. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2495. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2496. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2497. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2498. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2499. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2500. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2501. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2502. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2503. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2504. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2505. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2506. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2507. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2508. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2509. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2510. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2511. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2512. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2513. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  2514. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  2515. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  2516. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2517. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2518. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2519. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2520. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2521. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  2522. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2523. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2524. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2525. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2526. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2527. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2528. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2529. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2530. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2531. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2532. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2533. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2534. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2535. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2536. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2537. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2538. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2539. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  2540. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2541. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2542. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2543. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2544. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2545. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  2546. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  2547. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  2548. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  2549. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  2550. [GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
  2551. [GPLL4] = NULL,
  2552. [GPLL4_VOTE] = NULL,
  2553. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = NULL,
  2554. [GCC_SDCC1_CDCCAL_FF_CLK] = NULL,
  2555. };
  2556. static const struct qcom_reset_map gcc_msm8974_resets[] = {
  2557. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  2558. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  2559. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  2560. [GCC_IMEM_BCR] = { 0x0200 },
  2561. [GCC_MMSS_BCR] = { 0x0240 },
  2562. [GCC_QDSS_BCR] = { 0x0300 },
  2563. [GCC_USB_30_BCR] = { 0x03c0 },
  2564. [GCC_USB3_PHY_BCR] = { 0x03fc },
  2565. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  2566. [GCC_USB_HS_BCR] = { 0x0480 },
  2567. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  2568. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  2569. [GCC_SDCC1_BCR] = { 0x04c0 },
  2570. [GCC_SDCC2_BCR] = { 0x0500 },
  2571. [GCC_SDCC3_BCR] = { 0x0540 },
  2572. [GCC_SDCC4_BCR] = { 0x0580 },
  2573. [GCC_BLSP1_BCR] = { 0x05c0 },
  2574. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  2575. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  2576. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  2577. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  2578. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  2579. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  2580. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  2581. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  2582. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  2583. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  2584. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  2585. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  2586. [GCC_BLSP2_BCR] = { 0x0940 },
  2587. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  2588. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  2589. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  2590. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  2591. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  2592. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  2593. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  2594. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  2595. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  2596. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  2597. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  2598. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  2599. [GCC_PDM_BCR] = { 0x0cc0 },
  2600. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  2601. [GCC_TSIF_BCR] = { 0x0d80 },
  2602. [GCC_TCSR_BCR] = { 0x0dc0 },
  2603. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  2604. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  2605. [GCC_TLMM_BCR] = { 0x0e80 },
  2606. [GCC_MPM_BCR] = { 0x0ec0 },
  2607. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  2608. [GCC_SPMI_BCR] = { 0x0fc0 },
  2609. [GCC_SPDM_BCR] = { 0x1000 },
  2610. [GCC_CE1_BCR] = { 0x1040 },
  2611. [GCC_CE2_BCR] = { 0x1080 },
  2612. [GCC_BIMC_BCR] = { 0x1100 },
  2613. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  2614. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  2615. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  2616. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  2617. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  2618. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  2619. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  2620. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  2621. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  2622. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  2623. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  2624. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  2625. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  2626. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  2627. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  2628. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  2629. [GCC_DEHR_BCR] = { 0x1300 },
  2630. [GCC_RBCPR_BCR] = { 0x1380 },
  2631. [GCC_MSS_RESTART] = { 0x1680 },
  2632. [GCC_LPASS_RESTART] = { 0x16c0 },
  2633. [GCC_WCSS_RESTART] = { 0x1700 },
  2634. [GCC_VENUS_RESTART] = { 0x1740 },
  2635. };
  2636. static struct gdsc *gcc_msm8974_gdscs[] = {
  2637. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  2638. };
  2639. static const struct regmap_config gcc_msm8974_regmap_config = {
  2640. .reg_bits = 32,
  2641. .reg_stride = 4,
  2642. .val_bits = 32,
  2643. .max_register = 0x1fc0,
  2644. .fast_io = true,
  2645. };
  2646. static const struct qcom_cc_desc gcc_msm8974_desc = {
  2647. .config = &gcc_msm8974_regmap_config,
  2648. .clks = gcc_msm8974_clocks,
  2649. .num_clks = ARRAY_SIZE(gcc_msm8974_clocks),
  2650. .resets = gcc_msm8974_resets,
  2651. .num_resets = ARRAY_SIZE(gcc_msm8974_resets),
  2652. .gdscs = gcc_msm8974_gdscs,
  2653. .num_gdscs = ARRAY_SIZE(gcc_msm8974_gdscs),
  2654. };
  2655. static const struct of_device_id gcc_msm8974_match_table[] = {
  2656. { .compatible = "qcom,gcc-msm8226", .data = &gcc_msm8226_desc },
  2657. { .compatible = "qcom,gcc-msm8974", .data = &gcc_msm8974_desc },
  2658. { .compatible = "qcom,gcc-msm8974pro", .data = &gcc_msm8974_desc },
  2659. { .compatible = "qcom,gcc-msm8974pro-ac", .data = &gcc_msm8974_desc },
  2660. { }
  2661. };
  2662. MODULE_DEVICE_TABLE(of, gcc_msm8974_match_table);
  2663. static void msm8226_clock_override(void)
  2664. {
  2665. ce1_clk_src.freq_tbl = ftbl_gcc_ce1_clk_msm8226;
  2666. gp1_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
  2667. gp2_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
  2668. gp3_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
  2669. }
  2670. static void msm8974_pro_clock_override(void)
  2671. {
  2672. sdcc1_apps_clk_src_init.parent_data = gcc_xo_gpll0_gpll4;
  2673. sdcc1_apps_clk_src_init.num_parents = 3;
  2674. sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_pro;
  2675. sdcc1_apps_clk_src.parent_map = gcc_xo_gpll0_gpll4_map;
  2676. gcc_msm8974_clocks[GPLL4] = &gpll4.clkr;
  2677. gcc_msm8974_clocks[GPLL4_VOTE] = &gpll4_vote;
  2678. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_SLEEP_CLK] =
  2679. &gcc_sdcc1_cdccal_sleep_clk.clkr;
  2680. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_FF_CLK] =
  2681. &gcc_sdcc1_cdccal_ff_clk.clkr;
  2682. }
  2683. static int gcc_msm8974_probe(struct platform_device *pdev)
  2684. {
  2685. int ret;
  2686. struct device *dev = &pdev->dev;
  2687. const void *data = device_get_match_data(dev);
  2688. if (!of_device_is_compatible(dev->of_node, "qcom,gcc-msm8974")) {
  2689. if (data == &gcc_msm8226_desc)
  2690. msm8226_clock_override();
  2691. else
  2692. msm8974_pro_clock_override();
  2693. }
  2694. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  2695. if (ret)
  2696. return ret;
  2697. ret = qcom_cc_register_sleep_clk(dev);
  2698. if (ret)
  2699. return ret;
  2700. return qcom_cc_probe(pdev, &gcc_msm8974_desc);
  2701. }
  2702. static struct platform_driver gcc_msm8974_driver = {
  2703. .probe = gcc_msm8974_probe,
  2704. .driver = {
  2705. .name = "gcc-msm8974",
  2706. .of_match_table = gcc_msm8974_match_table,
  2707. },
  2708. };
  2709. static int __init gcc_msm8974_init(void)
  2710. {
  2711. return platform_driver_register(&gcc_msm8974_driver);
  2712. }
  2713. core_initcall(gcc_msm8974_init);
  2714. static void __exit gcc_msm8974_exit(void)
  2715. {
  2716. platform_driver_unregister(&gcc_msm8974_driver);
  2717. }
  2718. module_exit(gcc_msm8974_exit);
  2719. MODULE_DESCRIPTION("QCOM GCC MSM8974 Driver");
  2720. MODULE_LICENSE("GPL v2");
  2721. MODULE_ALIAS("platform:gcc-msm8974");