| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157 |
- // SPDX-License-Identifier: GPL-2.0
- /*
- * Qualcomm Global Clock Controller driver for MSM8956/76
- *
- * Copyright (c) 2016-2021, AngeloGioacchino Del Regno
- * <angelogioacchino.delregno@somainline.org>
- *
- * Driver cleanup and modernization
- * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
- * Marijn Suijten <marijn.suijten@somainline.org>
- *
- */
- #include <linux/clk-provider.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,gcc-msm8976.h>
- #include "clk-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "common.h"
- #include "gdsc.h"
- #include "reset.h"
- enum {
- P_GPLL0_OUT_MAIN,
- P_GPLL0_AUX,
- P_GPLL0_OUT,
- P_GPLL0_OUT_M,
- P_GPLL0_OUT_MDP,
- P_GPLL2_AUX,
- P_GPLL2_OUT,
- P_GPLL4_OUT_MAIN,
- P_GPLL4_AUX,
- P_GPLL4_OUT,
- P_GPLL4_GFX3D,
- P_GPLL6_OUT_MAIN,
- P_GPLL6_AUX,
- P_GPLL6_OUT,
- P_GPLL6_GFX3D,
- P_DSI0PLL,
- P_DSI1PLL,
- P_DSI0PLL_BYTE,
- P_DSI1PLL_BYTE,
- P_XO_A,
- P_XO,
- };
- static struct clk_pll gpll0 = {
- .l_reg = 0x21004,
- .m_reg = 0x21008,
- .n_reg = 0x2100c,
- .config_reg = 0x21014,
- .mode_reg = 0x21000,
- .status_reg = 0x2101c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll0",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll0_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gpll0_vote",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll0.clkr.hw,
- },
- .num_parents = 1,
- /* This clock is required for other ones to function. */
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll gpll2 = {
- .l_reg = 0x4a004,
- .m_reg = 0x4a008,
- .n_reg = 0x4a00c,
- .config_reg = 0x4a014,
- .mode_reg = 0x4a000,
- .status_reg = 0x4a01c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll2",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll2_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gpll2_vote",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll2.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static const struct pll_freq_tbl gpll3_freq_tbl[] = {
- { 1100000000, 57, 7, 24, 0 },
- { }
- };
- static struct clk_pll gpll3 = {
- .l_reg = 0x22004,
- .m_reg = 0x22008,
- .n_reg = 0x2200c,
- .config_reg = 0x22010,
- .mode_reg = 0x22000,
- .status_reg = 0x22024,
- .status_bit = 17,
- .freq_tbl = gpll3_freq_tbl,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gpll3",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll3_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gpll3_vote",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll3.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- /* GPLL3 at 1100MHz, main output enabled. */
- static const struct pll_config gpll3_config = {
- .l = 57,
- .m = 7,
- .n = 24,
- .vco_val = 0x0,
- .vco_mask = 0x3 << 20,
- .pre_div_val = 0x0,
- .pre_div_mask = 0x7 << 12,
- .post_div_val = 0x0,
- .post_div_mask = 0x3 << 8,
- .mn_ena_mask = BIT(24),
- .main_output_mask = BIT(0),
- .aux_output_mask = BIT(1),
- };
- static struct clk_pll gpll4 = {
- .l_reg = 0x24004,
- .m_reg = 0x24008,
- .n_reg = 0x2400c,
- .config_reg = 0x24018,
- .mode_reg = 0x24000,
- .status_reg = 0x24024,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll4",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll4_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "gpll4_vote",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll4.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll gpll6 = {
- .mode_reg = 0x37000,
- .l_reg = 0x37004,
- .m_reg = 0x37008,
- .n_reg = 0x3700c,
- .config_reg = 0x37014,
- .status_reg = 0x3701c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll6",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll6_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "gpll6_vote",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll6.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static const struct parent_map gcc_parent_map_1[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL4_OUT, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_1[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll4_vote.hw },
- };
- static const struct parent_map gcc_parent_map_v1_1[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL2_OUT, 4 },
- };
- static const struct clk_parent_data gcc_parent_data_v1_1[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll2_vote.hw },
- };
- static const struct parent_map gcc_parent_map_2[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL2_AUX, 3 },
- { P_GPLL4_OUT, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_2[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll2_vote.hw },
- { .hw = &gpll4_vote.hw },
- };
- static const struct parent_map gcc_parent_map_3[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL2_AUX, 3 },
- { P_GPLL6_AUX, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_3[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll2_vote.hw },
- { .hw = &gpll6_vote.hw },
- };
- static const struct parent_map gcc_parent_map_4[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- };
- static const struct parent_map gcc_parent_map_4_fs[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT, 2 },
- };
- static const struct parent_map gcc_parent_map_5[] = {
- { P_XO, 0 },
- { P_GPLL4_OUT, 2 },
- { P_GPLL6_OUT_MAIN, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_5[] = {
- { .fw_name = "xo" },
- { .hw = &gpll4_vote.hw },
- { .hw = &gpll6_vote.hw },
- };
- static const struct parent_map gcc_parent_map_6[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL4_OUT_MAIN, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_6[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll4_vote.hw },
- };
- static const struct parent_map gcc_parent_map_7_mdp[] = {
- { P_XO, 0 },
- { P_GPLL6_OUT, 3 },
- { P_GPLL0_OUT_MDP, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_7_mdp[] = {
- { .fw_name = "xo" },
- { .hw = &gpll6_vote.hw },
- { .hw = &gpll0_vote.hw },
- };
- static const struct parent_map gcc_parent_map_7[] = {
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL6_OUT, 3 },
- };
- static const struct clk_hw * gcc_parent_hws_7[] = {
- &gpll0_vote.hw,
- &gpll6_vote.hw,
- };
- static const struct parent_map gcc_parent_map_8[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_4_8[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- };
- static const struct parent_map gcc_parent_map_8_a[] = {
- { P_XO_A, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_8_a[] = {
- { .fw_name = "xo_a" },
- { .hw = &gpll0_vote.hw },
- };
- static const struct parent_map gcc_parent_map_8_gp[] = {
- { P_GPLL0_OUT_MAIN, 1 },
- };
- static const struct clk_hw *gcc_parent_hws_8_gp[] = {
- &gpll0_vote.hw,
- };
- static const struct parent_map gcc_parent_map_9[] = {
- { P_XO, 0 },
- { P_GPLL6_OUT_MAIN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_9[] = {
- { .fw_name = "xo" },
- { .hw = &gpll6_vote.hw },
- };
- static const struct parent_map gcc_parent_map_10[] = {
- { P_XO, 0 },
- };
- static const struct clk_parent_data gcc_parent_data_10[] = {
- { .fw_name = "xo" },
- };
- static const struct parent_map gcc_parent_map_sdcc_ice[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_M, 3 },
- };
- static const struct parent_map gcc_parent_map_cci[] = {
- { P_XO, 0 },
- { P_GPLL0_AUX, 2 },
- };
- static const struct parent_map gcc_parent_map_cpp[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL4_AUX, 3 },
- };
- static const struct parent_map gcc_parent_map_mdss_pix0[] = {
- { P_XO, 0 },
- { P_DSI0PLL, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_mdss_pix0[] = {
- { .fw_name = "xo" },
- { .fw_name = "dsi0pll" },
- };
- static const struct parent_map gcc_parent_map_mdss_pix1[] = {
- { P_XO, 0 },
- { P_DSI0PLL, 3 },
- { P_DSI1PLL, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_mdss_pix1[] = {
- { .fw_name = "xo" },
- { .fw_name = "dsi0pll" },
- { .fw_name = "dsi1pll" },
- };
- static const struct parent_map gcc_parent_map_mdss_byte0[] = {
- { P_XO, 0 },
- { P_DSI0PLL_BYTE, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_mdss_byte0[] = {
- { .fw_name = "xo" },
- { .fw_name = "dsi0pllbyte" },
- };
- static const struct parent_map gcc_parent_map_mdss_byte1[] = {
- { P_XO, 0 },
- { P_DSI0PLL_BYTE, 3 },
- { P_DSI1PLL_BYTE, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_mdss_byte1[] = {
- { .fw_name = "xo" },
- { .fw_name = "dsi0pllbyte" },
- { .fw_name = "dsi1pllbyte" },
- };
- static const struct parent_map gcc_parent_map_gfx3d[] = {
- { P_XO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL4_GFX3D, 5 },
- { P_GPLL6_GFX3D, 3 },
- };
- static const struct clk_parent_data gcc_parent_data_gfx3d[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll4_vote.hw },
- { .hw = &gpll6_vote.hw },
- };
- static const struct freq_tbl ftbl_aps_0_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(300000000, P_GPLL4_OUT, 4, 0, 0),
- F(540000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 aps_0_clk_src = {
- .cmd_rcgr = 0x78008,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_aps_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "aps_0_clk_src",
- .parent_data = gcc_parent_data_5,
- .num_parents = ARRAY_SIZE(gcc_parent_data_5),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_aps_1_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(300000000, P_GPLL4_OUT, 4, 0, 0),
- F(540000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 aps_1_clk_src = {
- .cmd_rcgr = 0x79008,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_aps_1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "aps_1_clk_src",
- .parent_data = gcc_parent_data_5,
- .num_parents = ARRAY_SIZE(gcc_parent_data_5),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
- F(19200000, P_XO_A, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(88890000, P_GPLL0_OUT_MAIN, 9, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 apss_ahb_clk_src = {
- .cmd_rcgr = 0x46000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8_a,
- .freq_tbl = ftbl_apss_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "apss_ahb_clk_src",
- .parent_data = gcc_parent_data_8_a,
- .num_parents = ARRAY_SIZE(gcc_parent_data_8_a),
- .ops = &clk_rcg2_ops,
- /*
- * This clock allows the CPUs to communicate with
- * the rest of the SoC. Without it, the brain will
- * operate without the rest of the body.
- */
- .flags = CLK_IS_CRITICAL,
- },
- };
- static const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0x200c,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup1_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp_spi_apps_clk_src[] = {
- F(960000, P_XO, 10, 1, 2),
- F(4800000, P_XO, 4, 0, 0),
- F(9600000, P_XO, 2, 0, 0),
- F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
- F(19200000, P_XO, 1, 0, 0),
- F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0x2024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup1_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0x3000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup2_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0x3014,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup2_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0x4000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup3_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0x4024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup3_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
- .cmd_rcgr = 0x5000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup4_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
- .cmd_rcgr = 0x5024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup4_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
- F(3686400, P_GPLL0_OUT_MAIN, 1, 72, 15625),
- F(7372800, P_GPLL0_OUT_MAIN, 1, 144, 15625),
- F(14745600, P_GPLL0_OUT_MAIN, 1, 288, 15625),
- F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
- F(19200000, P_XO, 1, 0, 0),
- F(24000000, P_GPLL0_OUT_MAIN, 1, 3, 100),
- F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
- F(32000000, P_GPLL0_OUT_MAIN, 1, 1, 25),
- F(40000000, P_GPLL0_OUT_MAIN, 1, 1, 20),
- F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 500),
- F(48000000, P_GPLL0_OUT_MAIN, 1, 3, 50),
- F(51200000, P_GPLL0_OUT_MAIN, 1, 8, 125),
- F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 100),
- F(58982400, P_GPLL0_OUT_MAIN, 1, 1152, 15625),
- F(60000000, P_GPLL0_OUT_MAIN, 1, 3, 40),
- F(64000000, P_GPLL0_OUT_MAIN, 1, 2, 25),
- { }
- };
- static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
- .cmd_rcgr = 0x2044,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_uart_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_uart1_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
- .cmd_rcgr = 0x3034,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_uart_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_uart2_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0xc00c,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup1_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0xc024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup1_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0xd000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup2_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0xd014,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup2_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0xf000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup3_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0xf024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup3_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
- .cmd_rcgr = 0x18000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup4_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
- .cmd_rcgr = 0x18024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup4_spi_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
- .cmd_rcgr = 0xc044,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_uart_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_uart1_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
- .cmd_rcgr = 0xd034,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_blsp_uart_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_uart2_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cci_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(37500000, P_GPLL0_AUX, 1, 3, 64),
- { }
- };
- static struct clk_rcg2 cci_clk_src = {
- .cmd_rcgr = 0x51000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_cci,
- .freq_tbl = ftbl_cci_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cci_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cpp_clk_src[] = {
- F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
- F(240000000, P_GPLL4_AUX, 5, 0, 0),
- F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
- F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
- F(480000000, P_GPLL4_AUX, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cpp_clk_src = {
- .cmd_rcgr = 0x58018,
- .hid_width = 5,
- .parent_map = gcc_parent_map_cpp,
- .freq_tbl = ftbl_cpp_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cpp_clk_src",
- .parent_data = gcc_parent_data_6,
- .num_parents = ARRAY_SIZE(gcc_parent_data_6),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_csi0_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 csi0_clk_src = {
- .cmd_rcgr = 0x4e020,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_csi0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi0_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_csi1_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 csi1_clk_src = {
- .cmd_rcgr = 0x4f020,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_csi1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi1_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_csi2_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 csi2_clk_src = {
- .cmd_rcgr = 0x3c020,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_csi2_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi2_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 camss_gp0_clk_src = {
- .cmd_rcgr = 0x54000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8_gp,
- .freq_tbl = ftbl_camss_gp0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "camss_gp0_clk_src",
- .parent_hws = gcc_parent_hws_8_gp,
- .num_parents = ARRAY_SIZE(gcc_parent_hws_8_gp),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camss_gp1_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 camss_gp1_clk_src = {
- .cmd_rcgr = 0x55000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8_gp,
- .freq_tbl = ftbl_camss_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "camss_gp1_clk_src",
- .parent_hws = gcc_parent_hws_8_gp,
- .num_parents = ARRAY_SIZE(gcc_parent_hws_8_gp),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
- F(133330000, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
- F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 jpeg0_clk_src = {
- .cmd_rcgr = 0x57000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_6,
- .freq_tbl = ftbl_jpeg0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "jpeg0_clk_src",
- .parent_data = gcc_parent_data_6,
- .num_parents = ARRAY_SIZE(gcc_parent_data_6),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_mclk_clk_src[] = {
- F(8000000, P_GPLL0_OUT_MAIN, 1, 1, 100),
- F(24000000, P_GPLL6_OUT, 1, 1, 45),
- F(66670000, P_GPLL0_OUT_MAIN, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 mclk0_clk_src = {
- .cmd_rcgr = 0x52000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_mclk_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mclk0_clk_src",
- .parent_hws = gcc_parent_hws_7,
- .num_parents = ARRAY_SIZE(gcc_parent_hws_7),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 mclk1_clk_src = {
- .cmd_rcgr = 0x53000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_mclk_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mclk1_clk_src",
- .parent_hws = gcc_parent_hws_7,
- .num_parents = ARRAY_SIZE(gcc_parent_hws_7),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 mclk2_clk_src = {
- .cmd_rcgr = 0x5c000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_mclk_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mclk2_clk_src",
- .parent_hws = gcc_parent_hws_7,
- .num_parents = ARRAY_SIZE(gcc_parent_hws_7),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 csi0phytimer_clk_src = {
- .cmd_rcgr = 0x4e000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi0phytimer_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_csi1phytimer_clk_src[] = {
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 csi1phytimer_clk_src = {
- .cmd_rcgr = 0x4f000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_csi1phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi1phytimer_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_camss_top_ahb_clk_src[] = {
- F(40000000, P_GPLL0_OUT_MAIN, 10, 1, 2),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 camss_top_ahb_clk_src = {
- .cmd_rcgr = 0x5a000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_camss_top_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "camss_top_ahb_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_vfe0_clk_src[] = {
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
- F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
- F(300000000, P_GPLL4_OUT, 4, 0, 0),
- F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
- F(466000000, P_GPLL2_AUX, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 vfe0_clk_src = {
- .cmd_rcgr = 0x58000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_vfe0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vfe0_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_vfe1_clk_src[] = {
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
- F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
- F(300000000, P_GPLL4_OUT, 4, 0, 0),
- F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
- F(466000000, P_GPLL2_AUX, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 vfe1_clk_src = {
- .cmd_rcgr = 0x58054,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_vfe1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vfe1_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_crypto_clk_src[] = {
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 crypto_clk_src = {
- .cmd_rcgr = 0x16004,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_crypto_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "crypto_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gp1_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gp1_clk_src = {
- .cmd_rcgr = 0x8004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8_gp,
- .freq_tbl = ftbl_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp1_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll0_vote.hw,
- },
- .num_parents = 1,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gp2_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gp2_clk_src = {
- .cmd_rcgr = 0x9004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8_gp,
- .freq_tbl = ftbl_gp2_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp2_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll0_vote.hw,
- },
- .num_parents = 1,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gp3_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gp3_clk_src = {
- .cmd_rcgr = 0xa004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8_gp,
- .freq_tbl = ftbl_gp3_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp3_clk_src",
- .parent_hws = (const struct clk_hw *[]) {
- &gpll0_vote.hw,
- },
- .num_parents = 1,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 byte0_clk_src = {
- .cmd_rcgr = 0x4d044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_mdss_byte0,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "byte0_clk_src",
- .parent_data = gcc_parent_data_mdss_byte0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte0),
- .ops = &clk_byte2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static struct clk_rcg2 byte1_clk_src = {
- .cmd_rcgr = 0x4d0b0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_mdss_byte1,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "byte1_clk_src",
- .parent_data = gcc_parent_data_mdss_byte1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte1),
- .ops = &clk_byte2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_esc0_1_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 esc0_clk_src = {
- .cmd_rcgr = 0x4d05c,
- .hid_width = 5,
- .freq_tbl = ftbl_esc0_1_clk_src,
- .parent_map = gcc_parent_map_mdss_byte0,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "esc0_clk_src",
- .parent_data = gcc_parent_data_mdss_byte0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 esc1_clk_src = {
- .cmd_rcgr = 0x4d0a8,
- .hid_width = 5,
- .freq_tbl = ftbl_esc0_1_clk_src,
- .parent_map = gcc_parent_map_mdss_byte1,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "esc1_clk_src",
- .parent_data = gcc_parent_data_mdss_byte1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte1),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_mdp_clk_src[] = {
- F(50000000, P_GPLL0_OUT_MDP, 16, 0, 0),
- F(80000000, P_GPLL0_OUT_MDP, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MDP, 8, 0, 0),
- F(145454545, P_GPLL0_OUT_MDP, 5.5, 0, 0),
- F(160000000, P_GPLL0_OUT_MDP, 5, 0, 0),
- F(177777778, P_GPLL0_OUT_MDP, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_MDP, 4, 0, 0),
- F(270000000, P_GPLL6_OUT, 4, 0, 0),
- F(320000000, P_GPLL0_OUT_MDP, 2.5, 0, 0),
- F(360000000, P_GPLL6_OUT, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 mdp_clk_src = {
- .cmd_rcgr = 0x4d014,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7_mdp,
- .freq_tbl = ftbl_mdp_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mdp_clk_src",
- .parent_data = gcc_parent_data_7_mdp,
- .num_parents = ARRAY_SIZE(gcc_parent_data_7_mdp),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 pclk0_clk_src = {
- .cmd_rcgr = 0x4d000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_mdss_pix0,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pclk0_clk_src",
- .parent_data = gcc_parent_data_mdss_pix0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_pix0),
- .ops = &clk_pixel_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static struct clk_rcg2 pclk1_clk_src = {
- .cmd_rcgr = 0x4d0b8,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_mdss_pix1,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pclk1_clk_src",
- .parent_data = gcc_parent_data_mdss_pix1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_pix1),
- .ops = &clk_pixel_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_vsync_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 vsync_clk_src = {
- .cmd_rcgr = 0x4d02c,
- .hid_width = 5,
- .parent_map = gcc_parent_map_10,
- .freq_tbl = ftbl_vsync_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vsync_clk_src",
- .parent_data = gcc_parent_data_10,
- .num_parents = ARRAY_SIZE(gcc_parent_data_10),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(228571429, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
- F(240000000, P_GPLL6_GFX3D, 4.5, 0, 0),
- F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
- F(300000000, P_GPLL4_GFX3D, 4, 0, 0),
- F(360000000, P_GPLL6_GFX3D, 3, 0, 0),
- F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
- F(432000000, P_GPLL6_GFX3D, 2.5, 0, 0),
- F(480000000, P_GPLL4_GFX3D, 2.5, 0, 0),
- F(540000000, P_GPLL6_GFX3D, 2, 0, 0),
- F(600000000, P_GPLL4_GFX3D, 2, 0, 0),
- { }
- };
- static const struct clk_init_data gfx3d_clk_params = {
- .name = "gfx3d_clk_src",
- .parent_data = gcc_parent_data_gfx3d,
- .num_parents = ARRAY_SIZE(gcc_parent_data_gfx3d),
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gfx3d_clk_src = {
- .cmd_rcgr = 0x59000,
- .hid_width = 5,
- .parent_map = gcc_parent_map_gfx3d,
- .freq_tbl = ftbl_gfx3d_clk_src,
- .clkr.hw.init = &gfx3d_clk_params,
- };
- static const struct freq_tbl ftbl_pdm2_clk_src[] = {
- F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
- { }
- };
- static struct clk_rcg2 pdm2_clk_src = {
- .cmd_rcgr = 0x44010,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_pdm2_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pdm2_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_rbcpr_gfx_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 rbcpr_gfx_clk_src = {
- .cmd_rcgr = 0x3a00c,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_rbcpr_gfx_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "rbcpr_gfx_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
- F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(342850000, P_GPLL4_OUT, 3.5, 0, 0),
- F(400000000, P_GPLL4_OUT, 3, 0, 0),
- { }
- };
- static const struct freq_tbl ftbl_sdcc1_8976_v1_1_apps_clk_src[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
- F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- F(186400000, P_GPLL2_OUT, 5, 0, 0),
- F(372800000, P_GPLL2_OUT, 2.5, 0, 0),
- { }
- };
- static const struct clk_init_data sdcc1_apps_clk_src_8976v1_1_init = {
- .name = "sdcc1_apps_clk_src",
- .parent_data = gcc_parent_data_v1_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_v1_1),
- .ops = &clk_rcg2_floor_ops,
- };
- static struct clk_rcg2 sdcc1_apps_clk_src = {
- .cmd_rcgr = 0x42004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_sdcc1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc1_apps_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
- F(100000000, P_GPLL0_OUT_M, 8, 0, 0),
- F(200000000, P_GPLL0_OUT_M, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc1_ice_core_clk_src = {
- .cmd_rcgr = 0x5d000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_sdcc_ice,
- .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc1_ice_core_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
- F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
- F(40000000, P_GPLL0_OUT_MAIN, 10, 1, 2),
- F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc2_apps_clk_src = {
- .cmd_rcgr = 0x43004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc2_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static struct clk_rcg2 sdcc3_apps_clk_src = {
- .cmd_rcgr = 0x39004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc3_apps_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb_fs_ic_clk_src[] = {
- F(60000000, P_GPLL6_OUT_MAIN, 6, 1, 3),
- { }
- };
- static struct clk_rcg2 usb_fs_ic_clk_src = {
- .cmd_rcgr = 0x3f034,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_9,
- .freq_tbl = ftbl_usb_fs_ic_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb_fs_ic_clk_src",
- .parent_data = gcc_parent_data_9,
- .num_parents = ARRAY_SIZE(gcc_parent_data_9),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb_fs_system_clk_src[] = {
- F(64000000, P_GPLL0_OUT, 12.5, 0, 0),
- { }
- };
- static struct clk_rcg2 usb_fs_system_clk_src = {
- .cmd_rcgr = 0x3f010,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4_fs,
- .freq_tbl = ftbl_usb_fs_system_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb_fs_system_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
- F(57140000, P_GPLL0_OUT_MAIN, 14, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(177780000, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- { }
- };
- static struct clk_rcg2 usb_hs_system_clk_src = {
- .cmd_rcgr = 0x41010,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_usb_hs_system_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb_hs_system_clk_src",
- .parent_data = gcc_parent_data_4_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_vcodec0_clk_src[] = {
- F(72727200, P_GPLL0_OUT_MAIN, 11, 0, 0),
- F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
- F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(228570000, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
- F(310667000, P_GPLL2_AUX, 3, 0, 0),
- F(360000000, P_GPLL6_AUX, 3, 0, 0),
- F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
- F(466000000, P_GPLL2_AUX, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 vcodec0_clk_src = {
- .cmd_rcgr = 0x4c000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_vcodec0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vcodec0_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_aps_0_clk = {
- .halt_reg = 0x78004,
- .clkr = {
- .enable_reg = 0x78004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_aps_0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &aps_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aps_1_clk = {
- .halt_reg = 0x79004,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_aps_1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &aps_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
- .halt_reg = 0x2008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
- .halt_reg = 0x2004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
- .halt_reg = 0x3010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x3010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
- .halt_reg = 0x300c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x300c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
- .halt_reg = 0x4020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
- .halt_reg = 0x401c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x401c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
- .halt_reg = 0x5020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup4_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
- .halt_reg = 0x501c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x501c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_qup4_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_qup4_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart1_apps_clk = {
- .halt_reg = 0x203c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x203c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_uart1_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart2_apps_clk = {
- .halt_reg = 0x302c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x302c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp1_uart2_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp1_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
- .halt_reg = 0xc008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
- .halt_reg = 0xc004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
- .halt_reg = 0xd010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xd010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
- .halt_reg = 0xd00c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xd00c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
- .halt_reg = 0xf020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
- .halt_reg = 0xf01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
- .halt_reg = 0x18020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x18020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup4_i2c_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
- .halt_reg = 0x1801c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1801c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_qup4_spi_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_qup4_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_uart1_apps_clk = {
- .halt_reg = 0xc03c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_uart1_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_uart2_apps_clk = {
- .halt_reg = 0xd02c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xd02c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_blsp2_uart2_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &blsp2_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cci_ahb_clk = {
- .halt_reg = 0x5101c,
- .clkr = {
- .enable_reg = 0x5101c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_cci_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cci_clk = {
- .halt_reg = 0x51018,
- .clkr = {
- .enable_reg = 0x51018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_cci_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &cci_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cpp_ahb_clk = {
- .halt_reg = 0x58040,
- .clkr = {
- .enable_reg = 0x58040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_cpp_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cpp_axi_clk = {
- .halt_reg = 0x58064,
- .clkr = {
- .enable_reg = 0x58064,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_cpp_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cpp_clk = {
- .halt_reg = 0x5803c,
- .clkr = {
- .enable_reg = 0x5803c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_cpp_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &cpp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0_ahb_clk = {
- .halt_reg = 0x4e040,
- .clkr = {
- .enable_reg = 0x4e040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi0_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0_clk = {
- .halt_reg = 0x4e03c,
- .clkr = {
- .enable_reg = 0x4e03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0phy_clk = {
- .halt_reg = 0x4e048,
- .clkr = {
- .enable_reg = 0x4e048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi0phy_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0pix_clk = {
- .halt_reg = 0x4e058,
- .clkr = {
- .enable_reg = 0x4e058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi0pix_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0rdi_clk = {
- .halt_reg = 0x4e050,
- .clkr = {
- .enable_reg = 0x4e050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi0rdi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1_ahb_clk = {
- .halt_reg = 0x4f040,
- .clkr = {
- .enable_reg = 0x4f040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1_clk = {
- .halt_reg = 0x4f03c,
- .clkr = {
- .enable_reg = 0x4f03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1phy_clk = {
- .halt_reg = 0x4f048,
- .clkr = {
- .enable_reg = 0x4f048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi1phy_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1pix_clk = {
- .halt_reg = 0x4f058,
- .clkr = {
- .enable_reg = 0x4f058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi1pix_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1rdi_clk = {
- .halt_reg = 0x4f050,
- .clkr = {
- .enable_reg = 0x4f050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi1rdi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi2_ahb_clk = {
- .halt_reg = 0x3c040,
- .clkr = {
- .enable_reg = 0x3c040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi2_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi2_clk = {
- .halt_reg = 0x3c03c,
- .clkr = {
- .enable_reg = 0x3c03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi2phy_clk = {
- .halt_reg = 0x3c048,
- .clkr = {
- .enable_reg = 0x3c048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi2phy_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi2pix_clk = {
- .halt_reg = 0x3c058,
- .clkr = {
- .enable_reg = 0x3c058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi2pix_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi2rdi_clk = {
- .halt_reg = 0x3c050,
- .clkr = {
- .enable_reg = 0x3c050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi2rdi_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi_vfe0_clk = {
- .halt_reg = 0x58050,
- .clkr = {
- .enable_reg = 0x58050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi_vfe0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vfe0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi_vfe1_clk = {
- .halt_reg = 0x58074,
- .clkr = {
- .enable_reg = 0x58074,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi_vfe1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vfe1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_gp0_clk = {
- .halt_reg = 0x54018,
- .clkr = {
- .enable_reg = 0x54018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_gp0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_gp0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_gp1_clk = {
- .halt_reg = 0x55018,
- .clkr = {
- .enable_reg = 0x55018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_gp1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_ispif_ahb_clk = {
- .halt_reg = 0x50004,
- .clkr = {
- .enable_reg = 0x50004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_ispif_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_jpeg0_clk = {
- .halt_reg = 0x57020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_jpeg0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &jpeg0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_jpeg_ahb_clk = {
- .halt_reg = 0x57024,
- .clkr = {
- .enable_reg = 0x57024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_jpeg_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_jpeg_axi_clk = {
- .halt_reg = 0x57028,
- .clkr = {
- .enable_reg = 0x57028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_jpeg_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk0_clk = {
- .halt_reg = 0x52018,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_mclk0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &mclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk1_clk = {
- .halt_reg = 0x53018,
- .clkr = {
- .enable_reg = 0x53018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_mclk1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &mclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk2_clk = {
- .halt_reg = 0x5c018,
- .clkr = {
- .enable_reg = 0x5c018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_mclk2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &mclk2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_micro_ahb_clk = {
- .halt_reg = 0x5600c,
- .clkr = {
- .enable_reg = 0x5600c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_micro_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0phytimer_clk = {
- .halt_reg = 0x4e01c,
- .clkr = {
- .enable_reg = 0x4e01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi0phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1phytimer_clk = {
- .halt_reg = 0x4f01c,
- .clkr = {
- .enable_reg = 0x4f01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &csi1phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_ahb_clk = {
- .halt_reg = 0x56004,
- .clkr = {
- .enable_reg = 0x56004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_top_ahb_clk = {
- .halt_reg = 0x5a014,
- .clkr = {
- .enable_reg = 0x5a014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_top_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe0_clk = {
- .halt_reg = 0x58038,
- .clkr = {
- .enable_reg = 0x58038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_vfe0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vfe0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe_ahb_clk = {
- .halt_reg = 0x58044,
- .clkr = {
- .enable_reg = 0x58044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_vfe_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe_axi_clk = {
- .halt_reg = 0x58048,
- .clkr = {
- .enable_reg = 0x58048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_vfe_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe1_ahb_clk = {
- .halt_reg = 0x58060,
- .clkr = {
- .enable_reg = 0x58060,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_vfe1_ahb_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &camss_top_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe1_axi_clk = {
- .halt_reg = 0x58068,
- .clkr = {
- .enable_reg = 0x58068,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_vfe1_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe1_clk = {
- .halt_reg = 0x5805c,
- .clkr = {
- .enable_reg = 0x5805c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_camss_vfe1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vfe1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_dcc_clk = {
- .halt_reg = 0x77004,
- .clkr = {
- .enable_reg = 0x77004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_dcc_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_gmem_clk = {
- .halt_reg = 0x59024,
- .clkr = {
- .enable_reg = 0x59024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_oxili_gmem_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gfx3d_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x8000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x9000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0xa000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_ahb_clk = {
- .halt_reg = 0x4d07c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d07c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_axi_clk = {
- .halt_reg = 0x4d080,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_byte0_clk = {
- .halt_reg = 0x4d094,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d094,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_byte0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &byte0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_byte1_clk = {
- .halt_reg = 0x4d0a0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d0a0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_byte1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &byte1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_esc0_clk = {
- .halt_reg = 0x4d098,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d098,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_esc0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &esc0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_esc1_clk = {
- .halt_reg = 0x4d09c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d09c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_esc1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &esc1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_mdp_clk = {
- .halt_reg = 0x4d088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d088,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_mdp_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &mdp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_pclk0_clk = {
- .halt_reg = 0x4d084,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_pclk0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_pclk1_clk = {
- .halt_reg = 0x4d0a4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d0a4,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_pclk1_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_vsync_clk = {
- .halt_reg = 0x4d090,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d090,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mdss_vsync_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vsync_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_cfg_ahb_clk = {
- .halt_reg = 0x49000,
- .clkr = {
- .enable_reg = 0x49000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mss_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
- .halt_reg = 0x49004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x49004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_mss_q6_bimc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_gfx_clk = {
- .halt_reg = 0x59048,
- .clkr = {
- .enable_reg = 0x59048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_bimc_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_ahb_clk = {
- .halt_reg = 0x59028,
- .clkr = {
- .enable_reg = 0x59028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_oxili_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_aon_clk = {
- .halt_reg = 0x59044,
- .clkr = {
- .enable_reg = 0x59044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_oxili_aon_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gfx3d_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_gfx3d_clk = {
- .halt_reg = 0x59020,
- .clkr = {
- .enable_reg = 0x59020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_oxili_gfx3d_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &gfx3d_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_timer_clk = {
- .halt_reg = 0x59040,
- .clkr = {
- .enable_reg = 0x59040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_oxili_timer_clk",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x4400c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4400c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &pdm2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x44004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x44004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_pdm_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_rbcpr_gfx_ahb_clk = {
- .halt_reg = 0x3a008,
- .clkr = {
- .enable_reg = 0x3a008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_rbcpr_gfx_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_rbcpr_gfx_clk = {
- .halt_reg = 0x3a004,
- .clkr = {
- .enable_reg = 0x3a004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_rbcpr_gfx_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &rbcpr_gfx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ahb_clk = {
- .halt_reg = 0x4201c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4201c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_apps_clk = {
- .halt_reg = 0x42018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x42018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc1_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &sdcc1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ice_core_clk = {
- .halt_reg = 0x5d014,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5d014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc1_ice_core_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &sdcc1_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_ahb_clk = {
- .halt_reg = 0x4301c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4301c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_apps_clk = {
- .halt_reg = 0x43018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x43018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc2_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &sdcc2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc3_ahb_clk = {
- .halt_reg = 0x3901c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x3901c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc3_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc3_apps_clk = {
- .halt_reg = 0x39018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_sdcc3_apps_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &sdcc3_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb2a_phy_sleep_clk = {
- .halt_reg = 0x4102c,
- .clkr = {
- .enable_reg = 0x4102c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb2a_phy_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
- .halt_reg = 0x41030,
- .clkr = {
- .enable_reg = 0x41030,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb_hs_phy_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_fs_ahb_clk = {
- .halt_reg = 0x3f008,
- .clkr = {
- .enable_reg = 0x3f008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb_fs_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_fs_ic_clk = {
- .halt_reg = 0x3f030,
- .clkr = {
- .enable_reg = 0x3f030,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb_fs_ic_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb_fs_ic_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_fs_system_clk = {
- .halt_reg = 0x3f004,
- .clkr = {
- .enable_reg = 0x3f004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb_fs_system_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb_fs_system_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_hs_ahb_clk = {
- .halt_reg = 0x41008,
- .clkr = {
- .enable_reg = 0x41008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb_hs_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_hs_system_clk = {
- .halt_reg = 0x41004,
- .clkr = {
- .enable_reg = 0x41004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_usb_hs_system_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &usb_hs_system_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_ahb_clk = {
- .halt_reg = 0x4c020,
- .clkr = {
- .enable_reg = 0x4c020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_venus0_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_axi_clk = {
- .halt_reg = 0x4c024,
- .clkr = {
- .enable_reg = 0x4c024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_venus0_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_core0_vcodec0_clk = {
- .halt_reg = 0x4c02c,
- .clkr = {
- .enable_reg = 0x4c02c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_venus0_core0_vcodec0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vcodec0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_core1_vcodec0_clk = {
- .halt_reg = 0x4c034,
- .clkr = {
- .enable_reg = 0x4c034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_venus0_core1_vcodec0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vcodec0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_vcodec0_clk = {
- .halt_reg = 0x4c01c,
- .clkr = {
- .enable_reg = 0x4c01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data) {
- .name = "gcc_venus0_vcodec0_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &vcodec0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- /* Vote clocks */
- static struct clk_branch gcc_apss_ahb_clk = {
- .halt_reg = 0x4601c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_apss_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_apss_axi_clk = {
- .halt_reg = 0x46020,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_apss_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_ahb_clk = {
- .halt_reg = 0x1008,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_ahb_clk = {
- .halt_reg = 0xb008,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(20),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_prng_ahb_clk = {
- .halt_reg = 0x13004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_prng_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x1300c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_boot_rom_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_ahb_clk = {
- .halt_reg = 0x16024,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_crypto_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_axi_clk = {
- .halt_reg = 0x16020,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_crypto_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_clk = {
- .halt_reg = 0x1601c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_crypto_clk",
- .parent_hws = (const struct clk_hw *[]) {
- &crypto_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cpp_tbu_clk = {
- .halt_reg = 0x12040,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_cpp_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gfx_1_tbu_clk = {
- .halt_reg = 0x12098,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(19),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gfx_1_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gfx_tbu_clk = {
- .halt_reg = 0x12010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gfx_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gfx_tcu_clk = {
- .halt_reg = 0x12020,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gfx_tcu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_apss_tcu_clk = {
- .halt_reg = 0x12018,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_apss_tcu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gtcu_ahb_clk = {
- .halt_reg = 0x12044,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gtcu_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_jpeg_tbu_clk = {
- .halt_reg = 0x12034,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_jpeg_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdp_rt_tbu_clk = {
- .halt_reg = 0x1204c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(15),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdp_rt_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdp_tbu_clk = {
- .halt_reg = 0x1201c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdp_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_smmu_cfg_clk = {
- .halt_reg = 0x12038,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_smmu_cfg_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus_1_tbu_clk = {
- .halt_reg = 0x1209c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(20),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus_1_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus_tbu_clk = {
- .halt_reg = 0x12014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_vfe1_tbu_clk = {
- .halt_reg = 0x12090,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(17),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_vfe1_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_vfe_tbu_clk = {
- .halt_reg = 0x1203c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_vfe_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc venus_gdsc = {
- .gdscr = 0x4c018,
- .cxcs = (unsigned int []){ 0x4c024, 0x4c01c },
- .cxc_count = 2,
- .pd = {
- .name = "venus_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc venus_core0_gdsc = {
- .gdscr = 0x4c028,
- .cxcs = (unsigned int []){ 0x4c02c },
- .cxc_count = 1,
- .pd = {
- .name = "venus_core0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc venus_core1_gdsc = {
- .gdscr = 0x4c030,
- .pd = {
- .name = "venus_core1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc mdss_gdsc = {
- .gdscr = 0x4d078,
- .cxcs = (unsigned int []){ 0x4d080, 0x4d088 },
- .cxc_count = 2,
- .pd = {
- .name = "mdss_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc jpeg_gdsc = {
- .gdscr = 0x5701c,
- .cxcs = (unsigned int []){ 0x57020, 0x57028 },
- .cxc_count = 2,
- .pd = {
- .name = "jpeg_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc vfe0_gdsc = {
- .gdscr = 0x58034,
- .cxcs = (unsigned int []){ 0x58038, 0x58048, 0x5600c, 0x58050 },
- .cxc_count = 4,
- .pd = {
- .name = "vfe0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc vfe1_gdsc = {
- .gdscr = 0x5806c,
- .cxcs = (unsigned int []){ 0x5805c, 0x58068, 0x5600c, 0x58074 },
- .cxc_count = 4,
- .pd = {
- .name = "vfe1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc cpp_gdsc = {
- .gdscr = 0x58078,
- .cxcs = (unsigned int []){ 0x5803c, 0x58064 },
- .cxc_count = 2,
- .pd = {
- .name = "cpp_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc oxili_cx_gdsc = {
- .gdscr = 0x5904c,
- .cxcs = (unsigned int []){ 0x59020 },
- .cxc_count = 1,
- .pd = {
- .name = "oxili_cx_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc oxili_gx_gdsc = {
- .gdscr = 0x5901c,
- .clamp_io_ctrl = 0x5b00c,
- .cxcs = (unsigned int []){ 0x59000, 0x59024 },
- .cxc_count = 2,
- .pd = {
- .name = "oxili_gx_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .supply = "vdd_gfx",
- .flags = CLAMP_IO,
- };
- static struct clk_regmap *gcc_msm8976_clocks[] = {
- [GPLL0] = &gpll0.clkr,
- [GPLL2] = &gpll2.clkr,
- [GPLL3] = &gpll3.clkr,
- [GPLL4] = &gpll4.clkr,
- [GPLL6] = &gpll6.clkr,
- [GPLL0_CLK_SRC] = &gpll0_vote,
- [GPLL2_CLK_SRC] = &gpll2_vote,
- [GPLL3_CLK_SRC] = &gpll3_vote,
- [GPLL4_CLK_SRC] = &gpll4_vote,
- [GPLL6_CLK_SRC] = &gpll6_vote,
- [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
- [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
- [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
- [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
- [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
- [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
- [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
- [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
- [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
- [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
- [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
- [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
- [GCC_CAMSS_CPP_AXI_CLK] = &gcc_camss_cpp_axi_clk.clkr,
- [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
- [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
- [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
- [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
- [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
- [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
- [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
- [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
- [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
- [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
- [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
- [GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
- [GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
- [GCC_CAMSS_CSI2PHY_CLK] = &gcc_camss_csi2phy_clk.clkr,
- [GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
- [GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
- [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
- [GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr,
- [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
- [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
- [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
- [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
- [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
- [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
- [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
- [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
- [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
- [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
- [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
- [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
- [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
- [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
- [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
- [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
- [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
- [GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr,
- [GCC_CAMSS_VFE1_AXI_CLK] = &gcc_camss_vfe1_axi_clk.clkr,
- [GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr,
- [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
- [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
- [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
- [GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
- [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
- [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
- [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
- [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_RBCPR_GFX_AHB_CLK] = &gcc_rbcpr_gfx_ahb_clk.clkr,
- [GCC_RBCPR_GFX_CLK] = &gcc_rbcpr_gfx_clk.clkr,
- [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
- [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
- [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
- [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
- [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
- [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
- [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
- [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
- [GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
- [GCC_USB_FS_AHB_CLK] = &gcc_usb_fs_ahb_clk.clkr,
- [GCC_USB_FS_IC_CLK] = &gcc_usb_fs_ic_clk.clkr,
- [GCC_USB_FS_SYSTEM_CLK] = &gcc_usb_fs_system_clk.clkr,
- [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
- [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
- [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
- [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
- [GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
- [GCC_VENUS0_CORE1_VCODEC0_CLK] = &gcc_venus0_core1_vcodec0_clk.clkr,
- [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
- [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
- [GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
- [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
- [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
- [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
- [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
- [GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
- [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
- [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
- [GCC_MDP_RT_TBU_CLK] = &gcc_mdp_rt_tbu_clk.clkr,
- [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
- [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
- [GCC_VENUS_1_TBU_CLK] = &gcc_venus_1_tbu_clk.clkr,
- [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
- [GCC_VFE1_TBU_CLK] = &gcc_vfe1_tbu_clk.clkr,
- [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
- [GCC_APS_0_CLK] = &gcc_aps_0_clk.clkr,
- [GCC_APS_1_CLK] = &gcc_aps_1_clk.clkr,
- [APS_0_CLK_SRC] = &aps_0_clk_src.clkr,
- [APS_1_CLK_SRC] = &aps_1_clk_src.clkr,
- [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
- [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
- [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
- [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
- [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
- [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
- [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
- [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
- [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
- [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
- [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
- [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
- [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
- [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
- [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
- [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
- [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
- [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
- [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
- [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
- [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
- [CCI_CLK_SRC] = &cci_clk_src.clkr,
- [CPP_CLK_SRC] = &cpp_clk_src.clkr,
- [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
- [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
- [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
- [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
- [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
- [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
- [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
- [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
- [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
- [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
- [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
- [CAMSS_TOP_AHB_CLK_SRC] = &camss_top_ahb_clk_src.clkr,
- [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
- [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
- [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
- [GP1_CLK_SRC] = &gp1_clk_src.clkr,
- [GP2_CLK_SRC] = &gp2_clk_src.clkr,
- [GP3_CLK_SRC] = &gp3_clk_src.clkr,
- [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
- [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
- [MDP_CLK_SRC] = &mdp_clk_src.clkr,
- [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
- [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
- [RBCPR_GFX_CLK_SRC] = &rbcpr_gfx_clk_src.clkr,
- [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
- [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
- [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
- [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
- [USB_FS_IC_CLK_SRC] = &usb_fs_ic_clk_src.clkr,
- [USB_FS_SYSTEM_CLK_SRC] = &usb_fs_system_clk_src.clkr,
- [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
- [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
- [GCC_MDSS_BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
- [GCC_MDSS_BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
- [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
- [GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
- [GCC_MDSS_PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
- [GCC_MDSS_PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
- [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
- [GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
- [GCC_GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
- [GCC_GFX3D_OXILI_CLK] = &gcc_oxili_gfx3d_clk.clkr,
- [GCC_GFX3D_BIMC_CLK] = &gcc_bimc_gfx_clk.clkr,
- [GCC_GFX3D_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
- [GCC_GFX3D_OXILI_AON_CLK] = &gcc_oxili_aon_clk.clkr,
- [GCC_GFX3D_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
- [GCC_GFX3D_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
- [GCC_GFX3D_TBU0_CLK] = &gcc_gfx_tbu_clk.clkr,
- [GCC_GFX3D_TBU1_CLK] = &gcc_gfx_1_tbu_clk.clkr,
- [GCC_GFX3D_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
- [GCC_GFX3D_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
- };
- static const struct qcom_reset_map gcc_msm8976_resets[] = {
- [RST_CAMSS_MICRO_BCR] = { 0x56008 },
- [RST_USB_HS_BCR] = { 0x41000 },
- [RST_QUSB2_PHY_BCR] = { 0x4103c },
- [RST_USB2_HS_PHY_ONLY_BCR] = { 0x41034 },
- [RST_USB_HS_PHY_CFG_AHB_BCR] = { 0x41038 },
- [RST_USB_FS_BCR] = { 0x3f000 },
- [RST_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
- [RST_CAMSS_CSI_VFE1_BCR] = { 0x58070 },
- [RST_CAMSS_VFE1_BCR] = { 0x5807c },
- [RST_CAMSS_CPP_BCR] = { 0x58080 },
- [RST_MSS_BCR] = { 0x71000 },
- };
- static struct gdsc *gcc_msm8976_gdscs[] = {
- [VENUS_GDSC] = &venus_gdsc,
- [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
- [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
- [MDSS_GDSC] = &mdss_gdsc,
- [JPEG_GDSC] = &jpeg_gdsc,
- [VFE0_GDSC] = &vfe0_gdsc,
- [VFE1_GDSC] = &vfe1_gdsc,
- [CPP_GDSC] = &cpp_gdsc,
- [OXILI_GX_GDSC] = &oxili_gx_gdsc,
- [OXILI_CX_GDSC] = &oxili_cx_gdsc,
- };
- static const struct regmap_config gcc_msm8976_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x7fffc,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_msm8976_desc = {
- .config = &gcc_msm8976_regmap_config,
- .clks = gcc_msm8976_clocks,
- .num_clks = ARRAY_SIZE(gcc_msm8976_clocks),
- .resets = gcc_msm8976_resets,
- .num_resets = ARRAY_SIZE(gcc_msm8976_resets),
- .gdscs = gcc_msm8976_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_msm8976_gdscs),
- };
- static const struct of_device_id gcc_msm8976_match_table[] = {
- { .compatible = "qcom,gcc-msm8976" }, /* Also valid for 8x56 */
- { .compatible = "qcom,gcc-msm8976-v1.1" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_msm8976_match_table);
- static int gcc_msm8976_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- if (of_device_is_compatible(pdev->dev.of_node, "qcom,gcc-msm8976-v1.1")) {
- sdcc1_apps_clk_src.parent_map = gcc_parent_map_v1_1;
- sdcc1_apps_clk_src.freq_tbl = ftbl_sdcc1_8976_v1_1_apps_clk_src;
- sdcc1_apps_clk_src.clkr.hw.init = &sdcc1_apps_clk_src_8976v1_1_init;
- }
- regmap = qcom_cc_map(pdev, &gcc_msm8976_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- /* Set Sleep and Wakeup cycles to 0 for GMEM clock */
- ret = regmap_update_bits(regmap, gcc_oxili_gmem_clk.clkr.enable_reg, 0xff0, 0);
- if (ret)
- return ret;
- clk_pll_configure_sr_hpm_lp(&gpll3, regmap, &gpll3_config, true);
- /* Enable AUX2 clock for APSS */
- ret = regmap_update_bits(regmap, 0x60000, BIT(2), BIT(2));
- if (ret)
- return ret;
- /* Set Sleep cycles to 0 for OXILI clock */
- ret = regmap_update_bits(regmap, gcc_oxili_gfx3d_clk.clkr.enable_reg, 0xf0, 0);
- if (ret)
- return ret;
- return qcom_cc_really_probe(&pdev->dev, &gcc_msm8976_desc, regmap);
- }
- static struct platform_driver gcc_msm8976_driver = {
- .probe = gcc_msm8976_probe,
- .driver = {
- .name = "qcom,gcc-msm8976",
- .of_match_table = gcc_msm8976_match_table,
- },
- };
- static int __init gcc_msm8976_init(void)
- {
- return platform_driver_register(&gcc_msm8976_driver);
- }
- core_initcall(gcc_msm8976_init);
- static void __exit gcc_msm8976_exit(void)
- {
- platform_driver_unregister(&gcc_msm8976_driver);
- }
- module_exit(gcc_msm8976_exit);
- MODULE_AUTHOR("AngeloGioacchino Del Regno <angelogioacchino.delregno@somainline.org>");
- MODULE_LICENSE("GPL v2");
- MODULE_DESCRIPTION("QTI MSM8996 Global Clock Controller");
|