gcc-msm8994.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/clk-provider.h>
  5. #include <linux/kernel.h>
  6. #include <linux/init.h>
  7. #include <linux/err.h>
  8. #include <linux/ctype.h>
  9. #include <linux/io.h>
  10. #include <linux/of.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/module.h>
  13. #include <linux/regmap.h>
  14. #include <dt-bindings/clock/qcom,gcc-msm8994.h>
  15. #include "common.h"
  16. #include "clk-regmap.h"
  17. #include "clk-alpha-pll.h"
  18. #include "clk-rcg.h"
  19. #include "clk-branch.h"
  20. #include "reset.h"
  21. #include "gdsc.h"
  22. enum {
  23. P_XO,
  24. P_GPLL0,
  25. P_GPLL4,
  26. };
  27. static struct clk_alpha_pll gpll0_early = {
  28. .offset = 0,
  29. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  30. .clkr = {
  31. .enable_reg = 0x1480,
  32. .enable_mask = BIT(0),
  33. .hw.init = &(struct clk_init_data){
  34. .name = "gpll0_early",
  35. .parent_data = &(const struct clk_parent_data){
  36. .fw_name = "xo",
  37. },
  38. .num_parents = 1,
  39. .ops = &clk_alpha_pll_ops,
  40. },
  41. },
  42. };
  43. static struct clk_alpha_pll_postdiv gpll0 = {
  44. .offset = 0,
  45. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  46. .clkr.hw.init = &(struct clk_init_data){
  47. .name = "gpll0",
  48. .parent_hws = (const struct clk_hw*[]){
  49. &gpll0_early.clkr.hw
  50. },
  51. .num_parents = 1,
  52. .ops = &clk_alpha_pll_postdiv_ops,
  53. },
  54. };
  55. static struct clk_alpha_pll gpll4_early = {
  56. .offset = 0x1dc0,
  57. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  58. .clkr = {
  59. .enable_reg = 0x1480,
  60. .enable_mask = BIT(4),
  61. .hw.init = &(struct clk_init_data){
  62. .name = "gpll4_early",
  63. .parent_data = &(const struct clk_parent_data){
  64. .fw_name = "xo",
  65. },
  66. .num_parents = 1,
  67. .ops = &clk_alpha_pll_ops,
  68. },
  69. },
  70. };
  71. static struct clk_alpha_pll_postdiv gpll4 = {
  72. .offset = 0x1dc0,
  73. .width = 4,
  74. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  75. .clkr.hw.init = &(struct clk_init_data){
  76. .name = "gpll4",
  77. .parent_hws = (const struct clk_hw*[]){
  78. &gpll4_early.clkr.hw
  79. },
  80. .num_parents = 1,
  81. .ops = &clk_alpha_pll_postdiv_ops,
  82. },
  83. };
  84. static const struct parent_map gcc_xo_gpll0_map[] = {
  85. { P_XO, 0 },
  86. { P_GPLL0, 1 },
  87. };
  88. static const struct clk_parent_data gcc_xo_gpll0[] = {
  89. { .fw_name = "xo" },
  90. { .hw = &gpll0.clkr.hw },
  91. };
  92. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  93. { P_XO, 0 },
  94. { P_GPLL0, 1 },
  95. { P_GPLL4, 5 },
  96. };
  97. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  98. { .fw_name = "xo" },
  99. { .hw = &gpll0.clkr.hw },
  100. { .hw = &gpll4.clkr.hw },
  101. };
  102. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  103. F(50000000, P_GPLL0, 12, 0, 0),
  104. F(100000000, P_GPLL0, 6, 0, 0),
  105. F(150000000, P_GPLL0, 4, 0, 0),
  106. F(171430000, P_GPLL0, 3.5, 0, 0),
  107. F(200000000, P_GPLL0, 3, 0, 0),
  108. F(240000000, P_GPLL0, 2.5, 0, 0),
  109. { }
  110. };
  111. static struct clk_rcg2 ufs_axi_clk_src = {
  112. .cmd_rcgr = 0x1d68,
  113. .mnd_width = 8,
  114. .hid_width = 5,
  115. .parent_map = gcc_xo_gpll0_map,
  116. .freq_tbl = ftbl_ufs_axi_clk_src,
  117. .clkr.hw.init = &(struct clk_init_data){
  118. .name = "ufs_axi_clk_src",
  119. .parent_data = gcc_xo_gpll0,
  120. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  121. .ops = &clk_rcg2_ops,
  122. },
  123. };
  124. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  125. F(19200000, P_XO, 1, 0, 0),
  126. F(125000000, P_GPLL0, 1, 5, 24),
  127. { }
  128. };
  129. static struct clk_rcg2 usb30_master_clk_src = {
  130. .cmd_rcgr = 0x03d4,
  131. .mnd_width = 8,
  132. .hid_width = 5,
  133. .parent_map = gcc_xo_gpll0_map,
  134. .freq_tbl = ftbl_usb30_master_clk_src,
  135. .clkr.hw.init = &(struct clk_init_data){
  136. .name = "usb30_master_clk_src",
  137. .parent_data = gcc_xo_gpll0,
  138. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  139. .ops = &clk_rcg2_ops,
  140. },
  141. };
  142. static const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  143. F(19200000, P_XO, 1, 0, 0),
  144. F(50000000, P_GPLL0, 12, 0, 0),
  145. { }
  146. };
  147. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  148. .cmd_rcgr = 0x0660,
  149. .hid_width = 5,
  150. .parent_map = gcc_xo_gpll0_map,
  151. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  152. .clkr.hw.init = &(struct clk_init_data){
  153. .name = "blsp1_qup1_i2c_apps_clk_src",
  154. .parent_data = gcc_xo_gpll0,
  155. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  156. .ops = &clk_rcg2_ops,
  157. },
  158. };
  159. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  160. F(960000, P_XO, 10, 1, 2),
  161. F(4800000, P_XO, 4, 0, 0),
  162. F(9600000, P_XO, 2, 0, 0),
  163. F(15000000, P_GPLL0, 10, 1, 4),
  164. F(19200000, P_XO, 1, 0, 0),
  165. F(24000000, P_GPLL0, 12.5, 1, 2),
  166. F(25000000, P_GPLL0, 12, 1, 2),
  167. F(48000000, P_GPLL0, 12.5, 0, 0),
  168. F(50000000, P_GPLL0, 12, 0, 0),
  169. { }
  170. };
  171. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src_8992[] = {
  172. F(960000, P_XO, 10, 1, 2),
  173. F(4800000, P_XO, 4, 0, 0),
  174. F(9600000, P_XO, 2, 0, 0),
  175. F(15000000, P_GPLL0, 10, 1, 4),
  176. F(19200000, P_XO, 1, 0, 0),
  177. F(25000000, P_GPLL0, 12, 1, 2),
  178. F(50000000, P_GPLL0, 12, 0, 0),
  179. { }
  180. };
  181. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  182. .cmd_rcgr = 0x064c,
  183. .mnd_width = 8,
  184. .hid_width = 5,
  185. .parent_map = gcc_xo_gpll0_map,
  186. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  187. .clkr.hw.init = &(struct clk_init_data){
  188. .name = "blsp1_qup1_spi_apps_clk_src",
  189. .parent_data = gcc_xo_gpll0,
  190. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  191. .ops = &clk_rcg2_ops,
  192. },
  193. };
  194. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  195. .cmd_rcgr = 0x06e0,
  196. .hid_width = 5,
  197. .parent_map = gcc_xo_gpll0_map,
  198. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  199. .clkr.hw.init = &(struct clk_init_data){
  200. .name = "blsp1_qup2_i2c_apps_clk_src",
  201. .parent_data = gcc_xo_gpll0,
  202. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  203. .ops = &clk_rcg2_ops,
  204. },
  205. };
  206. static const struct freq_tbl ftbl_blsp1_qup2_spi_apps_clk_src[] = {
  207. F(960000, P_XO, 10, 1, 2),
  208. F(4800000, P_XO, 4, 0, 0),
  209. F(9600000, P_XO, 2, 0, 0),
  210. F(15000000, P_GPLL0, 10, 1, 4),
  211. F(19200000, P_XO, 1, 0, 0),
  212. F(24000000, P_GPLL0, 12.5, 1, 2),
  213. F(25000000, P_GPLL0, 12, 1, 2),
  214. F(42860000, P_GPLL0, 14, 0, 0),
  215. F(46150000, P_GPLL0, 13, 0, 0),
  216. { }
  217. };
  218. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  219. .cmd_rcgr = 0x06cc,
  220. .mnd_width = 8,
  221. .hid_width = 5,
  222. .parent_map = gcc_xo_gpll0_map,
  223. .freq_tbl = ftbl_blsp1_qup2_spi_apps_clk_src,
  224. .clkr.hw.init = &(struct clk_init_data){
  225. .name = "blsp1_qup2_spi_apps_clk_src",
  226. .parent_data = gcc_xo_gpll0,
  227. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  228. .ops = &clk_rcg2_ops,
  229. },
  230. };
  231. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  232. .cmd_rcgr = 0x0760,
  233. .hid_width = 5,
  234. .parent_map = gcc_xo_gpll0_map,
  235. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  236. .clkr.hw.init = &(struct clk_init_data){
  237. .name = "blsp1_qup3_i2c_apps_clk_src",
  238. .parent_data = gcc_xo_gpll0,
  239. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  240. .ops = &clk_rcg2_ops,
  241. },
  242. };
  243. static const struct freq_tbl ftbl_blsp1_qup3_4_spi_apps_clk_src[] = {
  244. F(960000, P_XO, 10, 1, 2),
  245. F(4800000, P_XO, 4, 0, 0),
  246. F(9600000, P_XO, 2, 0, 0),
  247. F(15000000, P_GPLL0, 10, 1, 4),
  248. F(19200000, P_XO, 1, 0, 0),
  249. F(24000000, P_GPLL0, 12.5, 1, 2),
  250. F(25000000, P_GPLL0, 12, 1, 2),
  251. F(42860000, P_GPLL0, 14, 0, 0),
  252. F(44440000, P_GPLL0, 13.5, 0, 0),
  253. { }
  254. };
  255. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  256. .cmd_rcgr = 0x074c,
  257. .mnd_width = 8,
  258. .hid_width = 5,
  259. .parent_map = gcc_xo_gpll0_map,
  260. .freq_tbl = ftbl_blsp1_qup3_4_spi_apps_clk_src,
  261. .clkr.hw.init = &(struct clk_init_data){
  262. .name = "blsp1_qup3_spi_apps_clk_src",
  263. .parent_data = gcc_xo_gpll0,
  264. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  265. .ops = &clk_rcg2_ops,
  266. },
  267. };
  268. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  269. .cmd_rcgr = 0x07e0,
  270. .hid_width = 5,
  271. .parent_map = gcc_xo_gpll0_map,
  272. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  273. .clkr.hw.init = &(struct clk_init_data){
  274. .name = "blsp1_qup4_i2c_apps_clk_src",
  275. .parent_data = gcc_xo_gpll0,
  276. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  277. .ops = &clk_rcg2_ops,
  278. },
  279. };
  280. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  281. .cmd_rcgr = 0x07cc,
  282. .mnd_width = 8,
  283. .hid_width = 5,
  284. .parent_map = gcc_xo_gpll0_map,
  285. .freq_tbl = ftbl_blsp1_qup3_4_spi_apps_clk_src,
  286. .clkr.hw.init = &(struct clk_init_data){
  287. .name = "blsp1_qup4_spi_apps_clk_src",
  288. .parent_data = gcc_xo_gpll0,
  289. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  290. .ops = &clk_rcg2_ops,
  291. },
  292. };
  293. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  294. .cmd_rcgr = 0x0860,
  295. .hid_width = 5,
  296. .parent_map = gcc_xo_gpll0_map,
  297. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  298. .clkr.hw.init = &(struct clk_init_data){
  299. .name = "blsp1_qup5_i2c_apps_clk_src",
  300. .parent_data = gcc_xo_gpll0,
  301. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  302. .ops = &clk_rcg2_ops,
  303. },
  304. };
  305. static const struct freq_tbl ftbl_blsp1_qup5_spi_apps_clk_src[] = {
  306. F(960000, P_XO, 10, 1, 2),
  307. F(4800000, P_XO, 4, 0, 0),
  308. F(9600000, P_XO, 2, 0, 0),
  309. F(15000000, P_GPLL0, 10, 1, 4),
  310. F(19200000, P_XO, 1, 0, 0),
  311. F(24000000, P_GPLL0, 12.5, 1, 2),
  312. F(25000000, P_GPLL0, 12, 1, 2),
  313. F(40000000, P_GPLL0, 15, 0, 0),
  314. F(42860000, P_GPLL0, 14, 0, 0),
  315. { }
  316. };
  317. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  318. .cmd_rcgr = 0x084c,
  319. .mnd_width = 8,
  320. .hid_width = 5,
  321. .parent_map = gcc_xo_gpll0_map,
  322. .freq_tbl = ftbl_blsp1_qup5_spi_apps_clk_src,
  323. .clkr.hw.init = &(struct clk_init_data){
  324. .name = "blsp1_qup5_spi_apps_clk_src",
  325. .parent_data = gcc_xo_gpll0,
  326. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  327. .ops = &clk_rcg2_ops,
  328. },
  329. };
  330. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  331. .cmd_rcgr = 0x08e0,
  332. .hid_width = 5,
  333. .parent_map = gcc_xo_gpll0_map,
  334. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  335. .clkr.hw.init = &(struct clk_init_data){
  336. .name = "blsp1_qup6_i2c_apps_clk_src",
  337. .parent_data = gcc_xo_gpll0,
  338. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  339. .ops = &clk_rcg2_ops,
  340. },
  341. };
  342. static const struct freq_tbl ftbl_blsp1_qup6_spi_apps_clk_src[] = {
  343. F(960000, P_XO, 10, 1, 2),
  344. F(4800000, P_XO, 4, 0, 0),
  345. F(9600000, P_XO, 2, 0, 0),
  346. F(15000000, P_GPLL0, 10, 1, 4),
  347. F(19200000, P_XO, 1, 0, 0),
  348. F(24000000, P_GPLL0, 12.5, 1, 2),
  349. F(27906976, P_GPLL0, 1, 2, 43),
  350. F(41380000, P_GPLL0, 15, 0, 0),
  351. F(42860000, P_GPLL0, 14, 0, 0),
  352. { }
  353. };
  354. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  355. .cmd_rcgr = 0x08cc,
  356. .mnd_width = 8,
  357. .hid_width = 5,
  358. .parent_map = gcc_xo_gpll0_map,
  359. .freq_tbl = ftbl_blsp1_qup6_spi_apps_clk_src,
  360. .clkr.hw.init = &(struct clk_init_data){
  361. .name = "blsp1_qup6_spi_apps_clk_src",
  362. .parent_data = gcc_xo_gpll0,
  363. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  364. .ops = &clk_rcg2_ops,
  365. },
  366. };
  367. static const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  368. F(3686400, P_GPLL0, 1, 96, 15625),
  369. F(7372800, P_GPLL0, 1, 192, 15625),
  370. F(14745600, P_GPLL0, 1, 384, 15625),
  371. F(16000000, P_GPLL0, 5, 2, 15),
  372. F(19200000, P_XO, 1, 0, 0),
  373. F(24000000, P_GPLL0, 5, 1, 5),
  374. F(32000000, P_GPLL0, 1, 4, 75),
  375. F(40000000, P_GPLL0, 15, 0, 0),
  376. F(46400000, P_GPLL0, 1, 29, 375),
  377. F(48000000, P_GPLL0, 12.5, 0, 0),
  378. F(51200000, P_GPLL0, 1, 32, 375),
  379. F(56000000, P_GPLL0, 1, 7, 75),
  380. F(58982400, P_GPLL0, 1, 1536, 15625),
  381. F(60000000, P_GPLL0, 10, 0, 0),
  382. F(63160000, P_GPLL0, 9.5, 0, 0),
  383. { }
  384. };
  385. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  386. .cmd_rcgr = 0x068c,
  387. .mnd_width = 16,
  388. .hid_width = 5,
  389. .parent_map = gcc_xo_gpll0_map,
  390. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  391. .clkr.hw.init = &(struct clk_init_data){
  392. .name = "blsp1_uart1_apps_clk_src",
  393. .parent_data = gcc_xo_gpll0,
  394. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  395. .ops = &clk_rcg2_ops,
  396. },
  397. };
  398. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  399. .cmd_rcgr = 0x070c,
  400. .mnd_width = 16,
  401. .hid_width = 5,
  402. .parent_map = gcc_xo_gpll0_map,
  403. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  404. .clkr.hw.init = &(struct clk_init_data){
  405. .name = "blsp1_uart2_apps_clk_src",
  406. .parent_data = gcc_xo_gpll0,
  407. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  408. .ops = &clk_rcg2_ops,
  409. },
  410. };
  411. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  412. .cmd_rcgr = 0x078c,
  413. .mnd_width = 16,
  414. .hid_width = 5,
  415. .parent_map = gcc_xo_gpll0_map,
  416. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  417. .clkr.hw.init = &(struct clk_init_data){
  418. .name = "blsp1_uart3_apps_clk_src",
  419. .parent_data = gcc_xo_gpll0,
  420. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  421. .ops = &clk_rcg2_ops,
  422. },
  423. };
  424. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  425. .cmd_rcgr = 0x080c,
  426. .mnd_width = 16,
  427. .hid_width = 5,
  428. .parent_map = gcc_xo_gpll0_map,
  429. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  430. .clkr.hw.init = &(struct clk_init_data){
  431. .name = "blsp1_uart4_apps_clk_src",
  432. .parent_data = gcc_xo_gpll0,
  433. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  434. .ops = &clk_rcg2_ops,
  435. },
  436. };
  437. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  438. .cmd_rcgr = 0x088c,
  439. .mnd_width = 16,
  440. .hid_width = 5,
  441. .parent_map = gcc_xo_gpll0_map,
  442. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  443. .clkr.hw.init = &(struct clk_init_data){
  444. .name = "blsp1_uart5_apps_clk_src",
  445. .parent_data = gcc_xo_gpll0,
  446. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  447. .ops = &clk_rcg2_ops,
  448. },
  449. };
  450. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  451. .cmd_rcgr = 0x090c,
  452. .mnd_width = 16,
  453. .hid_width = 5,
  454. .parent_map = gcc_xo_gpll0_map,
  455. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  456. .clkr.hw.init = &(struct clk_init_data){
  457. .name = "blsp1_uart6_apps_clk_src",
  458. .parent_data = gcc_xo_gpll0,
  459. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  460. .ops = &clk_rcg2_ops,
  461. },
  462. };
  463. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  464. .cmd_rcgr = 0x09a0,
  465. .hid_width = 5,
  466. .parent_map = gcc_xo_gpll0_map,
  467. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  468. .clkr.hw.init = &(struct clk_init_data){
  469. .name = "blsp2_qup1_i2c_apps_clk_src",
  470. .parent_data = gcc_xo_gpll0,
  471. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  472. .ops = &clk_rcg2_ops,
  473. },
  474. };
  475. static const struct freq_tbl ftbl_blsp2_qup1_2_spi_apps_clk_src[] = {
  476. F(960000, P_XO, 10, 1, 2),
  477. F(4800000, P_XO, 4, 0, 0),
  478. F(9600000, P_XO, 2, 0, 0),
  479. F(15000000, P_GPLL0, 10, 1, 4),
  480. F(19200000, P_XO, 1, 0, 0),
  481. F(24000000, P_GPLL0, 12.5, 1, 2),
  482. F(25000000, P_GPLL0, 12, 1, 2),
  483. F(42860000, P_GPLL0, 14, 0, 0),
  484. F(44440000, P_GPLL0, 13.5, 0, 0),
  485. { }
  486. };
  487. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  488. .cmd_rcgr = 0x098c,
  489. .mnd_width = 8,
  490. .hid_width = 5,
  491. .parent_map = gcc_xo_gpll0_map,
  492. .freq_tbl = ftbl_blsp2_qup1_2_spi_apps_clk_src,
  493. .clkr.hw.init = &(struct clk_init_data){
  494. .name = "blsp2_qup1_spi_apps_clk_src",
  495. .parent_data = gcc_xo_gpll0,
  496. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  497. .ops = &clk_rcg2_ops,
  498. },
  499. };
  500. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  501. .cmd_rcgr = 0x0a20,
  502. .hid_width = 5,
  503. .parent_map = gcc_xo_gpll0_map,
  504. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  505. .clkr.hw.init = &(struct clk_init_data){
  506. .name = "blsp2_qup2_i2c_apps_clk_src",
  507. .parent_data = gcc_xo_gpll0,
  508. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  509. .ops = &clk_rcg2_ops,
  510. },
  511. };
  512. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  513. .cmd_rcgr = 0x0a0c,
  514. .mnd_width = 8,
  515. .hid_width = 5,
  516. .parent_map = gcc_xo_gpll0_map,
  517. .freq_tbl = ftbl_blsp2_qup1_2_spi_apps_clk_src,
  518. .clkr.hw.init = &(struct clk_init_data){
  519. .name = "blsp2_qup2_spi_apps_clk_src",
  520. .parent_data = gcc_xo_gpll0,
  521. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  522. .ops = &clk_rcg2_ops,
  523. },
  524. };
  525. static const struct freq_tbl ftbl_blsp2_qup3_4_spi_apps_clk_src[] = {
  526. F(960000, P_XO, 10, 1, 2),
  527. F(4800000, P_XO, 4, 0, 0),
  528. F(9600000, P_XO, 2, 0, 0),
  529. F(15000000, P_GPLL0, 10, 1, 4),
  530. F(19200000, P_XO, 1, 0, 0),
  531. F(24000000, P_GPLL0, 12.5, 1, 2),
  532. F(25000000, P_GPLL0, 12, 1, 2),
  533. F(42860000, P_GPLL0, 14, 0, 0),
  534. F(48000000, P_GPLL0, 12.5, 0, 0),
  535. { }
  536. };
  537. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  538. .cmd_rcgr = 0x0aa0,
  539. .hid_width = 5,
  540. .parent_map = gcc_xo_gpll0_map,
  541. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  542. .clkr.hw.init = &(struct clk_init_data){
  543. .name = "blsp2_qup3_i2c_apps_clk_src",
  544. .parent_data = gcc_xo_gpll0,
  545. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  546. .ops = &clk_rcg2_ops,
  547. },
  548. };
  549. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  550. .cmd_rcgr = 0x0a8c,
  551. .mnd_width = 8,
  552. .hid_width = 5,
  553. .parent_map = gcc_xo_gpll0_map,
  554. .freq_tbl = ftbl_blsp2_qup3_4_spi_apps_clk_src,
  555. .clkr.hw.init = &(struct clk_init_data){
  556. .name = "blsp2_qup3_spi_apps_clk_src",
  557. .parent_data = gcc_xo_gpll0,
  558. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  559. .ops = &clk_rcg2_ops,
  560. },
  561. };
  562. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  563. .cmd_rcgr = 0x0b20,
  564. .hid_width = 5,
  565. .parent_map = gcc_xo_gpll0_map,
  566. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  567. .clkr.hw.init = &(struct clk_init_data){
  568. .name = "blsp2_qup4_i2c_apps_clk_src",
  569. .parent_data = gcc_xo_gpll0,
  570. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  571. .ops = &clk_rcg2_ops,
  572. },
  573. };
  574. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  575. .cmd_rcgr = 0x0b0c,
  576. .mnd_width = 8,
  577. .hid_width = 5,
  578. .parent_map = gcc_xo_gpll0_map,
  579. .freq_tbl = ftbl_blsp2_qup3_4_spi_apps_clk_src,
  580. .clkr.hw.init = &(struct clk_init_data){
  581. .name = "blsp2_qup4_spi_apps_clk_src",
  582. .parent_data = gcc_xo_gpll0,
  583. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  584. .ops = &clk_rcg2_ops,
  585. },
  586. };
  587. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  588. .cmd_rcgr = 0x0ba0,
  589. .hid_width = 5,
  590. .parent_map = gcc_xo_gpll0_map,
  591. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  592. .clkr.hw.init = &(struct clk_init_data){
  593. .name = "blsp2_qup5_i2c_apps_clk_src",
  594. .parent_data = gcc_xo_gpll0,
  595. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  596. .ops = &clk_rcg2_ops,
  597. },
  598. };
  599. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  600. .cmd_rcgr = 0x0b8c,
  601. .mnd_width = 8,
  602. .hid_width = 5,
  603. .parent_map = gcc_xo_gpll0_map,
  604. /* BLSP1 QUP1 and BLSP2 QUP5 use the same freqs */
  605. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "blsp2_qup5_spi_apps_clk_src",
  608. .parent_data = gcc_xo_gpll0,
  609. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  614. .cmd_rcgr = 0x0c20,
  615. .hid_width = 5,
  616. .parent_map = gcc_xo_gpll0_map,
  617. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "blsp2_qup6_i2c_apps_clk_src",
  620. .parent_data = gcc_xo_gpll0,
  621. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static const struct freq_tbl ftbl_blsp2_qup6_spi_apps_clk_src[] = {
  626. F(960000, P_XO, 10, 1, 2),
  627. F(4800000, P_XO, 4, 0, 0),
  628. F(9600000, P_XO, 2, 0, 0),
  629. F(15000000, P_GPLL0, 10, 1, 4),
  630. F(19200000, P_XO, 1, 0, 0),
  631. F(24000000, P_GPLL0, 12.5, 1, 2),
  632. F(25000000, P_GPLL0, 12, 1, 2),
  633. F(44440000, P_GPLL0, 13.5, 0, 0),
  634. F(48000000, P_GPLL0, 12.5, 0, 0),
  635. { }
  636. };
  637. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  638. .cmd_rcgr = 0x0c0c,
  639. .mnd_width = 8,
  640. .hid_width = 5,
  641. .parent_map = gcc_xo_gpll0_map,
  642. .freq_tbl = ftbl_blsp2_qup6_spi_apps_clk_src,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "blsp2_qup6_spi_apps_clk_src",
  645. .parent_data = gcc_xo_gpll0,
  646. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  651. .cmd_rcgr = 0x09cc,
  652. .mnd_width = 16,
  653. .hid_width = 5,
  654. .parent_map = gcc_xo_gpll0_map,
  655. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  656. .clkr.hw.init = &(struct clk_init_data){
  657. .name = "blsp2_uart1_apps_clk_src",
  658. .parent_data = gcc_xo_gpll0,
  659. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  660. .ops = &clk_rcg2_ops,
  661. },
  662. };
  663. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  664. .cmd_rcgr = 0x0a4c,
  665. .mnd_width = 16,
  666. .hid_width = 5,
  667. .parent_map = gcc_xo_gpll0_map,
  668. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  669. .clkr.hw.init = &(struct clk_init_data){
  670. .name = "blsp2_uart2_apps_clk_src",
  671. .parent_data = gcc_xo_gpll0,
  672. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  673. .ops = &clk_rcg2_ops,
  674. },
  675. };
  676. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  677. .cmd_rcgr = 0x0acc,
  678. .mnd_width = 16,
  679. .hid_width = 5,
  680. .parent_map = gcc_xo_gpll0_map,
  681. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  682. .clkr.hw.init = &(struct clk_init_data){
  683. .name = "blsp2_uart3_apps_clk_src",
  684. .parent_data = gcc_xo_gpll0,
  685. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  686. .ops = &clk_rcg2_ops,
  687. },
  688. };
  689. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  690. .cmd_rcgr = 0x0b4c,
  691. .mnd_width = 16,
  692. .hid_width = 5,
  693. .parent_map = gcc_xo_gpll0_map,
  694. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  695. .clkr.hw.init = &(struct clk_init_data){
  696. .name = "blsp2_uart4_apps_clk_src",
  697. .parent_data = gcc_xo_gpll0,
  698. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  699. .ops = &clk_rcg2_ops,
  700. },
  701. };
  702. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  703. .cmd_rcgr = 0x0bcc,
  704. .mnd_width = 16,
  705. .hid_width = 5,
  706. .parent_map = gcc_xo_gpll0_map,
  707. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  708. .clkr.hw.init = &(struct clk_init_data){
  709. .name = "blsp2_uart5_apps_clk_src",
  710. .parent_data = gcc_xo_gpll0,
  711. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  712. .ops = &clk_rcg2_ops,
  713. },
  714. };
  715. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  716. .cmd_rcgr = 0x0c4c,
  717. .mnd_width = 16,
  718. .hid_width = 5,
  719. .parent_map = gcc_xo_gpll0_map,
  720. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  721. .clkr.hw.init = &(struct clk_init_data){
  722. .name = "blsp2_uart6_apps_clk_src",
  723. .parent_data = gcc_xo_gpll0,
  724. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  725. .ops = &clk_rcg2_ops,
  726. },
  727. };
  728. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  729. F(19200000, P_XO, 1, 0, 0),
  730. F(100000000, P_GPLL0, 6, 0, 0),
  731. F(200000000, P_GPLL0, 3, 0, 0),
  732. { }
  733. };
  734. static struct clk_rcg2 gp1_clk_src = {
  735. .cmd_rcgr = 0x1904,
  736. .mnd_width = 8,
  737. .hid_width = 5,
  738. .parent_map = gcc_xo_gpll0_map,
  739. .freq_tbl = ftbl_gp1_clk_src,
  740. .clkr.hw.init = &(struct clk_init_data){
  741. .name = "gp1_clk_src",
  742. .parent_data = gcc_xo_gpll0,
  743. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  744. .ops = &clk_rcg2_ops,
  745. },
  746. };
  747. static const struct freq_tbl ftbl_gp2_clk_src[] = {
  748. F(19200000, P_XO, 1, 0, 0),
  749. F(100000000, P_GPLL0, 6, 0, 0),
  750. F(200000000, P_GPLL0, 3, 0, 0),
  751. { }
  752. };
  753. static struct clk_rcg2 gp2_clk_src = {
  754. .cmd_rcgr = 0x1944,
  755. .mnd_width = 8,
  756. .hid_width = 5,
  757. .parent_map = gcc_xo_gpll0_map,
  758. .freq_tbl = ftbl_gp2_clk_src,
  759. .clkr.hw.init = &(struct clk_init_data){
  760. .name = "gp2_clk_src",
  761. .parent_data = gcc_xo_gpll0,
  762. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  763. .ops = &clk_rcg2_ops,
  764. },
  765. };
  766. static const struct freq_tbl ftbl_gp3_clk_src[] = {
  767. F(19200000, P_XO, 1, 0, 0),
  768. F(100000000, P_GPLL0, 6, 0, 0),
  769. F(200000000, P_GPLL0, 3, 0, 0),
  770. { }
  771. };
  772. static struct clk_rcg2 gp3_clk_src = {
  773. .cmd_rcgr = 0x1984,
  774. .mnd_width = 8,
  775. .hid_width = 5,
  776. .parent_map = gcc_xo_gpll0_map,
  777. .freq_tbl = ftbl_gp3_clk_src,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "gp3_clk_src",
  780. .parent_data = gcc_xo_gpll0,
  781. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  782. .ops = &clk_rcg2_ops,
  783. },
  784. };
  785. static const struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  786. F(1011000, P_XO, 1, 1, 19),
  787. { }
  788. };
  789. static struct clk_rcg2 pcie_0_aux_clk_src = {
  790. .cmd_rcgr = 0x1b00,
  791. .mnd_width = 8,
  792. .hid_width = 5,
  793. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  794. .clkr.hw.init = &(struct clk_init_data){
  795. .name = "pcie_0_aux_clk_src",
  796. .parent_data = &(const struct clk_parent_data){
  797. .fw_name = "xo",
  798. },
  799. .num_parents = 1,
  800. .ops = &clk_rcg2_ops,
  801. },
  802. };
  803. static const struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
  804. F(125000000, P_XO, 1, 0, 0),
  805. { }
  806. };
  807. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  808. .cmd_rcgr = 0x1adc,
  809. .hid_width = 5,
  810. .freq_tbl = ftbl_pcie_pipe_clk_src,
  811. .clkr.hw.init = &(struct clk_init_data){
  812. .name = "pcie_0_pipe_clk_src",
  813. .parent_data = &(const struct clk_parent_data){
  814. .fw_name = "xo",
  815. },
  816. .num_parents = 1,
  817. .ops = &clk_rcg2_ops,
  818. },
  819. };
  820. static const struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
  821. F(1011000, P_XO, 1, 1, 19),
  822. { }
  823. };
  824. static struct clk_rcg2 pcie_1_aux_clk_src = {
  825. .cmd_rcgr = 0x1b80,
  826. .mnd_width = 8,
  827. .hid_width = 5,
  828. .freq_tbl = ftbl_pcie_1_aux_clk_src,
  829. .clkr.hw.init = &(struct clk_init_data){
  830. .name = "pcie_1_aux_clk_src",
  831. .parent_data = &(const struct clk_parent_data){
  832. .fw_name = "xo",
  833. },
  834. .num_parents = 1,
  835. .ops = &clk_rcg2_ops,
  836. },
  837. };
  838. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  839. .cmd_rcgr = 0x1b5c,
  840. .hid_width = 5,
  841. .freq_tbl = ftbl_pcie_pipe_clk_src,
  842. .clkr.hw.init = &(struct clk_init_data){
  843. .name = "pcie_1_pipe_clk_src",
  844. .parent_data = &(const struct clk_parent_data){
  845. .fw_name = "xo",
  846. },
  847. .num_parents = 1,
  848. .ops = &clk_rcg2_ops,
  849. },
  850. };
  851. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  852. F(60000000, P_GPLL0, 10, 0, 0),
  853. { }
  854. };
  855. static struct clk_rcg2 pdm2_clk_src = {
  856. .cmd_rcgr = 0x0cd0,
  857. .hid_width = 5,
  858. .parent_map = gcc_xo_gpll0_map,
  859. .freq_tbl = ftbl_pdm2_clk_src,
  860. .clkr.hw.init = &(struct clk_init_data){
  861. .name = "pdm2_clk_src",
  862. .parent_data = gcc_xo_gpll0,
  863. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  864. .ops = &clk_rcg2_ops,
  865. },
  866. };
  867. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  868. F(144000, P_XO, 16, 3, 25),
  869. F(400000, P_XO, 12, 1, 4),
  870. F(20000000, P_GPLL0, 15, 1, 2),
  871. F(25000000, P_GPLL0, 12, 1, 2),
  872. F(50000000, P_GPLL0, 12, 0, 0),
  873. F(100000000, P_GPLL0, 6, 0, 0),
  874. F(192000000, P_GPLL4, 2, 0, 0),
  875. F(384000000, P_GPLL4, 1, 0, 0),
  876. { }
  877. };
  878. static const struct freq_tbl ftbl_sdcc1_apps_clk_src_8992[] = {
  879. F(144000, P_XO, 16, 3, 25),
  880. F(400000, P_XO, 12, 1, 4),
  881. F(20000000, P_GPLL0, 15, 1, 2),
  882. F(25000000, P_GPLL0, 12, 1, 2),
  883. F(50000000, P_GPLL0, 12, 0, 0),
  884. F(100000000, P_GPLL0, 6, 0, 0),
  885. F(172000000, P_GPLL4, 2, 0, 0),
  886. F(344000000, P_GPLL4, 1, 0, 0),
  887. { }
  888. };
  889. static struct clk_rcg2 sdcc1_apps_clk_src = {
  890. .cmd_rcgr = 0x04d0,
  891. .mnd_width = 8,
  892. .hid_width = 5,
  893. .parent_map = gcc_xo_gpll0_gpll4_map,
  894. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  895. .clkr.hw.init = &(struct clk_init_data){
  896. .name = "sdcc1_apps_clk_src",
  897. .parent_data = gcc_xo_gpll0_gpll4,
  898. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  899. .ops = &clk_rcg2_floor_ops,
  900. },
  901. };
  902. static const struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
  903. F(144000, P_XO, 16, 3, 25),
  904. F(400000, P_XO, 12, 1, 4),
  905. F(20000000, P_GPLL0, 15, 1, 2),
  906. F(25000000, P_GPLL0, 12, 1, 2),
  907. F(50000000, P_GPLL0, 12, 0, 0),
  908. F(100000000, P_GPLL0, 6, 0, 0),
  909. F(200000000, P_GPLL0, 3, 0, 0),
  910. { }
  911. };
  912. static struct clk_rcg2 sdcc2_apps_clk_src = {
  913. .cmd_rcgr = 0x0510,
  914. .mnd_width = 8,
  915. .hid_width = 5,
  916. .parent_map = gcc_xo_gpll0_map,
  917. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  918. .clkr.hw.init = &(struct clk_init_data){
  919. .name = "sdcc2_apps_clk_src",
  920. .parent_data = gcc_xo_gpll0,
  921. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  922. .ops = &clk_rcg2_floor_ops,
  923. },
  924. };
  925. static struct clk_rcg2 sdcc3_apps_clk_src = {
  926. .cmd_rcgr = 0x0550,
  927. .mnd_width = 8,
  928. .hid_width = 5,
  929. .parent_map = gcc_xo_gpll0_map,
  930. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  931. .clkr.hw.init = &(struct clk_init_data){
  932. .name = "sdcc3_apps_clk_src",
  933. .parent_data = gcc_xo_gpll0,
  934. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  935. .ops = &clk_rcg2_floor_ops,
  936. },
  937. };
  938. static struct clk_rcg2 sdcc4_apps_clk_src = {
  939. .cmd_rcgr = 0x0590,
  940. .mnd_width = 8,
  941. .hid_width = 5,
  942. .parent_map = gcc_xo_gpll0_map,
  943. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  944. .clkr.hw.init = &(struct clk_init_data){
  945. .name = "sdcc4_apps_clk_src",
  946. .parent_data = gcc_xo_gpll0,
  947. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  948. .ops = &clk_rcg2_floor_ops,
  949. },
  950. };
  951. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  952. F(105500, P_XO, 1, 1, 182),
  953. { }
  954. };
  955. static struct clk_rcg2 tsif_ref_clk_src = {
  956. .cmd_rcgr = 0x0d90,
  957. .mnd_width = 8,
  958. .hid_width = 5,
  959. .freq_tbl = ftbl_tsif_ref_clk_src,
  960. .clkr.hw.init = &(struct clk_init_data){
  961. .name = "tsif_ref_clk_src",
  962. .parent_data = &(const struct clk_parent_data){
  963. .fw_name = "xo",
  964. },
  965. .num_parents = 1,
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  970. F(19200000, P_XO, 1, 0, 0),
  971. F(60000000, P_GPLL0, 10, 0, 0),
  972. { }
  973. };
  974. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  975. .cmd_rcgr = 0x03e8,
  976. .hid_width = 5,
  977. .parent_map = gcc_xo_gpll0_map,
  978. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  979. .clkr.hw.init = &(struct clk_init_data){
  980. .name = "usb30_mock_utmi_clk_src",
  981. .parent_data = gcc_xo_gpll0,
  982. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  983. .ops = &clk_rcg2_ops,
  984. },
  985. };
  986. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  987. F(1200000, P_XO, 16, 0, 0),
  988. { }
  989. };
  990. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  991. .cmd_rcgr = 0x1414,
  992. .hid_width = 5,
  993. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  994. .clkr.hw.init = &(struct clk_init_data){
  995. .name = "usb3_phy_aux_clk_src",
  996. .parent_data = &(const struct clk_parent_data){
  997. .fw_name = "xo",
  998. },
  999. .num_parents = 1,
  1000. .ops = &clk_rcg2_ops,
  1001. },
  1002. };
  1003. static const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  1004. F(75000000, P_GPLL0, 8, 0, 0),
  1005. { }
  1006. };
  1007. static struct clk_rcg2 usb_hs_system_clk_src = {
  1008. .cmd_rcgr = 0x0490,
  1009. .hid_width = 5,
  1010. .parent_map = gcc_xo_gpll0_map,
  1011. .freq_tbl = ftbl_usb_hs_system_clk_src,
  1012. .clkr.hw.init = &(struct clk_init_data){
  1013. .name = "usb_hs_system_clk_src",
  1014. .parent_data = gcc_xo_gpll0,
  1015. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1016. .ops = &clk_rcg2_ops,
  1017. },
  1018. };
  1019. static struct clk_branch gcc_blsp1_ahb_clk = {
  1020. .halt_reg = 0x05c4,
  1021. .halt_check = BRANCH_HALT_VOTED,
  1022. .clkr = {
  1023. .enable_reg = 0x1484,
  1024. .enable_mask = BIT(17),
  1025. .hw.init = &(struct clk_init_data){
  1026. .name = "gcc_blsp1_ahb_clk",
  1027. .ops = &clk_branch2_ops,
  1028. },
  1029. },
  1030. };
  1031. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1032. .halt_reg = 0x0648,
  1033. .clkr = {
  1034. .enable_reg = 0x0648,
  1035. .enable_mask = BIT(0),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1038. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_i2c_apps_clk_src.clkr.hw },
  1039. .num_parents = 1,
  1040. .flags = CLK_SET_RATE_PARENT,
  1041. .ops = &clk_branch2_ops,
  1042. },
  1043. },
  1044. };
  1045. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1046. .halt_reg = 0x0644,
  1047. .clkr = {
  1048. .enable_reg = 0x0644,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1052. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_spi_apps_clk_src.clkr.hw },
  1053. .num_parents = 1,
  1054. .flags = CLK_SET_RATE_PARENT,
  1055. .ops = &clk_branch2_ops,
  1056. },
  1057. },
  1058. };
  1059. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1060. .halt_reg = 0x06c8,
  1061. .clkr = {
  1062. .enable_reg = 0x06c8,
  1063. .enable_mask = BIT(0),
  1064. .hw.init = &(struct clk_init_data){
  1065. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1066. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_i2c_apps_clk_src.clkr.hw },
  1067. .num_parents = 1,
  1068. .flags = CLK_SET_RATE_PARENT,
  1069. .ops = &clk_branch2_ops,
  1070. },
  1071. },
  1072. };
  1073. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1074. .halt_reg = 0x06c4,
  1075. .clkr = {
  1076. .enable_reg = 0x06c4,
  1077. .enable_mask = BIT(0),
  1078. .hw.init = &(struct clk_init_data){
  1079. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1080. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_spi_apps_clk_src.clkr.hw },
  1081. .num_parents = 1,
  1082. .flags = CLK_SET_RATE_PARENT,
  1083. .ops = &clk_branch2_ops,
  1084. },
  1085. },
  1086. };
  1087. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1088. .halt_reg = 0x0748,
  1089. .clkr = {
  1090. .enable_reg = 0x0748,
  1091. .enable_mask = BIT(0),
  1092. .hw.init = &(struct clk_init_data){
  1093. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1094. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_i2c_apps_clk_src.clkr.hw },
  1095. .num_parents = 1,
  1096. .flags = CLK_SET_RATE_PARENT,
  1097. .ops = &clk_branch2_ops,
  1098. },
  1099. },
  1100. };
  1101. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1102. .halt_reg = 0x0744,
  1103. .clkr = {
  1104. .enable_reg = 0x0744,
  1105. .enable_mask = BIT(0),
  1106. .hw.init = &(struct clk_init_data){
  1107. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1108. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_spi_apps_clk_src.clkr.hw },
  1109. .num_parents = 1,
  1110. .flags = CLK_SET_RATE_PARENT,
  1111. .ops = &clk_branch2_ops,
  1112. },
  1113. },
  1114. };
  1115. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1116. .halt_reg = 0x07c8,
  1117. .clkr = {
  1118. .enable_reg = 0x07c8,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1122. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_i2c_apps_clk_src.clkr.hw },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1130. .halt_reg = 0x07c4,
  1131. .clkr = {
  1132. .enable_reg = 0x07c4,
  1133. .enable_mask = BIT(0),
  1134. .hw.init = &(struct clk_init_data){
  1135. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1136. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_spi_apps_clk_src.clkr.hw },
  1137. .num_parents = 1,
  1138. .flags = CLK_SET_RATE_PARENT,
  1139. .ops = &clk_branch2_ops,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1144. .halt_reg = 0x0848,
  1145. .clkr = {
  1146. .enable_reg = 0x0848,
  1147. .enable_mask = BIT(0),
  1148. .hw.init = &(struct clk_init_data){
  1149. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1150. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_i2c_apps_clk_src.clkr.hw },
  1151. .num_parents = 1,
  1152. .flags = CLK_SET_RATE_PARENT,
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1158. .halt_reg = 0x0844,
  1159. .clkr = {
  1160. .enable_reg = 0x0844,
  1161. .enable_mask = BIT(0),
  1162. .hw.init = &(struct clk_init_data){
  1163. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1164. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_spi_apps_clk_src.clkr.hw },
  1165. .num_parents = 1,
  1166. .flags = CLK_SET_RATE_PARENT,
  1167. .ops = &clk_branch2_ops,
  1168. },
  1169. },
  1170. };
  1171. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1172. .halt_reg = 0x08c8,
  1173. .clkr = {
  1174. .enable_reg = 0x08c8,
  1175. .enable_mask = BIT(0),
  1176. .hw.init = &(struct clk_init_data){
  1177. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1178. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_i2c_apps_clk_src.clkr.hw },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1186. .halt_reg = 0x08c4,
  1187. .clkr = {
  1188. .enable_reg = 0x08c4,
  1189. .enable_mask = BIT(0),
  1190. .hw.init = &(struct clk_init_data){
  1191. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1192. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_spi_apps_clk_src.clkr.hw },
  1193. .num_parents = 1,
  1194. .flags = CLK_SET_RATE_PARENT,
  1195. .ops = &clk_branch2_ops,
  1196. },
  1197. },
  1198. };
  1199. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1200. .halt_reg = 0x0684,
  1201. .clkr = {
  1202. .enable_reg = 0x0684,
  1203. .enable_mask = BIT(0),
  1204. .hw.init = &(struct clk_init_data){
  1205. .name = "gcc_blsp1_uart1_apps_clk",
  1206. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart1_apps_clk_src.clkr.hw },
  1207. .num_parents = 1,
  1208. .flags = CLK_SET_RATE_PARENT,
  1209. .ops = &clk_branch2_ops,
  1210. },
  1211. },
  1212. };
  1213. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1214. .halt_reg = 0x0704,
  1215. .clkr = {
  1216. .enable_reg = 0x0704,
  1217. .enable_mask = BIT(0),
  1218. .hw.init = &(struct clk_init_data){
  1219. .name = "gcc_blsp1_uart2_apps_clk",
  1220. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart2_apps_clk_src.clkr.hw },
  1221. .num_parents = 1,
  1222. .flags = CLK_SET_RATE_PARENT,
  1223. .ops = &clk_branch2_ops,
  1224. },
  1225. },
  1226. };
  1227. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1228. .halt_reg = 0x0784,
  1229. .clkr = {
  1230. .enable_reg = 0x0784,
  1231. .enable_mask = BIT(0),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "gcc_blsp1_uart3_apps_clk",
  1234. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart3_apps_clk_src.clkr.hw },
  1235. .num_parents = 1,
  1236. .flags = CLK_SET_RATE_PARENT,
  1237. .ops = &clk_branch2_ops,
  1238. },
  1239. },
  1240. };
  1241. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1242. .halt_reg = 0x0804,
  1243. .clkr = {
  1244. .enable_reg = 0x0804,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gcc_blsp1_uart4_apps_clk",
  1248. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart4_apps_clk_src.clkr.hw },
  1249. .num_parents = 1,
  1250. .flags = CLK_SET_RATE_PARENT,
  1251. .ops = &clk_branch2_ops,
  1252. },
  1253. },
  1254. };
  1255. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1256. .halt_reg = 0x0884,
  1257. .clkr = {
  1258. .enable_reg = 0x0884,
  1259. .enable_mask = BIT(0),
  1260. .hw.init = &(struct clk_init_data){
  1261. .name = "gcc_blsp1_uart5_apps_clk",
  1262. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart5_apps_clk_src.clkr.hw },
  1263. .num_parents = 1,
  1264. .flags = CLK_SET_RATE_PARENT,
  1265. .ops = &clk_branch2_ops,
  1266. },
  1267. },
  1268. };
  1269. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1270. .halt_reg = 0x0904,
  1271. .clkr = {
  1272. .enable_reg = 0x0904,
  1273. .enable_mask = BIT(0),
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "gcc_blsp1_uart6_apps_clk",
  1276. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart6_apps_clk_src.clkr.hw },
  1277. .num_parents = 1,
  1278. .flags = CLK_SET_RATE_PARENT,
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch gcc_blsp2_ahb_clk = {
  1284. .halt_reg = 0x0944,
  1285. .halt_check = BRANCH_HALT_VOTED,
  1286. .clkr = {
  1287. .enable_reg = 0x1484,
  1288. .enable_mask = BIT(15),
  1289. .hw.init = &(struct clk_init_data){
  1290. .name = "gcc_blsp2_ahb_clk",
  1291. .ops = &clk_branch2_ops,
  1292. },
  1293. },
  1294. };
  1295. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1296. .halt_reg = 0x0988,
  1297. .clkr = {
  1298. .enable_reg = 0x0988,
  1299. .enable_mask = BIT(0),
  1300. .hw.init = &(struct clk_init_data){
  1301. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1302. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup1_i2c_apps_clk_src.clkr.hw },
  1303. .num_parents = 1,
  1304. .flags = CLK_SET_RATE_PARENT,
  1305. .ops = &clk_branch2_ops,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1310. .halt_reg = 0x0984,
  1311. .clkr = {
  1312. .enable_reg = 0x0984,
  1313. .enable_mask = BIT(0),
  1314. .hw.init = &(struct clk_init_data){
  1315. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1316. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup1_spi_apps_clk_src.clkr.hw },
  1317. .num_parents = 1,
  1318. .flags = CLK_SET_RATE_PARENT,
  1319. .ops = &clk_branch2_ops,
  1320. },
  1321. },
  1322. };
  1323. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1324. .halt_reg = 0x0a08,
  1325. .clkr = {
  1326. .enable_reg = 0x0a08,
  1327. .enable_mask = BIT(0),
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1330. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup2_i2c_apps_clk_src.clkr.hw },
  1331. .num_parents = 1,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1338. .halt_reg = 0x0a04,
  1339. .clkr = {
  1340. .enable_reg = 0x0a04,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1344. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup2_spi_apps_clk_src.clkr.hw },
  1345. .num_parents = 1,
  1346. .flags = CLK_SET_RATE_PARENT,
  1347. .ops = &clk_branch2_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1352. .halt_reg = 0x0a88,
  1353. .clkr = {
  1354. .enable_reg = 0x0a88,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1358. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup3_i2c_apps_clk_src.clkr.hw },
  1359. .num_parents = 1,
  1360. .flags = CLK_SET_RATE_PARENT,
  1361. .ops = &clk_branch2_ops,
  1362. },
  1363. },
  1364. };
  1365. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1366. .halt_reg = 0x0a84,
  1367. .clkr = {
  1368. .enable_reg = 0x0a84,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1372. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup3_spi_apps_clk_src.clkr.hw },
  1373. .num_parents = 1,
  1374. .flags = CLK_SET_RATE_PARENT,
  1375. .ops = &clk_branch2_ops,
  1376. },
  1377. },
  1378. };
  1379. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1380. .halt_reg = 0x0b08,
  1381. .clkr = {
  1382. .enable_reg = 0x0b08,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data){
  1385. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1386. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup4_i2c_apps_clk_src.clkr.hw },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1394. .halt_reg = 0x0b04,
  1395. .clkr = {
  1396. .enable_reg = 0x0b04,
  1397. .enable_mask = BIT(0),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1400. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup4_spi_apps_clk_src.clkr.hw },
  1401. .num_parents = 1,
  1402. .flags = CLK_SET_RATE_PARENT,
  1403. .ops = &clk_branch2_ops,
  1404. },
  1405. },
  1406. };
  1407. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1408. .halt_reg = 0x0b88,
  1409. .clkr = {
  1410. .enable_reg = 0x0b88,
  1411. .enable_mask = BIT(0),
  1412. .hw.init = &(struct clk_init_data){
  1413. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1414. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup5_i2c_apps_clk_src.clkr.hw },
  1415. .num_parents = 1,
  1416. .flags = CLK_SET_RATE_PARENT,
  1417. .ops = &clk_branch2_ops,
  1418. },
  1419. },
  1420. };
  1421. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1422. .halt_reg = 0x0b84,
  1423. .clkr = {
  1424. .enable_reg = 0x0b84,
  1425. .enable_mask = BIT(0),
  1426. .hw.init = &(struct clk_init_data){
  1427. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1428. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup5_spi_apps_clk_src.clkr.hw },
  1429. .num_parents = 1,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1436. .halt_reg = 0x0c08,
  1437. .clkr = {
  1438. .enable_reg = 0x0c08,
  1439. .enable_mask = BIT(0),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1442. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup6_i2c_apps_clk_src.clkr.hw },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1450. .halt_reg = 0x0c04,
  1451. .clkr = {
  1452. .enable_reg = 0x0c04,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1456. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup6_spi_apps_clk_src.clkr.hw },
  1457. .num_parents = 1,
  1458. .flags = CLK_SET_RATE_PARENT,
  1459. .ops = &clk_branch2_ops,
  1460. },
  1461. },
  1462. };
  1463. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1464. .halt_reg = 0x09c4,
  1465. .clkr = {
  1466. .enable_reg = 0x09c4,
  1467. .enable_mask = BIT(0),
  1468. .hw.init = &(struct clk_init_data){
  1469. .name = "gcc_blsp2_uart1_apps_clk",
  1470. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart1_apps_clk_src.clkr.hw },
  1471. .num_parents = 1,
  1472. .flags = CLK_SET_RATE_PARENT,
  1473. .ops = &clk_branch2_ops,
  1474. },
  1475. },
  1476. };
  1477. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1478. .halt_reg = 0x0a44,
  1479. .clkr = {
  1480. .enable_reg = 0x0a44,
  1481. .enable_mask = BIT(0),
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "gcc_blsp2_uart2_apps_clk",
  1484. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart2_apps_clk_src.clkr.hw },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1492. .halt_reg = 0x0ac4,
  1493. .clkr = {
  1494. .enable_reg = 0x0ac4,
  1495. .enable_mask = BIT(0),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "gcc_blsp2_uart3_apps_clk",
  1498. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart3_apps_clk_src.clkr.hw },
  1499. .num_parents = 1,
  1500. .flags = CLK_SET_RATE_PARENT,
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1506. .halt_reg = 0x0b44,
  1507. .clkr = {
  1508. .enable_reg = 0x0b44,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_blsp2_uart4_apps_clk",
  1512. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart4_apps_clk_src.clkr.hw },
  1513. .num_parents = 1,
  1514. .flags = CLK_SET_RATE_PARENT,
  1515. .ops = &clk_branch2_ops,
  1516. },
  1517. },
  1518. };
  1519. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1520. .halt_reg = 0x0bc4,
  1521. .clkr = {
  1522. .enable_reg = 0x0bc4,
  1523. .enable_mask = BIT(0),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "gcc_blsp2_uart5_apps_clk",
  1526. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart5_apps_clk_src.clkr.hw },
  1527. .num_parents = 1,
  1528. .flags = CLK_SET_RATE_PARENT,
  1529. .ops = &clk_branch2_ops,
  1530. },
  1531. },
  1532. };
  1533. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1534. .halt_reg = 0x0c44,
  1535. .clkr = {
  1536. .enable_reg = 0x0c44,
  1537. .enable_mask = BIT(0),
  1538. .hw.init = &(struct clk_init_data){
  1539. .name = "gcc_blsp2_uart6_apps_clk",
  1540. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart6_apps_clk_src.clkr.hw },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_branch2_ops,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_branch gcc_gp1_clk = {
  1548. .halt_reg = 0x1900,
  1549. .clkr = {
  1550. .enable_reg = 0x1900,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "gcc_gp1_clk",
  1554. .parent_hws = (const struct clk_hw *[]){ &gp1_clk_src.clkr.hw },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_gp2_clk = {
  1562. .halt_reg = 0x1940,
  1563. .clkr = {
  1564. .enable_reg = 0x1940,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_gp2_clk",
  1568. .parent_hws = (const struct clk_hw *[]){ &gp2_clk_src.clkr.hw },
  1569. .num_parents = 1,
  1570. .flags = CLK_SET_RATE_PARENT,
  1571. .ops = &clk_branch2_ops,
  1572. },
  1573. },
  1574. };
  1575. static struct clk_branch gcc_gp3_clk = {
  1576. .halt_reg = 0x1980,
  1577. .clkr = {
  1578. .enable_reg = 0x1980,
  1579. .enable_mask = BIT(0),
  1580. .hw.init = &(struct clk_init_data){
  1581. .name = "gcc_gp3_clk",
  1582. .parent_hws = (const struct clk_hw *[]){ &gp3_clk_src.clkr.hw },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch gcc_lpass_q6_axi_clk = {
  1590. .halt_reg = 0x0280,
  1591. .clkr = {
  1592. .enable_reg = 0x0280,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "gcc_lpass_q6_axi_clk",
  1596. .ops = &clk_branch2_ops,
  1597. },
  1598. },
  1599. };
  1600. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1601. .halt_reg = 0x0284,
  1602. .clkr = {
  1603. .enable_reg = 0x0284,
  1604. .enable_mask = BIT(0),
  1605. .hw.init = &(struct clk_init_data){
  1606. .name = "gcc_mss_q6_bimc_axi_clk",
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch gcc_pcie_0_aux_clk = {
  1612. .halt_reg = 0x1ad4,
  1613. .clkr = {
  1614. .enable_reg = 0x1ad4,
  1615. .enable_mask = BIT(0),
  1616. .hw.init = &(struct clk_init_data){
  1617. .name = "gcc_pcie_0_aux_clk",
  1618. .parent_hws = (const struct clk_hw *[]){ &pcie_0_aux_clk_src.clkr.hw },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1626. .halt_reg = 0x1ad0,
  1627. .clkr = {
  1628. .enable_reg = 0x1ad0,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "gcc_pcie_0_cfg_ahb_clk",
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1637. .halt_reg = 0x1acc,
  1638. .clkr = {
  1639. .enable_reg = 0x1acc,
  1640. .enable_mask = BIT(0),
  1641. .hw.init = &(struct clk_init_data){
  1642. .name = "gcc_pcie_0_mstr_axi_clk",
  1643. .ops = &clk_branch2_ops,
  1644. },
  1645. },
  1646. };
  1647. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1648. .halt_reg = 0x1ad8,
  1649. .halt_check = BRANCH_HALT_DELAY,
  1650. .clkr = {
  1651. .enable_reg = 0x1ad8,
  1652. .enable_mask = BIT(0),
  1653. .hw.init = &(struct clk_init_data){
  1654. .name = "gcc_pcie_0_pipe_clk",
  1655. .parent_hws = (const struct clk_hw *[]){ &pcie_0_pipe_clk_src.clkr.hw },
  1656. .num_parents = 1,
  1657. .flags = CLK_SET_RATE_PARENT,
  1658. .ops = &clk_branch2_ops,
  1659. },
  1660. },
  1661. };
  1662. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1663. .halt_reg = 0x1ac8,
  1664. .halt_check = BRANCH_HALT_DELAY,
  1665. .clkr = {
  1666. .enable_reg = 0x1ac8,
  1667. .enable_mask = BIT(0),
  1668. .hw.init = &(struct clk_init_data){
  1669. .name = "gcc_pcie_0_slv_axi_clk",
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_pcie_1_aux_clk = {
  1675. .halt_reg = 0x1b54,
  1676. .clkr = {
  1677. .enable_reg = 0x1b54,
  1678. .enable_mask = BIT(0),
  1679. .hw.init = &(struct clk_init_data){
  1680. .name = "gcc_pcie_1_aux_clk",
  1681. .parent_hws = (const struct clk_hw *[]){ &pcie_1_aux_clk_src.clkr.hw },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1689. .halt_reg = 0x1b54,
  1690. .clkr = {
  1691. .enable_reg = 0x1b54,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "gcc_pcie_1_cfg_ahb_clk",
  1695. .ops = &clk_branch2_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1700. .halt_reg = 0x1b50,
  1701. .clkr = {
  1702. .enable_reg = 0x1b50,
  1703. .enable_mask = BIT(0),
  1704. .hw.init = &(struct clk_init_data){
  1705. .name = "gcc_pcie_1_mstr_axi_clk",
  1706. .ops = &clk_branch2_ops,
  1707. },
  1708. },
  1709. };
  1710. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1711. .halt_reg = 0x1b58,
  1712. .halt_check = BRANCH_HALT_DELAY,
  1713. .clkr = {
  1714. .enable_reg = 0x1b58,
  1715. .enable_mask = BIT(0),
  1716. .hw.init = &(struct clk_init_data){
  1717. .name = "gcc_pcie_1_pipe_clk",
  1718. .parent_hws = (const struct clk_hw *[]){ &pcie_1_pipe_clk_src.clkr.hw },
  1719. .num_parents = 1,
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_branch2_ops,
  1722. },
  1723. },
  1724. };
  1725. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1726. .halt_reg = 0x1b48,
  1727. .clkr = {
  1728. .enable_reg = 0x1b48,
  1729. .enable_mask = BIT(0),
  1730. .hw.init = &(struct clk_init_data){
  1731. .name = "gcc_pcie_1_slv_axi_clk",
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch gcc_pdm2_clk = {
  1737. .halt_reg = 0x0ccc,
  1738. .clkr = {
  1739. .enable_reg = 0x0ccc,
  1740. .enable_mask = BIT(0),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "gcc_pdm2_clk",
  1743. .parent_hws = (const struct clk_hw *[]){ &pdm2_clk_src.clkr.hw },
  1744. .num_parents = 1,
  1745. .flags = CLK_SET_RATE_PARENT,
  1746. .ops = &clk_branch2_ops,
  1747. },
  1748. },
  1749. };
  1750. static struct clk_branch gcc_pdm_ahb_clk = {
  1751. .halt_reg = 0x0cc4,
  1752. .clkr = {
  1753. .enable_reg = 0x0cc4,
  1754. .enable_mask = BIT(0),
  1755. .hw.init = &(struct clk_init_data){
  1756. .name = "gcc_pdm_ahb_clk",
  1757. .ops = &clk_branch2_ops,
  1758. },
  1759. },
  1760. };
  1761. static struct clk_branch gcc_sdcc1_apps_clk = {
  1762. .halt_reg = 0x04c4,
  1763. .clkr = {
  1764. .enable_reg = 0x04c4,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "gcc_sdcc1_apps_clk",
  1768. .parent_hws = (const struct clk_hw *[]){ &sdcc1_apps_clk_src.clkr.hw },
  1769. .num_parents = 1,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1776. .halt_reg = 0x04c8,
  1777. .clkr = {
  1778. .enable_reg = 0x04c8,
  1779. .enable_mask = BIT(0),
  1780. .hw.init = &(struct clk_init_data){
  1781. .name = "gcc_sdcc1_ahb_clk",
  1782. .ops = &clk_branch2_ops,
  1783. },
  1784. },
  1785. };
  1786. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1787. .halt_reg = 0x0508,
  1788. .clkr = {
  1789. .enable_reg = 0x0508,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "gcc_sdcc2_ahb_clk",
  1793. .ops = &clk_branch2_ops,
  1794. },
  1795. },
  1796. };
  1797. static struct clk_branch gcc_sdcc2_apps_clk = {
  1798. .halt_reg = 0x0504,
  1799. .clkr = {
  1800. .enable_reg = 0x0504,
  1801. .enable_mask = BIT(0),
  1802. .hw.init = &(struct clk_init_data){
  1803. .name = "gcc_sdcc2_apps_clk",
  1804. .parent_hws = (const struct clk_hw *[]){ &sdcc2_apps_clk_src.clkr.hw },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1812. .halt_reg = 0x0548,
  1813. .clkr = {
  1814. .enable_reg = 0x0548,
  1815. .enable_mask = BIT(0),
  1816. .hw.init = &(struct clk_init_data){
  1817. .name = "gcc_sdcc3_ahb_clk",
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch gcc_sdcc3_apps_clk = {
  1823. .halt_reg = 0x0544,
  1824. .clkr = {
  1825. .enable_reg = 0x0544,
  1826. .enable_mask = BIT(0),
  1827. .hw.init = &(struct clk_init_data){
  1828. .name = "gcc_sdcc3_apps_clk",
  1829. .parent_hws = (const struct clk_hw *[]){ &sdcc3_apps_clk_src.clkr.hw },
  1830. .num_parents = 1,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1837. .halt_reg = 0x0588,
  1838. .clkr = {
  1839. .enable_reg = 0x0588,
  1840. .enable_mask = BIT(0),
  1841. .hw.init = &(struct clk_init_data){
  1842. .name = "gcc_sdcc4_ahb_clk",
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch gcc_sdcc4_apps_clk = {
  1848. .halt_reg = 0x0584,
  1849. .clkr = {
  1850. .enable_reg = 0x0584,
  1851. .enable_mask = BIT(0),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "gcc_sdcc4_apps_clk",
  1854. .parent_hws = (const struct clk_hw *[]){ &sdcc4_apps_clk_src.clkr.hw },
  1855. .num_parents = 1,
  1856. .flags = CLK_SET_RATE_PARENT,
  1857. .ops = &clk_branch2_ops,
  1858. },
  1859. },
  1860. };
  1861. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1862. .halt_reg = 0x1d7c,
  1863. .clkr = {
  1864. .enable_reg = 0x1d7c,
  1865. .enable_mask = BIT(0),
  1866. .hw.init = &(struct clk_init_data){
  1867. .name = "gcc_sys_noc_ufs_axi_clk",
  1868. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1869. .num_parents = 1,
  1870. .flags = CLK_SET_RATE_PARENT,
  1871. .ops = &clk_branch2_ops,
  1872. },
  1873. },
  1874. };
  1875. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1876. .halt_reg = 0x03fc,
  1877. .clkr = {
  1878. .enable_reg = 0x03fc,
  1879. .enable_mask = BIT(0),
  1880. .hw.init = &(struct clk_init_data){
  1881. .name = "gcc_sys_noc_usb3_axi_clk",
  1882. .parent_hws = (const struct clk_hw *[]){ &usb30_master_clk_src.clkr.hw },
  1883. .num_parents = 1,
  1884. .flags = CLK_SET_RATE_PARENT,
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch gcc_tsif_ahb_clk = {
  1890. .halt_reg = 0x0d84,
  1891. .clkr = {
  1892. .enable_reg = 0x0d84,
  1893. .enable_mask = BIT(0),
  1894. .hw.init = &(struct clk_init_data){
  1895. .name = "gcc_tsif_ahb_clk",
  1896. .ops = &clk_branch2_ops,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch gcc_tsif_ref_clk = {
  1901. .halt_reg = 0x0d88,
  1902. .clkr = {
  1903. .enable_reg = 0x0d88,
  1904. .enable_mask = BIT(0),
  1905. .hw.init = &(struct clk_init_data){
  1906. .name = "gcc_tsif_ref_clk",
  1907. .parent_hws = (const struct clk_hw *[]){ &tsif_ref_clk_src.clkr.hw },
  1908. .num_parents = 1,
  1909. .flags = CLK_SET_RATE_PARENT,
  1910. .ops = &clk_branch2_ops,
  1911. },
  1912. },
  1913. };
  1914. static struct clk_branch gcc_ufs_ahb_clk = {
  1915. .halt_reg = 0x1d4c,
  1916. .clkr = {
  1917. .enable_reg = 0x1d4c,
  1918. .enable_mask = BIT(0),
  1919. .hw.init = &(struct clk_init_data){
  1920. .name = "gcc_ufs_ahb_clk",
  1921. .ops = &clk_branch2_ops,
  1922. },
  1923. },
  1924. };
  1925. static struct clk_branch gcc_ufs_axi_clk = {
  1926. .halt_reg = 0x1d48,
  1927. .clkr = {
  1928. .enable_reg = 0x1d48,
  1929. .enable_mask = BIT(0),
  1930. .hw.init = &(struct clk_init_data){
  1931. .name = "gcc_ufs_axi_clk",
  1932. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1933. .num_parents = 1,
  1934. .flags = CLK_SET_RATE_PARENT,
  1935. .ops = &clk_branch2_ops,
  1936. },
  1937. },
  1938. };
  1939. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  1940. .halt_reg = 0x1d54,
  1941. .clkr = {
  1942. .enable_reg = 0x1d54,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "gcc_ufs_rx_cfg_clk",
  1946. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1947. .num_parents = 1,
  1948. .flags = CLK_SET_RATE_PARENT,
  1949. .ops = &clk_branch2_ops,
  1950. },
  1951. },
  1952. };
  1953. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  1954. .halt_reg = 0x1d60,
  1955. .halt_check = BRANCH_HALT_DELAY,
  1956. .clkr = {
  1957. .enable_reg = 0x1d60,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "gcc_ufs_rx_symbol_0_clk",
  1961. .ops = &clk_branch2_ops,
  1962. },
  1963. },
  1964. };
  1965. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  1966. .halt_reg = 0x1d64,
  1967. .halt_check = BRANCH_HALT_DELAY,
  1968. .clkr = {
  1969. .enable_reg = 0x1d64,
  1970. .enable_mask = BIT(0),
  1971. .hw.init = &(struct clk_init_data){
  1972. .name = "gcc_ufs_rx_symbol_1_clk",
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  1978. .halt_reg = 0x1d50,
  1979. .clkr = {
  1980. .enable_reg = 0x1d50,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "gcc_ufs_tx_cfg_clk",
  1984. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1985. .num_parents = 1,
  1986. .flags = CLK_SET_RATE_PARENT,
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  1992. .halt_reg = 0x1d58,
  1993. .halt_check = BRANCH_HALT_DELAY,
  1994. .clkr = {
  1995. .enable_reg = 0x1d58,
  1996. .enable_mask = BIT(0),
  1997. .hw.init = &(struct clk_init_data){
  1998. .name = "gcc_ufs_tx_symbol_0_clk",
  1999. .ops = &clk_branch2_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2004. .halt_reg = 0x1d5c,
  2005. .halt_check = BRANCH_HALT_DELAY,
  2006. .clkr = {
  2007. .enable_reg = 0x1d5c,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(struct clk_init_data){
  2010. .name = "gcc_ufs_tx_symbol_1_clk",
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch gcc_usb2_hs_phy_sleep_clk = {
  2016. .halt_reg = 0x04ac,
  2017. .clkr = {
  2018. .enable_reg = 0x04ac,
  2019. .enable_mask = BIT(0),
  2020. .hw.init = &(struct clk_init_data){
  2021. .name = "gcc_usb2_hs_phy_sleep_clk",
  2022. .parent_data = &(const struct clk_parent_data){
  2023. .fw_name = "sleep",
  2024. .name = "sleep"
  2025. },
  2026. .num_parents = 1,
  2027. .ops = &clk_branch2_ops,
  2028. },
  2029. },
  2030. };
  2031. static struct clk_branch gcc_usb30_master_clk = {
  2032. .halt_reg = 0x03c8,
  2033. .clkr = {
  2034. .enable_reg = 0x03c8,
  2035. .enable_mask = BIT(0),
  2036. .hw.init = &(struct clk_init_data){
  2037. .name = "gcc_usb30_master_clk",
  2038. .parent_hws = (const struct clk_hw *[]){ &usb30_master_clk_src.clkr.hw },
  2039. .num_parents = 1,
  2040. .flags = CLK_SET_RATE_PARENT,
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2046. .halt_reg = 0x03d0,
  2047. .clkr = {
  2048. .enable_reg = 0x03d0,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_usb30_mock_utmi_clk",
  2052. .parent_hws = (const struct clk_hw *[]){ &usb30_mock_utmi_clk_src.clkr.hw },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_usb30_sleep_clk = {
  2060. .halt_reg = 0x03cc,
  2061. .clkr = {
  2062. .enable_reg = 0x03cc,
  2063. .enable_mask = BIT(0),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "gcc_usb30_sleep_clk",
  2066. .parent_data = &(const struct clk_parent_data){
  2067. .fw_name = "sleep",
  2068. .name = "sleep"
  2069. },
  2070. .num_parents = 1,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2076. .halt_reg = 0x1408,
  2077. .clkr = {
  2078. .enable_reg = 0x1408,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "gcc_usb3_phy_aux_clk",
  2082. .parent_hws = (const struct clk_hw *[]){ &usb3_phy_aux_clk_src.clkr.hw },
  2083. .num_parents = 1,
  2084. .flags = CLK_SET_RATE_PARENT,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2090. .halt_reg = 0x140c,
  2091. .halt_check = BRANCH_HALT_SKIP,
  2092. .clkr = {
  2093. .enable_reg = 0x140c,
  2094. .enable_mask = BIT(0),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_usb3_phy_pipe_clk",
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2102. .halt_reg = 0x0488,
  2103. .clkr = {
  2104. .enable_reg = 0x0488,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "gcc_usb_hs_ahb_clk",
  2108. .ops = &clk_branch2_ops,
  2109. },
  2110. },
  2111. };
  2112. static struct clk_branch gcc_usb_hs_system_clk = {
  2113. .halt_reg = 0x0484,
  2114. .clkr = {
  2115. .enable_reg = 0x0484,
  2116. .enable_mask = BIT(0),
  2117. .hw.init = &(struct clk_init_data){
  2118. .name = "gcc_usb_hs_system_clk",
  2119. .parent_hws = (const struct clk_hw *[]){ &usb_hs_system_clk_src.clkr.hw },
  2120. .num_parents = 1,
  2121. .flags = CLK_SET_RATE_PARENT,
  2122. .ops = &clk_branch2_ops,
  2123. },
  2124. },
  2125. };
  2126. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2127. .halt_reg = 0x1a84,
  2128. .clkr = {
  2129. .enable_reg = 0x1a84,
  2130. .enable_mask = BIT(0),
  2131. .hw.init = &(struct clk_init_data){
  2132. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2133. .ops = &clk_branch2_ops,
  2134. },
  2135. },
  2136. };
  2137. static struct clk_branch gpll0_out_mmsscc = {
  2138. .halt_check = BRANCH_HALT_DELAY,
  2139. .clkr = {
  2140. .enable_reg = 0x1484,
  2141. .enable_mask = BIT(26),
  2142. .hw.init = &(struct clk_init_data){
  2143. .name = "gpll0_out_mmsscc",
  2144. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  2145. .num_parents = 1,
  2146. .ops = &clk_branch2_ops,
  2147. },
  2148. },
  2149. };
  2150. static struct clk_branch gpll0_out_msscc = {
  2151. .halt_check = BRANCH_HALT_DELAY,
  2152. .clkr = {
  2153. .enable_reg = 0x1484,
  2154. .enable_mask = BIT(27),
  2155. .hw.init = &(struct clk_init_data){
  2156. .name = "gpll0_out_msscc",
  2157. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  2158. .num_parents = 1,
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch pcie_0_phy_ldo = {
  2164. .halt_reg = 0x1e00,
  2165. .halt_check = BRANCH_HALT_SKIP,
  2166. .clkr = {
  2167. .enable_reg = 0x1E00,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "pcie_0_phy_ldo",
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch pcie_1_phy_ldo = {
  2176. .halt_reg = 0x1e04,
  2177. .halt_check = BRANCH_HALT_SKIP,
  2178. .clkr = {
  2179. .enable_reg = 0x1E04,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "pcie_1_phy_ldo",
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch ufs_phy_ldo = {
  2188. .halt_reg = 0x1e0c,
  2189. .halt_check = BRANCH_HALT_SKIP,
  2190. .clkr = {
  2191. .enable_reg = 0x1E0C,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "ufs_phy_ldo",
  2195. .ops = &clk_branch2_ops,
  2196. },
  2197. },
  2198. };
  2199. static struct clk_branch usb_ss_phy_ldo = {
  2200. .halt_reg = 0x1e08,
  2201. .halt_check = BRANCH_HALT_SKIP,
  2202. .clkr = {
  2203. .enable_reg = 0x1E08,
  2204. .enable_mask = BIT(0),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "usb_ss_phy_ldo",
  2207. .ops = &clk_branch2_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2212. .halt_reg = 0x0e04,
  2213. .halt_check = BRANCH_HALT_VOTED,
  2214. .hwcg_reg = 0x0e04,
  2215. .hwcg_bit = 1,
  2216. .clkr = {
  2217. .enable_reg = 0x1484,
  2218. .enable_mask = BIT(10),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "gcc_boot_rom_ahb_clk",
  2221. .ops = &clk_branch2_ops,
  2222. },
  2223. },
  2224. };
  2225. static struct clk_branch gcc_prng_ahb_clk = {
  2226. .halt_reg = 0x0d04,
  2227. .halt_check = BRANCH_HALT_VOTED,
  2228. .clkr = {
  2229. .enable_reg = 0x1484,
  2230. .enable_mask = BIT(13),
  2231. .hw.init = &(struct clk_init_data){
  2232. .name = "gcc_prng_ahb_clk",
  2233. .ops = &clk_branch2_ops,
  2234. },
  2235. },
  2236. };
  2237. static struct gdsc pcie_0_gdsc = {
  2238. .gdscr = 0x1ac4,
  2239. .pd = {
  2240. .name = "pcie_0",
  2241. },
  2242. .pwrsts = PWRSTS_OFF_ON,
  2243. };
  2244. static struct gdsc pcie_1_gdsc = {
  2245. .gdscr = 0x1b44,
  2246. .pd = {
  2247. .name = "pcie_1",
  2248. },
  2249. .pwrsts = PWRSTS_OFF_ON,
  2250. };
  2251. static struct gdsc usb30_gdsc = {
  2252. .gdscr = 0x3c4,
  2253. .pd = {
  2254. .name = "usb30",
  2255. },
  2256. .pwrsts = PWRSTS_OFF_ON,
  2257. };
  2258. static struct gdsc ufs_gdsc = {
  2259. .gdscr = 0x1d44,
  2260. .pd = {
  2261. .name = "ufs",
  2262. },
  2263. .pwrsts = PWRSTS_OFF_ON,
  2264. };
  2265. static struct clk_regmap *gcc_msm8994_clocks[] = {
  2266. [GPLL0_EARLY] = &gpll0_early.clkr,
  2267. [GPLL0] = &gpll0.clkr,
  2268. [GPLL4_EARLY] = &gpll4_early.clkr,
  2269. [GPLL4] = &gpll4.clkr,
  2270. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2271. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2272. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2273. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2274. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2275. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2276. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2277. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2278. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2279. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2280. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2281. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2282. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2283. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2284. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2285. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2286. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2287. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2288. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2289. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2290. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2291. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2292. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2293. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2294. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2295. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2296. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2297. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2298. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2299. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2300. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2301. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2302. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2303. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2304. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2305. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2306. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2307. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2308. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2309. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2310. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2311. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2312. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2313. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  2314. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  2315. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2316. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2317. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2318. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2319. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2320. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2321. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2322. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2323. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2324. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2325. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2326. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2327. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2328. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2329. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2330. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2331. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2332. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2333. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2334. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2335. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2336. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2337. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2338. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2339. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2340. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2341. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2342. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2343. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2344. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2345. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2346. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2347. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2348. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2349. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2350. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2351. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2352. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2353. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2354. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2355. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2356. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2357. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2358. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2359. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2360. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2361. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2362. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2363. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2364. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2365. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2366. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2367. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2368. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2369. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2370. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2371. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2372. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2373. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  2374. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  2375. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2376. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  2377. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2378. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2379. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2380. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2381. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2382. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2383. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2384. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2385. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2386. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2387. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2388. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2389. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2390. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2391. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  2392. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2393. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  2394. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  2395. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  2396. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  2397. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  2398. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  2399. [GCC_USB2_HS_PHY_SLEEP_CLK] = &gcc_usb2_hs_phy_sleep_clk.clkr,
  2400. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2401. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2402. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2403. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2404. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2405. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2406. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2407. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2408. [GPLL0_OUT_MMSSCC] = &gpll0_out_mmsscc.clkr,
  2409. [GPLL0_OUT_MSSCC] = &gpll0_out_msscc.clkr,
  2410. [PCIE_0_PHY_LDO] = &pcie_0_phy_ldo.clkr,
  2411. [PCIE_1_PHY_LDO] = &pcie_1_phy_ldo.clkr,
  2412. [UFS_PHY_LDO] = &ufs_phy_ldo.clkr,
  2413. [USB_SS_PHY_LDO] = &usb_ss_phy_ldo.clkr,
  2414. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2415. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2416. /*
  2417. * The following clocks should NOT be managed by this driver, but they once were
  2418. * mistakengly added. Now they are only here to indicate that they are not defined
  2419. * on purpose, even though the names will stay in the header file (for ABI sanity).
  2420. */
  2421. [CONFIG_NOC_CLK_SRC] = NULL,
  2422. [PERIPH_NOC_CLK_SRC] = NULL,
  2423. [SYSTEM_NOC_CLK_SRC] = NULL,
  2424. };
  2425. static struct gdsc *gcc_msm8994_gdscs[] = {
  2426. /* This GDSC does not exist, but ABI has to remain intact */
  2427. [PCIE_GDSC] = NULL,
  2428. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2429. [PCIE_1_GDSC] = &pcie_1_gdsc,
  2430. [USB30_GDSC] = &usb30_gdsc,
  2431. [UFS_GDSC] = &ufs_gdsc,
  2432. };
  2433. static const struct qcom_reset_map gcc_msm8994_resets[] = {
  2434. [USB3_PHY_RESET] = { 0x1400 },
  2435. [USB3PHY_PHY_RESET] = { 0x1404 },
  2436. [MSS_RESET] = { 0x1680 },
  2437. [PCIE_PHY_0_RESET] = { 0x1b18 },
  2438. [PCIE_PHY_1_RESET] = { 0x1b98 },
  2439. [QUSB2_PHY_RESET] = { 0x04b8 },
  2440. };
  2441. static const struct regmap_config gcc_msm8994_regmap_config = {
  2442. .reg_bits = 32,
  2443. .reg_stride = 4,
  2444. .val_bits = 32,
  2445. .max_register = 0x2000,
  2446. .fast_io = true,
  2447. };
  2448. static const struct qcom_cc_desc gcc_msm8994_desc = {
  2449. .config = &gcc_msm8994_regmap_config,
  2450. .clks = gcc_msm8994_clocks,
  2451. .num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
  2452. .resets = gcc_msm8994_resets,
  2453. .num_resets = ARRAY_SIZE(gcc_msm8994_resets),
  2454. .gdscs = gcc_msm8994_gdscs,
  2455. .num_gdscs = ARRAY_SIZE(gcc_msm8994_gdscs),
  2456. };
  2457. static const struct of_device_id gcc_msm8994_match_table[] = {
  2458. { .compatible = "qcom,gcc-msm8992" },
  2459. { .compatible = "qcom,gcc-msm8994" }, /* V2 and V2.1 */
  2460. {}
  2461. };
  2462. MODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
  2463. static int gcc_msm8994_probe(struct platform_device *pdev)
  2464. {
  2465. if (of_device_is_compatible(pdev->dev.of_node, "qcom,gcc-msm8992")) {
  2466. /* MSM8992 features less clocks and some have different freq tables */
  2467. gcc_msm8994_desc.clks[UFS_AXI_CLK_SRC] = NULL;
  2468. gcc_msm8994_desc.clks[GCC_LPASS_Q6_AXI_CLK] = NULL;
  2469. gcc_msm8994_desc.clks[UFS_PHY_LDO] = NULL;
  2470. gcc_msm8994_desc.clks[GCC_UFS_AHB_CLK] = NULL;
  2471. gcc_msm8994_desc.clks[GCC_UFS_AXI_CLK] = NULL;
  2472. gcc_msm8994_desc.clks[GCC_UFS_RX_CFG_CLK] = NULL;
  2473. gcc_msm8994_desc.clks[GCC_UFS_RX_SYMBOL_0_CLK] = NULL;
  2474. gcc_msm8994_desc.clks[GCC_UFS_RX_SYMBOL_1_CLK] = NULL;
  2475. gcc_msm8994_desc.clks[GCC_UFS_TX_CFG_CLK] = NULL;
  2476. gcc_msm8994_desc.clks[GCC_UFS_TX_SYMBOL_0_CLK] = NULL;
  2477. gcc_msm8994_desc.clks[GCC_UFS_TX_SYMBOL_1_CLK] = NULL;
  2478. sdcc1_apps_clk_src.freq_tbl = ftbl_sdcc1_apps_clk_src_8992;
  2479. blsp1_qup1_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2480. blsp1_qup2_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2481. blsp1_qup3_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2482. blsp1_qup4_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2483. blsp1_qup5_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2484. blsp1_qup6_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2485. blsp2_qup1_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2486. blsp2_qup2_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2487. blsp2_qup3_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2488. blsp2_qup4_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2489. blsp2_qup5_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2490. blsp2_qup6_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2491. /*
  2492. * Some 8992 boards might *possibly* use
  2493. * PCIe1 clocks and controller, but it's not
  2494. * standard and they should be disabled otherwise.
  2495. */
  2496. gcc_msm8994_desc.clks[PCIE_1_AUX_CLK_SRC] = NULL;
  2497. gcc_msm8994_desc.clks[PCIE_1_PIPE_CLK_SRC] = NULL;
  2498. gcc_msm8994_desc.clks[PCIE_1_PHY_LDO] = NULL;
  2499. gcc_msm8994_desc.clks[GCC_PCIE_1_AUX_CLK] = NULL;
  2500. gcc_msm8994_desc.clks[GCC_PCIE_1_CFG_AHB_CLK] = NULL;
  2501. gcc_msm8994_desc.clks[GCC_PCIE_1_MSTR_AXI_CLK] = NULL;
  2502. gcc_msm8994_desc.clks[GCC_PCIE_1_PIPE_CLK] = NULL;
  2503. gcc_msm8994_desc.clks[GCC_PCIE_1_SLV_AXI_CLK] = NULL;
  2504. gcc_msm8994_desc.clks[GCC_SYS_NOC_UFS_AXI_CLK] = NULL;
  2505. }
  2506. return qcom_cc_probe(pdev, &gcc_msm8994_desc);
  2507. }
  2508. static struct platform_driver gcc_msm8994_driver = {
  2509. .probe = gcc_msm8994_probe,
  2510. .driver = {
  2511. .name = "gcc-msm8994",
  2512. .of_match_table = gcc_msm8994_match_table,
  2513. },
  2514. };
  2515. static int __init gcc_msm8994_init(void)
  2516. {
  2517. return platform_driver_register(&gcc_msm8994_driver);
  2518. }
  2519. core_initcall(gcc_msm8994_init);
  2520. static void __exit gcc_msm8994_exit(void)
  2521. {
  2522. platform_driver_unregister(&gcc_msm8994_driver);
  2523. }
  2524. module_exit(gcc_msm8994_exit);
  2525. MODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
  2526. MODULE_LICENSE("GPL v2");
  2527. MODULE_ALIAS("platform:gcc-msm8994");