gcc-msm8996.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-msm8996.h>
  15. #include "common.h"
  16. #include "clk-regmap.h"
  17. #include "clk-alpha-pll.h"
  18. #include "clk-rcg.h"
  19. #include "clk-branch.h"
  20. #include "reset.h"
  21. #include "gdsc.h"
  22. enum {
  23. P_XO,
  24. P_GPLL0,
  25. P_GPLL0_EARLY_DIV,
  26. P_SLEEP_CLK,
  27. P_GPLL4,
  28. P_AUD_REF_CLK,
  29. };
  30. static struct clk_fixed_factor xo = {
  31. .mult = 1,
  32. .div = 1,
  33. .hw.init = &(struct clk_init_data){
  34. .name = "xo",
  35. .parent_data = &(const struct clk_parent_data){
  36. .fw_name = "cxo", .name = "xo_board",
  37. },
  38. .num_parents = 1,
  39. .ops = &clk_fixed_factor_ops,
  40. },
  41. };
  42. static struct clk_alpha_pll gpll0_early = {
  43. .offset = 0x00000,
  44. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  45. .clkr = {
  46. .enable_reg = 0x52000,
  47. .enable_mask = BIT(0),
  48. .hw.init = &(struct clk_init_data){
  49. .name = "gpll0_early",
  50. .parent_data = &(const struct clk_parent_data){
  51. .fw_name = "cxo", .name = "xo_board",
  52. },
  53. .num_parents = 1,
  54. .ops = &clk_alpha_pll_ops,
  55. },
  56. },
  57. };
  58. static struct clk_fixed_factor gpll0_early_div = {
  59. .mult = 1,
  60. .div = 2,
  61. .hw.init = &(struct clk_init_data){
  62. .name = "gpll0_early_div",
  63. .parent_hws = (const struct clk_hw*[]){
  64. &gpll0_early.clkr.hw,
  65. },
  66. .num_parents = 1,
  67. .ops = &clk_fixed_factor_ops,
  68. },
  69. };
  70. static struct clk_alpha_pll_postdiv gpll0 = {
  71. .offset = 0x00000,
  72. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  73. .clkr.hw.init = &(struct clk_init_data){
  74. .name = "gpll0",
  75. .parent_hws = (const struct clk_hw*[]){
  76. &gpll0_early.clkr.hw,
  77. },
  78. .num_parents = 1,
  79. .ops = &clk_alpha_pll_postdiv_ops,
  80. },
  81. };
  82. static struct clk_branch gcc_mmss_gpll0_div_clk = {
  83. .halt_check = BRANCH_HALT_DELAY,
  84. .clkr = {
  85. .enable_reg = 0x5200c,
  86. .enable_mask = BIT(0),
  87. .hw.init = &(struct clk_init_data){
  88. .name = "gcc_mmss_gpll0_div_clk",
  89. .parent_hws = (const struct clk_hw*[]){
  90. &gpll0.clkr.hw,
  91. },
  92. .num_parents = 1,
  93. .flags = CLK_SET_RATE_PARENT,
  94. .ops = &clk_branch2_ops,
  95. },
  96. },
  97. };
  98. static struct clk_branch gcc_mss_gpll0_div_clk = {
  99. .halt_check = BRANCH_HALT_DELAY,
  100. .clkr = {
  101. .enable_reg = 0x5200c,
  102. .enable_mask = BIT(2),
  103. .hw.init = &(struct clk_init_data){
  104. .name = "gcc_mss_gpll0_div_clk",
  105. .parent_hws = (const struct clk_hw*[]){
  106. &gpll0.clkr.hw,
  107. },
  108. .num_parents = 1,
  109. .flags = CLK_SET_RATE_PARENT,
  110. .ops = &clk_branch2_ops
  111. },
  112. },
  113. };
  114. static struct clk_alpha_pll gpll4_early = {
  115. .offset = 0x77000,
  116. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  117. .clkr = {
  118. .enable_reg = 0x52000,
  119. .enable_mask = BIT(4),
  120. .hw.init = &(struct clk_init_data){
  121. .name = "gpll4_early",
  122. .parent_data = &(const struct clk_parent_data){
  123. .fw_name = "cxo", .name = "xo_board",
  124. },
  125. .num_parents = 1,
  126. .ops = &clk_alpha_pll_ops,
  127. },
  128. },
  129. };
  130. static struct clk_alpha_pll_postdiv gpll4 = {
  131. .offset = 0x77000,
  132. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  133. .clkr.hw.init = &(struct clk_init_data){
  134. .name = "gpll4",
  135. .parent_hws = (const struct clk_hw*[]){
  136. &gpll4_early.clkr.hw,
  137. },
  138. .num_parents = 1,
  139. .ops = &clk_alpha_pll_postdiv_ops,
  140. },
  141. };
  142. static const struct parent_map gcc_sleep_clk_map[] = {
  143. { P_SLEEP_CLK, 5 }
  144. };
  145. static const struct clk_parent_data gcc_sleep_clk[] = {
  146. { .fw_name = "sleep_clk", .name = "sleep_clk" }
  147. };
  148. static const struct parent_map gcc_xo_gpll0_map[] = {
  149. { P_XO, 0 },
  150. { P_GPLL0, 1 }
  151. };
  152. static const struct clk_parent_data gcc_xo_gpll0[] = {
  153. { .fw_name = "cxo", .name = "xo_board" },
  154. { .hw = &gpll0.clkr.hw }
  155. };
  156. static const struct parent_map gcc_xo_sleep_clk_map[] = {
  157. { P_XO, 0 },
  158. { P_SLEEP_CLK, 5 }
  159. };
  160. static const struct clk_parent_data gcc_xo_sleep_clk[] = {
  161. { .fw_name = "cxo", .name = "xo_board" },
  162. { .fw_name = "sleep_clk", .name = "sleep_clk" }
  163. };
  164. static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map[] = {
  165. { P_XO, 0 },
  166. { P_GPLL0, 1 },
  167. { P_GPLL0_EARLY_DIV, 6 }
  168. };
  169. static const struct clk_parent_data gcc_xo_gpll0_gpll0_early_div[] = {
  170. { .fw_name = "cxo", .name = "xo_board" },
  171. { .hw = &gpll0.clkr.hw },
  172. { .hw = &gpll0_early_div.hw }
  173. };
  174. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  175. { P_XO, 0 },
  176. { P_GPLL0, 1 },
  177. { P_GPLL4, 5 }
  178. };
  179. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  180. { .fw_name = "cxo", .name = "xo_board" },
  181. { .hw = &gpll0.clkr.hw },
  182. { .hw = &gpll4.clkr.hw }
  183. };
  184. static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map[] = {
  185. { P_XO, 0 },
  186. { P_GPLL0, 1 },
  187. { P_AUD_REF_CLK, 2 }
  188. };
  189. static const struct clk_parent_data gcc_xo_gpll0_aud_ref_clk[] = {
  190. { .fw_name = "cxo", .name = "xo_board" },
  191. { .hw = &gpll0.clkr.hw },
  192. { .fw_name = "aud_ref_clk", .name = "aud_ref_clk" }
  193. };
  194. static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map[] = {
  195. { P_XO, 0 },
  196. { P_GPLL0, 1 },
  197. { P_SLEEP_CLK, 5 },
  198. { P_GPLL0_EARLY_DIV, 6 }
  199. };
  200. static const struct clk_parent_data gcc_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  201. { .fw_name = "cxo", .name = "xo_board" },
  202. { .hw = &gpll0.clkr.hw },
  203. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  204. { .hw = &gpll0_early_div.hw }
  205. };
  206. static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map[] = {
  207. { P_XO, 0 },
  208. { P_GPLL0, 1 },
  209. { P_GPLL4, 5 },
  210. { P_GPLL0_EARLY_DIV, 6 }
  211. };
  212. static const struct clk_parent_data gcc_xo_gpll0_gpll4_gpll0_early_div[] = {
  213. { .fw_name = "cxo", .name = "xo_board" },
  214. { .hw = &gpll0.clkr.hw },
  215. { .hw = &gpll4.clkr.hw },
  216. { .hw = &gpll0_early_div.hw }
  217. };
  218. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  219. F(19200000, P_XO, 1, 0, 0),
  220. F(120000000, P_GPLL0, 5, 0, 0),
  221. F(150000000, P_GPLL0, 4, 0, 0),
  222. { }
  223. };
  224. static struct clk_rcg2 usb30_master_clk_src = {
  225. .cmd_rcgr = 0x0f014,
  226. .mnd_width = 8,
  227. .hid_width = 5,
  228. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  229. .freq_tbl = ftbl_usb30_master_clk_src,
  230. .clkr.hw.init = &(struct clk_init_data){
  231. .name = "usb30_master_clk_src",
  232. .parent_data = gcc_xo_gpll0_gpll0_early_div,
  233. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_early_div),
  234. .ops = &clk_rcg2_ops,
  235. },
  236. };
  237. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  238. F(19200000, P_XO, 1, 0, 0),
  239. { }
  240. };
  241. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  242. .cmd_rcgr = 0x0f028,
  243. .hid_width = 5,
  244. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  245. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  246. .clkr.hw.init = &(struct clk_init_data){
  247. .name = "usb30_mock_utmi_clk_src",
  248. .parent_data = gcc_xo_gpll0_gpll0_early_div,
  249. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_early_div),
  250. .ops = &clk_rcg2_ops,
  251. },
  252. };
  253. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  254. F(1200000, P_XO, 16, 0, 0),
  255. { }
  256. };
  257. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  258. .cmd_rcgr = 0x5000c,
  259. .hid_width = 5,
  260. .parent_map = gcc_xo_sleep_clk_map,
  261. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "usb3_phy_aux_clk_src",
  264. .parent_data = gcc_xo_sleep_clk,
  265. .num_parents = ARRAY_SIZE(gcc_xo_sleep_clk),
  266. .ops = &clk_rcg2_ops,
  267. },
  268. };
  269. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  270. F(120000000, P_GPLL0, 5, 0, 0),
  271. { }
  272. };
  273. static struct clk_rcg2 usb20_master_clk_src = {
  274. .cmd_rcgr = 0x12010,
  275. .mnd_width = 8,
  276. .hid_width = 5,
  277. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  278. .freq_tbl = ftbl_usb20_master_clk_src,
  279. .clkr.hw.init = &(struct clk_init_data){
  280. .name = "usb20_master_clk_src",
  281. .parent_data = gcc_xo_gpll0_gpll0_early_div,
  282. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_early_div),
  283. .ops = &clk_rcg2_ops,
  284. },
  285. };
  286. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  287. .cmd_rcgr = 0x12024,
  288. .hid_width = 5,
  289. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  290. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  291. .clkr.hw.init = &(struct clk_init_data){
  292. .name = "usb20_mock_utmi_clk_src",
  293. .parent_data = gcc_xo_gpll0_gpll0_early_div,
  294. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0_early_div),
  295. .ops = &clk_rcg2_ops,
  296. },
  297. };
  298. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  299. F(144000, P_XO, 16, 3, 25),
  300. F(400000, P_XO, 12, 1, 4),
  301. F(20000000, P_GPLL0, 15, 1, 2),
  302. F(25000000, P_GPLL0, 12, 1, 2),
  303. F(50000000, P_GPLL0, 12, 0, 0),
  304. F(96000000, P_GPLL4, 4, 0, 0),
  305. F(192000000, P_GPLL4, 2, 0, 0),
  306. F(384000000, P_GPLL4, 1, 0, 0),
  307. { }
  308. };
  309. static struct clk_rcg2 sdcc1_apps_clk_src = {
  310. .cmd_rcgr = 0x13010,
  311. .mnd_width = 8,
  312. .hid_width = 5,
  313. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  314. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  315. .clkr.hw.init = &(struct clk_init_data){
  316. .name = "sdcc1_apps_clk_src",
  317. .parent_data = gcc_xo_gpll0_gpll4_gpll0_early_div,
  318. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4_gpll0_early_div),
  319. .ops = &clk_rcg2_floor_ops,
  320. },
  321. };
  322. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  323. F(19200000, P_XO, 1, 0, 0),
  324. F(150000000, P_GPLL0, 4, 0, 0),
  325. F(300000000, P_GPLL0, 2, 0, 0),
  326. { }
  327. };
  328. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  329. .cmd_rcgr = 0x13024,
  330. .hid_width = 5,
  331. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  332. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  333. .clkr.hw.init = &(struct clk_init_data){
  334. .name = "sdcc1_ice_core_clk_src",
  335. .parent_data = gcc_xo_gpll0_gpll4_gpll0_early_div,
  336. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4_gpll0_early_div),
  337. .ops = &clk_rcg2_ops,
  338. },
  339. };
  340. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  341. F(144000, P_XO, 16, 3, 25),
  342. F(400000, P_XO, 12, 1, 4),
  343. F(20000000, P_GPLL0, 15, 1, 2),
  344. F(25000000, P_GPLL0, 12, 1, 2),
  345. F(50000000, P_GPLL0, 12, 0, 0),
  346. F(100000000, P_GPLL0, 6, 0, 0),
  347. F(200000000, P_GPLL0, 3, 0, 0),
  348. { }
  349. };
  350. static struct clk_rcg2 sdcc2_apps_clk_src = {
  351. .cmd_rcgr = 0x14010,
  352. .mnd_width = 8,
  353. .hid_width = 5,
  354. .parent_map = gcc_xo_gpll0_gpll4_map,
  355. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  356. .clkr.hw.init = &(struct clk_init_data){
  357. .name = "sdcc2_apps_clk_src",
  358. .parent_data = gcc_xo_gpll0_gpll4,
  359. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  360. .ops = &clk_rcg2_floor_ops,
  361. },
  362. };
  363. static struct clk_rcg2 sdcc3_apps_clk_src = {
  364. .cmd_rcgr = 0x15010,
  365. .mnd_width = 8,
  366. .hid_width = 5,
  367. .parent_map = gcc_xo_gpll0_gpll4_map,
  368. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "sdcc3_apps_clk_src",
  371. .parent_data = gcc_xo_gpll0_gpll4,
  372. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  373. .ops = &clk_rcg2_floor_ops,
  374. },
  375. };
  376. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  377. F(144000, P_XO, 16, 3, 25),
  378. F(400000, P_XO, 12, 1, 4),
  379. F(20000000, P_GPLL0, 15, 1, 2),
  380. F(25000000, P_GPLL0, 12, 1, 2),
  381. F(50000000, P_GPLL0, 12, 0, 0),
  382. F(100000000, P_GPLL0, 6, 0, 0),
  383. { }
  384. };
  385. static struct clk_rcg2 sdcc4_apps_clk_src = {
  386. .cmd_rcgr = 0x16010,
  387. .mnd_width = 8,
  388. .hid_width = 5,
  389. .parent_map = gcc_xo_gpll0_map,
  390. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  391. .clkr.hw.init = &(struct clk_init_data){
  392. .name = "sdcc4_apps_clk_src",
  393. .parent_data = gcc_xo_gpll0,
  394. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  395. .ops = &clk_rcg2_floor_ops,
  396. },
  397. };
  398. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  399. F(960000, P_XO, 10, 1, 2),
  400. F(4800000, P_XO, 4, 0, 0),
  401. F(9600000, P_XO, 2, 0, 0),
  402. F(15000000, P_GPLL0, 10, 1, 4),
  403. F(19200000, P_XO, 1, 0, 0),
  404. F(25000000, P_GPLL0, 12, 1, 2),
  405. F(50000000, P_GPLL0, 12, 0, 0),
  406. { }
  407. };
  408. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  409. .cmd_rcgr = 0x1900c,
  410. .mnd_width = 8,
  411. .hid_width = 5,
  412. .parent_map = gcc_xo_gpll0_map,
  413. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "blsp1_qup1_spi_apps_clk_src",
  416. .parent_data = gcc_xo_gpll0,
  417. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  418. .ops = &clk_rcg2_ops,
  419. },
  420. };
  421. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  422. F(19200000, P_XO, 1, 0, 0),
  423. F(50000000, P_GPLL0, 12, 0, 0),
  424. { }
  425. };
  426. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  427. .cmd_rcgr = 0x19020,
  428. .hid_width = 5,
  429. .parent_map = gcc_xo_gpll0_map,
  430. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  431. .clkr.hw.init = &(struct clk_init_data){
  432. .name = "blsp1_qup1_i2c_apps_clk_src",
  433. .parent_data = gcc_xo_gpll0,
  434. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  435. .ops = &clk_rcg2_ops,
  436. },
  437. };
  438. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  439. F(3686400, P_GPLL0, 1, 96, 15625),
  440. F(7372800, P_GPLL0, 1, 192, 15625),
  441. F(14745600, P_GPLL0, 1, 384, 15625),
  442. F(16000000, P_GPLL0, 5, 2, 15),
  443. F(19200000, P_XO, 1, 0, 0),
  444. F(24000000, P_GPLL0, 5, 1, 5),
  445. F(32000000, P_GPLL0, 1, 4, 75),
  446. F(40000000, P_GPLL0, 15, 0, 0),
  447. F(46400000, P_GPLL0, 1, 29, 375),
  448. F(48000000, P_GPLL0, 12.5, 0, 0),
  449. F(51200000, P_GPLL0, 1, 32, 375),
  450. F(56000000, P_GPLL0, 1, 7, 75),
  451. F(58982400, P_GPLL0, 1, 1536, 15625),
  452. F(60000000, P_GPLL0, 10, 0, 0),
  453. F(63157895, P_GPLL0, 9.5, 0, 0),
  454. { }
  455. };
  456. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  457. .cmd_rcgr = 0x1a00c,
  458. .mnd_width = 16,
  459. .hid_width = 5,
  460. .parent_map = gcc_xo_gpll0_map,
  461. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "blsp1_uart1_apps_clk_src",
  464. .parent_data = gcc_xo_gpll0,
  465. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  466. .ops = &clk_rcg2_ops,
  467. },
  468. };
  469. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  470. .cmd_rcgr = 0x1b00c,
  471. .mnd_width = 8,
  472. .hid_width = 5,
  473. .parent_map = gcc_xo_gpll0_map,
  474. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  475. .clkr.hw.init = &(struct clk_init_data){
  476. .name = "blsp1_qup2_spi_apps_clk_src",
  477. .parent_data = gcc_xo_gpll0,
  478. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  483. .cmd_rcgr = 0x1b020,
  484. .hid_width = 5,
  485. .parent_map = gcc_xo_gpll0_map,
  486. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "blsp1_qup2_i2c_apps_clk_src",
  489. .parent_data = gcc_xo_gpll0,
  490. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  491. .ops = &clk_rcg2_ops,
  492. },
  493. };
  494. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  495. .cmd_rcgr = 0x1c00c,
  496. .mnd_width = 16,
  497. .hid_width = 5,
  498. .parent_map = gcc_xo_gpll0_map,
  499. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "blsp1_uart2_apps_clk_src",
  502. .parent_data = gcc_xo_gpll0,
  503. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  508. .cmd_rcgr = 0x1d00c,
  509. .mnd_width = 8,
  510. .hid_width = 5,
  511. .parent_map = gcc_xo_gpll0_map,
  512. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_qup3_spi_apps_clk_src",
  515. .parent_data = gcc_xo_gpll0,
  516. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  521. .cmd_rcgr = 0x1d020,
  522. .hid_width = 5,
  523. .parent_map = gcc_xo_gpll0_map,
  524. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  525. .clkr.hw.init = &(struct clk_init_data){
  526. .name = "blsp1_qup3_i2c_apps_clk_src",
  527. .parent_data = gcc_xo_gpll0,
  528. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  529. .ops = &clk_rcg2_ops,
  530. },
  531. };
  532. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  533. .cmd_rcgr = 0x1e00c,
  534. .mnd_width = 16,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_map,
  537. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "blsp1_uart3_apps_clk_src",
  540. .parent_data = gcc_xo_gpll0,
  541. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  546. .cmd_rcgr = 0x1f00c,
  547. .mnd_width = 8,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_map,
  550. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  551. .clkr.hw.init = &(struct clk_init_data){
  552. .name = "blsp1_qup4_spi_apps_clk_src",
  553. .parent_data = gcc_xo_gpll0,
  554. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  559. .cmd_rcgr = 0x1f020,
  560. .hid_width = 5,
  561. .parent_map = gcc_xo_gpll0_map,
  562. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "blsp1_qup4_i2c_apps_clk_src",
  565. .parent_data = gcc_xo_gpll0,
  566. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  571. .cmd_rcgr = 0x2000c,
  572. .mnd_width = 16,
  573. .hid_width = 5,
  574. .parent_map = gcc_xo_gpll0_map,
  575. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "blsp1_uart4_apps_clk_src",
  578. .parent_data = gcc_xo_gpll0,
  579. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  580. .ops = &clk_rcg2_ops,
  581. },
  582. };
  583. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  584. .cmd_rcgr = 0x2100c,
  585. .mnd_width = 8,
  586. .hid_width = 5,
  587. .parent_map = gcc_xo_gpll0_map,
  588. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  589. .clkr.hw.init = &(struct clk_init_data){
  590. .name = "blsp1_qup5_spi_apps_clk_src",
  591. .parent_data = gcc_xo_gpll0,
  592. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  593. .ops = &clk_rcg2_ops,
  594. },
  595. };
  596. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  597. .cmd_rcgr = 0x21020,
  598. .hid_width = 5,
  599. .parent_map = gcc_xo_gpll0_map,
  600. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp1_qup5_i2c_apps_clk_src",
  603. .parent_data = gcc_xo_gpll0,
  604. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  609. .cmd_rcgr = 0x2200c,
  610. .mnd_width = 16,
  611. .hid_width = 5,
  612. .parent_map = gcc_xo_gpll0_map,
  613. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  614. .clkr.hw.init = &(struct clk_init_data){
  615. .name = "blsp1_uart5_apps_clk_src",
  616. .parent_data = gcc_xo_gpll0,
  617. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  618. .ops = &clk_rcg2_ops,
  619. },
  620. };
  621. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  622. .cmd_rcgr = 0x2300c,
  623. .mnd_width = 8,
  624. .hid_width = 5,
  625. .parent_map = gcc_xo_gpll0_map,
  626. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  627. .clkr.hw.init = &(struct clk_init_data){
  628. .name = "blsp1_qup6_spi_apps_clk_src",
  629. .parent_data = gcc_xo_gpll0,
  630. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  631. .ops = &clk_rcg2_ops,
  632. },
  633. };
  634. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  635. .cmd_rcgr = 0x23020,
  636. .hid_width = 5,
  637. .parent_map = gcc_xo_gpll0_map,
  638. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  639. .clkr.hw.init = &(struct clk_init_data){
  640. .name = "blsp1_qup6_i2c_apps_clk_src",
  641. .parent_data = gcc_xo_gpll0,
  642. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  643. .ops = &clk_rcg2_ops,
  644. },
  645. };
  646. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  647. .cmd_rcgr = 0x2400c,
  648. .mnd_width = 16,
  649. .hid_width = 5,
  650. .parent_map = gcc_xo_gpll0_map,
  651. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  652. .clkr.hw.init = &(struct clk_init_data){
  653. .name = "blsp1_uart6_apps_clk_src",
  654. .parent_data = gcc_xo_gpll0,
  655. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  656. .ops = &clk_rcg2_ops,
  657. },
  658. };
  659. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  660. .cmd_rcgr = 0x2600c,
  661. .mnd_width = 8,
  662. .hid_width = 5,
  663. .parent_map = gcc_xo_gpll0_map,
  664. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "blsp2_qup1_spi_apps_clk_src",
  667. .parent_data = gcc_xo_gpll0,
  668. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  669. .ops = &clk_rcg2_ops,
  670. },
  671. };
  672. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  673. .cmd_rcgr = 0x26020,
  674. .hid_width = 5,
  675. .parent_map = gcc_xo_gpll0_map,
  676. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  677. .clkr.hw.init = &(struct clk_init_data){
  678. .name = "blsp2_qup1_i2c_apps_clk_src",
  679. .parent_data = gcc_xo_gpll0,
  680. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  681. .ops = &clk_rcg2_ops,
  682. },
  683. };
  684. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  685. .cmd_rcgr = 0x2700c,
  686. .mnd_width = 16,
  687. .hid_width = 5,
  688. .parent_map = gcc_xo_gpll0_map,
  689. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "blsp2_uart1_apps_clk_src",
  692. .parent_data = gcc_xo_gpll0,
  693. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  694. .ops = &clk_rcg2_ops,
  695. },
  696. };
  697. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  698. .cmd_rcgr = 0x2800c,
  699. .mnd_width = 8,
  700. .hid_width = 5,
  701. .parent_map = gcc_xo_gpll0_map,
  702. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  703. .clkr.hw.init = &(struct clk_init_data){
  704. .name = "blsp2_qup2_spi_apps_clk_src",
  705. .parent_data = gcc_xo_gpll0,
  706. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  707. .ops = &clk_rcg2_ops,
  708. },
  709. };
  710. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  711. .cmd_rcgr = 0x28020,
  712. .hid_width = 5,
  713. .parent_map = gcc_xo_gpll0_map,
  714. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  715. .clkr.hw.init = &(struct clk_init_data){
  716. .name = "blsp2_qup2_i2c_apps_clk_src",
  717. .parent_data = gcc_xo_gpll0,
  718. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  719. .ops = &clk_rcg2_ops,
  720. },
  721. };
  722. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  723. .cmd_rcgr = 0x2900c,
  724. .mnd_width = 16,
  725. .hid_width = 5,
  726. .parent_map = gcc_xo_gpll0_map,
  727. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "blsp2_uart2_apps_clk_src",
  730. .parent_data = gcc_xo_gpll0,
  731. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  736. .cmd_rcgr = 0x2a00c,
  737. .mnd_width = 8,
  738. .hid_width = 5,
  739. .parent_map = gcc_xo_gpll0_map,
  740. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  741. .clkr.hw.init = &(struct clk_init_data){
  742. .name = "blsp2_qup3_spi_apps_clk_src",
  743. .parent_data = gcc_xo_gpll0,
  744. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  749. .cmd_rcgr = 0x2a020,
  750. .hid_width = 5,
  751. .parent_map = gcc_xo_gpll0_map,
  752. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "blsp2_qup3_i2c_apps_clk_src",
  755. .parent_data = gcc_xo_gpll0,
  756. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  761. .cmd_rcgr = 0x2b00c,
  762. .mnd_width = 16,
  763. .hid_width = 5,
  764. .parent_map = gcc_xo_gpll0_map,
  765. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "blsp2_uart3_apps_clk_src",
  768. .parent_data = gcc_xo_gpll0,
  769. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  774. .cmd_rcgr = 0x2c00c,
  775. .mnd_width = 8,
  776. .hid_width = 5,
  777. .parent_map = gcc_xo_gpll0_map,
  778. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "blsp2_qup4_spi_apps_clk_src",
  781. .parent_data = gcc_xo_gpll0,
  782. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  787. .cmd_rcgr = 0x2c020,
  788. .hid_width = 5,
  789. .parent_map = gcc_xo_gpll0_map,
  790. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "blsp2_qup4_i2c_apps_clk_src",
  793. .parent_data = gcc_xo_gpll0,
  794. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  799. .cmd_rcgr = 0x2d00c,
  800. .mnd_width = 16,
  801. .hid_width = 5,
  802. .parent_map = gcc_xo_gpll0_map,
  803. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  804. .clkr.hw.init = &(struct clk_init_data){
  805. .name = "blsp2_uart4_apps_clk_src",
  806. .parent_data = gcc_xo_gpll0,
  807. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  808. .ops = &clk_rcg2_ops,
  809. },
  810. };
  811. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  812. .cmd_rcgr = 0x2e00c,
  813. .mnd_width = 8,
  814. .hid_width = 5,
  815. .parent_map = gcc_xo_gpll0_map,
  816. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  817. .clkr.hw.init = &(struct clk_init_data){
  818. .name = "blsp2_qup5_spi_apps_clk_src",
  819. .parent_data = gcc_xo_gpll0,
  820. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  821. .ops = &clk_rcg2_ops,
  822. },
  823. };
  824. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  825. .cmd_rcgr = 0x2e020,
  826. .hid_width = 5,
  827. .parent_map = gcc_xo_gpll0_map,
  828. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  829. .clkr.hw.init = &(struct clk_init_data){
  830. .name = "blsp2_qup5_i2c_apps_clk_src",
  831. .parent_data = gcc_xo_gpll0,
  832. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  833. .ops = &clk_rcg2_ops,
  834. },
  835. };
  836. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  837. .cmd_rcgr = 0x2f00c,
  838. .mnd_width = 16,
  839. .hid_width = 5,
  840. .parent_map = gcc_xo_gpll0_map,
  841. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  842. .clkr.hw.init = &(struct clk_init_data){
  843. .name = "blsp2_uart5_apps_clk_src",
  844. .parent_data = gcc_xo_gpll0,
  845. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  846. .ops = &clk_rcg2_ops,
  847. },
  848. };
  849. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  850. .cmd_rcgr = 0x3000c,
  851. .mnd_width = 8,
  852. .hid_width = 5,
  853. .parent_map = gcc_xo_gpll0_map,
  854. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  855. .clkr.hw.init = &(struct clk_init_data){
  856. .name = "blsp2_qup6_spi_apps_clk_src",
  857. .parent_data = gcc_xo_gpll0,
  858. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  859. .ops = &clk_rcg2_ops,
  860. },
  861. };
  862. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  863. .cmd_rcgr = 0x30020,
  864. .hid_width = 5,
  865. .parent_map = gcc_xo_gpll0_map,
  866. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "blsp2_qup6_i2c_apps_clk_src",
  869. .parent_data = gcc_xo_gpll0,
  870. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  871. .ops = &clk_rcg2_ops,
  872. },
  873. };
  874. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  875. .cmd_rcgr = 0x3100c,
  876. .mnd_width = 16,
  877. .hid_width = 5,
  878. .parent_map = gcc_xo_gpll0_map,
  879. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  880. .clkr.hw.init = &(struct clk_init_data){
  881. .name = "blsp2_uart6_apps_clk_src",
  882. .parent_data = gcc_xo_gpll0,
  883. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  884. .ops = &clk_rcg2_ops,
  885. },
  886. };
  887. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  888. F(60000000, P_GPLL0, 10, 0, 0),
  889. { }
  890. };
  891. static struct clk_rcg2 pdm2_clk_src = {
  892. .cmd_rcgr = 0x33010,
  893. .hid_width = 5,
  894. .parent_map = gcc_xo_gpll0_map,
  895. .freq_tbl = ftbl_pdm2_clk_src,
  896. .clkr.hw.init = &(struct clk_init_data){
  897. .name = "pdm2_clk_src",
  898. .parent_data = gcc_xo_gpll0,
  899. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  900. .ops = &clk_rcg2_ops,
  901. },
  902. };
  903. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  904. F(105495, P_XO, 1, 1, 182),
  905. { }
  906. };
  907. static struct clk_rcg2 tsif_ref_clk_src = {
  908. .cmd_rcgr = 0x36010,
  909. .mnd_width = 8,
  910. .hid_width = 5,
  911. .parent_map = gcc_xo_gpll0_aud_ref_clk_map,
  912. .freq_tbl = ftbl_tsif_ref_clk_src,
  913. .clkr.hw.init = &(struct clk_init_data){
  914. .name = "tsif_ref_clk_src",
  915. .parent_data = gcc_xo_gpll0_aud_ref_clk,
  916. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_aud_ref_clk),
  917. .ops = &clk_rcg2_ops,
  918. },
  919. };
  920. static struct clk_rcg2 gcc_sleep_clk_src = {
  921. .cmd_rcgr = 0x43014,
  922. .hid_width = 5,
  923. .parent_map = gcc_sleep_clk_map,
  924. .clkr.hw.init = &(struct clk_init_data){
  925. .name = "gcc_sleep_clk_src",
  926. .parent_data = gcc_sleep_clk,
  927. .num_parents = ARRAY_SIZE(gcc_sleep_clk),
  928. .ops = &clk_rcg2_ops,
  929. },
  930. };
  931. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  932. .cmd_rcgr = 0x48040,
  933. .hid_width = 5,
  934. .parent_map = gcc_xo_gpll0_map,
  935. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  936. .clkr.hw.init = &(struct clk_init_data){
  937. .name = "hmss_rbcpr_clk_src",
  938. .parent_data = gcc_xo_gpll0,
  939. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  940. .ops = &clk_rcg2_ops,
  941. },
  942. };
  943. static struct clk_rcg2 hmss_gpll0_clk_src = {
  944. .cmd_rcgr = 0x48058,
  945. .hid_width = 5,
  946. .parent_map = gcc_xo_gpll0_map,
  947. .clkr.hw.init = &(struct clk_init_data){
  948. .name = "hmss_gpll0_clk_src",
  949. .parent_data = gcc_xo_gpll0,
  950. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  951. .ops = &clk_rcg2_ops,
  952. },
  953. };
  954. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  955. F(19200000, P_XO, 1, 0, 0),
  956. F(100000000, P_GPLL0, 6, 0, 0),
  957. F(200000000, P_GPLL0, 3, 0, 0),
  958. { }
  959. };
  960. static struct clk_rcg2 gp1_clk_src = {
  961. .cmd_rcgr = 0x64004,
  962. .mnd_width = 8,
  963. .hid_width = 5,
  964. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  965. .freq_tbl = ftbl_gp1_clk_src,
  966. .clkr.hw.init = &(struct clk_init_data){
  967. .name = "gp1_clk_src",
  968. .parent_data = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  969. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk_gpll0_early_div),
  970. .ops = &clk_rcg2_ops,
  971. },
  972. };
  973. static struct clk_rcg2 gp2_clk_src = {
  974. .cmd_rcgr = 0x65004,
  975. .mnd_width = 8,
  976. .hid_width = 5,
  977. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  978. .freq_tbl = ftbl_gp1_clk_src,
  979. .clkr.hw.init = &(struct clk_init_data){
  980. .name = "gp2_clk_src",
  981. .parent_data = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  982. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk_gpll0_early_div),
  983. .ops = &clk_rcg2_ops,
  984. },
  985. };
  986. static struct clk_rcg2 gp3_clk_src = {
  987. .cmd_rcgr = 0x66004,
  988. .mnd_width = 8,
  989. .hid_width = 5,
  990. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  991. .freq_tbl = ftbl_gp1_clk_src,
  992. .clkr.hw.init = &(struct clk_init_data){
  993. .name = "gp3_clk_src",
  994. .parent_data = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  995. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_sleep_clk_gpll0_early_div),
  996. .ops = &clk_rcg2_ops,
  997. },
  998. };
  999. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1000. F(1010526, P_XO, 1, 1, 19),
  1001. { }
  1002. };
  1003. static struct clk_rcg2 pcie_aux_clk_src = {
  1004. .cmd_rcgr = 0x6c000,
  1005. .mnd_width = 16,
  1006. .hid_width = 5,
  1007. .parent_map = gcc_xo_sleep_clk_map,
  1008. .freq_tbl = ftbl_pcie_aux_clk_src,
  1009. .clkr.hw.init = &(struct clk_init_data){
  1010. .name = "pcie_aux_clk_src",
  1011. .parent_data = gcc_xo_sleep_clk,
  1012. .num_parents = ARRAY_SIZE(gcc_xo_sleep_clk),
  1013. .ops = &clk_rcg2_ops,
  1014. },
  1015. };
  1016. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  1017. F(100000000, P_GPLL0, 6, 0, 0),
  1018. F(200000000, P_GPLL0, 3, 0, 0),
  1019. F(240000000, P_GPLL0, 2.5, 0, 0),
  1020. { }
  1021. };
  1022. static struct clk_rcg2 ufs_axi_clk_src = {
  1023. .cmd_rcgr = 0x75024,
  1024. .mnd_width = 8,
  1025. .hid_width = 5,
  1026. .parent_map = gcc_xo_gpll0_map,
  1027. .freq_tbl = ftbl_ufs_axi_clk_src,
  1028. .clkr.hw.init = &(struct clk_init_data){
  1029. .name = "ufs_axi_clk_src",
  1030. .parent_data = gcc_xo_gpll0,
  1031. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1032. .ops = &clk_rcg2_ops,
  1033. },
  1034. };
  1035. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  1036. F(19200000, P_XO, 1, 0, 0),
  1037. F(150000000, P_GPLL0, 4, 0, 0),
  1038. F(300000000, P_GPLL0, 2, 0, 0),
  1039. { }
  1040. };
  1041. static struct clk_rcg2 ufs_ice_core_clk_src = {
  1042. .cmd_rcgr = 0x76014,
  1043. .hid_width = 5,
  1044. .parent_map = gcc_xo_gpll0_map,
  1045. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  1046. .clkr.hw.init = &(struct clk_init_data){
  1047. .name = "ufs_ice_core_clk_src",
  1048. .parent_data = gcc_xo_gpll0,
  1049. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1050. .ops = &clk_rcg2_ops,
  1051. },
  1052. };
  1053. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  1054. F(75000000, P_GPLL0, 8, 0, 0),
  1055. F(150000000, P_GPLL0, 4, 0, 0),
  1056. F(256000000, P_GPLL4, 1.5, 0, 0),
  1057. F(300000000, P_GPLL0, 2, 0, 0),
  1058. { }
  1059. };
  1060. static struct clk_rcg2 qspi_ser_clk_src = {
  1061. .cmd_rcgr = 0x8b00c,
  1062. .hid_width = 5,
  1063. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  1064. .freq_tbl = ftbl_qspi_ser_clk_src,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "qspi_ser_clk_src",
  1067. .parent_data = gcc_xo_gpll0_gpll4_gpll0_early_div,
  1068. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4_gpll0_early_div),
  1069. .ops = &clk_rcg2_ops,
  1070. },
  1071. };
  1072. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1073. .halt_reg = 0x0f03c,
  1074. .clkr = {
  1075. .enable_reg = 0x0f03c,
  1076. .enable_mask = BIT(0),
  1077. .hw.init = &(struct clk_init_data){
  1078. .name = "gcc_sys_noc_usb3_axi_clk",
  1079. .parent_hws = (const struct clk_hw*[]){
  1080. &usb30_master_clk_src.clkr.hw,
  1081. },
  1082. .num_parents = 1,
  1083. .flags = CLK_SET_RATE_PARENT,
  1084. .ops = &clk_branch2_ops,
  1085. },
  1086. },
  1087. };
  1088. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1089. .halt_reg = 0x75038,
  1090. .clkr = {
  1091. .enable_reg = 0x75038,
  1092. .enable_mask = BIT(0),
  1093. .hw.init = &(struct clk_init_data){
  1094. .name = "gcc_sys_noc_ufs_axi_clk",
  1095. .parent_hws = (const struct clk_hw*[]){
  1096. &ufs_axi_clk_src.clkr.hw,
  1097. },
  1098. .num_parents = 1,
  1099. .flags = CLK_SET_RATE_PARENT,
  1100. .ops = &clk_branch2_ops,
  1101. },
  1102. },
  1103. };
  1104. static struct clk_branch gcc_periph_noc_usb20_ahb_clk = {
  1105. .halt_reg = 0x6010,
  1106. .clkr = {
  1107. .enable_reg = 0x6010,
  1108. .enable_mask = BIT(0),
  1109. .hw.init = &(struct clk_init_data){
  1110. .name = "gcc_periph_noc_usb20_ahb_clk",
  1111. .parent_hws = (const struct clk_hw*[]){
  1112. &usb20_master_clk_src.clkr.hw,
  1113. },
  1114. .num_parents = 1,
  1115. .flags = CLK_SET_RATE_PARENT,
  1116. .ops = &clk_branch2_ops,
  1117. },
  1118. },
  1119. };
  1120. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1121. .halt_reg = 0x9008,
  1122. .clkr = {
  1123. .enable_reg = 0x9008,
  1124. .enable_mask = BIT(0),
  1125. .hw.init = &(struct clk_init_data){
  1126. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1127. .flags = CLK_IGNORE_UNUSED,
  1128. .ops = &clk_branch2_ops,
  1129. },
  1130. },
  1131. };
  1132. static struct clk_branch gcc_mmss_bimc_gfx_clk = {
  1133. .halt_reg = 0x9010,
  1134. .clkr = {
  1135. .enable_reg = 0x9010,
  1136. .enable_mask = BIT(0),
  1137. .hw.init = &(struct clk_init_data){
  1138. .name = "gcc_mmss_bimc_gfx_clk",
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_branch gcc_usb30_master_clk = {
  1145. .halt_reg = 0x0f008,
  1146. .clkr = {
  1147. .enable_reg = 0x0f008,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "gcc_usb30_master_clk",
  1151. .parent_hws = (const struct clk_hw*[]){
  1152. &usb30_master_clk_src.clkr.hw,
  1153. },
  1154. .num_parents = 1,
  1155. .flags = CLK_SET_RATE_PARENT,
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch gcc_usb30_sleep_clk = {
  1161. .halt_reg = 0x0f00c,
  1162. .clkr = {
  1163. .enable_reg = 0x0f00c,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_usb30_sleep_clk",
  1167. .parent_hws = (const struct clk_hw*[]){
  1168. &gcc_sleep_clk_src.clkr.hw,
  1169. },
  1170. .num_parents = 1,
  1171. .flags = CLK_SET_RATE_PARENT,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1177. .halt_reg = 0x0f010,
  1178. .clkr = {
  1179. .enable_reg = 0x0f010,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "gcc_usb30_mock_utmi_clk",
  1183. .parent_hws = (const struct clk_hw*[]){
  1184. &usb30_mock_utmi_clk_src.clkr.hw,
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1193. .halt_reg = 0x50000,
  1194. .clkr = {
  1195. .enable_reg = 0x50000,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "gcc_usb3_phy_aux_clk",
  1199. .parent_hws = (const struct clk_hw*[]){
  1200. &usb3_phy_aux_clk_src.clkr.hw,
  1201. },
  1202. .num_parents = 1,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. .ops = &clk_branch2_ops,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1209. .halt_reg = 0x50004,
  1210. .halt_check = BRANCH_HALT_SKIP,
  1211. .clkr = {
  1212. .enable_reg = 0x50004,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_usb3_phy_pipe_clk",
  1216. .parent_data = &(const struct clk_parent_data){
  1217. .fw_name = "usb3_phy_pipe_clk_src", .name = "usb3_phy_pipe_clk_src",
  1218. },
  1219. .num_parents = 1,
  1220. .flags = CLK_SET_RATE_PARENT,
  1221. .ops = &clk_branch2_ops,
  1222. },
  1223. },
  1224. };
  1225. static struct clk_branch gcc_usb20_master_clk = {
  1226. .halt_reg = 0x12004,
  1227. .clkr = {
  1228. .enable_reg = 0x12004,
  1229. .enable_mask = BIT(0),
  1230. .hw.init = &(struct clk_init_data){
  1231. .name = "gcc_usb20_master_clk",
  1232. .parent_hws = (const struct clk_hw*[]){
  1233. &usb20_master_clk_src.clkr.hw,
  1234. },
  1235. .num_parents = 1,
  1236. .flags = CLK_SET_RATE_PARENT,
  1237. .ops = &clk_branch2_ops,
  1238. },
  1239. },
  1240. };
  1241. static struct clk_branch gcc_usb20_sleep_clk = {
  1242. .halt_reg = 0x12008,
  1243. .clkr = {
  1244. .enable_reg = 0x12008,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gcc_usb20_sleep_clk",
  1248. .parent_hws = (const struct clk_hw*[]){
  1249. &gcc_sleep_clk_src.clkr.hw,
  1250. },
  1251. .num_parents = 1,
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. .ops = &clk_branch2_ops,
  1254. },
  1255. },
  1256. };
  1257. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1258. .halt_reg = 0x1200c,
  1259. .clkr = {
  1260. .enable_reg = 0x1200c,
  1261. .enable_mask = BIT(0),
  1262. .hw.init = &(struct clk_init_data){
  1263. .name = "gcc_usb20_mock_utmi_clk",
  1264. .parent_hws = (const struct clk_hw*[]){
  1265. &usb20_mock_utmi_clk_src.clkr.hw,
  1266. },
  1267. .num_parents = 1,
  1268. .flags = CLK_SET_RATE_PARENT,
  1269. .ops = &clk_branch2_ops,
  1270. },
  1271. },
  1272. };
  1273. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1274. .halt_reg = 0x6a004,
  1275. .clkr = {
  1276. .enable_reg = 0x6a004,
  1277. .enable_mask = BIT(0),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1280. .ops = &clk_branch2_ops,
  1281. },
  1282. },
  1283. };
  1284. static struct clk_branch gcc_sdcc1_apps_clk = {
  1285. .halt_reg = 0x13004,
  1286. .clkr = {
  1287. .enable_reg = 0x13004,
  1288. .enable_mask = BIT(0),
  1289. .hw.init = &(struct clk_init_data){
  1290. .name = "gcc_sdcc1_apps_clk",
  1291. .parent_hws = (const struct clk_hw*[]){
  1292. &sdcc1_apps_clk_src.clkr.hw,
  1293. },
  1294. .num_parents = 1,
  1295. .flags = CLK_SET_RATE_PARENT,
  1296. .ops = &clk_branch2_ops,
  1297. },
  1298. },
  1299. };
  1300. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1301. .halt_reg = 0x13008,
  1302. .clkr = {
  1303. .enable_reg = 0x13008,
  1304. .enable_mask = BIT(0),
  1305. .hw.init = &(struct clk_init_data){
  1306. .name = "gcc_sdcc1_ahb_clk",
  1307. .ops = &clk_branch2_ops,
  1308. },
  1309. },
  1310. };
  1311. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1312. .halt_reg = 0x13038,
  1313. .clkr = {
  1314. .enable_reg = 0x13038,
  1315. .enable_mask = BIT(0),
  1316. .hw.init = &(struct clk_init_data){
  1317. .name = "gcc_sdcc1_ice_core_clk",
  1318. .parent_hws = (const struct clk_hw*[]){
  1319. &sdcc1_ice_core_clk_src.clkr.hw,
  1320. },
  1321. .num_parents = 1,
  1322. .flags = CLK_SET_RATE_PARENT,
  1323. .ops = &clk_branch2_ops,
  1324. },
  1325. },
  1326. };
  1327. static struct clk_branch gcc_sdcc2_apps_clk = {
  1328. .halt_reg = 0x14004,
  1329. .clkr = {
  1330. .enable_reg = 0x14004,
  1331. .enable_mask = BIT(0),
  1332. .hw.init = &(struct clk_init_data){
  1333. .name = "gcc_sdcc2_apps_clk",
  1334. .parent_hws = (const struct clk_hw*[]){
  1335. &sdcc2_apps_clk_src.clkr.hw,
  1336. },
  1337. .num_parents = 1,
  1338. .flags = CLK_SET_RATE_PARENT,
  1339. .ops = &clk_branch2_ops,
  1340. },
  1341. },
  1342. };
  1343. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1344. .halt_reg = 0x14008,
  1345. .clkr = {
  1346. .enable_reg = 0x14008,
  1347. .enable_mask = BIT(0),
  1348. .hw.init = &(struct clk_init_data){
  1349. .name = "gcc_sdcc2_ahb_clk",
  1350. .ops = &clk_branch2_ops,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch gcc_sdcc3_apps_clk = {
  1355. .halt_reg = 0x15004,
  1356. .clkr = {
  1357. .enable_reg = 0x15004,
  1358. .enable_mask = BIT(0),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "gcc_sdcc3_apps_clk",
  1361. .parent_hws = (const struct clk_hw*[]){
  1362. &sdcc3_apps_clk_src.clkr.hw,
  1363. },
  1364. .num_parents = 1,
  1365. .flags = CLK_SET_RATE_PARENT,
  1366. .ops = &clk_branch2_ops,
  1367. },
  1368. },
  1369. };
  1370. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1371. .halt_reg = 0x15008,
  1372. .clkr = {
  1373. .enable_reg = 0x15008,
  1374. .enable_mask = BIT(0),
  1375. .hw.init = &(struct clk_init_data){
  1376. .name = "gcc_sdcc3_ahb_clk",
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch gcc_sdcc4_apps_clk = {
  1382. .halt_reg = 0x16004,
  1383. .clkr = {
  1384. .enable_reg = 0x16004,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_sdcc4_apps_clk",
  1388. .parent_hws = (const struct clk_hw*[]){
  1389. &sdcc4_apps_clk_src.clkr.hw,
  1390. },
  1391. .num_parents = 1,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_branch2_ops,
  1394. },
  1395. },
  1396. };
  1397. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1398. .halt_reg = 0x16008,
  1399. .clkr = {
  1400. .enable_reg = 0x16008,
  1401. .enable_mask = BIT(0),
  1402. .hw.init = &(struct clk_init_data){
  1403. .name = "gcc_sdcc4_ahb_clk",
  1404. .ops = &clk_branch2_ops,
  1405. },
  1406. },
  1407. };
  1408. static struct clk_branch gcc_blsp1_ahb_clk = {
  1409. .halt_reg = 0x17004,
  1410. .halt_check = BRANCH_HALT_VOTED,
  1411. .clkr = {
  1412. .enable_reg = 0x52004,
  1413. .enable_mask = BIT(17),
  1414. .hw.init = &(struct clk_init_data){
  1415. .name = "gcc_blsp1_ahb_clk",
  1416. .ops = &clk_branch2_ops,
  1417. },
  1418. },
  1419. };
  1420. static struct clk_branch gcc_blsp1_sleep_clk = {
  1421. .halt_reg = 0x17008,
  1422. .halt_check = BRANCH_HALT_VOTED,
  1423. .clkr = {
  1424. .enable_reg = 0x52004,
  1425. .enable_mask = BIT(16),
  1426. .hw.init = &(struct clk_init_data){
  1427. .name = "gcc_blsp1_sleep_clk",
  1428. .parent_hws = (const struct clk_hw*[]){
  1429. &gcc_sleep_clk_src.clkr.hw,
  1430. },
  1431. .num_parents = 1,
  1432. .flags = CLK_SET_RATE_PARENT,
  1433. .ops = &clk_branch2_ops,
  1434. },
  1435. },
  1436. };
  1437. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1438. .halt_reg = 0x19004,
  1439. .clkr = {
  1440. .enable_reg = 0x19004,
  1441. .enable_mask = BIT(0),
  1442. .hw.init = &(struct clk_init_data){
  1443. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1444. .parent_hws = (const struct clk_hw*[]){
  1445. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1446. },
  1447. .num_parents = 1,
  1448. .flags = CLK_SET_RATE_PARENT,
  1449. .ops = &clk_branch2_ops,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1454. .halt_reg = 0x19008,
  1455. .clkr = {
  1456. .enable_reg = 0x19008,
  1457. .enable_mask = BIT(0),
  1458. .hw.init = &(struct clk_init_data){
  1459. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1460. .parent_hws = (const struct clk_hw*[]){
  1461. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1462. },
  1463. .num_parents = 1,
  1464. .flags = CLK_SET_RATE_PARENT,
  1465. .ops = &clk_branch2_ops,
  1466. },
  1467. },
  1468. };
  1469. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1470. .halt_reg = 0x1a004,
  1471. .clkr = {
  1472. .enable_reg = 0x1a004,
  1473. .enable_mask = BIT(0),
  1474. .hw.init = &(struct clk_init_data){
  1475. .name = "gcc_blsp1_uart1_apps_clk",
  1476. .parent_hws = (const struct clk_hw*[]){
  1477. &blsp1_uart1_apps_clk_src.clkr.hw,
  1478. },
  1479. .num_parents = 1,
  1480. .flags = CLK_SET_RATE_PARENT,
  1481. .ops = &clk_branch2_ops,
  1482. },
  1483. },
  1484. };
  1485. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1486. .halt_reg = 0x1b004,
  1487. .clkr = {
  1488. .enable_reg = 0x1b004,
  1489. .enable_mask = BIT(0),
  1490. .hw.init = &(struct clk_init_data){
  1491. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1492. .parent_hws = (const struct clk_hw*[]){
  1493. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1494. },
  1495. .num_parents = 1,
  1496. .flags = CLK_SET_RATE_PARENT,
  1497. .ops = &clk_branch2_ops,
  1498. },
  1499. },
  1500. };
  1501. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1502. .halt_reg = 0x1b008,
  1503. .clkr = {
  1504. .enable_reg = 0x1b008,
  1505. .enable_mask = BIT(0),
  1506. .hw.init = &(struct clk_init_data){
  1507. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1508. .parent_hws = (const struct clk_hw*[]){
  1509. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1510. },
  1511. .num_parents = 1,
  1512. .flags = CLK_SET_RATE_PARENT,
  1513. .ops = &clk_branch2_ops,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1518. .halt_reg = 0x1c004,
  1519. .clkr = {
  1520. .enable_reg = 0x1c004,
  1521. .enable_mask = BIT(0),
  1522. .hw.init = &(struct clk_init_data){
  1523. .name = "gcc_blsp1_uart2_apps_clk",
  1524. .parent_hws = (const struct clk_hw*[]){
  1525. &blsp1_uart2_apps_clk_src.clkr.hw,
  1526. },
  1527. .num_parents = 1,
  1528. .flags = CLK_SET_RATE_PARENT,
  1529. .ops = &clk_branch2_ops,
  1530. },
  1531. },
  1532. };
  1533. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1534. .halt_reg = 0x1d004,
  1535. .clkr = {
  1536. .enable_reg = 0x1d004,
  1537. .enable_mask = BIT(0),
  1538. .hw.init = &(struct clk_init_data){
  1539. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1540. .parent_hws = (const struct clk_hw*[]){
  1541. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1542. },
  1543. .num_parents = 1,
  1544. .flags = CLK_SET_RATE_PARENT,
  1545. .ops = &clk_branch2_ops,
  1546. },
  1547. },
  1548. };
  1549. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1550. .halt_reg = 0x1d008,
  1551. .clkr = {
  1552. .enable_reg = 0x1d008,
  1553. .enable_mask = BIT(0),
  1554. .hw.init = &(struct clk_init_data){
  1555. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1556. .parent_hws = (const struct clk_hw*[]){
  1557. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1558. },
  1559. .num_parents = 1,
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. .ops = &clk_branch2_ops,
  1562. },
  1563. },
  1564. };
  1565. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1566. .halt_reg = 0x1e004,
  1567. .clkr = {
  1568. .enable_reg = 0x1e004,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "gcc_blsp1_uart3_apps_clk",
  1572. .parent_hws = (const struct clk_hw*[]){
  1573. &blsp1_uart3_apps_clk_src.clkr.hw,
  1574. },
  1575. .num_parents = 1,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. .ops = &clk_branch2_ops,
  1578. },
  1579. },
  1580. };
  1581. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1582. .halt_reg = 0x1f004,
  1583. .clkr = {
  1584. .enable_reg = 0x1f004,
  1585. .enable_mask = BIT(0),
  1586. .hw.init = &(struct clk_init_data){
  1587. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1588. .parent_hws = (const struct clk_hw*[]){
  1589. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1590. },
  1591. .num_parents = 1,
  1592. .flags = CLK_SET_RATE_PARENT,
  1593. .ops = &clk_branch2_ops,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1598. .halt_reg = 0x1f008,
  1599. .clkr = {
  1600. .enable_reg = 0x1f008,
  1601. .enable_mask = BIT(0),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1604. .parent_hws = (const struct clk_hw*[]){
  1605. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1606. },
  1607. .num_parents = 1,
  1608. .flags = CLK_SET_RATE_PARENT,
  1609. .ops = &clk_branch2_ops,
  1610. },
  1611. },
  1612. };
  1613. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1614. .halt_reg = 0x20004,
  1615. .clkr = {
  1616. .enable_reg = 0x20004,
  1617. .enable_mask = BIT(0),
  1618. .hw.init = &(struct clk_init_data){
  1619. .name = "gcc_blsp1_uart4_apps_clk",
  1620. .parent_hws = (const struct clk_hw*[]){
  1621. &blsp1_uart4_apps_clk_src.clkr.hw,
  1622. },
  1623. .num_parents = 1,
  1624. .flags = CLK_SET_RATE_PARENT,
  1625. .ops = &clk_branch2_ops,
  1626. },
  1627. },
  1628. };
  1629. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1630. .halt_reg = 0x21004,
  1631. .clkr = {
  1632. .enable_reg = 0x21004,
  1633. .enable_mask = BIT(0),
  1634. .hw.init = &(struct clk_init_data){
  1635. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1636. .parent_hws = (const struct clk_hw*[]){
  1637. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1638. },
  1639. .num_parents = 1,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. .ops = &clk_branch2_ops,
  1642. },
  1643. },
  1644. };
  1645. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1646. .halt_reg = 0x21008,
  1647. .clkr = {
  1648. .enable_reg = 0x21008,
  1649. .enable_mask = BIT(0),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1652. .parent_hws = (const struct clk_hw*[]){
  1653. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1654. },
  1655. .num_parents = 1,
  1656. .flags = CLK_SET_RATE_PARENT,
  1657. .ops = &clk_branch2_ops,
  1658. },
  1659. },
  1660. };
  1661. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1662. .halt_reg = 0x22004,
  1663. .clkr = {
  1664. .enable_reg = 0x22004,
  1665. .enable_mask = BIT(0),
  1666. .hw.init = &(struct clk_init_data){
  1667. .name = "gcc_blsp1_uart5_apps_clk",
  1668. .parent_hws = (const struct clk_hw*[]){
  1669. &blsp1_uart5_apps_clk_src.clkr.hw,
  1670. },
  1671. .num_parents = 1,
  1672. .flags = CLK_SET_RATE_PARENT,
  1673. .ops = &clk_branch2_ops,
  1674. },
  1675. },
  1676. };
  1677. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1678. .halt_reg = 0x23004,
  1679. .clkr = {
  1680. .enable_reg = 0x23004,
  1681. .enable_mask = BIT(0),
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1684. .parent_hws = (const struct clk_hw*[]){
  1685. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1686. },
  1687. .num_parents = 1,
  1688. .flags = CLK_SET_RATE_PARENT,
  1689. .ops = &clk_branch2_ops,
  1690. },
  1691. },
  1692. };
  1693. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1694. .halt_reg = 0x23008,
  1695. .clkr = {
  1696. .enable_reg = 0x23008,
  1697. .enable_mask = BIT(0),
  1698. .hw.init = &(struct clk_init_data){
  1699. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1700. .parent_hws = (const struct clk_hw*[]){
  1701. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1702. },
  1703. .num_parents = 1,
  1704. .flags = CLK_SET_RATE_PARENT,
  1705. .ops = &clk_branch2_ops,
  1706. },
  1707. },
  1708. };
  1709. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1710. .halt_reg = 0x24004,
  1711. .clkr = {
  1712. .enable_reg = 0x24004,
  1713. .enable_mask = BIT(0),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "gcc_blsp1_uart6_apps_clk",
  1716. .parent_hws = (const struct clk_hw*[]){
  1717. &blsp1_uart6_apps_clk_src.clkr.hw,
  1718. },
  1719. .num_parents = 1,
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_branch2_ops,
  1722. },
  1723. },
  1724. };
  1725. static struct clk_branch gcc_blsp2_ahb_clk = {
  1726. .halt_reg = 0x25004,
  1727. .halt_check = BRANCH_HALT_VOTED,
  1728. .clkr = {
  1729. .enable_reg = 0x52004,
  1730. .enable_mask = BIT(15),
  1731. .hw.init = &(struct clk_init_data){
  1732. .name = "gcc_blsp2_ahb_clk",
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch gcc_blsp2_sleep_clk = {
  1738. .halt_reg = 0x25008,
  1739. .halt_check = BRANCH_HALT_VOTED,
  1740. .clkr = {
  1741. .enable_reg = 0x52004,
  1742. .enable_mask = BIT(14),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_blsp2_sleep_clk",
  1745. .parent_hws = (const struct clk_hw*[]){
  1746. &gcc_sleep_clk_src.clkr.hw,
  1747. },
  1748. .num_parents = 1,
  1749. .flags = CLK_SET_RATE_PARENT,
  1750. .ops = &clk_branch2_ops,
  1751. },
  1752. },
  1753. };
  1754. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1755. .halt_reg = 0x26004,
  1756. .clkr = {
  1757. .enable_reg = 0x26004,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1761. .parent_hws = (const struct clk_hw*[]){
  1762. &blsp2_qup1_spi_apps_clk_src.clkr.hw,
  1763. },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1771. .halt_reg = 0x26008,
  1772. .clkr = {
  1773. .enable_reg = 0x26008,
  1774. .enable_mask = BIT(0),
  1775. .hw.init = &(struct clk_init_data){
  1776. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1777. .parent_hws = (const struct clk_hw*[]){
  1778. &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
  1779. },
  1780. .num_parents = 1,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. .ops = &clk_branch2_ops,
  1783. },
  1784. },
  1785. };
  1786. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1787. .halt_reg = 0x27004,
  1788. .clkr = {
  1789. .enable_reg = 0x27004,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "gcc_blsp2_uart1_apps_clk",
  1793. .parent_hws = (const struct clk_hw*[]){
  1794. &blsp2_uart1_apps_clk_src.clkr.hw,
  1795. },
  1796. .num_parents = 1,
  1797. .flags = CLK_SET_RATE_PARENT,
  1798. .ops = &clk_branch2_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1803. .halt_reg = 0x28004,
  1804. .clkr = {
  1805. .enable_reg = 0x28004,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1809. .parent_hws = (const struct clk_hw*[]){
  1810. &blsp2_qup2_spi_apps_clk_src.clkr.hw,
  1811. },
  1812. .num_parents = 1,
  1813. .flags = CLK_SET_RATE_PARENT,
  1814. .ops = &clk_branch2_ops,
  1815. },
  1816. },
  1817. };
  1818. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1819. .halt_reg = 0x28008,
  1820. .clkr = {
  1821. .enable_reg = 0x28008,
  1822. .enable_mask = BIT(0),
  1823. .hw.init = &(struct clk_init_data){
  1824. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1825. .parent_hws = (const struct clk_hw*[]){
  1826. &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
  1827. },
  1828. .num_parents = 1,
  1829. .flags = CLK_SET_RATE_PARENT,
  1830. .ops = &clk_branch2_ops,
  1831. },
  1832. },
  1833. };
  1834. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1835. .halt_reg = 0x29004,
  1836. .clkr = {
  1837. .enable_reg = 0x29004,
  1838. .enable_mask = BIT(0),
  1839. .hw.init = &(struct clk_init_data){
  1840. .name = "gcc_blsp2_uart2_apps_clk",
  1841. .parent_hws = (const struct clk_hw*[]){
  1842. &blsp2_uart2_apps_clk_src.clkr.hw,
  1843. },
  1844. .num_parents = 1,
  1845. .flags = CLK_SET_RATE_PARENT,
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1851. .halt_reg = 0x2a004,
  1852. .clkr = {
  1853. .enable_reg = 0x2a004,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data){
  1856. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1857. .parent_hws = (const struct clk_hw*[]){
  1858. &blsp2_qup3_spi_apps_clk_src.clkr.hw,
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1867. .halt_reg = 0x2a008,
  1868. .clkr = {
  1869. .enable_reg = 0x2a008,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1873. .parent_hws = (const struct clk_hw*[]){
  1874. &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
  1875. },
  1876. .num_parents = 1,
  1877. .flags = CLK_SET_RATE_PARENT,
  1878. .ops = &clk_branch2_ops,
  1879. },
  1880. },
  1881. };
  1882. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1883. .halt_reg = 0x2b004,
  1884. .clkr = {
  1885. .enable_reg = 0x2b004,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "gcc_blsp2_uart3_apps_clk",
  1889. .parent_hws = (const struct clk_hw*[]){
  1890. &blsp2_uart3_apps_clk_src.clkr.hw,
  1891. },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1899. .halt_reg = 0x2c004,
  1900. .clkr = {
  1901. .enable_reg = 0x2c004,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1905. .parent_hws = (const struct clk_hw*[]){
  1906. &blsp2_qup4_spi_apps_clk_src.clkr.hw,
  1907. },
  1908. .num_parents = 1,
  1909. .flags = CLK_SET_RATE_PARENT,
  1910. .ops = &clk_branch2_ops,
  1911. },
  1912. },
  1913. };
  1914. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1915. .halt_reg = 0x2c008,
  1916. .clkr = {
  1917. .enable_reg = 0x2c008,
  1918. .enable_mask = BIT(0),
  1919. .hw.init = &(struct clk_init_data){
  1920. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1921. .parent_hws = (const struct clk_hw*[]){
  1922. &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
  1923. },
  1924. .num_parents = 1,
  1925. .flags = CLK_SET_RATE_PARENT,
  1926. .ops = &clk_branch2_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1931. .halt_reg = 0x2d004,
  1932. .clkr = {
  1933. .enable_reg = 0x2d004,
  1934. .enable_mask = BIT(0),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gcc_blsp2_uart4_apps_clk",
  1937. .parent_hws = (const struct clk_hw*[]){
  1938. &blsp2_uart4_apps_clk_src.clkr.hw,
  1939. },
  1940. .num_parents = 1,
  1941. .flags = CLK_SET_RATE_PARENT,
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1947. .halt_reg = 0x2e004,
  1948. .clkr = {
  1949. .enable_reg = 0x2e004,
  1950. .enable_mask = BIT(0),
  1951. .hw.init = &(struct clk_init_data){
  1952. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1953. .parent_hws = (const struct clk_hw*[]){
  1954. &blsp2_qup5_spi_apps_clk_src.clkr.hw,
  1955. },
  1956. .num_parents = 1,
  1957. .flags = CLK_SET_RATE_PARENT,
  1958. .ops = &clk_branch2_ops,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1963. .halt_reg = 0x2e008,
  1964. .clkr = {
  1965. .enable_reg = 0x2e008,
  1966. .enable_mask = BIT(0),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1969. .parent_hws = (const struct clk_hw*[]){
  1970. &blsp2_qup5_i2c_apps_clk_src.clkr.hw,
  1971. },
  1972. .num_parents = 1,
  1973. .flags = CLK_SET_RATE_PARENT,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1979. .halt_reg = 0x2f004,
  1980. .clkr = {
  1981. .enable_reg = 0x2f004,
  1982. .enable_mask = BIT(0),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_blsp2_uart5_apps_clk",
  1985. .parent_hws = (const struct clk_hw*[]){
  1986. &blsp2_uart5_apps_clk_src.clkr.hw,
  1987. },
  1988. .num_parents = 1,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. .ops = &clk_branch2_ops,
  1991. },
  1992. },
  1993. };
  1994. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1995. .halt_reg = 0x30004,
  1996. .clkr = {
  1997. .enable_reg = 0x30004,
  1998. .enable_mask = BIT(0),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "gcc_blsp2_qup6_spi_apps_clk",
  2001. .parent_hws = (const struct clk_hw*[]){
  2002. &blsp2_qup6_spi_apps_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  2011. .halt_reg = 0x30008,
  2012. .clkr = {
  2013. .enable_reg = 0x30008,
  2014. .enable_mask = BIT(0),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  2017. .parent_hws = (const struct clk_hw*[]){
  2018. &blsp2_qup6_i2c_apps_clk_src.clkr.hw,
  2019. },
  2020. .num_parents = 1,
  2021. .flags = CLK_SET_RATE_PARENT,
  2022. .ops = &clk_branch2_ops,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  2027. .halt_reg = 0x31004,
  2028. .clkr = {
  2029. .enable_reg = 0x31004,
  2030. .enable_mask = BIT(0),
  2031. .hw.init = &(struct clk_init_data){
  2032. .name = "gcc_blsp2_uart6_apps_clk",
  2033. .parent_hws = (const struct clk_hw*[]){
  2034. &blsp2_uart6_apps_clk_src.clkr.hw,
  2035. },
  2036. .num_parents = 1,
  2037. .flags = CLK_SET_RATE_PARENT,
  2038. .ops = &clk_branch2_ops,
  2039. },
  2040. },
  2041. };
  2042. static struct clk_branch gcc_pdm_ahb_clk = {
  2043. .halt_reg = 0x33004,
  2044. .clkr = {
  2045. .enable_reg = 0x33004,
  2046. .enable_mask = BIT(0),
  2047. .hw.init = &(struct clk_init_data){
  2048. .name = "gcc_pdm_ahb_clk",
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch gcc_pdm2_clk = {
  2054. .halt_reg = 0x3300c,
  2055. .clkr = {
  2056. .enable_reg = 0x3300c,
  2057. .enable_mask = BIT(0),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "gcc_pdm2_clk",
  2060. .parent_hws = (const struct clk_hw*[]){
  2061. &pdm2_clk_src.clkr.hw,
  2062. },
  2063. .num_parents = 1,
  2064. .flags = CLK_SET_RATE_PARENT,
  2065. .ops = &clk_branch2_ops,
  2066. },
  2067. },
  2068. };
  2069. static struct clk_branch gcc_prng_ahb_clk = {
  2070. .halt_reg = 0x34004,
  2071. .halt_check = BRANCH_HALT_VOTED,
  2072. .clkr = {
  2073. .enable_reg = 0x52004,
  2074. .enable_mask = BIT(13),
  2075. .hw.init = &(struct clk_init_data){
  2076. .name = "gcc_prng_ahb_clk",
  2077. .ops = &clk_branch2_ops,
  2078. },
  2079. },
  2080. };
  2081. static struct clk_branch gcc_tsif_ahb_clk = {
  2082. .halt_reg = 0x36004,
  2083. .clkr = {
  2084. .enable_reg = 0x36004,
  2085. .enable_mask = BIT(0),
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "gcc_tsif_ahb_clk",
  2088. .ops = &clk_branch2_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch gcc_tsif_ref_clk = {
  2093. .halt_reg = 0x36008,
  2094. .clkr = {
  2095. .enable_reg = 0x36008,
  2096. .enable_mask = BIT(0),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "gcc_tsif_ref_clk",
  2099. .parent_hws = (const struct clk_hw*[]){
  2100. &tsif_ref_clk_src.clkr.hw,
  2101. },
  2102. .num_parents = 1,
  2103. .flags = CLK_SET_RATE_PARENT,
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2109. .halt_reg = 0x3600c,
  2110. .clkr = {
  2111. .enable_reg = 0x3600c,
  2112. .enable_mask = BIT(0),
  2113. .hw.init = &(struct clk_init_data){
  2114. .name = "gcc_tsif_inactivity_timers_clk",
  2115. .parent_hws = (const struct clk_hw*[]){
  2116. &gcc_sleep_clk_src.clkr.hw,
  2117. },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2125. .halt_reg = 0x38004,
  2126. .halt_check = BRANCH_HALT_VOTED,
  2127. .clkr = {
  2128. .enable_reg = 0x52004,
  2129. .enable_mask = BIT(10),
  2130. .hw.init = &(struct clk_init_data){
  2131. .name = "gcc_boot_rom_ahb_clk",
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch gcc_bimc_gfx_clk = {
  2137. .halt_reg = 0x46018,
  2138. .clkr = {
  2139. .enable_reg = 0x46018,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "gcc_bimc_gfx_clk",
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_branch2_ops,
  2145. },
  2146. },
  2147. };
  2148. static struct clk_branch gcc_hmss_rbcpr_clk = {
  2149. .halt_reg = 0x4800c,
  2150. .clkr = {
  2151. .enable_reg = 0x4800c,
  2152. .enable_mask = BIT(0),
  2153. .hw.init = &(struct clk_init_data){
  2154. .name = "gcc_hmss_rbcpr_clk",
  2155. .parent_hws = (const struct clk_hw*[]){
  2156. &hmss_rbcpr_clk_src.clkr.hw,
  2157. },
  2158. .num_parents = 1,
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_gp1_clk = {
  2165. .halt_reg = 0x64000,
  2166. .clkr = {
  2167. .enable_reg = 0x64000,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_gp1_clk",
  2171. .parent_hws = (const struct clk_hw*[]){
  2172. &gp1_clk_src.clkr.hw,
  2173. },
  2174. .num_parents = 1,
  2175. .flags = CLK_SET_RATE_PARENT,
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch gcc_gp2_clk = {
  2181. .halt_reg = 0x65000,
  2182. .clkr = {
  2183. .enable_reg = 0x65000,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(struct clk_init_data){
  2186. .name = "gcc_gp2_clk",
  2187. .parent_hws = (const struct clk_hw*[]){
  2188. &gp2_clk_src.clkr.hw,
  2189. },
  2190. .num_parents = 1,
  2191. .flags = CLK_SET_RATE_PARENT,
  2192. .ops = &clk_branch2_ops,
  2193. },
  2194. },
  2195. };
  2196. static struct clk_branch gcc_gp3_clk = {
  2197. .halt_reg = 0x66000,
  2198. .clkr = {
  2199. .enable_reg = 0x66000,
  2200. .enable_mask = BIT(0),
  2201. .hw.init = &(struct clk_init_data){
  2202. .name = "gcc_gp3_clk",
  2203. .parent_hws = (const struct clk_hw*[]){
  2204. &gp3_clk_src.clkr.hw,
  2205. },
  2206. .num_parents = 1,
  2207. .flags = CLK_SET_RATE_PARENT,
  2208. .ops = &clk_branch2_ops,
  2209. },
  2210. },
  2211. };
  2212. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2213. .halt_reg = 0x6b008,
  2214. .clkr = {
  2215. .enable_reg = 0x6b008,
  2216. .enable_mask = BIT(0),
  2217. .hw.init = &(struct clk_init_data){
  2218. .name = "gcc_pcie_0_slv_axi_clk",
  2219. .ops = &clk_branch2_ops,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2224. .halt_reg = 0x6b00c,
  2225. .clkr = {
  2226. .enable_reg = 0x6b00c,
  2227. .enable_mask = BIT(0),
  2228. .hw.init = &(struct clk_init_data){
  2229. .name = "gcc_pcie_0_mstr_axi_clk",
  2230. .ops = &clk_branch2_ops,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2235. .halt_reg = 0x6b010,
  2236. .clkr = {
  2237. .enable_reg = 0x6b010,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "gcc_pcie_0_cfg_ahb_clk",
  2241. .ops = &clk_branch2_ops,
  2242. },
  2243. },
  2244. };
  2245. static struct clk_branch gcc_pcie_0_aux_clk = {
  2246. .halt_reg = 0x6b014,
  2247. .clkr = {
  2248. .enable_reg = 0x6b014,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data){
  2251. .name = "gcc_pcie_0_aux_clk",
  2252. .parent_hws = (const struct clk_hw*[]){
  2253. &pcie_aux_clk_src.clkr.hw,
  2254. },
  2255. .num_parents = 1,
  2256. .flags = CLK_SET_RATE_PARENT,
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2262. .halt_reg = 0x6b018,
  2263. .halt_check = BRANCH_HALT_SKIP,
  2264. .clkr = {
  2265. .enable_reg = 0x6b018,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gcc_pcie_0_pipe_clk",
  2269. .parent_data = &(const struct clk_parent_data){
  2270. .fw_name = "pcie_0_pipe_clk_src", .name = "pcie_0_pipe_clk_src",
  2271. },
  2272. .num_parents = 1,
  2273. .flags = CLK_SET_RATE_PARENT,
  2274. .ops = &clk_branch2_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2279. .halt_reg = 0x6d008,
  2280. .clkr = {
  2281. .enable_reg = 0x6d008,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(struct clk_init_data){
  2284. .name = "gcc_pcie_1_slv_axi_clk",
  2285. .ops = &clk_branch2_ops,
  2286. },
  2287. },
  2288. };
  2289. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2290. .halt_reg = 0x6d00c,
  2291. .clkr = {
  2292. .enable_reg = 0x6d00c,
  2293. .enable_mask = BIT(0),
  2294. .hw.init = &(struct clk_init_data){
  2295. .name = "gcc_pcie_1_mstr_axi_clk",
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2301. .halt_reg = 0x6d010,
  2302. .clkr = {
  2303. .enable_reg = 0x6d010,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_pcie_1_cfg_ahb_clk",
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch gcc_pcie_1_aux_clk = {
  2312. .halt_reg = 0x6d014,
  2313. .clkr = {
  2314. .enable_reg = 0x6d014,
  2315. .enable_mask = BIT(0),
  2316. .hw.init = &(struct clk_init_data){
  2317. .name = "gcc_pcie_1_aux_clk",
  2318. .parent_hws = (const struct clk_hw*[]){
  2319. &pcie_aux_clk_src.clkr.hw,
  2320. },
  2321. .num_parents = 1,
  2322. .flags = CLK_SET_RATE_PARENT,
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2328. .halt_reg = 0x6d018,
  2329. .halt_check = BRANCH_HALT_SKIP,
  2330. .clkr = {
  2331. .enable_reg = 0x6d018,
  2332. .enable_mask = BIT(0),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "gcc_pcie_1_pipe_clk",
  2335. .parent_data = &(const struct clk_parent_data){
  2336. .fw_name = "pcie_1_pipe_clk_src", .name = "pcie_1_pipe_clk_src",
  2337. },
  2338. .num_parents = 1,
  2339. .flags = CLK_SET_RATE_PARENT,
  2340. .ops = &clk_branch2_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2345. .halt_reg = 0x6e008,
  2346. .clkr = {
  2347. .enable_reg = 0x6e008,
  2348. .enable_mask = BIT(0),
  2349. .hw.init = &(struct clk_init_data){
  2350. .name = "gcc_pcie_2_slv_axi_clk",
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2356. .halt_reg = 0x6e00c,
  2357. .clkr = {
  2358. .enable_reg = 0x6e00c,
  2359. .enable_mask = BIT(0),
  2360. .hw.init = &(struct clk_init_data){
  2361. .name = "gcc_pcie_2_mstr_axi_clk",
  2362. .ops = &clk_branch2_ops,
  2363. },
  2364. },
  2365. };
  2366. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2367. .halt_reg = 0x6e010,
  2368. .clkr = {
  2369. .enable_reg = 0x6e010,
  2370. .enable_mask = BIT(0),
  2371. .hw.init = &(struct clk_init_data){
  2372. .name = "gcc_pcie_2_cfg_ahb_clk",
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_pcie_2_aux_clk = {
  2378. .halt_reg = 0x6e014,
  2379. .clkr = {
  2380. .enable_reg = 0x6e014,
  2381. .enable_mask = BIT(0),
  2382. .hw.init = &(struct clk_init_data){
  2383. .name = "gcc_pcie_2_aux_clk",
  2384. .parent_hws = (const struct clk_hw*[]){
  2385. &pcie_aux_clk_src.clkr.hw,
  2386. },
  2387. .num_parents = 1,
  2388. .flags = CLK_SET_RATE_PARENT,
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2394. .halt_reg = 0x6e018,
  2395. .halt_check = BRANCH_HALT_SKIP,
  2396. .clkr = {
  2397. .enable_reg = 0x6e018,
  2398. .enable_mask = BIT(0),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gcc_pcie_2_pipe_clk",
  2401. .parent_data = &(const struct clk_parent_data){
  2402. .fw_name = "pcie_2_pipe_clk_src", .name = "pcie_2_pipe_clk_src",
  2403. },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch gcc_pcie_phy_cfg_ahb_clk = {
  2411. .halt_reg = 0x6f004,
  2412. .clkr = {
  2413. .enable_reg = 0x6f004,
  2414. .enable_mask = BIT(0),
  2415. .hw.init = &(struct clk_init_data){
  2416. .name = "gcc_pcie_phy_cfg_ahb_clk",
  2417. .ops = &clk_branch2_ops,
  2418. },
  2419. },
  2420. };
  2421. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2422. .halt_reg = 0x6f008,
  2423. .clkr = {
  2424. .enable_reg = 0x6f008,
  2425. .enable_mask = BIT(0),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "gcc_pcie_phy_aux_clk",
  2428. .parent_hws = (const struct clk_hw*[]){
  2429. &pcie_aux_clk_src.clkr.hw,
  2430. },
  2431. .num_parents = 1,
  2432. .flags = CLK_SET_RATE_PARENT,
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gcc_ufs_axi_clk = {
  2438. .halt_reg = 0x75008,
  2439. .clkr = {
  2440. .enable_reg = 0x75008,
  2441. .enable_mask = BIT(0),
  2442. .hw.init = &(struct clk_init_data){
  2443. .name = "gcc_ufs_axi_clk",
  2444. .parent_hws = (const struct clk_hw*[]){
  2445. &ufs_axi_clk_src.clkr.hw,
  2446. },
  2447. .num_parents = 1,
  2448. .flags = CLK_SET_RATE_PARENT,
  2449. .ops = &clk_branch2_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch gcc_ufs_ahb_clk = {
  2454. .halt_reg = 0x7500c,
  2455. .clkr = {
  2456. .enable_reg = 0x7500c,
  2457. .enable_mask = BIT(0),
  2458. .hw.init = &(struct clk_init_data){
  2459. .name = "gcc_ufs_ahb_clk",
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_fixed_factor ufs_tx_cfg_clk_src = {
  2465. .mult = 1,
  2466. .div = 16,
  2467. .hw.init = &(struct clk_init_data){
  2468. .name = "ufs_tx_cfg_clk_src",
  2469. .parent_hws = (const struct clk_hw*[]){
  2470. &ufs_axi_clk_src.clkr.hw,
  2471. },
  2472. .num_parents = 1,
  2473. .flags = CLK_SET_RATE_PARENT,
  2474. .ops = &clk_fixed_factor_ops,
  2475. },
  2476. };
  2477. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2478. .halt_reg = 0x75010,
  2479. .clkr = {
  2480. .enable_reg = 0x75010,
  2481. .enable_mask = BIT(0),
  2482. .hw.init = &(struct clk_init_data){
  2483. .name = "gcc_ufs_tx_cfg_clk",
  2484. .parent_hws = (const struct clk_hw*[]){
  2485. &ufs_tx_cfg_clk_src.hw,
  2486. },
  2487. .num_parents = 1,
  2488. .flags = CLK_SET_RATE_PARENT,
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_fixed_factor ufs_rx_cfg_clk_src = {
  2494. .mult = 1,
  2495. .div = 16,
  2496. .hw.init = &(struct clk_init_data){
  2497. .name = "ufs_rx_cfg_clk_src",
  2498. .parent_hws = (const struct clk_hw*[]){
  2499. &ufs_axi_clk_src.clkr.hw,
  2500. },
  2501. .num_parents = 1,
  2502. .flags = CLK_SET_RATE_PARENT,
  2503. .ops = &clk_fixed_factor_ops,
  2504. },
  2505. };
  2506. static struct clk_branch gcc_hlos1_vote_lpass_core_smmu_clk = {
  2507. .halt_reg = 0x7d010,
  2508. .halt_check = BRANCH_HALT_VOTED,
  2509. .clkr = {
  2510. .enable_reg = 0x7d010,
  2511. .enable_mask = BIT(0),
  2512. .hw.init = &(struct clk_init_data){
  2513. .name = "hlos1_vote_lpass_core_smmu_clk",
  2514. .ops = &clk_branch2_ops,
  2515. },
  2516. },
  2517. };
  2518. static struct clk_branch gcc_hlos1_vote_lpass_adsp_smmu_clk = {
  2519. .halt_reg = 0x7d014,
  2520. .halt_check = BRANCH_HALT_VOTED,
  2521. .clkr = {
  2522. .enable_reg = 0x7d014,
  2523. .enable_mask = BIT(0),
  2524. .hw.init = &(struct clk_init_data){
  2525. .name = "hlos1_vote_lpass_adsp_smmu_clk",
  2526. .ops = &clk_branch2_ops,
  2527. },
  2528. },
  2529. };
  2530. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2531. .halt_reg = 0x75014,
  2532. .clkr = {
  2533. .enable_reg = 0x75014,
  2534. .enable_mask = BIT(0),
  2535. .hw.init = &(struct clk_init_data){
  2536. .name = "gcc_ufs_rx_cfg_clk",
  2537. .parent_hws = (const struct clk_hw*[]){
  2538. &ufs_rx_cfg_clk_src.hw,
  2539. },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2547. .halt_reg = 0x75018,
  2548. .halt_check = BRANCH_HALT_SKIP,
  2549. .clkr = {
  2550. .enable_reg = 0x75018,
  2551. .enable_mask = BIT(0),
  2552. .hw.init = &(struct clk_init_data){
  2553. .name = "gcc_ufs_tx_symbol_0_clk",
  2554. .parent_data = &(const struct clk_parent_data){
  2555. .fw_name = "ufs_tx_symbol_0_clk_src", .name = "ufs_tx_symbol_0_clk_src",
  2556. },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2564. .halt_reg = 0x7501c,
  2565. .halt_check = BRANCH_HALT_SKIP,
  2566. .clkr = {
  2567. .enable_reg = 0x7501c,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_ufs_rx_symbol_0_clk",
  2571. .parent_data = &(const struct clk_parent_data){
  2572. .fw_name = "ufs_rx_symbol_0_clk_src", .name = "ufs_rx_symbol_0_clk_src",
  2573. },
  2574. .num_parents = 1,
  2575. .flags = CLK_SET_RATE_PARENT,
  2576. .ops = &clk_branch2_ops,
  2577. },
  2578. },
  2579. };
  2580. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2581. .halt_reg = 0x75020,
  2582. .halt_check = BRANCH_HALT_SKIP,
  2583. .clkr = {
  2584. .enable_reg = 0x75020,
  2585. .enable_mask = BIT(0),
  2586. .hw.init = &(struct clk_init_data){
  2587. .name = "gcc_ufs_rx_symbol_1_clk",
  2588. .parent_data = &(const struct clk_parent_data){
  2589. .fw_name = "ufs_rx_symbol_1_clk_src", .name = "ufs_rx_symbol_1_clk_src",
  2590. },
  2591. .num_parents = 1,
  2592. .flags = CLK_SET_RATE_PARENT,
  2593. .ops = &clk_branch2_ops,
  2594. },
  2595. },
  2596. };
  2597. static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src = {
  2598. .mult = 1,
  2599. .div = 2,
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "ufs_ice_core_postdiv_clk_src",
  2602. .parent_hws = (const struct clk_hw*[]){
  2603. &ufs_ice_core_clk_src.clkr.hw,
  2604. },
  2605. .num_parents = 1,
  2606. .flags = CLK_SET_RATE_PARENT,
  2607. .ops = &clk_fixed_factor_ops,
  2608. },
  2609. };
  2610. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2611. .halt_reg = 0x7600c,
  2612. .clkr = {
  2613. .enable_reg = 0x7600c,
  2614. .enable_mask = BIT(0),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "gcc_ufs_unipro_core_clk",
  2617. .parent_hws = (const struct clk_hw*[]){
  2618. &ufs_ice_core_postdiv_clk_src.hw,
  2619. },
  2620. .num_parents = 1,
  2621. .flags = CLK_SET_RATE_PARENT,
  2622. .ops = &clk_branch2_ops,
  2623. },
  2624. },
  2625. };
  2626. static struct clk_branch gcc_ufs_ice_core_clk = {
  2627. .halt_reg = 0x76010,
  2628. .clkr = {
  2629. .enable_reg = 0x76010,
  2630. .enable_mask = BIT(0),
  2631. .hw.init = &(struct clk_init_data){
  2632. .name = "gcc_ufs_ice_core_clk",
  2633. .parent_hws = (const struct clk_hw*[]){
  2634. &ufs_ice_core_clk_src.clkr.hw,
  2635. },
  2636. .num_parents = 1,
  2637. .flags = CLK_SET_RATE_PARENT,
  2638. .ops = &clk_branch2_ops,
  2639. },
  2640. },
  2641. };
  2642. static struct clk_branch gcc_ufs_sys_clk_core_clk = {
  2643. .halt_check = BRANCH_HALT_DELAY,
  2644. .clkr = {
  2645. .enable_reg = 0x76030,
  2646. .enable_mask = BIT(0),
  2647. .hw.init = &(struct clk_init_data){
  2648. .name = "gcc_ufs_sys_clk_core_clk",
  2649. .ops = &clk_branch2_ops,
  2650. },
  2651. },
  2652. };
  2653. static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk = {
  2654. .halt_check = BRANCH_HALT_DELAY,
  2655. .clkr = {
  2656. .enable_reg = 0x76034,
  2657. .enable_mask = BIT(0),
  2658. .hw.init = &(struct clk_init_data){
  2659. .name = "gcc_ufs_tx_symbol_clk_core_clk",
  2660. .ops = &clk_branch2_ops,
  2661. },
  2662. },
  2663. };
  2664. static struct clk_branch gcc_aggre0_snoc_axi_clk = {
  2665. .halt_reg = 0x81008,
  2666. .clkr = {
  2667. .enable_reg = 0x81008,
  2668. .enable_mask = BIT(0),
  2669. .hw.init = &(struct clk_init_data){
  2670. .name = "gcc_aggre0_snoc_axi_clk",
  2671. .flags = CLK_IS_CRITICAL,
  2672. .ops = &clk_branch2_ops,
  2673. },
  2674. },
  2675. };
  2676. static struct clk_branch gcc_aggre0_cnoc_ahb_clk = {
  2677. .halt_reg = 0x8100c,
  2678. .clkr = {
  2679. .enable_reg = 0x8100c,
  2680. .enable_mask = BIT(0),
  2681. .hw.init = &(struct clk_init_data){
  2682. .name = "gcc_aggre0_cnoc_ahb_clk",
  2683. .flags = CLK_IS_CRITICAL,
  2684. .ops = &clk_branch2_ops,
  2685. },
  2686. },
  2687. };
  2688. static struct clk_branch gcc_smmu_aggre0_axi_clk = {
  2689. .halt_reg = 0x81014,
  2690. .clkr = {
  2691. .enable_reg = 0x81014,
  2692. .enable_mask = BIT(0),
  2693. .hw.init = &(struct clk_init_data){
  2694. .name = "gcc_smmu_aggre0_axi_clk",
  2695. .flags = CLK_IS_CRITICAL,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch gcc_smmu_aggre0_ahb_clk = {
  2701. .halt_reg = 0x81018,
  2702. .clkr = {
  2703. .enable_reg = 0x81018,
  2704. .enable_mask = BIT(0),
  2705. .hw.init = &(struct clk_init_data){
  2706. .name = "gcc_smmu_aggre0_ahb_clk",
  2707. .flags = CLK_IS_CRITICAL,
  2708. .ops = &clk_branch2_ops,
  2709. },
  2710. },
  2711. };
  2712. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  2713. .halt_reg = 0x83014,
  2714. .clkr = {
  2715. .enable_reg = 0x83014,
  2716. .enable_mask = BIT(0),
  2717. .hw.init = &(struct clk_init_data){
  2718. .name = "gcc_aggre2_ufs_axi_clk",
  2719. .parent_hws = (const struct clk_hw*[]){
  2720. &ufs_axi_clk_src.clkr.hw,
  2721. },
  2722. .num_parents = 1,
  2723. .flags = CLK_SET_RATE_PARENT,
  2724. .ops = &clk_branch2_ops,
  2725. },
  2726. },
  2727. };
  2728. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  2729. .halt_reg = 0x83018,
  2730. .clkr = {
  2731. .enable_reg = 0x83018,
  2732. .enable_mask = BIT(0),
  2733. .hw.init = &(struct clk_init_data){
  2734. .name = "gcc_aggre2_usb3_axi_clk",
  2735. .parent_hws = (const struct clk_hw*[]){
  2736. &usb30_master_clk_src.clkr.hw,
  2737. },
  2738. .num_parents = 1,
  2739. .flags = CLK_SET_RATE_PARENT,
  2740. .ops = &clk_branch2_ops,
  2741. },
  2742. },
  2743. };
  2744. static struct clk_branch gcc_dcc_ahb_clk = {
  2745. .halt_reg = 0x84004,
  2746. .clkr = {
  2747. .enable_reg = 0x84004,
  2748. .enable_mask = BIT(0),
  2749. .hw.init = &(struct clk_init_data){
  2750. .name = "gcc_dcc_ahb_clk",
  2751. .ops = &clk_branch2_ops,
  2752. },
  2753. },
  2754. };
  2755. static struct clk_branch gcc_aggre0_noc_mpu_cfg_ahb_clk = {
  2756. .halt_reg = 0x85000,
  2757. .clkr = {
  2758. .enable_reg = 0x85000,
  2759. .enable_mask = BIT(0),
  2760. .hw.init = &(struct clk_init_data){
  2761. .name = "gcc_aggre0_noc_mpu_cfg_ahb_clk",
  2762. .ops = &clk_branch2_ops,
  2763. },
  2764. },
  2765. };
  2766. static struct clk_branch gcc_qspi_ahb_clk = {
  2767. .halt_reg = 0x8b004,
  2768. .clkr = {
  2769. .enable_reg = 0x8b004,
  2770. .enable_mask = BIT(0),
  2771. .hw.init = &(struct clk_init_data){
  2772. .name = "gcc_qspi_ahb_clk",
  2773. .ops = &clk_branch2_ops,
  2774. },
  2775. },
  2776. };
  2777. static struct clk_branch gcc_qspi_ser_clk = {
  2778. .halt_reg = 0x8b008,
  2779. .clkr = {
  2780. .enable_reg = 0x8b008,
  2781. .enable_mask = BIT(0),
  2782. .hw.init = &(struct clk_init_data){
  2783. .name = "gcc_qspi_ser_clk",
  2784. .parent_hws = (const struct clk_hw*[]){
  2785. &qspi_ser_clk_src.clkr.hw,
  2786. },
  2787. .num_parents = 1,
  2788. .flags = CLK_SET_RATE_PARENT,
  2789. .ops = &clk_branch2_ops,
  2790. },
  2791. },
  2792. };
  2793. static struct clk_branch gcc_usb3_clkref_clk = {
  2794. .halt_reg = 0x8800C,
  2795. .clkr = {
  2796. .enable_reg = 0x8800C,
  2797. .enable_mask = BIT(0),
  2798. .hw.init = &(struct clk_init_data){
  2799. .name = "gcc_usb3_clkref_clk",
  2800. .parent_data = &(const struct clk_parent_data){
  2801. .fw_name = "cxo2",
  2802. .name = "xo",
  2803. },
  2804. .num_parents = 1,
  2805. .ops = &clk_branch2_ops,
  2806. },
  2807. },
  2808. };
  2809. static struct clk_branch gcc_hdmi_clkref_clk = {
  2810. .halt_reg = 0x88000,
  2811. .clkr = {
  2812. .enable_reg = 0x88000,
  2813. .enable_mask = BIT(0),
  2814. .hw.init = &(struct clk_init_data){
  2815. .name = "gcc_hdmi_clkref_clk",
  2816. .parent_data = &(const struct clk_parent_data){
  2817. .fw_name = "cxo2",
  2818. .name = "xo",
  2819. },
  2820. .num_parents = 1,
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct clk_branch gcc_edp_clkref_clk = {
  2826. .halt_reg = 0x88004,
  2827. .clkr = {
  2828. .enable_reg = 0x88004,
  2829. .enable_mask = BIT(0),
  2830. .hw.init = &(struct clk_init_data){
  2831. .name = "gcc_edp_clkref_clk",
  2832. .parent_data = &(const struct clk_parent_data){
  2833. .fw_name = "cxo2",
  2834. .name = "xo",
  2835. },
  2836. .num_parents = 1,
  2837. .ops = &clk_branch2_ops,
  2838. },
  2839. },
  2840. };
  2841. static struct clk_branch gcc_ufs_clkref_clk = {
  2842. .halt_reg = 0x88008,
  2843. .clkr = {
  2844. .enable_reg = 0x88008,
  2845. .enable_mask = BIT(0),
  2846. .hw.init = &(struct clk_init_data){
  2847. .name = "gcc_ufs_clkref_clk",
  2848. .parent_data = &(const struct clk_parent_data){
  2849. .fw_name = "cxo2",
  2850. .name = "xo",
  2851. },
  2852. .num_parents = 1,
  2853. .ops = &clk_branch2_ops,
  2854. },
  2855. },
  2856. };
  2857. static struct clk_branch gcc_pcie_clkref_clk = {
  2858. .halt_reg = 0x88010,
  2859. .clkr = {
  2860. .enable_reg = 0x88010,
  2861. .enable_mask = BIT(0),
  2862. .hw.init = &(struct clk_init_data){
  2863. .name = "gcc_pcie_clkref_clk",
  2864. .parent_data = &(const struct clk_parent_data){
  2865. .fw_name = "cxo2",
  2866. .name = "xo",
  2867. },
  2868. .num_parents = 1,
  2869. .ops = &clk_branch2_ops,
  2870. },
  2871. },
  2872. };
  2873. static struct clk_branch gcc_rx2_usb2_clkref_clk = {
  2874. .halt_reg = 0x88014,
  2875. .clkr = {
  2876. .enable_reg = 0x88014,
  2877. .enable_mask = BIT(0),
  2878. .hw.init = &(struct clk_init_data){
  2879. .name = "gcc_rx2_usb2_clkref_clk",
  2880. .parent_data = &(const struct clk_parent_data){
  2881. .fw_name = "cxo2",
  2882. .name = "xo",
  2883. },
  2884. .num_parents = 1,
  2885. .ops = &clk_branch2_ops,
  2886. },
  2887. },
  2888. };
  2889. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  2890. .halt_reg = 0x88018,
  2891. .clkr = {
  2892. .enable_reg = 0x88018,
  2893. .enable_mask = BIT(0),
  2894. .hw.init = &(struct clk_init_data){
  2895. .name = "gcc_rx1_usb2_clkref_clk",
  2896. .parent_data = &(const struct clk_parent_data){
  2897. .fw_name = "cxo2",
  2898. .name = "xo",
  2899. },
  2900. .num_parents = 1,
  2901. .ops = &clk_branch2_ops,
  2902. },
  2903. },
  2904. };
  2905. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2906. .halt_reg = 0x8a000,
  2907. .clkr = {
  2908. .enable_reg = 0x8a000,
  2909. .enable_mask = BIT(0),
  2910. .hw.init = &(struct clk_init_data){
  2911. .name = "gcc_mss_cfg_ahb_clk",
  2912. .ops = &clk_branch2_ops,
  2913. },
  2914. },
  2915. };
  2916. static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
  2917. .halt_reg = 0x8a004,
  2918. .clkr = {
  2919. .enable_reg = 0x8a004,
  2920. .enable_mask = BIT(0),
  2921. .hw.init = &(struct clk_init_data){
  2922. .name = "gcc_mss_mnoc_bimc_axi_clk",
  2923. .ops = &clk_branch2_ops,
  2924. },
  2925. },
  2926. };
  2927. static struct clk_branch gcc_mss_snoc_axi_clk = {
  2928. .halt_reg = 0x8a024,
  2929. .clkr = {
  2930. .enable_reg = 0x8a024,
  2931. .enable_mask = BIT(0),
  2932. .hw.init = &(struct clk_init_data){
  2933. .name = "gcc_mss_snoc_axi_clk",
  2934. .ops = &clk_branch2_ops,
  2935. },
  2936. },
  2937. };
  2938. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2939. .halt_reg = 0x8a028,
  2940. .clkr = {
  2941. .enable_reg = 0x8a028,
  2942. .enable_mask = BIT(0),
  2943. .hw.init = &(struct clk_init_data){
  2944. .name = "gcc_mss_q6_bimc_axi_clk",
  2945. .ops = &clk_branch2_ops,
  2946. },
  2947. },
  2948. };
  2949. static struct clk_hw *gcc_msm8996_hws[] = {
  2950. &xo.hw,
  2951. &gpll0_early_div.hw,
  2952. &ufs_tx_cfg_clk_src.hw,
  2953. &ufs_rx_cfg_clk_src.hw,
  2954. &ufs_ice_core_postdiv_clk_src.hw,
  2955. };
  2956. static struct gdsc aggre0_noc_gdsc = {
  2957. .gdscr = 0x81004,
  2958. .gds_hw_ctrl = 0x81028,
  2959. .pd = {
  2960. .name = "aggre0_noc",
  2961. },
  2962. .pwrsts = PWRSTS_OFF_ON,
  2963. .flags = VOTABLE | ALWAYS_ON,
  2964. };
  2965. static struct gdsc hlos1_vote_aggre0_noc_gdsc = {
  2966. .gdscr = 0x7d024,
  2967. .pd = {
  2968. .name = "hlos1_vote_aggre0_noc",
  2969. },
  2970. .pwrsts = PWRSTS_OFF_ON,
  2971. .flags = VOTABLE,
  2972. };
  2973. static struct gdsc hlos1_vote_lpass_adsp_gdsc = {
  2974. .gdscr = 0x7d034,
  2975. .pd = {
  2976. .name = "hlos1_vote_lpass_adsp",
  2977. },
  2978. .pwrsts = PWRSTS_OFF_ON,
  2979. .flags = VOTABLE,
  2980. };
  2981. static struct gdsc hlos1_vote_lpass_core_gdsc = {
  2982. .gdscr = 0x7d038,
  2983. .pd = {
  2984. .name = "hlos1_vote_lpass_core",
  2985. },
  2986. .pwrsts = PWRSTS_OFF_ON,
  2987. .flags = VOTABLE,
  2988. };
  2989. static struct gdsc usb30_gdsc = {
  2990. .gdscr = 0xf004,
  2991. .pd = {
  2992. .name = "usb30",
  2993. },
  2994. /* TODO: Change to OFF_ON when USB drivers get proper suspend support */
  2995. .pwrsts = PWRSTS_RET_ON,
  2996. };
  2997. static struct gdsc pcie0_gdsc = {
  2998. .gdscr = 0x6b004,
  2999. .pd = {
  3000. .name = "pcie0",
  3001. },
  3002. .pwrsts = PWRSTS_OFF_ON,
  3003. };
  3004. static struct gdsc pcie1_gdsc = {
  3005. .gdscr = 0x6d004,
  3006. .pd = {
  3007. .name = "pcie1",
  3008. },
  3009. .pwrsts = PWRSTS_OFF_ON,
  3010. };
  3011. static struct gdsc pcie2_gdsc = {
  3012. .gdscr = 0x6e004,
  3013. .pd = {
  3014. .name = "pcie2",
  3015. },
  3016. .pwrsts = PWRSTS_OFF_ON,
  3017. };
  3018. static struct gdsc ufs_gdsc = {
  3019. .gdscr = 0x75004,
  3020. .pd = {
  3021. .name = "ufs",
  3022. },
  3023. .pwrsts = PWRSTS_OFF_ON,
  3024. };
  3025. static struct clk_regmap *gcc_msm8996_clocks[] = {
  3026. [GPLL0_EARLY] = &gpll0_early.clkr,
  3027. [GPLL0] = &gpll0.clkr,
  3028. [GPLL4_EARLY] = &gpll4_early.clkr,
  3029. [GPLL4] = &gpll4.clkr,
  3030. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3031. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3032. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  3033. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  3034. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  3035. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3036. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  3037. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3038. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3039. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3040. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3041. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3042. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3043. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3044. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3045. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3046. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3047. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3048. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3049. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3050. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3051. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3052. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3053. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3054. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3055. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3056. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3057. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3058. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3059. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3060. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3061. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3062. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3063. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3064. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3065. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3066. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3067. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3068. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3069. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3070. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3071. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3072. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3073. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3074. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3075. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3076. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3077. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3078. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  3079. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  3080. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  3081. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3082. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3083. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3084. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  3085. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3086. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  3087. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  3088. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3089. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3090. [GCC_PERIPH_NOC_USB20_AHB_CLK] = &gcc_periph_noc_usb20_ahb_clk.clkr,
  3091. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  3092. [GCC_MMSS_BIMC_GFX_CLK] = &gcc_mmss_bimc_gfx_clk.clkr,
  3093. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3094. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3095. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3096. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  3097. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  3098. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  3099. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  3100. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  3101. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3102. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3103. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3104. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3105. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3106. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3107. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3108. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3109. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3110. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3111. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3112. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  3113. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3114. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3115. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3116. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3117. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3118. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3119. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3120. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3121. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3122. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3123. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3124. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3125. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3126. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3127. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3128. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3129. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3130. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3131. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3132. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  3133. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3134. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3135. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3136. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3137. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3138. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3139. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3140. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3141. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3142. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3143. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3144. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3145. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3146. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3147. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3148. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3149. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3150. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3151. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3152. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3153. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3154. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3155. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3156. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3157. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3158. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3159. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  3160. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3161. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3162. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3163. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3164. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3165. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3166. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3167. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3168. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3169. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3170. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3171. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3172. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3173. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3174. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3175. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3176. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3177. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3178. [GCC_PCIE_PHY_CFG_AHB_CLK] = &gcc_pcie_phy_cfg_ahb_clk.clkr,
  3179. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3180. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3181. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3182. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3183. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3184. [GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK] = &gcc_hlos1_vote_lpass_core_smmu_clk.clkr,
  3185. [GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK] = &gcc_hlos1_vote_lpass_adsp_smmu_clk.clkr,
  3186. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3187. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3188. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3189. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  3190. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  3191. [GCC_UFS_SYS_CLK_CORE_CLK] = &gcc_ufs_sys_clk_core_clk.clkr,
  3192. [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK] = &gcc_ufs_tx_symbol_clk_core_clk.clkr,
  3193. [GCC_AGGRE0_SNOC_AXI_CLK] = &gcc_aggre0_snoc_axi_clk.clkr,
  3194. [GCC_AGGRE0_CNOC_AHB_CLK] = &gcc_aggre0_cnoc_ahb_clk.clkr,
  3195. [GCC_SMMU_AGGRE0_AXI_CLK] = &gcc_smmu_aggre0_axi_clk.clkr,
  3196. [GCC_SMMU_AGGRE0_AHB_CLK] = &gcc_smmu_aggre0_ahb_clk.clkr,
  3197. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  3198. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  3199. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  3200. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  3201. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  3202. [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
  3203. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3204. [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
  3205. [GCC_RX2_USB2_CLKREF_CLK] = &gcc_rx2_usb2_clkref_clk.clkr,
  3206. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  3207. [GCC_EDP_CLKREF_CLK] = &gcc_edp_clkref_clk.clkr,
  3208. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3209. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3210. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3211. [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
  3212. [GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr,
  3213. [GCC_AGGRE0_NOC_MPU_CFG_AHB_CLK] = &gcc_aggre0_noc_mpu_cfg_ahb_clk.clkr,
  3214. [GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
  3215. [GCC_MSS_GPLL0_DIV_CLK] = &gcc_mss_gpll0_div_clk.clkr,
  3216. };
  3217. static struct gdsc *gcc_msm8996_gdscs[] = {
  3218. [AGGRE0_NOC_GDSC] = &aggre0_noc_gdsc,
  3219. [HLOS1_VOTE_AGGRE0_NOC_GDSC] = &hlos1_vote_aggre0_noc_gdsc,
  3220. [HLOS1_VOTE_LPASS_ADSP_GDSC] = &hlos1_vote_lpass_adsp_gdsc,
  3221. [HLOS1_VOTE_LPASS_CORE_GDSC] = &hlos1_vote_lpass_core_gdsc,
  3222. [USB30_GDSC] = &usb30_gdsc,
  3223. [PCIE0_GDSC] = &pcie0_gdsc,
  3224. [PCIE1_GDSC] = &pcie1_gdsc,
  3225. [PCIE2_GDSC] = &pcie2_gdsc,
  3226. [UFS_GDSC] = &ufs_gdsc,
  3227. };
  3228. static const struct qcom_reset_map gcc_msm8996_resets[] = {
  3229. [GCC_SYSTEM_NOC_BCR] = { 0x4000 },
  3230. [GCC_CONFIG_NOC_BCR] = { 0x5000 },
  3231. [GCC_PERIPH_NOC_BCR] = { 0x6000 },
  3232. [GCC_IMEM_BCR] = { 0x8000 },
  3233. [GCC_MMSS_BCR] = { 0x9000 },
  3234. [GCC_PIMEM_BCR] = { 0x0a000 },
  3235. [GCC_QDSS_BCR] = { 0x0c000 },
  3236. [GCC_USB_30_BCR] = { 0x0f000 },
  3237. [GCC_USB_20_BCR] = { 0x12000 },
  3238. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12038 },
  3239. [GCC_QUSB2PHY_SEC_BCR] = { 0x1203c },
  3240. [GCC_USB3_PHY_BCR] = { 0x50020 },
  3241. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  3242. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3243. [GCC_SDCC1_BCR] = { 0x13000 },
  3244. [GCC_SDCC2_BCR] = { 0x14000 },
  3245. [GCC_SDCC3_BCR] = { 0x15000 },
  3246. [GCC_SDCC4_BCR] = { 0x16000 },
  3247. [GCC_BLSP1_BCR] = { 0x17000 },
  3248. [GCC_BLSP1_QUP1_BCR] = { 0x19000 },
  3249. [GCC_BLSP1_UART1_BCR] = { 0x1a000 },
  3250. [GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
  3251. [GCC_BLSP1_UART2_BCR] = { 0x1c000 },
  3252. [GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
  3253. [GCC_BLSP1_UART3_BCR] = { 0x1e000 },
  3254. [GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
  3255. [GCC_BLSP1_UART4_BCR] = { 0x20000 },
  3256. [GCC_BLSP1_QUP5_BCR] = { 0x21000 },
  3257. [GCC_BLSP1_UART5_BCR] = { 0x22000 },
  3258. [GCC_BLSP1_QUP6_BCR] = { 0x23000 },
  3259. [GCC_BLSP1_UART6_BCR] = { 0x24000 },
  3260. [GCC_BLSP2_BCR] = { 0x25000 },
  3261. [GCC_BLSP2_QUP1_BCR] = { 0x26000 },
  3262. [GCC_BLSP2_UART1_BCR] = { 0x27000 },
  3263. [GCC_BLSP2_QUP2_BCR] = { 0x28000 },
  3264. [GCC_BLSP2_UART2_BCR] = { 0x29000 },
  3265. [GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
  3266. [GCC_BLSP2_UART3_BCR] = { 0x2b000 },
  3267. [GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
  3268. [GCC_BLSP2_UART4_BCR] = { 0x2d000 },
  3269. [GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
  3270. [GCC_BLSP2_UART5_BCR] = { 0x2f000 },
  3271. [GCC_BLSP2_QUP6_BCR] = { 0x30000 },
  3272. [GCC_BLSP2_UART6_BCR] = { 0x31000 },
  3273. [GCC_PDM_BCR] = { 0x33000 },
  3274. [GCC_PRNG_BCR] = { 0x34000 },
  3275. [GCC_TSIF_BCR] = { 0x36000 },
  3276. [GCC_TCSR_BCR] = { 0x37000 },
  3277. [GCC_BOOT_ROM_BCR] = { 0x38000 },
  3278. [GCC_MSG_RAM_BCR] = { 0x39000 },
  3279. [GCC_TLMM_BCR] = { 0x3a000 },
  3280. [GCC_MPM_BCR] = { 0x3b000 },
  3281. [GCC_SEC_CTRL_BCR] = { 0x3d000 },
  3282. [GCC_SPMI_BCR] = { 0x3f000 },
  3283. [GCC_SPDM_BCR] = { 0x40000 },
  3284. [GCC_CE1_BCR] = { 0x41000 },
  3285. [GCC_BIMC_BCR] = { 0x44000 },
  3286. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
  3287. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x49008 },
  3288. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49010 },
  3289. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49018 },
  3290. [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49020 },
  3291. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
  3292. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x4a008 },
  3293. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x4a010 },
  3294. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x4a018 },
  3295. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x4a020 },
  3296. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
  3297. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
  3298. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
  3299. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
  3300. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
  3301. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
  3302. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
  3303. [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
  3304. [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
  3305. [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
  3306. [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80010 },
  3307. [GCC_APB2JTAG_BCR] = { 0x4c000 },
  3308. [GCC_RBCPR_CX_BCR] = { 0x4e000 },
  3309. [GCC_RBCPR_MX_BCR] = { 0x4f000 },
  3310. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3311. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3312. [GCC_PCIE_1_BCR] = { 0x6d000 },
  3313. [GCC_PCIE_1_PHY_BCR] = { 0x6d038 },
  3314. [GCC_PCIE_2_BCR] = { 0x6e000 },
  3315. [GCC_PCIE_2_PHY_BCR] = { 0x6e038 },
  3316. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3317. [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
  3318. [GCC_PCIE_PHY_COM_NOCSR_BCR] = { 0x6f00c },
  3319. [GCC_DCD_BCR] = { 0x70000 },
  3320. [GCC_OBT_ODT_BCR] = { 0x73000 },
  3321. [GCC_UFS_BCR] = { 0x75000 },
  3322. [GCC_SSC_BCR] = { 0x63000 },
  3323. [GCC_VS_BCR] = { 0x7a000 },
  3324. [GCC_AGGRE0_NOC_BCR] = { 0x81000 },
  3325. [GCC_AGGRE1_NOC_BCR] = { 0x82000 },
  3326. [GCC_AGGRE2_NOC_BCR] = { 0x83000 },
  3327. [GCC_DCC_BCR] = { 0x84000 },
  3328. [GCC_IPA_BCR] = { 0x89000 },
  3329. [GCC_QSPI_BCR] = { 0x8b000 },
  3330. [GCC_SKL_BCR] = { 0x8c000 },
  3331. [GCC_MSMPU_BCR] = { 0x8d000 },
  3332. [GCC_MSS_Q6_BCR] = { 0x8e000 },
  3333. [GCC_QREFS_VBG_CAL_BCR] = { 0x88020 },
  3334. [GCC_MSS_RESTART] = { 0x8f008 },
  3335. };
  3336. static const struct regmap_config gcc_msm8996_regmap_config = {
  3337. .reg_bits = 32,
  3338. .reg_stride = 4,
  3339. .val_bits = 32,
  3340. .max_register = 0x8f010,
  3341. .fast_io = true,
  3342. };
  3343. static const struct qcom_cc_desc gcc_msm8996_desc = {
  3344. .config = &gcc_msm8996_regmap_config,
  3345. .clks = gcc_msm8996_clocks,
  3346. .num_clks = ARRAY_SIZE(gcc_msm8996_clocks),
  3347. .resets = gcc_msm8996_resets,
  3348. .num_resets = ARRAY_SIZE(gcc_msm8996_resets),
  3349. .gdscs = gcc_msm8996_gdscs,
  3350. .num_gdscs = ARRAY_SIZE(gcc_msm8996_gdscs),
  3351. .clk_hws = gcc_msm8996_hws,
  3352. .num_clk_hws = ARRAY_SIZE(gcc_msm8996_hws),
  3353. };
  3354. static const struct of_device_id gcc_msm8996_match_table[] = {
  3355. { .compatible = "qcom,gcc-msm8996" },
  3356. { }
  3357. };
  3358. MODULE_DEVICE_TABLE(of, gcc_msm8996_match_table);
  3359. static int gcc_msm8996_probe(struct platform_device *pdev)
  3360. {
  3361. struct regmap *regmap;
  3362. regmap = qcom_cc_map(pdev, &gcc_msm8996_desc);
  3363. if (IS_ERR(regmap))
  3364. return PTR_ERR(regmap);
  3365. /*
  3366. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  3367. * turned off by hardware during certain apps low power modes.
  3368. */
  3369. regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  3370. return qcom_cc_really_probe(&pdev->dev, &gcc_msm8996_desc, regmap);
  3371. }
  3372. static struct platform_driver gcc_msm8996_driver = {
  3373. .probe = gcc_msm8996_probe,
  3374. .driver = {
  3375. .name = "gcc-msm8996",
  3376. .of_match_table = gcc_msm8996_match_table,
  3377. },
  3378. };
  3379. static int __init gcc_msm8996_init(void)
  3380. {
  3381. return platform_driver_register(&gcc_msm8996_driver);
  3382. }
  3383. core_initcall(gcc_msm8996_init);
  3384. static void __exit gcc_msm8996_exit(void)
  3385. {
  3386. platform_driver_unregister(&gcc_msm8996_driver);
  3387. }
  3388. module_exit(gcc_msm8996_exit);
  3389. MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
  3390. MODULE_LICENSE("GPL v2");
  3391. MODULE_ALIAS("platform:gcc-msm8996");