gcc-qcs404.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/platform_device.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/regmap.h>
  11. #include <linux/reset-controller.h>
  12. #include <dt-bindings/clock/qcom,gcc-qcs404.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-pll.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. DT_XO,
  23. DT_SLEEP_CLK,
  24. DT_PCIE_0_PIPE_CLK,
  25. DT_DSI0_PHY_PLL_OUT_DSICLK,
  26. DT_DSI0_PHY_PLL_OUT_BYTECLK,
  27. DT_HDMI_PHY_PLL_CLK,
  28. };
  29. enum {
  30. P_DSI0_PHY_PLL_OUT_BYTECLK,
  31. P_DSI0_PHY_PLL_OUT_DSICLK,
  32. P_GPLL0_OUT_MAIN,
  33. P_GPLL1_OUT_MAIN,
  34. P_GPLL3_OUT_MAIN,
  35. P_GPLL4_OUT_MAIN,
  36. P_GPLL6_OUT_AUX,
  37. P_HDMI_PHY_PLL_CLK,
  38. P_PCIE_0_PIPE_CLK,
  39. P_SLEEP_CLK,
  40. P_XO,
  41. };
  42. static const struct parent_map gcc_parent_map_1[] = {
  43. { P_XO, 0 },
  44. };
  45. static const struct clk_parent_data gcc_parent_data_1[] = {
  46. { .index = DT_XO, .name = "xo-board" },
  47. };
  48. static struct clk_fixed_factor cxo = {
  49. .mult = 1,
  50. .div = 1,
  51. .hw.init = &(struct clk_init_data){
  52. .name = "cxo",
  53. .parent_data = gcc_parent_data_1,
  54. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  55. .ops = &clk_fixed_factor_ops,
  56. },
  57. };
  58. static struct clk_alpha_pll gpll0_sleep_clk_src = {
  59. .offset = 0x21000,
  60. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  61. .clkr = {
  62. .enable_reg = 0x45008,
  63. .enable_mask = BIT(23),
  64. .enable_is_inverted = true,
  65. .hw.init = &(struct clk_init_data){
  66. .name = "gpll0_sleep_clk_src",
  67. .parent_data = gcc_parent_data_1,
  68. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  69. .ops = &clk_alpha_pll_ops,
  70. },
  71. },
  72. };
  73. static struct clk_alpha_pll gpll0_out_main = {
  74. .offset = 0x21000,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  76. .flags = SUPPORTS_FSM_MODE,
  77. .clkr = {
  78. .enable_reg = 0x45000,
  79. .enable_mask = BIT(0),
  80. .hw.init = &(struct clk_init_data){
  81. .name = "gpll0_out_main",
  82. .parent_data = gcc_parent_data_1,
  83. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  84. .ops = &clk_alpha_pll_ops,
  85. },
  86. },
  87. };
  88. static struct clk_alpha_pll gpll0_ao_out_main = {
  89. .offset = 0x21000,
  90. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  91. .flags = SUPPORTS_FSM_MODE,
  92. .clkr = {
  93. .enable_reg = 0x45000,
  94. .enable_mask = BIT(0),
  95. .hw.init = &(struct clk_init_data){
  96. .name = "gpll0_ao_out_main",
  97. .parent_data = gcc_parent_data_1,
  98. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  99. .flags = CLK_IS_CRITICAL,
  100. .ops = &clk_alpha_pll_fixed_ops,
  101. },
  102. },
  103. };
  104. static struct clk_alpha_pll gpll1_out_main = {
  105. .offset = 0x20000,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  107. .clkr = {
  108. .enable_reg = 0x45000,
  109. .enable_mask = BIT(1),
  110. .hw.init = &(struct clk_init_data){
  111. .name = "gpll1_out_main",
  112. .parent_data = gcc_parent_data_1,
  113. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  114. .ops = &clk_alpha_pll_ops,
  115. },
  116. },
  117. };
  118. /* 930MHz configuration */
  119. static const struct alpha_pll_config gpll3_config = {
  120. .l = 48,
  121. .alpha_hi = 0x70,
  122. .alpha = 0x0,
  123. .alpha_en_mask = BIT(24),
  124. .post_div_mask = 0xf << 8,
  125. .post_div_val = 0x1 << 8,
  126. .vco_mask = 0x3 << 20,
  127. .main_output_mask = 0x1,
  128. .config_ctl_val = 0x4001055b,
  129. };
  130. static const struct pll_vco gpll3_vco[] = {
  131. { 700000000, 1400000000, 0 },
  132. };
  133. static struct clk_alpha_pll gpll3_out_main = {
  134. .offset = 0x22000,
  135. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  136. .vco_table = gpll3_vco,
  137. .num_vco = ARRAY_SIZE(gpll3_vco),
  138. .clkr = {
  139. .hw.init = &(struct clk_init_data){
  140. .name = "gpll3_out_main",
  141. .parent_data = gcc_parent_data_1,
  142. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  143. .ops = &clk_alpha_pll_ops,
  144. },
  145. },
  146. };
  147. static struct clk_alpha_pll gpll4_out_main = {
  148. .offset = 0x24000,
  149. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  150. .clkr = {
  151. .enable_reg = 0x45000,
  152. .enable_mask = BIT(5),
  153. .hw.init = &(struct clk_init_data){
  154. .name = "gpll4_out_main",
  155. .parent_data = gcc_parent_data_1,
  156. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  157. .ops = &clk_alpha_pll_ops,
  158. },
  159. },
  160. };
  161. static struct clk_pll gpll6 = {
  162. .l_reg = 0x37004,
  163. .m_reg = 0x37008,
  164. .n_reg = 0x3700C,
  165. .config_reg = 0x37014,
  166. .mode_reg = 0x37000,
  167. .status_reg = 0x3701C,
  168. .status_bit = 17,
  169. .clkr.hw.init = &(struct clk_init_data){
  170. .name = "gpll6",
  171. .parent_data = gcc_parent_data_1,
  172. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  173. .ops = &clk_pll_ops,
  174. },
  175. };
  176. static struct clk_regmap gpll6_out_aux = {
  177. .enable_reg = 0x45000,
  178. .enable_mask = BIT(7),
  179. .hw.init = &(struct clk_init_data){
  180. .name = "gpll6_out_aux",
  181. .parent_hws = (const struct clk_hw*[]) {
  182. &gpll6.clkr.hw,
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_pll_vote_ops,
  186. },
  187. };
  188. static const struct parent_map gcc_parent_map_0[] = {
  189. { P_XO, 0 },
  190. { P_GPLL0_OUT_MAIN, 1 },
  191. };
  192. static const struct clk_parent_data gcc_parent_data_0[] = {
  193. { .index = DT_XO, .name = "xo-board" },
  194. { .hw = &gpll0_out_main.clkr.hw },
  195. };
  196. static const struct clk_parent_data gcc_parent_data_ao_0[] = {
  197. { .index = DT_XO, .name = "xo-board" },
  198. { .hw = &gpll0_ao_out_main.clkr.hw },
  199. };
  200. static const struct parent_map gcc_parent_map_2[] = {
  201. { P_XO, 0 },
  202. { P_GPLL0_OUT_MAIN, 1 },
  203. { P_GPLL6_OUT_AUX, 2 },
  204. { P_SLEEP_CLK, 6 },
  205. };
  206. static const struct clk_parent_data gcc_parent_data_2[] = {
  207. { .index = DT_XO, .name = "xo-board" },
  208. { .hw = &gpll0_out_main.clkr.hw },
  209. { .hw = &gpll6_out_aux.hw },
  210. { .index = DT_SLEEP_CLK, .name = "sleep_clk" },
  211. };
  212. static const struct parent_map gcc_parent_map_3[] = {
  213. { P_XO, 0 },
  214. { P_GPLL0_OUT_MAIN, 1 },
  215. { P_GPLL6_OUT_AUX, 2 },
  216. };
  217. static const struct clk_parent_data gcc_parent_data_3[] = {
  218. { .index = DT_XO, .name = "xo-board" },
  219. { .hw = &gpll0_out_main.clkr.hw },
  220. { .hw = &gpll6_out_aux.hw },
  221. };
  222. static const struct parent_map gcc_parent_map_4[] = {
  223. { P_XO, 0 },
  224. { P_GPLL1_OUT_MAIN, 1 },
  225. };
  226. static const struct clk_parent_data gcc_parent_data_4[] = {
  227. { .index = DT_XO, .name = "xo-board" },
  228. { .hw = &gpll1_out_main.clkr.hw },
  229. };
  230. static const struct parent_map gcc_parent_map_5[] = {
  231. { P_XO, 0 },
  232. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  233. };
  234. static const struct clk_parent_data gcc_parent_data_5[] = {
  235. { .index = DT_XO, .name = "xo-board" },
  236. { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK, .name = "dsi0pllbyte" },
  237. };
  238. static const struct parent_map gcc_parent_map_6[] = {
  239. { P_XO, 0 },
  240. { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
  241. };
  242. static const struct clk_parent_data gcc_parent_data_6[] = {
  243. { .index = DT_XO, .name = "xo-board" },
  244. { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK, .name = "dsi0pllbyte" },
  245. };
  246. static const struct parent_map gcc_parent_map_7[] = {
  247. { P_XO, 0 },
  248. { P_GPLL0_OUT_MAIN, 1 },
  249. { P_GPLL3_OUT_MAIN, 2 },
  250. { P_GPLL6_OUT_AUX, 3 },
  251. };
  252. static const struct clk_parent_data gcc_parent_data_7[] = {
  253. { .index = DT_XO, .name = "xo-board" },
  254. { .hw = &gpll0_out_main.clkr.hw },
  255. { .hw = &gpll3_out_main.clkr.hw },
  256. { .hw = &gpll6_out_aux.hw },
  257. };
  258. static const struct parent_map gcc_parent_map_8[] = {
  259. { P_XO, 0 },
  260. { P_HDMI_PHY_PLL_CLK, 1 },
  261. };
  262. static const struct clk_parent_data gcc_parent_data_8[] = {
  263. { .index = DT_XO, .name = "xo-board" },
  264. { .index = DT_HDMI_PHY_PLL_CLK, .name = "hdmi_pll" },
  265. };
  266. static const struct parent_map gcc_parent_map_9[] = {
  267. { P_XO, 0 },
  268. { P_GPLL0_OUT_MAIN, 1 },
  269. { P_DSI0_PHY_PLL_OUT_DSICLK, 2 },
  270. { P_GPLL6_OUT_AUX, 3 },
  271. };
  272. static const struct clk_parent_data gcc_parent_data_9[] = {
  273. { .index = DT_XO, .name = "xo-board" },
  274. { .hw = &gpll0_out_main.clkr.hw },
  275. { .index = DT_DSI0_PHY_PLL_OUT_DSICLK, .name = "dsi0pll" },
  276. { .hw = &gpll6_out_aux.hw },
  277. };
  278. static const struct parent_map gcc_parent_map_10[] = {
  279. { P_XO, 0 },
  280. { P_SLEEP_CLK, 1 },
  281. };
  282. static const struct clk_parent_data gcc_parent_data_10[] = {
  283. { .index = DT_XO, .name = "xo-board" },
  284. { .index = DT_SLEEP_CLK, .name = "sleep_clk" },
  285. };
  286. static const struct parent_map gcc_parent_map_11[] = {
  287. { P_XO, 0 },
  288. { P_PCIE_0_PIPE_CLK, 1 },
  289. };
  290. static const struct clk_parent_data gcc_parent_data_11[] = {
  291. { .index = DT_XO, .name = "xo-board" },
  292. { .fw_name = "pcie_0_pipe_clk", .name = "pcie_0_pipe_clk" },
  293. };
  294. static const struct parent_map gcc_parent_map_12[] = {
  295. { P_XO, 0 },
  296. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  297. };
  298. static const struct clk_parent_data gcc_parent_data_12[] = {
  299. { .index = DT_XO, .name = "xo-board" },
  300. { .index = DT_DSI0_PHY_PLL_OUT_DSICLK, .name = "dsi0pll" },
  301. };
  302. static const struct parent_map gcc_parent_map_13[] = {
  303. { P_XO, 0 },
  304. { P_GPLL0_OUT_MAIN, 1 },
  305. { P_GPLL4_OUT_MAIN, 2 },
  306. { P_GPLL6_OUT_AUX, 3 },
  307. };
  308. static const struct clk_parent_data gcc_parent_data_13[] = {
  309. { .index = DT_XO, .name = "xo-board" },
  310. { .hw = &gpll0_out_main.clkr.hw },
  311. { .hw = &gpll4_out_main.clkr.hw },
  312. { .hw = &gpll6_out_aux.hw },
  313. };
  314. static const struct parent_map gcc_parent_map_14[] = {
  315. { P_XO, 0 },
  316. { P_GPLL0_OUT_MAIN, 1 },
  317. };
  318. static const struct clk_parent_data gcc_parent_data_14[] = {
  319. { .index = DT_XO, .name = "xo-board" },
  320. { .hw = &gpll0_out_main.clkr.hw },
  321. };
  322. static const struct parent_map gcc_parent_map_15[] = {
  323. { P_XO, 0 },
  324. };
  325. static const struct clk_parent_data gcc_parent_data_15[] = {
  326. { .index = DT_XO, .name = "xo-board" },
  327. };
  328. static const struct parent_map gcc_parent_map_16[] = {
  329. { P_XO, 0 },
  330. { P_GPLL0_OUT_MAIN, 1 },
  331. };
  332. static const struct clk_parent_data gcc_parent_data_16[] = {
  333. { .index = DT_XO, .name = "xo-board" },
  334. { .hw = &gpll0_out_main.clkr.hw },
  335. };
  336. static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
  337. F(19200000, P_XO, 1, 0, 0),
  338. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  339. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  340. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  341. { }
  342. };
  343. static struct clk_rcg2 apss_ahb_clk_src = {
  344. .cmd_rcgr = 0x46000,
  345. .mnd_width = 0,
  346. .hid_width = 5,
  347. .parent_map = gcc_parent_map_0,
  348. .freq_tbl = ftbl_apss_ahb_clk_src,
  349. .clkr.hw.init = &(struct clk_init_data){
  350. .name = "apss_ahb_clk_src",
  351. .parent_data = gcc_parent_data_ao_0,
  352. .num_parents = ARRAY_SIZE(gcc_parent_data_ao_0),
  353. .flags = CLK_IS_CRITICAL,
  354. .ops = &clk_rcg2_ops,
  355. },
  356. };
  357. static const struct freq_tbl ftbl_blsp1_qup0_i2c_apps_clk_src[] = {
  358. F(19200000, P_XO, 1, 0, 0),
  359. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  360. { }
  361. };
  362. static struct clk_rcg2 blsp1_qup0_i2c_apps_clk_src = {
  363. .cmd_rcgr = 0x602c,
  364. .mnd_width = 0,
  365. .hid_width = 5,
  366. .parent_map = gcc_parent_map_0,
  367. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "blsp1_qup0_i2c_apps_clk_src",
  370. .parent_data = gcc_parent_data_0,
  371. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  372. .ops = &clk_rcg2_ops,
  373. },
  374. };
  375. static const struct freq_tbl ftbl_blsp1_qup0_spi_apps_clk_src[] = {
  376. F(960000, P_XO, 10, 1, 2),
  377. F(4800000, P_XO, 4, 0, 0),
  378. F(9600000, P_XO, 2, 0, 0),
  379. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  380. F(19200000, P_XO, 1, 0, 0),
  381. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  382. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  383. { }
  384. };
  385. static struct clk_rcg2 blsp1_qup0_spi_apps_clk_src = {
  386. .cmd_rcgr = 0x6034,
  387. .mnd_width = 8,
  388. .hid_width = 5,
  389. .parent_map = gcc_parent_map_0,
  390. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  391. .clkr.hw.init = &(struct clk_init_data){
  392. .name = "blsp1_qup0_spi_apps_clk_src",
  393. .parent_data = gcc_parent_data_0,
  394. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  395. .ops = &clk_rcg2_ops,
  396. },
  397. };
  398. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  399. .cmd_rcgr = 0x200c,
  400. .mnd_width = 0,
  401. .hid_width = 5,
  402. .parent_map = gcc_parent_map_0,
  403. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  404. .clkr.hw.init = &(struct clk_init_data){
  405. .name = "blsp1_qup1_i2c_apps_clk_src",
  406. .parent_data = gcc_parent_data_0,
  407. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  408. .ops = &clk_rcg2_ops,
  409. },
  410. };
  411. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  412. F(960000, P_XO, 10, 1, 2),
  413. F(4800000, P_XO, 4, 0, 0),
  414. F(9600000, P_XO, 2, 0, 0),
  415. F(10480000, P_GPLL0_OUT_MAIN, 1, 3, 229),
  416. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  417. F(19200000, P_XO, 1, 0, 0),
  418. F(20961000, P_GPLL0_OUT_MAIN, 1, 6, 229),
  419. { }
  420. };
  421. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  422. .cmd_rcgr = 0x2024,
  423. .mnd_width = 8,
  424. .hid_width = 5,
  425. .parent_map = gcc_parent_map_0,
  426. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  427. .clkr.hw.init = &(struct clk_init_data){
  428. .name = "blsp1_qup1_spi_apps_clk_src",
  429. .parent_data = gcc_parent_data_0,
  430. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  431. .ops = &clk_rcg2_ops,
  432. },
  433. };
  434. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  435. .cmd_rcgr = 0x3000,
  436. .mnd_width = 0,
  437. .hid_width = 5,
  438. .parent_map = gcc_parent_map_0,
  439. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  440. .clkr.hw.init = &(struct clk_init_data){
  441. .name = "blsp1_qup2_i2c_apps_clk_src",
  442. .parent_data = gcc_parent_data_0,
  443. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  444. .ops = &clk_rcg2_ops,
  445. },
  446. };
  447. static const struct freq_tbl ftbl_blsp1_qup2_spi_apps_clk_src[] = {
  448. F(960000, P_XO, 10, 1, 2),
  449. F(4800000, P_XO, 4, 0, 0),
  450. F(9600000, P_XO, 2, 0, 0),
  451. F(15000000, P_GPLL0_OUT_MAIN, 1, 3, 160),
  452. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  453. F(19200000, P_XO, 1, 0, 0),
  454. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  455. F(30000000, P_GPLL0_OUT_MAIN, 1, 3, 80),
  456. { }
  457. };
  458. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  459. .cmd_rcgr = 0x3014,
  460. .mnd_width = 8,
  461. .hid_width = 5,
  462. .parent_map = gcc_parent_map_0,
  463. .freq_tbl = ftbl_blsp1_qup2_spi_apps_clk_src,
  464. .clkr.hw.init = &(struct clk_init_data){
  465. .name = "blsp1_qup2_spi_apps_clk_src",
  466. .parent_data = gcc_parent_data_0,
  467. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  468. .ops = &clk_rcg2_ops,
  469. },
  470. };
  471. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  472. .cmd_rcgr = 0x4000,
  473. .mnd_width = 0,
  474. .hid_width = 5,
  475. .parent_map = gcc_parent_map_0,
  476. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  477. .clkr.hw.init = &(struct clk_init_data){
  478. .name = "blsp1_qup3_i2c_apps_clk_src",
  479. .parent_data = gcc_parent_data_0,
  480. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  481. .ops = &clk_rcg2_ops,
  482. },
  483. };
  484. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  485. .cmd_rcgr = 0x4024,
  486. .mnd_width = 8,
  487. .hid_width = 5,
  488. .parent_map = gcc_parent_map_0,
  489. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  490. .clkr.hw.init = &(struct clk_init_data){
  491. .name = "blsp1_qup3_spi_apps_clk_src",
  492. .parent_data = gcc_parent_data_0,
  493. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  494. .ops = &clk_rcg2_ops,
  495. },
  496. };
  497. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  498. .cmd_rcgr = 0x5000,
  499. .mnd_width = 0,
  500. .hid_width = 5,
  501. .parent_map = gcc_parent_map_0,
  502. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  503. .clkr.hw.init = &(struct clk_init_data){
  504. .name = "blsp1_qup4_i2c_apps_clk_src",
  505. .parent_data = gcc_parent_data_0,
  506. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  507. .ops = &clk_rcg2_ops,
  508. },
  509. };
  510. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  511. .cmd_rcgr = 0x5024,
  512. .mnd_width = 8,
  513. .hid_width = 5,
  514. .parent_map = gcc_parent_map_0,
  515. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  516. .clkr.hw.init = &(struct clk_init_data){
  517. .name = "blsp1_qup4_spi_apps_clk_src",
  518. .parent_data = gcc_parent_data_0,
  519. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  520. .ops = &clk_rcg2_ops,
  521. },
  522. };
  523. static const struct freq_tbl ftbl_blsp1_uart0_apps_clk_src[] = {
  524. F(3686400, P_GPLL0_OUT_MAIN, 1, 72, 15625),
  525. F(7372800, P_GPLL0_OUT_MAIN, 1, 144, 15625),
  526. F(14745600, P_GPLL0_OUT_MAIN, 1, 288, 15625),
  527. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  528. F(19200000, P_XO, 1, 0, 0),
  529. F(24000000, P_GPLL0_OUT_MAIN, 1, 3, 100),
  530. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  531. F(32000000, P_GPLL0_OUT_MAIN, 1, 1, 25),
  532. F(40000000, P_GPLL0_OUT_MAIN, 1, 1, 20),
  533. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 500),
  534. F(48000000, P_GPLL0_OUT_MAIN, 1, 3, 50),
  535. F(51200000, P_GPLL0_OUT_MAIN, 1, 8, 125),
  536. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 100),
  537. F(58982400, P_GPLL0_OUT_MAIN, 1, 1152, 15625),
  538. F(60000000, P_GPLL0_OUT_MAIN, 1, 3, 40),
  539. F(64000000, P_GPLL0_OUT_MAIN, 1, 2, 25),
  540. { }
  541. };
  542. static struct clk_rcg2 blsp1_uart0_apps_clk_src = {
  543. .cmd_rcgr = 0x600c,
  544. .mnd_width = 16,
  545. .hid_width = 5,
  546. .parent_map = gcc_parent_map_0,
  547. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "blsp1_uart0_apps_clk_src",
  550. .parent_data = gcc_parent_data_0,
  551. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  556. .cmd_rcgr = 0x2044,
  557. .mnd_width = 16,
  558. .hid_width = 5,
  559. .parent_map = gcc_parent_map_0,
  560. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  561. .clkr.hw.init = &(struct clk_init_data){
  562. .name = "blsp1_uart1_apps_clk_src",
  563. .parent_data = gcc_parent_data_0,
  564. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  565. .ops = &clk_rcg2_ops,
  566. },
  567. };
  568. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  569. .cmd_rcgr = 0x3034,
  570. .mnd_width = 16,
  571. .hid_width = 5,
  572. .parent_map = gcc_parent_map_0,
  573. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  574. .clkr.hw.init = &(struct clk_init_data){
  575. .name = "blsp1_uart2_apps_clk_src",
  576. .parent_data = gcc_parent_data_0,
  577. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  578. .ops = &clk_rcg2_ops,
  579. },
  580. };
  581. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  582. .cmd_rcgr = 0x4014,
  583. .mnd_width = 16,
  584. .hid_width = 5,
  585. .cfg_off = 0x20,
  586. .parent_map = gcc_parent_map_0,
  587. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "blsp1_uart3_apps_clk_src",
  590. .parent_data = gcc_parent_data_0,
  591. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static struct clk_rcg2 blsp2_qup0_i2c_apps_clk_src = {
  596. .cmd_rcgr = 0xc00c,
  597. .mnd_width = 0,
  598. .hid_width = 5,
  599. .parent_map = gcc_parent_map_0,
  600. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp2_qup0_i2c_apps_clk_src",
  603. .parent_data = gcc_parent_data_0,
  604. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp2_qup0_spi_apps_clk_src = {
  609. .cmd_rcgr = 0xc024,
  610. .mnd_width = 8,
  611. .hid_width = 5,
  612. .parent_map = gcc_parent_map_0,
  613. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  614. .clkr.hw.init = &(struct clk_init_data){
  615. .name = "blsp2_qup0_spi_apps_clk_src",
  616. .parent_data = gcc_parent_data_0,
  617. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  618. .ops = &clk_rcg2_ops,
  619. },
  620. };
  621. static struct clk_rcg2 blsp2_uart0_apps_clk_src = {
  622. .cmd_rcgr = 0xc044,
  623. .mnd_width = 16,
  624. .hid_width = 5,
  625. .parent_map = gcc_parent_map_0,
  626. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  627. .clkr.hw.init = &(struct clk_init_data){
  628. .name = "blsp2_uart0_apps_clk_src",
  629. .parent_data = gcc_parent_data_0,
  630. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  631. .ops = &clk_rcg2_ops,
  632. },
  633. };
  634. static struct clk_rcg2 byte0_clk_src = {
  635. .cmd_rcgr = 0x4d044,
  636. .mnd_width = 0,
  637. .hid_width = 5,
  638. .parent_map = gcc_parent_map_5,
  639. .clkr.hw.init = &(struct clk_init_data){
  640. .name = "byte0_clk_src",
  641. .parent_data = gcc_parent_data_5,
  642. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  643. .flags = CLK_SET_RATE_PARENT,
  644. .ops = &clk_byte2_ops,
  645. },
  646. };
  647. static const struct freq_tbl ftbl_emac_clk_src[] = {
  648. F(5000000, P_GPLL1_OUT_MAIN, 2, 1, 50),
  649. F(50000000, P_GPLL1_OUT_MAIN, 10, 0, 0),
  650. F(125000000, P_GPLL1_OUT_MAIN, 4, 0, 0),
  651. F(250000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
  652. { }
  653. };
  654. static struct clk_rcg2 emac_clk_src = {
  655. .cmd_rcgr = 0x4e01c,
  656. .mnd_width = 8,
  657. .hid_width = 5,
  658. .parent_map = gcc_parent_map_4,
  659. .freq_tbl = ftbl_emac_clk_src,
  660. .clkr.hw.init = &(struct clk_init_data){
  661. .name = "emac_clk_src",
  662. .parent_data = gcc_parent_data_4,
  663. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  664. .ops = &clk_rcg2_ops,
  665. },
  666. };
  667. static const struct freq_tbl ftbl_emac_ptp_clk_src[] = {
  668. F(50000000, P_GPLL1_OUT_MAIN, 10, 0, 0),
  669. F(125000000, P_GPLL1_OUT_MAIN, 4, 0, 0),
  670. F(250000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
  671. { }
  672. };
  673. static struct clk_rcg2 emac_ptp_clk_src = {
  674. .cmd_rcgr = 0x4e014,
  675. .mnd_width = 0,
  676. .hid_width = 5,
  677. .parent_map = gcc_parent_map_4,
  678. .freq_tbl = ftbl_emac_ptp_clk_src,
  679. .clkr.hw.init = &(struct clk_init_data){
  680. .name = "emac_ptp_clk_src",
  681. .parent_data = gcc_parent_data_4,
  682. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  683. .ops = &clk_rcg2_ops,
  684. },
  685. };
  686. static const struct freq_tbl ftbl_esc0_clk_src[] = {
  687. F(19200000, P_XO, 1, 0, 0),
  688. { }
  689. };
  690. static struct clk_rcg2 esc0_clk_src = {
  691. .cmd_rcgr = 0x4d05c,
  692. .mnd_width = 0,
  693. .hid_width = 5,
  694. .parent_map = gcc_parent_map_6,
  695. .freq_tbl = ftbl_esc0_clk_src,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "esc0_clk_src",
  698. .parent_data = gcc_parent_data_6,
  699. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
  704. F(19200000, P_XO, 1, 0, 0),
  705. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  706. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  707. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  708. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  709. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  710. F(228571429, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  711. F(240000000, P_GPLL6_OUT_AUX, 4.5, 0, 0),
  712. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  713. F(270000000, P_GPLL6_OUT_AUX, 4, 0, 0),
  714. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  715. F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  716. F(484800000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  717. F(523200000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  718. F(550000000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  719. F(598000000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  720. { }
  721. };
  722. static struct clk_rcg2 gfx3d_clk_src = {
  723. .cmd_rcgr = 0x59000,
  724. .mnd_width = 0,
  725. .hid_width = 5,
  726. .parent_map = gcc_parent_map_7,
  727. .freq_tbl = ftbl_gfx3d_clk_src,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "gfx3d_clk_src",
  730. .parent_data = gcc_parent_data_7,
  731. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  736. F(19200000, P_XO, 1, 0, 0),
  737. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  738. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  739. { }
  740. };
  741. static struct clk_rcg2 gp1_clk_src = {
  742. .cmd_rcgr = 0x8004,
  743. .mnd_width = 8,
  744. .hid_width = 5,
  745. .parent_map = gcc_parent_map_2,
  746. .freq_tbl = ftbl_gp1_clk_src,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "gp1_clk_src",
  749. .parent_data = gcc_parent_data_2,
  750. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  751. .ops = &clk_rcg2_ops,
  752. },
  753. };
  754. static struct clk_rcg2 gp2_clk_src = {
  755. .cmd_rcgr = 0x9004,
  756. .mnd_width = 8,
  757. .hid_width = 5,
  758. .parent_map = gcc_parent_map_2,
  759. .freq_tbl = ftbl_gp1_clk_src,
  760. .clkr.hw.init = &(struct clk_init_data){
  761. .name = "gp2_clk_src",
  762. .parent_data = gcc_parent_data_2,
  763. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  764. .ops = &clk_rcg2_ops,
  765. },
  766. };
  767. static struct clk_rcg2 gp3_clk_src = {
  768. .cmd_rcgr = 0xa004,
  769. .mnd_width = 8,
  770. .hid_width = 5,
  771. .parent_map = gcc_parent_map_2,
  772. .freq_tbl = ftbl_gp1_clk_src,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "gp3_clk_src",
  775. .parent_data = gcc_parent_data_2,
  776. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  777. .ops = &clk_rcg2_ops,
  778. },
  779. };
  780. static struct clk_rcg2 hdmi_app_clk_src = {
  781. .cmd_rcgr = 0x4d0e4,
  782. .mnd_width = 0,
  783. .hid_width = 5,
  784. .parent_map = gcc_parent_map_1,
  785. .freq_tbl = ftbl_esc0_clk_src,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "hdmi_app_clk_src",
  788. .parent_data = gcc_parent_data_1,
  789. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static struct clk_rcg2 hdmi_pclk_clk_src = {
  794. .cmd_rcgr = 0x4d0dc,
  795. .mnd_width = 0,
  796. .hid_width = 5,
  797. .parent_map = gcc_parent_map_8,
  798. .freq_tbl = ftbl_esc0_clk_src,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "hdmi_pclk_clk_src",
  801. .parent_data = gcc_parent_data_8,
  802. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  803. .ops = &clk_rcg2_ops,
  804. },
  805. };
  806. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  807. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  808. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  809. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  810. F(145454545, P_GPLL0_OUT_MAIN, 5.5, 0, 0),
  811. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  812. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  813. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  814. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  815. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  816. { }
  817. };
  818. static struct clk_rcg2 mdp_clk_src = {
  819. .cmd_rcgr = 0x4d014,
  820. .mnd_width = 0,
  821. .hid_width = 5,
  822. .parent_map = gcc_parent_map_9,
  823. .freq_tbl = ftbl_mdp_clk_src,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "mdp_clk_src",
  826. .parent_data = gcc_parent_data_9,
  827. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static const struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  832. F(1200000, P_XO, 16, 0, 0),
  833. { }
  834. };
  835. static struct clk_rcg2 pcie_0_aux_clk_src = {
  836. .cmd_rcgr = 0x3e024,
  837. .mnd_width = 16,
  838. .hid_width = 5,
  839. .parent_map = gcc_parent_map_10,
  840. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "pcie_0_aux_clk_src",
  843. .parent_data = gcc_parent_data_10,
  844. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  845. .ops = &clk_rcg2_ops,
  846. },
  847. };
  848. static const struct freq_tbl ftbl_pcie_0_pipe_clk_src[] = {
  849. F(19200000, P_XO, 1, 0, 0),
  850. F(125000000, P_PCIE_0_PIPE_CLK, 2, 0, 0),
  851. F(250000000, P_PCIE_0_PIPE_CLK, 1, 0, 0),
  852. { }
  853. };
  854. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  855. .cmd_rcgr = 0x3e01c,
  856. .mnd_width = 0,
  857. .hid_width = 5,
  858. .parent_map = gcc_parent_map_11,
  859. .freq_tbl = ftbl_pcie_0_pipe_clk_src,
  860. .clkr.hw.init = &(struct clk_init_data){
  861. .name = "pcie_0_pipe_clk_src",
  862. .parent_data = gcc_parent_data_11,
  863. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  864. .ops = &clk_rcg2_ops,
  865. },
  866. };
  867. static struct clk_rcg2 pclk0_clk_src = {
  868. .cmd_rcgr = 0x4d000,
  869. .mnd_width = 8,
  870. .hid_width = 5,
  871. .parent_map = gcc_parent_map_12,
  872. .clkr.hw.init = &(struct clk_init_data){
  873. .name = "pclk0_clk_src",
  874. .parent_data = gcc_parent_data_12,
  875. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  876. .flags = CLK_SET_RATE_PARENT,
  877. .ops = &clk_pixel_ops,
  878. },
  879. };
  880. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  881. F(19200000, P_XO, 1, 0, 0),
  882. F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  883. { }
  884. };
  885. static struct clk_rcg2 pdm2_clk_src = {
  886. .cmd_rcgr = 0x44010,
  887. .mnd_width = 0,
  888. .hid_width = 5,
  889. .parent_map = gcc_parent_map_0,
  890. .freq_tbl = ftbl_pdm2_clk_src,
  891. .clkr.hw.init = &(struct clk_init_data){
  892. .name = "pdm2_clk_src",
  893. .parent_data = gcc_parent_data_0,
  894. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  895. .ops = &clk_rcg2_ops,
  896. },
  897. };
  898. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  899. F(144000, P_XO, 16, 3, 25),
  900. F(400000, P_XO, 12, 1, 4),
  901. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  902. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  903. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  904. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  905. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  906. F(192000000, P_GPLL4_OUT_MAIN, 6, 0, 0),
  907. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  908. F(384000000, P_GPLL4_OUT_MAIN, 3, 0, 0),
  909. { }
  910. };
  911. static struct clk_rcg2 sdcc1_apps_clk_src = {
  912. .cmd_rcgr = 0x42004,
  913. .mnd_width = 8,
  914. .hid_width = 5,
  915. .parent_map = gcc_parent_map_13,
  916. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  917. .clkr.hw.init = &(struct clk_init_data){
  918. .name = "sdcc1_apps_clk_src",
  919. .parent_data = gcc_parent_data_13,
  920. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  921. .ops = &clk_rcg2_floor_ops,
  922. },
  923. };
  924. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  925. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  926. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  927. { }
  928. };
  929. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  930. .cmd_rcgr = 0x5d000,
  931. .mnd_width = 8,
  932. .hid_width = 5,
  933. .parent_map = gcc_parent_map_3,
  934. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  935. .clkr.hw.init = &(struct clk_init_data){
  936. .name = "sdcc1_ice_core_clk_src",
  937. .parent_data = gcc_parent_data_3,
  938. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  939. .ops = &clk_rcg2_ops,
  940. },
  941. };
  942. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  943. F(144000, P_XO, 16, 3, 25),
  944. F(400000, P_XO, 12, 1, 4),
  945. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  946. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  947. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  948. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  949. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  950. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  951. { }
  952. };
  953. static struct clk_rcg2 sdcc2_apps_clk_src = {
  954. .cmd_rcgr = 0x43004,
  955. .mnd_width = 8,
  956. .hid_width = 5,
  957. .parent_map = gcc_parent_map_14,
  958. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  959. .clkr.hw.init = &(struct clk_init_data){
  960. .name = "sdcc2_apps_clk_src",
  961. .parent_data = gcc_parent_data_14,
  962. .num_parents = ARRAY_SIZE(gcc_parent_data_14),
  963. .ops = &clk_rcg2_floor_ops,
  964. },
  965. };
  966. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  967. .cmd_rcgr = 0x41048,
  968. .mnd_width = 0,
  969. .hid_width = 5,
  970. .parent_map = gcc_parent_map_1,
  971. .freq_tbl = ftbl_esc0_clk_src,
  972. .clkr.hw.init = &(struct clk_init_data){
  973. .name = "usb20_mock_utmi_clk_src",
  974. .parent_data = gcc_parent_data_1,
  975. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  976. .ops = &clk_rcg2_ops,
  977. },
  978. };
  979. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  980. F(19200000, P_XO, 1, 0, 0),
  981. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  982. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  983. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  984. { }
  985. };
  986. static struct clk_rcg2 usb30_master_clk_src = {
  987. .cmd_rcgr = 0x39028,
  988. .mnd_width = 8,
  989. .hid_width = 5,
  990. .parent_map = gcc_parent_map_0,
  991. .freq_tbl = ftbl_usb30_master_clk_src,
  992. .clkr.hw.init = &(struct clk_init_data){
  993. .name = "usb30_master_clk_src",
  994. .parent_data = gcc_parent_data_0,
  995. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  996. .ops = &clk_rcg2_ops,
  997. },
  998. };
  999. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1000. .cmd_rcgr = 0x3901c,
  1001. .mnd_width = 0,
  1002. .hid_width = 5,
  1003. .parent_map = gcc_parent_map_1,
  1004. .freq_tbl = ftbl_esc0_clk_src,
  1005. .clkr.hw.init = &(struct clk_init_data){
  1006. .name = "usb30_mock_utmi_clk_src",
  1007. .parent_data = gcc_parent_data_1,
  1008. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1009. .ops = &clk_rcg2_ops,
  1010. },
  1011. };
  1012. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  1013. .cmd_rcgr = 0x3903c,
  1014. .mnd_width = 0,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_parent_map_1,
  1017. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "usb3_phy_aux_clk_src",
  1020. .parent_data = gcc_parent_data_1,
  1021. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  1026. F(19200000, P_XO, 1, 0, 0),
  1027. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1028. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1029. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1030. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1031. { }
  1032. };
  1033. static struct clk_rcg2 usb_hs_system_clk_src = {
  1034. .cmd_rcgr = 0x41010,
  1035. .mnd_width = 0,
  1036. .hid_width = 5,
  1037. .parent_map = gcc_parent_map_3,
  1038. .freq_tbl = ftbl_usb_hs_system_clk_src,
  1039. .clkr.hw.init = &(struct clk_init_data){
  1040. .name = "usb_hs_system_clk_src",
  1041. .parent_data = gcc_parent_data_3,
  1042. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1043. .ops = &clk_rcg2_ops,
  1044. },
  1045. };
  1046. static struct clk_rcg2 vsync_clk_src = {
  1047. .cmd_rcgr = 0x4d02c,
  1048. .mnd_width = 0,
  1049. .hid_width = 5,
  1050. .parent_map = gcc_parent_map_15,
  1051. .freq_tbl = ftbl_esc0_clk_src,
  1052. .clkr.hw.init = &(struct clk_init_data){
  1053. .name = "vsync_clk_src",
  1054. .parent_data = gcc_parent_data_15,
  1055. .num_parents = ARRAY_SIZE(gcc_parent_data_15),
  1056. .ops = &clk_rcg2_ops,
  1057. },
  1058. };
  1059. static const struct freq_tbl ftbl_cdsp_bimc_clk_src[] = {
  1060. F(19200000, P_XO, 1, 0, 0),
  1061. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1062. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1063. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1064. { }
  1065. };
  1066. static struct clk_rcg2 cdsp_bimc_clk_src = {
  1067. .cmd_rcgr = 0x5e010,
  1068. .mnd_width = 0,
  1069. .hid_width = 5,
  1070. .parent_map = gcc_parent_map_16,
  1071. .freq_tbl = ftbl_cdsp_bimc_clk_src,
  1072. .clkr.hw.init = &(struct clk_init_data) {
  1073. .name = "cdsp_bimc_clk_src",
  1074. .parent_data = gcc_parent_data_16,
  1075. .num_parents = ARRAY_SIZE(gcc_parent_data_16),
  1076. .ops = &clk_rcg2_ops,
  1077. },
  1078. };
  1079. static struct clk_branch gcc_apss_ahb_clk = {
  1080. .halt_reg = 0x4601c,
  1081. .halt_check = BRANCH_HALT_VOTED,
  1082. .clkr = {
  1083. .enable_reg = 0x45004,
  1084. .enable_mask = BIT(14),
  1085. .hw.init = &(struct clk_init_data){
  1086. .name = "gcc_apss_ahb_clk",
  1087. .parent_hws = (const struct clk_hw*[]) {
  1088. &apss_ahb_clk_src.clkr.hw,
  1089. },
  1090. .num_parents = 1,
  1091. .flags = CLK_SET_RATE_PARENT,
  1092. .ops = &clk_branch2_ops,
  1093. },
  1094. },
  1095. };
  1096. static struct clk_branch gcc_apss_tcu_clk = {
  1097. .halt_reg = 0x5b004,
  1098. .halt_check = BRANCH_VOTED,
  1099. .clkr = {
  1100. .enable_reg = 0x4500c,
  1101. .enable_mask = BIT(1),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "gcc_apss_tcu_clk",
  1104. .ops = &clk_branch2_ops,
  1105. },
  1106. },
  1107. };
  1108. static struct clk_branch gcc_bimc_gfx_clk = {
  1109. .halt_reg = 0x59034,
  1110. .halt_check = BRANCH_HALT,
  1111. .clkr = {
  1112. .enable_reg = 0x59034,
  1113. .enable_mask = BIT(0),
  1114. .hw.init = &(struct clk_init_data){
  1115. .name = "gcc_bimc_gfx_clk",
  1116. .ops = &clk_branch2_ops,
  1117. .parent_hws = (const struct clk_hw*[]) {
  1118. &gcc_apss_tcu_clk.clkr.hw,
  1119. },
  1120. },
  1121. },
  1122. };
  1123. static struct clk_branch gcc_bimc_gpu_clk = {
  1124. .halt_reg = 0x59030,
  1125. .halt_check = BRANCH_HALT,
  1126. .clkr = {
  1127. .enable_reg = 0x59030,
  1128. .enable_mask = BIT(0),
  1129. .hw.init = &(struct clk_init_data){
  1130. .name = "gcc_bimc_gpu_clk",
  1131. .ops = &clk_branch2_ops,
  1132. },
  1133. },
  1134. };
  1135. static struct clk_branch gcc_bimc_cdsp_clk = {
  1136. .halt_reg = 0x31030,
  1137. .halt_check = BRANCH_HALT,
  1138. .clkr = {
  1139. .enable_reg = 0x31030,
  1140. .enable_mask = BIT(0),
  1141. .hw.init = &(struct clk_init_data) {
  1142. .name = "gcc_bimc_cdsp_clk",
  1143. .parent_hws = (const struct clk_hw*[]) {
  1144. &cdsp_bimc_clk_src.clkr.hw
  1145. },
  1146. .num_parents = 1,
  1147. .flags = CLK_SET_RATE_PARENT,
  1148. .ops = &clk_branch2_ops,
  1149. },
  1150. },
  1151. };
  1152. static struct clk_branch gcc_bimc_mdss_clk = {
  1153. .halt_reg = 0x31038,
  1154. .halt_check = BRANCH_HALT,
  1155. .clkr = {
  1156. .enable_reg = 0x31038,
  1157. .enable_mask = BIT(0),
  1158. .hw.init = &(struct clk_init_data){
  1159. .name = "gcc_bimc_mdss_clk",
  1160. .ops = &clk_branch2_ops,
  1161. },
  1162. },
  1163. };
  1164. static struct clk_branch gcc_blsp1_ahb_clk = {
  1165. .halt_reg = 0x1008,
  1166. .halt_check = BRANCH_HALT_VOTED,
  1167. .clkr = {
  1168. .enable_reg = 0x45004,
  1169. .enable_mask = BIT(10),
  1170. .hw.init = &(struct clk_init_data){
  1171. .name = "gcc_blsp1_ahb_clk",
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch gcc_dcc_clk = {
  1177. .halt_reg = 0x77004,
  1178. .halt_check = BRANCH_HALT,
  1179. .clkr = {
  1180. .enable_reg = 0x77004,
  1181. .enable_mask = BIT(0),
  1182. .hw.init = &(struct clk_init_data){
  1183. .name = "gcc_dcc_clk",
  1184. .ops = &clk_branch2_ops,
  1185. },
  1186. },
  1187. };
  1188. static struct clk_branch gcc_dcc_xo_clk = {
  1189. .halt_reg = 0x77008,
  1190. .halt_check = BRANCH_HALT,
  1191. .clkr = {
  1192. .enable_reg = 0x77008,
  1193. .enable_mask = BIT(0),
  1194. .hw.init = &(struct clk_init_data){
  1195. .name = "gcc_dcc_xo_clk",
  1196. .ops = &clk_branch2_ops,
  1197. },
  1198. },
  1199. };
  1200. static struct clk_branch gcc_blsp1_qup0_i2c_apps_clk = {
  1201. .halt_reg = 0x6028,
  1202. .halt_check = BRANCH_HALT,
  1203. .clkr = {
  1204. .enable_reg = 0x6028,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "gcc_blsp1_qup0_i2c_apps_clk",
  1208. .parent_hws = (const struct clk_hw*[]) {
  1209. &blsp1_qup0_i2c_apps_clk_src.clkr.hw,
  1210. },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_branch gcc_blsp1_qup0_spi_apps_clk = {
  1218. .halt_reg = 0x6024,
  1219. .halt_check = BRANCH_HALT,
  1220. .clkr = {
  1221. .enable_reg = 0x6024,
  1222. .enable_mask = BIT(0),
  1223. .hw.init = &(struct clk_init_data){
  1224. .name = "gcc_blsp1_qup0_spi_apps_clk",
  1225. .parent_hws = (const struct clk_hw*[]) {
  1226. &blsp1_qup0_spi_apps_clk_src.clkr.hw,
  1227. },
  1228. .num_parents = 1,
  1229. .flags = CLK_SET_RATE_PARENT,
  1230. .ops = &clk_branch2_ops,
  1231. },
  1232. },
  1233. };
  1234. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1235. .halt_reg = 0x2008,
  1236. .halt_check = BRANCH_HALT,
  1237. .clkr = {
  1238. .enable_reg = 0x2008,
  1239. .enable_mask = BIT(0),
  1240. .hw.init = &(struct clk_init_data){
  1241. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1242. .parent_hws = (const struct clk_hw*[]) {
  1243. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1244. },
  1245. .num_parents = 1,
  1246. .flags = CLK_SET_RATE_PARENT,
  1247. .ops = &clk_branch2_ops,
  1248. },
  1249. },
  1250. };
  1251. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1252. .halt_reg = 0x2004,
  1253. .halt_check = BRANCH_HALT,
  1254. .clkr = {
  1255. .enable_reg = 0x2004,
  1256. .enable_mask = BIT(0),
  1257. .hw.init = &(struct clk_init_data){
  1258. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1259. .parent_hws = (const struct clk_hw*[]) {
  1260. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1261. },
  1262. .num_parents = 1,
  1263. .flags = CLK_SET_RATE_PARENT,
  1264. .ops = &clk_branch2_ops,
  1265. },
  1266. },
  1267. };
  1268. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1269. .halt_reg = 0x3010,
  1270. .halt_check = BRANCH_HALT,
  1271. .clkr = {
  1272. .enable_reg = 0x3010,
  1273. .enable_mask = BIT(0),
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1276. .parent_hws = (const struct clk_hw*[]) {
  1277. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1278. },
  1279. .num_parents = 1,
  1280. .flags = CLK_SET_RATE_PARENT,
  1281. .ops = &clk_branch2_ops,
  1282. },
  1283. },
  1284. };
  1285. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1286. .halt_reg = 0x300c,
  1287. .halt_check = BRANCH_HALT,
  1288. .clkr = {
  1289. .enable_reg = 0x300c,
  1290. .enable_mask = BIT(0),
  1291. .hw.init = &(struct clk_init_data){
  1292. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1293. .parent_hws = (const struct clk_hw*[]) {
  1294. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1295. },
  1296. .num_parents = 1,
  1297. .flags = CLK_SET_RATE_PARENT,
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1303. .halt_reg = 0x4020,
  1304. .halt_check = BRANCH_HALT,
  1305. .clkr = {
  1306. .enable_reg = 0x4020,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1310. .parent_hws = (const struct clk_hw*[]) {
  1311. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1312. },
  1313. .num_parents = 1,
  1314. .flags = CLK_SET_RATE_PARENT,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1320. .halt_reg = 0x401c,
  1321. .halt_check = BRANCH_HALT,
  1322. .clkr = {
  1323. .enable_reg = 0x401c,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1327. .parent_hws = (const struct clk_hw*[]) {
  1328. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1329. },
  1330. .num_parents = 1,
  1331. .flags = CLK_SET_RATE_PARENT,
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1337. .halt_reg = 0x5020,
  1338. .halt_check = BRANCH_HALT,
  1339. .clkr = {
  1340. .enable_reg = 0x5020,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1344. .parent_hws = (const struct clk_hw*[]) {
  1345. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1346. },
  1347. .num_parents = 1,
  1348. .flags = CLK_SET_RATE_PARENT,
  1349. .ops = &clk_branch2_ops,
  1350. },
  1351. },
  1352. };
  1353. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1354. .halt_reg = 0x501c,
  1355. .halt_check = BRANCH_HALT,
  1356. .clkr = {
  1357. .enable_reg = 0x501c,
  1358. .enable_mask = BIT(0),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1361. .parent_hws = (const struct clk_hw*[]) {
  1362. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1363. },
  1364. .num_parents = 1,
  1365. .flags = CLK_SET_RATE_PARENT,
  1366. .ops = &clk_branch2_ops,
  1367. },
  1368. },
  1369. };
  1370. static struct clk_branch gcc_blsp1_uart0_apps_clk = {
  1371. .halt_reg = 0x6004,
  1372. .halt_check = BRANCH_HALT,
  1373. .clkr = {
  1374. .enable_reg = 0x6004,
  1375. .enable_mask = BIT(0),
  1376. .hw.init = &(struct clk_init_data){
  1377. .name = "gcc_blsp1_uart0_apps_clk",
  1378. .parent_hws = (const struct clk_hw*[]) {
  1379. &blsp1_uart0_apps_clk_src.clkr.hw,
  1380. },
  1381. .num_parents = 1,
  1382. .flags = CLK_SET_RATE_PARENT,
  1383. .ops = &clk_branch2_ops,
  1384. },
  1385. },
  1386. };
  1387. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1388. .halt_reg = 0x203c,
  1389. .halt_check = BRANCH_HALT,
  1390. .clkr = {
  1391. .enable_reg = 0x203c,
  1392. .enable_mask = BIT(0),
  1393. .hw.init = &(struct clk_init_data){
  1394. .name = "gcc_blsp1_uart1_apps_clk",
  1395. .parent_hws = (const struct clk_hw*[]) {
  1396. &blsp1_uart1_apps_clk_src.clkr.hw,
  1397. },
  1398. .num_parents = 1,
  1399. .flags = CLK_SET_RATE_PARENT,
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1405. .halt_reg = 0x302c,
  1406. .halt_check = BRANCH_HALT,
  1407. .clkr = {
  1408. .enable_reg = 0x302c,
  1409. .enable_mask = BIT(0),
  1410. .hw.init = &(struct clk_init_data){
  1411. .name = "gcc_blsp1_uart2_apps_clk",
  1412. .parent_hws = (const struct clk_hw*[]) {
  1413. &blsp1_uart2_apps_clk_src.clkr.hw,
  1414. },
  1415. .num_parents = 1,
  1416. .flags = CLK_SET_RATE_PARENT,
  1417. .ops = &clk_branch2_ops,
  1418. },
  1419. },
  1420. };
  1421. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1422. .halt_reg = 0x400c,
  1423. .halt_check = BRANCH_HALT,
  1424. .clkr = {
  1425. .enable_reg = 0x400c,
  1426. .enable_mask = BIT(0),
  1427. .hw.init = &(struct clk_init_data){
  1428. .name = "gcc_blsp1_uart3_apps_clk",
  1429. .parent_hws = (const struct clk_hw*[]) {
  1430. &blsp1_uart3_apps_clk_src.clkr.hw,
  1431. },
  1432. .num_parents = 1,
  1433. .flags = CLK_SET_RATE_PARENT,
  1434. .ops = &clk_branch2_ops,
  1435. },
  1436. },
  1437. };
  1438. static struct clk_branch gcc_blsp2_ahb_clk = {
  1439. .halt_reg = 0xb008,
  1440. .halt_check = BRANCH_HALT_VOTED,
  1441. .clkr = {
  1442. .enable_reg = 0x45004,
  1443. .enable_mask = BIT(20),
  1444. .hw.init = &(struct clk_init_data){
  1445. .name = "gcc_blsp2_ahb_clk",
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_blsp2_qup0_i2c_apps_clk = {
  1451. .halt_reg = 0xc008,
  1452. .halt_check = BRANCH_HALT,
  1453. .clkr = {
  1454. .enable_reg = 0xc008,
  1455. .enable_mask = BIT(0),
  1456. .hw.init = &(struct clk_init_data){
  1457. .name = "gcc_blsp2_qup0_i2c_apps_clk",
  1458. .parent_hws = (const struct clk_hw*[]) {
  1459. &blsp2_qup0_i2c_apps_clk_src.clkr.hw,
  1460. },
  1461. .num_parents = 1,
  1462. .flags = CLK_SET_RATE_PARENT,
  1463. .ops = &clk_branch2_ops,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_branch gcc_blsp2_qup0_spi_apps_clk = {
  1468. .halt_reg = 0xc004,
  1469. .halt_check = BRANCH_HALT,
  1470. .clkr = {
  1471. .enable_reg = 0xc004,
  1472. .enable_mask = BIT(0),
  1473. .hw.init = &(struct clk_init_data){
  1474. .name = "gcc_blsp2_qup0_spi_apps_clk",
  1475. .parent_hws = (const struct clk_hw*[]) {
  1476. &blsp2_qup0_spi_apps_clk_src.clkr.hw,
  1477. },
  1478. .num_parents = 1,
  1479. .flags = CLK_SET_RATE_PARENT,
  1480. .ops = &clk_branch2_ops,
  1481. },
  1482. },
  1483. };
  1484. static struct clk_branch gcc_blsp2_uart0_apps_clk = {
  1485. .halt_reg = 0xc03c,
  1486. .halt_check = BRANCH_HALT,
  1487. .clkr = {
  1488. .enable_reg = 0xc03c,
  1489. .enable_mask = BIT(0),
  1490. .hw.init = &(struct clk_init_data){
  1491. .name = "gcc_blsp2_uart0_apps_clk",
  1492. .parent_hws = (const struct clk_hw*[]) {
  1493. &blsp2_uart0_apps_clk_src.clkr.hw,
  1494. },
  1495. .num_parents = 1,
  1496. .flags = CLK_SET_RATE_PARENT,
  1497. .ops = &clk_branch2_ops,
  1498. },
  1499. },
  1500. };
  1501. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1502. .halt_reg = 0x1300c,
  1503. .halt_check = BRANCH_HALT_VOTED,
  1504. .clkr = {
  1505. .enable_reg = 0x45004,
  1506. .enable_mask = BIT(7),
  1507. .hw.init = &(struct clk_init_data){
  1508. .name = "gcc_boot_rom_ahb_clk",
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch gcc_crypto_ahb_clk = {
  1514. .halt_reg = 0x16024,
  1515. .halt_check = BRANCH_VOTED,
  1516. .clkr = {
  1517. .enable_reg = 0x45004,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "gcc_crypto_ahb_clk",
  1521. .ops = &clk_branch2_ops,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_branch gcc_crypto_axi_clk = {
  1526. .halt_reg = 0x16020,
  1527. .halt_check = BRANCH_VOTED,
  1528. .clkr = {
  1529. .enable_reg = 0x45004,
  1530. .enable_mask = BIT(1),
  1531. .hw.init = &(struct clk_init_data){
  1532. .name = "gcc_crypto_axi_clk",
  1533. .ops = &clk_branch2_ops,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch gcc_crypto_clk = {
  1538. .halt_reg = 0x1601c,
  1539. .halt_check = BRANCH_VOTED,
  1540. .clkr = {
  1541. .enable_reg = 0x45004,
  1542. .enable_mask = BIT(2),
  1543. .hw.init = &(struct clk_init_data){
  1544. .name = "gcc_crypto_clk",
  1545. .ops = &clk_branch2_ops,
  1546. },
  1547. },
  1548. };
  1549. static struct clk_branch gcc_eth_axi_clk = {
  1550. .halt_reg = 0x4e010,
  1551. .halt_check = BRANCH_HALT,
  1552. .clkr = {
  1553. .enable_reg = 0x4e010,
  1554. .enable_mask = BIT(0),
  1555. .hw.init = &(struct clk_init_data){
  1556. .name = "gcc_eth_axi_clk",
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_eth_ptp_clk = {
  1562. .halt_reg = 0x4e004,
  1563. .halt_check = BRANCH_HALT,
  1564. .clkr = {
  1565. .enable_reg = 0x4e004,
  1566. .enable_mask = BIT(0),
  1567. .hw.init = &(struct clk_init_data){
  1568. .name = "gcc_eth_ptp_clk",
  1569. .parent_hws = (const struct clk_hw*[]) {
  1570. &emac_ptp_clk_src.clkr.hw,
  1571. },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch gcc_eth_rgmii_clk = {
  1579. .halt_reg = 0x4e008,
  1580. .halt_check = BRANCH_HALT,
  1581. .clkr = {
  1582. .enable_reg = 0x4e008,
  1583. .enable_mask = BIT(0),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "gcc_eth_rgmii_clk",
  1586. .parent_hws = (const struct clk_hw*[]) {
  1587. &emac_clk_src.clkr.hw,
  1588. },
  1589. .num_parents = 1,
  1590. .flags = CLK_SET_RATE_PARENT,
  1591. .ops = &clk_branch2_ops,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_branch gcc_eth_slave_ahb_clk = {
  1596. .halt_reg = 0x4e00c,
  1597. .halt_check = BRANCH_HALT,
  1598. .clkr = {
  1599. .enable_reg = 0x4e00c,
  1600. .enable_mask = BIT(0),
  1601. .hw.init = &(struct clk_init_data){
  1602. .name = "gcc_eth_slave_ahb_clk",
  1603. .ops = &clk_branch2_ops,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch gcc_geni_ir_s_clk = {
  1608. .halt_reg = 0xf008,
  1609. .halt_check = BRANCH_HALT,
  1610. .clkr = {
  1611. .enable_reg = 0xf008,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "gcc_geni_ir_s_clk",
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch gcc_geni_ir_h_clk = {
  1620. .halt_reg = 0xf004,
  1621. .halt_check = BRANCH_HALT,
  1622. .clkr = {
  1623. .enable_reg = 0xf004,
  1624. .enable_mask = BIT(0),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "gcc_geni_ir_h_clk",
  1627. .ops = &clk_branch2_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch gcc_gfx_tcu_clk = {
  1632. .halt_reg = 0x12020,
  1633. .halt_check = BRANCH_VOTED,
  1634. .clkr = {
  1635. .enable_reg = 0x4500C,
  1636. .enable_mask = BIT(2),
  1637. .hw.init = &(struct clk_init_data){
  1638. .name = "gcc_gfx_tcu_clk",
  1639. .ops = &clk_branch2_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_branch gcc_gfx_tbu_clk = {
  1644. .halt_reg = 0x12010,
  1645. .halt_check = BRANCH_VOTED,
  1646. .clkr = {
  1647. .enable_reg = 0x4500C,
  1648. .enable_mask = BIT(3),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "gcc_gfx_tbu_clk",
  1651. .ops = &clk_branch2_ops,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_branch gcc_cdsp_tbu_clk = {
  1656. .halt_reg = 0x1203c,
  1657. .halt_check = BRANCH_VOTED,
  1658. .clkr = {
  1659. .enable_reg = 0x13020,
  1660. .enable_mask = BIT(9),
  1661. .hw.init = &(struct clk_init_data) {
  1662. .name = "gcc_cdsp_tbu_clk",
  1663. .parent_hws = (const struct clk_hw*[]) {
  1664. &cdsp_bimc_clk_src.clkr.hw
  1665. },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_gp1_clk = {
  1673. .halt_reg = 0x8000,
  1674. .halt_check = BRANCH_HALT,
  1675. .clkr = {
  1676. .enable_reg = 0x8000,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_gp1_clk",
  1680. .parent_hws = (const struct clk_hw*[]) {
  1681. &gp1_clk_src.clkr.hw,
  1682. },
  1683. .num_parents = 1,
  1684. .flags = CLK_SET_RATE_PARENT,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_gp2_clk = {
  1690. .halt_reg = 0x9000,
  1691. .halt_check = BRANCH_HALT,
  1692. .clkr = {
  1693. .enable_reg = 0x9000,
  1694. .enable_mask = BIT(0),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "gcc_gp2_clk",
  1697. .parent_hws = (const struct clk_hw*[]) {
  1698. &gp2_clk_src.clkr.hw,
  1699. },
  1700. .num_parents = 1,
  1701. .flags = CLK_SET_RATE_PARENT,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_gp3_clk = {
  1707. .halt_reg = 0xa000,
  1708. .halt_check = BRANCH_HALT,
  1709. .clkr = {
  1710. .enable_reg = 0xa000,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "gcc_gp3_clk",
  1714. .parent_hws = (const struct clk_hw*[]) {
  1715. &gp3_clk_src.clkr.hw,
  1716. },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_gtcu_ahb_clk = {
  1724. .halt_reg = 0x12044,
  1725. .halt_check = BRANCH_VOTED,
  1726. .clkr = {
  1727. .enable_reg = 0x4500c,
  1728. .enable_mask = BIT(13),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_gtcu_ahb_clk",
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_mdp_tbu_clk = {
  1736. .halt_reg = 0x1201c,
  1737. .halt_check = BRANCH_VOTED,
  1738. .clkr = {
  1739. .enable_reg = 0x4500c,
  1740. .enable_mask = BIT(4),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "gcc_mdp_tbu_clk",
  1743. .ops = &clk_branch2_ops,
  1744. },
  1745. },
  1746. };
  1747. static struct clk_branch gcc_mdss_ahb_clk = {
  1748. .halt_reg = 0x4d07c,
  1749. .halt_check = BRANCH_HALT,
  1750. .clkr = {
  1751. .enable_reg = 0x4d07c,
  1752. .enable_mask = BIT(0),
  1753. .hw.init = &(struct clk_init_data){
  1754. .name = "gcc_mdss_ahb_clk",
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch gcc_mdss_axi_clk = {
  1760. .halt_reg = 0x4d080,
  1761. .halt_check = BRANCH_HALT,
  1762. .clkr = {
  1763. .enable_reg = 0x4d080,
  1764. .enable_mask = BIT(0),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "gcc_mdss_axi_clk",
  1767. .ops = &clk_branch2_ops,
  1768. },
  1769. },
  1770. };
  1771. static struct clk_branch gcc_mdss_byte0_clk = {
  1772. .halt_reg = 0x4d094,
  1773. .halt_check = BRANCH_HALT,
  1774. .clkr = {
  1775. .enable_reg = 0x4d094,
  1776. .enable_mask = BIT(0),
  1777. .hw.init = &(struct clk_init_data){
  1778. .name = "gcc_mdss_byte0_clk",
  1779. .parent_hws = (const struct clk_hw*[]) {
  1780. &byte0_clk_src.clkr.hw,
  1781. },
  1782. .num_parents = 1,
  1783. .flags = CLK_SET_RATE_PARENT,
  1784. .ops = &clk_branch2_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch gcc_mdss_esc0_clk = {
  1789. .halt_reg = 0x4d098,
  1790. .halt_check = BRANCH_HALT,
  1791. .clkr = {
  1792. .enable_reg = 0x4d098,
  1793. .enable_mask = BIT(0),
  1794. .hw.init = &(struct clk_init_data){
  1795. .name = "gcc_mdss_esc0_clk",
  1796. .parent_hws = (const struct clk_hw*[]) {
  1797. &esc0_clk_src.clkr.hw,
  1798. },
  1799. .num_parents = 1,
  1800. .flags = CLK_SET_RATE_PARENT,
  1801. .ops = &clk_branch2_ops,
  1802. },
  1803. },
  1804. };
  1805. static struct clk_branch gcc_mdss_hdmi_app_clk = {
  1806. .halt_reg = 0x4d0d8,
  1807. .halt_check = BRANCH_HALT,
  1808. .clkr = {
  1809. .enable_reg = 0x4d0d8,
  1810. .enable_mask = BIT(0),
  1811. .hw.init = &(struct clk_init_data){
  1812. .name = "gcc_mdss_hdmi_app_clk",
  1813. .parent_hws = (const struct clk_hw*[]) {
  1814. &hdmi_app_clk_src.clkr.hw,
  1815. },
  1816. .num_parents = 1,
  1817. .flags = CLK_SET_RATE_PARENT,
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch gcc_mdss_hdmi_pclk_clk = {
  1823. .halt_reg = 0x4d0d4,
  1824. .halt_check = BRANCH_HALT,
  1825. .clkr = {
  1826. .enable_reg = 0x4d0d4,
  1827. .enable_mask = BIT(0),
  1828. .hw.init = &(struct clk_init_data){
  1829. .name = "gcc_mdss_hdmi_pclk_clk",
  1830. .parent_hws = (const struct clk_hw*[]) {
  1831. &hdmi_pclk_clk_src.clkr.hw,
  1832. },
  1833. .num_parents = 1,
  1834. .flags = CLK_SET_RATE_PARENT,
  1835. .ops = &clk_branch2_ops,
  1836. },
  1837. },
  1838. };
  1839. static struct clk_branch gcc_mdss_mdp_clk = {
  1840. .halt_reg = 0x4d088,
  1841. .halt_check = BRANCH_HALT,
  1842. .clkr = {
  1843. .enable_reg = 0x4d088,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "gcc_mdss_mdp_clk",
  1847. .parent_hws = (const struct clk_hw*[]) {
  1848. &mdp_clk_src.clkr.hw,
  1849. },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch gcc_mdss_pclk0_clk = {
  1857. .halt_reg = 0x4d084,
  1858. .halt_check = BRANCH_HALT,
  1859. .clkr = {
  1860. .enable_reg = 0x4d084,
  1861. .enable_mask = BIT(0),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "gcc_mdss_pclk0_clk",
  1864. .parent_hws = (const struct clk_hw*[]) {
  1865. &pclk0_clk_src.clkr.hw,
  1866. },
  1867. .num_parents = 1,
  1868. .flags = CLK_SET_RATE_PARENT,
  1869. .ops = &clk_branch2_ops,
  1870. },
  1871. },
  1872. };
  1873. static struct clk_branch gcc_mdss_vsync_clk = {
  1874. .halt_reg = 0x4d090,
  1875. .halt_check = BRANCH_HALT,
  1876. .clkr = {
  1877. .enable_reg = 0x4d090,
  1878. .enable_mask = BIT(0),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "gcc_mdss_vsync_clk",
  1881. .parent_hws = (const struct clk_hw*[]) {
  1882. &vsync_clk_src.clkr.hw,
  1883. },
  1884. .num_parents = 1,
  1885. .flags = CLK_SET_RATE_PARENT,
  1886. .ops = &clk_branch2_ops,
  1887. },
  1888. },
  1889. };
  1890. static struct clk_branch gcc_oxili_ahb_clk = {
  1891. .halt_reg = 0x59028,
  1892. .halt_check = BRANCH_HALT,
  1893. .clkr = {
  1894. .enable_reg = 0x59028,
  1895. .enable_mask = BIT(0),
  1896. .hw.init = &(struct clk_init_data){
  1897. .name = "gcc_oxili_ahb_clk",
  1898. .ops = &clk_branch2_ops,
  1899. },
  1900. },
  1901. };
  1902. static struct clk_branch gcc_oxili_gfx3d_clk = {
  1903. .halt_reg = 0x59020,
  1904. .halt_check = BRANCH_HALT,
  1905. .clkr = {
  1906. .enable_reg = 0x59020,
  1907. .enable_mask = BIT(0),
  1908. .hw.init = &(struct clk_init_data){
  1909. .name = "gcc_oxili_gfx3d_clk",
  1910. .parent_hws = (const struct clk_hw*[]) {
  1911. &gfx3d_clk_src.clkr.hw,
  1912. },
  1913. .num_parents = 1,
  1914. .flags = CLK_SET_RATE_PARENT,
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch gcc_pcie_0_aux_clk = {
  1920. .halt_reg = 0x3e014,
  1921. .halt_check = BRANCH_HALT_VOTED,
  1922. .clkr = {
  1923. .enable_reg = 0x45004,
  1924. .enable_mask = BIT(27),
  1925. .hw.init = &(struct clk_init_data){
  1926. .name = "gcc_pcie_0_aux_clk",
  1927. .parent_hws = (const struct clk_hw*[]) {
  1928. &pcie_0_aux_clk_src.clkr.hw,
  1929. },
  1930. .num_parents = 1,
  1931. .flags = CLK_SET_RATE_PARENT,
  1932. .ops = &clk_branch2_ops,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1937. .halt_reg = 0x3e008,
  1938. .halt_check = BRANCH_HALT_VOTED,
  1939. .clkr = {
  1940. .enable_reg = 0x45004,
  1941. .enable_mask = BIT(11),
  1942. .hw.init = &(struct clk_init_data){
  1943. .name = "gcc_pcie_0_cfg_ahb_clk",
  1944. .ops = &clk_branch2_ops,
  1945. },
  1946. },
  1947. };
  1948. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1949. .halt_reg = 0x3e018,
  1950. .halt_check = BRANCH_HALT_VOTED,
  1951. .clkr = {
  1952. .enable_reg = 0x45004,
  1953. .enable_mask = BIT(18),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "gcc_pcie_0_mstr_axi_clk",
  1956. .ops = &clk_branch2_ops,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1961. .halt_reg = 0x3e00c,
  1962. .halt_check = BRANCH_HALT_VOTED,
  1963. .clkr = {
  1964. .enable_reg = 0x45004,
  1965. .enable_mask = BIT(28),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "gcc_pcie_0_pipe_clk",
  1968. .parent_hws = (const struct clk_hw*[]) {
  1969. &pcie_0_pipe_clk_src.clkr.hw,
  1970. },
  1971. .num_parents = 1,
  1972. .flags = CLK_SET_RATE_PARENT,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1978. .halt_reg = 0x3e010,
  1979. .halt_check = BRANCH_HALT_VOTED,
  1980. .clkr = {
  1981. .enable_reg = 0x45004,
  1982. .enable_mask = BIT(22),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_pcie_0_slv_axi_clk",
  1985. .ops = &clk_branch2_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch gcc_pcnoc_usb2_clk = {
  1990. .halt_reg = 0x27008,
  1991. .halt_check = BRANCH_HALT,
  1992. .clkr = {
  1993. .enable_reg = 0x27008,
  1994. .enable_mask = BIT(0),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "gcc_pcnoc_usb2_clk",
  1997. .flags = CLK_IS_CRITICAL,
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch gcc_pcnoc_usb3_clk = {
  2003. .halt_reg = 0x2700c,
  2004. .halt_check = BRANCH_HALT,
  2005. .clkr = {
  2006. .enable_reg = 0x2700c,
  2007. .enable_mask = BIT(0),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "gcc_pcnoc_usb3_clk",
  2010. .flags = CLK_IS_CRITICAL,
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch gcc_pdm2_clk = {
  2016. .halt_reg = 0x4400c,
  2017. .halt_check = BRANCH_HALT,
  2018. .clkr = {
  2019. .enable_reg = 0x4400c,
  2020. .enable_mask = BIT(0),
  2021. .hw.init = &(struct clk_init_data){
  2022. .name = "gcc_pdm2_clk",
  2023. .parent_hws = (const struct clk_hw*[]) {
  2024. &pdm2_clk_src.clkr.hw,
  2025. },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch gcc_pdm_ahb_clk = {
  2033. .halt_reg = 0x44004,
  2034. .halt_check = BRANCH_HALT,
  2035. .clkr = {
  2036. .enable_reg = 0x44004,
  2037. .enable_mask = BIT(0),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "gcc_pdm_ahb_clk",
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch gcc_prng_ahb_clk = {
  2045. .halt_reg = 0x13004,
  2046. .halt_check = BRANCH_HALT_VOTED,
  2047. .clkr = {
  2048. .enable_reg = 0x45004,
  2049. .enable_mask = BIT(8),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_prng_ahb_clk",
  2052. .ops = &clk_branch2_ops,
  2053. },
  2054. },
  2055. };
  2056. /* PWM clks do not have XO as parent as src clk is a balance root */
  2057. static struct clk_branch gcc_pwm0_xo512_clk = {
  2058. .halt_reg = 0x44018,
  2059. .halt_check = BRANCH_HALT,
  2060. .clkr = {
  2061. .enable_reg = 0x44018,
  2062. .enable_mask = BIT(0),
  2063. .hw.init = &(struct clk_init_data){
  2064. .name = "gcc_pwm0_xo512_clk",
  2065. .ops = &clk_branch2_ops,
  2066. },
  2067. },
  2068. };
  2069. static struct clk_branch gcc_pwm1_xo512_clk = {
  2070. .halt_reg = 0x49004,
  2071. .halt_check = BRANCH_HALT,
  2072. .clkr = {
  2073. .enable_reg = 0x49004,
  2074. .enable_mask = BIT(0),
  2075. .hw.init = &(struct clk_init_data){
  2076. .name = "gcc_pwm1_xo512_clk",
  2077. .ops = &clk_branch2_ops,
  2078. },
  2079. },
  2080. };
  2081. static struct clk_branch gcc_pwm2_xo512_clk = {
  2082. .halt_reg = 0x4a004,
  2083. .halt_check = BRANCH_HALT,
  2084. .clkr = {
  2085. .enable_reg = 0x4a004,
  2086. .enable_mask = BIT(0),
  2087. .hw.init = &(struct clk_init_data){
  2088. .name = "gcc_pwm2_xo512_clk",
  2089. .ops = &clk_branch2_ops,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch gcc_qdss_dap_clk = {
  2094. .halt_reg = 0x29084,
  2095. .halt_check = BRANCH_VOTED,
  2096. .clkr = {
  2097. .enable_reg = 0x45004,
  2098. .enable_mask = BIT(21),
  2099. .hw.init = &(struct clk_init_data){
  2100. .name = "gcc_qdss_dap_clk",
  2101. .ops = &clk_branch2_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2106. .halt_reg = 0x4201c,
  2107. .halt_check = BRANCH_HALT,
  2108. .clkr = {
  2109. .enable_reg = 0x4201c,
  2110. .enable_mask = BIT(0),
  2111. .hw.init = &(struct clk_init_data){
  2112. .name = "gcc_sdcc1_ahb_clk",
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch gcc_sdcc1_apps_clk = {
  2118. .halt_reg = 0x42018,
  2119. .halt_check = BRANCH_HALT,
  2120. .clkr = {
  2121. .enable_reg = 0x42018,
  2122. .enable_mask = BIT(0),
  2123. .hw.init = &(struct clk_init_data){
  2124. .name = "gcc_sdcc1_apps_clk",
  2125. .parent_hws = (const struct clk_hw*[]) {
  2126. &sdcc1_apps_clk_src.clkr.hw,
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2135. .halt_reg = 0x5d014,
  2136. .halt_check = BRANCH_HALT,
  2137. .clkr = {
  2138. .enable_reg = 0x5d014,
  2139. .enable_mask = BIT(0),
  2140. .hw.init = &(struct clk_init_data){
  2141. .name = "gcc_sdcc1_ice_core_clk",
  2142. .parent_hws = (const struct clk_hw*[]) {
  2143. &sdcc1_ice_core_clk_src.clkr.hw,
  2144. },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_cdsp_cfg_ahb_clk = {
  2152. .halt_reg = 0x5e004,
  2153. .halt_check = BRANCH_HALT,
  2154. .clkr = {
  2155. .enable_reg = 0x5e004,
  2156. .enable_mask = BIT(0),
  2157. .hw.init = &(struct clk_init_data) {
  2158. .name = "gcc_cdsp_cfg_ahb_cbcr",
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2164. .halt_reg = 0x4301c,
  2165. .halt_check = BRANCH_HALT,
  2166. .clkr = {
  2167. .enable_reg = 0x4301c,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_sdcc2_ahb_clk",
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch gcc_sdcc2_apps_clk = {
  2176. .halt_reg = 0x43018,
  2177. .halt_check = BRANCH_HALT,
  2178. .clkr = {
  2179. .enable_reg = 0x43018,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "gcc_sdcc2_apps_clk",
  2183. .parent_hws = (const struct clk_hw*[]) {
  2184. &sdcc2_apps_clk_src.clkr.hw,
  2185. },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_smmu_cfg_clk = {
  2193. .halt_reg = 0x12038,
  2194. .halt_check = BRANCH_VOTED,
  2195. .clkr = {
  2196. .enable_reg = 0x3600C,
  2197. .enable_mask = BIT(12),
  2198. .hw.init = &(struct clk_init_data){
  2199. .name = "gcc_smmu_cfg_clk",
  2200. .ops = &clk_branch2_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gcc_sys_noc_usb3_clk = {
  2205. .halt_reg = 0x26014,
  2206. .halt_check = BRANCH_HALT,
  2207. .clkr = {
  2208. .enable_reg = 0x26014,
  2209. .enable_mask = BIT(0),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "gcc_sys_noc_usb3_clk",
  2212. .parent_hws = (const struct clk_hw*[]) {
  2213. &usb30_master_clk_src.clkr.hw,
  2214. },
  2215. .num_parents = 1,
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2221. .halt_reg = 0x4100C,
  2222. .halt_check = BRANCH_HALT,
  2223. .clkr = {
  2224. .enable_reg = 0x4100C,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "gcc_usb_hs_inactivity_timers_clk",
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  2233. .halt_reg = 0x41044,
  2234. .halt_check = BRANCH_HALT,
  2235. .clkr = {
  2236. .enable_reg = 0x41044,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_usb20_mock_utmi_clk",
  2240. .parent_hws = (const struct clk_hw*[]) {
  2241. &usb20_mock_utmi_clk_src.clkr.hw,
  2242. },
  2243. .num_parents = 1,
  2244. .flags = CLK_SET_RATE_PARENT,
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2250. .halt_reg = 0x4102c,
  2251. .halt_check = BRANCH_HALT,
  2252. .clkr = {
  2253. .enable_reg = 0x4102c,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "gcc_usb2a_phy_sleep_clk",
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_usb30_master_clk = {
  2262. .halt_reg = 0x3900c,
  2263. .halt_check = BRANCH_HALT,
  2264. .clkr = {
  2265. .enable_reg = 0x3900c,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gcc_usb30_master_clk",
  2269. .parent_hws = (const struct clk_hw*[]) {
  2270. &usb30_master_clk_src.clkr.hw,
  2271. },
  2272. .num_parents = 1,
  2273. .flags = CLK_SET_RATE_PARENT,
  2274. .ops = &clk_branch2_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2279. .halt_reg = 0x39014,
  2280. .halt_check = BRANCH_HALT,
  2281. .clkr = {
  2282. .enable_reg = 0x39014,
  2283. .enable_mask = BIT(0),
  2284. .hw.init = &(struct clk_init_data){
  2285. .name = "gcc_usb30_mock_utmi_clk",
  2286. .parent_hws = (const struct clk_hw*[]) {
  2287. &usb30_mock_utmi_clk_src.clkr.hw,
  2288. },
  2289. .num_parents = 1,
  2290. .flags = CLK_SET_RATE_PARENT,
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch gcc_usb30_sleep_clk = {
  2296. .halt_reg = 0x39010,
  2297. .halt_check = BRANCH_HALT,
  2298. .clkr = {
  2299. .enable_reg = 0x39010,
  2300. .enable_mask = BIT(0),
  2301. .hw.init = &(struct clk_init_data){
  2302. .name = "gcc_usb30_sleep_clk",
  2303. .ops = &clk_branch2_ops,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2308. .halt_reg = 0x39044,
  2309. .halt_check = BRANCH_HALT,
  2310. .clkr = {
  2311. .enable_reg = 0x39044,
  2312. .enable_mask = BIT(0),
  2313. .hw.init = &(struct clk_init_data){
  2314. .name = "gcc_usb3_phy_aux_clk",
  2315. .parent_hws = (const struct clk_hw*[]) {
  2316. &usb3_phy_aux_clk_src.clkr.hw,
  2317. },
  2318. .num_parents = 1,
  2319. .flags = CLK_SET_RATE_PARENT,
  2320. .ops = &clk_branch2_ops,
  2321. },
  2322. },
  2323. };
  2324. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2325. .halt_check = BRANCH_HALT_SKIP,
  2326. .clkr = {
  2327. .enable_reg = 0x39018,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "gcc_usb3_phy_pipe_clk",
  2331. .ops = &clk_branch2_ops,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
  2336. .halt_reg = 0x41030,
  2337. .halt_check = BRANCH_HALT,
  2338. .clkr = {
  2339. .enable_reg = 0x41030,
  2340. .enable_mask = BIT(0),
  2341. .hw.init = &(struct clk_init_data){
  2342. .name = "gcc_usb_hs_phy_cfg_ahb_clk",
  2343. .ops = &clk_branch2_ops,
  2344. },
  2345. },
  2346. };
  2347. static struct clk_branch gcc_usb_hs_system_clk = {
  2348. .halt_reg = 0x41004,
  2349. .halt_check = BRANCH_HALT,
  2350. .clkr = {
  2351. .enable_reg = 0x41004,
  2352. .enable_mask = BIT(0),
  2353. .hw.init = &(struct clk_init_data){
  2354. .name = "gcc_usb_hs_system_clk",
  2355. .parent_hws = (const struct clk_hw*[]) {
  2356. &usb_hs_system_clk_src.clkr.hw,
  2357. },
  2358. .num_parents = 1,
  2359. .flags = CLK_SET_RATE_PARENT,
  2360. .ops = &clk_branch2_ops,
  2361. },
  2362. },
  2363. };
  2364. static struct clk_branch gcc_wdsp_q6ss_ahbs_clk = {
  2365. .halt_reg = 0x1e004,
  2366. .halt_check = BRANCH_HALT,
  2367. .clkr = {
  2368. .enable_reg = 0x1e004,
  2369. .enable_mask = BIT(0),
  2370. .hw.init = &(struct clk_init_data){
  2371. .name = "gcc_wdsp_q6ss_ahbs_clk",
  2372. .ops = &clk_branch2_ops,
  2373. },
  2374. },
  2375. };
  2376. static struct clk_branch gcc_wdsp_q6ss_axim_clk = {
  2377. .halt_reg = 0x1e008,
  2378. .halt_check = BRANCH_HALT,
  2379. .clkr = {
  2380. .enable_reg = 0x1e008,
  2381. .enable_mask = BIT(0),
  2382. .hw.init = &(struct clk_init_data){
  2383. .name = "gcc_wdsp_q6ss_axim_clk",
  2384. .ops = &clk_branch2_ops,
  2385. },
  2386. },
  2387. };
  2388. static struct gdsc mdss_gdsc = {
  2389. .gdscr = 0x4d078,
  2390. .pd = {
  2391. .name = "mdss",
  2392. },
  2393. .pwrsts = PWRSTS_OFF_ON,
  2394. };
  2395. static struct gdsc oxili_gdsc = {
  2396. .gdscr = 0x5901c,
  2397. .pd = {
  2398. .name = "oxili",
  2399. },
  2400. .pwrsts = PWRSTS_OFF_ON,
  2401. };
  2402. static struct clk_hw *gcc_qcs404_hws[] = {
  2403. &cxo.hw,
  2404. };
  2405. static struct clk_regmap *gcc_qcs404_clocks[] = {
  2406. [GCC_APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2407. [GCC_BLSP1_QUP0_I2C_APPS_CLK_SRC] = &blsp1_qup0_i2c_apps_clk_src.clkr,
  2408. [GCC_BLSP1_QUP0_SPI_APPS_CLK_SRC] = &blsp1_qup0_spi_apps_clk_src.clkr,
  2409. [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2410. [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2411. [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2412. [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2413. [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2414. [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2415. [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2416. [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2417. [GCC_BLSP1_UART0_APPS_CLK_SRC] = &blsp1_uart0_apps_clk_src.clkr,
  2418. [GCC_BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2419. [GCC_BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2420. [GCC_BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2421. [GCC_BLSP2_QUP0_I2C_APPS_CLK_SRC] = &blsp2_qup0_i2c_apps_clk_src.clkr,
  2422. [GCC_BLSP2_QUP0_SPI_APPS_CLK_SRC] = &blsp2_qup0_spi_apps_clk_src.clkr,
  2423. [GCC_BLSP2_UART0_APPS_CLK_SRC] = &blsp2_uart0_apps_clk_src.clkr,
  2424. [GCC_BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2425. [GCC_EMAC_CLK_SRC] = &emac_clk_src.clkr,
  2426. [GCC_EMAC_PTP_CLK_SRC] = &emac_ptp_clk_src.clkr,
  2427. [GCC_ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2428. [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
  2429. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  2430. [GCC_BIMC_CDSP_CLK] = &gcc_bimc_cdsp_clk.clkr,
  2431. [GCC_BIMC_MDSS_CLK] = &gcc_bimc_mdss_clk.clkr,
  2432. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2433. [GCC_BLSP1_QUP0_I2C_APPS_CLK] = &gcc_blsp1_qup0_i2c_apps_clk.clkr,
  2434. [GCC_BLSP1_QUP0_SPI_APPS_CLK] = &gcc_blsp1_qup0_spi_apps_clk.clkr,
  2435. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2436. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2437. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2438. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2439. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2440. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2441. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2442. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2443. [GCC_BLSP1_UART0_APPS_CLK] = &gcc_blsp1_uart0_apps_clk.clkr,
  2444. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2445. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2446. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2447. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2448. [GCC_BLSP2_QUP0_I2C_APPS_CLK] = &gcc_blsp2_qup0_i2c_apps_clk.clkr,
  2449. [GCC_BLSP2_QUP0_SPI_APPS_CLK] = &gcc_blsp2_qup0_spi_apps_clk.clkr,
  2450. [GCC_BLSP2_UART0_APPS_CLK] = &gcc_blsp2_uart0_apps_clk.clkr,
  2451. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2452. [GCC_ETH_AXI_CLK] = &gcc_eth_axi_clk.clkr,
  2453. [GCC_ETH_PTP_CLK] = &gcc_eth_ptp_clk.clkr,
  2454. [GCC_ETH_RGMII_CLK] = &gcc_eth_rgmii_clk.clkr,
  2455. [GCC_ETH_SLAVE_AHB_CLK] = &gcc_eth_slave_ahb_clk.clkr,
  2456. [GCC_GENI_IR_S_CLK] = &gcc_geni_ir_s_clk.clkr,
  2457. [GCC_GENI_IR_H_CLK] = &gcc_geni_ir_h_clk.clkr,
  2458. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2459. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2460. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2461. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2462. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2463. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2464. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2465. [GCC_MDSS_HDMI_APP_CLK] = &gcc_mdss_hdmi_app_clk.clkr,
  2466. [GCC_MDSS_HDMI_PCLK_CLK] = &gcc_mdss_hdmi_pclk_clk.clkr,
  2467. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2468. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2469. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2470. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2471. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2472. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2473. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2474. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2475. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2476. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2477. [GCC_PCNOC_USB2_CLK] = &gcc_pcnoc_usb2_clk.clkr,
  2478. [GCC_PCNOC_USB3_CLK] = &gcc_pcnoc_usb3_clk.clkr,
  2479. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2480. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2481. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2482. [GCC_PWM0_XO512_CLK] = &gcc_pwm0_xo512_clk.clkr,
  2483. [GCC_PWM1_XO512_CLK] = &gcc_pwm1_xo512_clk.clkr,
  2484. [GCC_PWM2_XO512_CLK] = &gcc_pwm2_xo512_clk.clkr,
  2485. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2486. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2487. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2488. [GCC_CDSP_CFG_AHB_CLK] = &gcc_cdsp_cfg_ahb_clk.clkr,
  2489. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2490. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2491. [GCC_SYS_NOC_USB3_CLK] = &gcc_sys_noc_usb3_clk.clkr,
  2492. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  2493. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2494. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2495. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2496. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2497. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2498. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2499. [GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
  2500. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2501. [GCC_GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2502. [GCC_GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2503. [GCC_GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2504. [GCC_GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2505. [GCC_GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
  2506. [GCC_GPLL0_AO_OUT_MAIN] = &gpll0_ao_out_main.clkr,
  2507. [GCC_GPLL0_SLEEP_CLK_SRC] = &gpll0_sleep_clk_src.clkr,
  2508. [GCC_GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
  2509. [GCC_GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
  2510. [GCC_GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
  2511. [GCC_GPLL6] = &gpll6.clkr,
  2512. [GCC_GPLL6_OUT_AUX] = &gpll6_out_aux,
  2513. [GCC_HDMI_APP_CLK_SRC] = &hdmi_app_clk_src.clkr,
  2514. [GCC_HDMI_PCLK_CLK_SRC] = &hdmi_pclk_clk_src.clkr,
  2515. [GCC_MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2516. [GCC_PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2517. [GCC_PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2518. [GCC_PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2519. [GCC_PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2520. [GCC_SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2521. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2522. [GCC_SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2523. [GCC_USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2524. [GCC_USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2525. [GCC_USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2526. [GCC_USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2527. [GCC_USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2528. [GCC_VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2529. [GCC_CDSP_BIMC_CLK_SRC] = &cdsp_bimc_clk_src.clkr,
  2530. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] =
  2531. &gcc_usb_hs_inactivity_timers_clk.clkr,
  2532. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  2533. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2534. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  2535. [GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
  2536. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2537. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  2538. [GCC_CDSP_TBU_CLK] = &gcc_cdsp_tbu_clk.clkr,
  2539. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2540. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2541. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2542. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2543. [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
  2544. [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
  2545. [GCC_DCC_XO_CLK] = &gcc_dcc_xo_clk.clkr,
  2546. [GCC_WCSS_Q6_AHB_CLK] = &gcc_wdsp_q6ss_ahbs_clk.clkr,
  2547. [GCC_WCSS_Q6_AXIM_CLK] = &gcc_wdsp_q6ss_axim_clk.clkr,
  2548. };
  2549. static struct gdsc *gcc_qcs404_gdscs[] = {
  2550. [MDSS_GDSC] = &mdss_gdsc,
  2551. [OXILI_GDSC] = &oxili_gdsc,
  2552. };
  2553. static const struct qcom_reset_map gcc_qcs404_resets[] = {
  2554. [GCC_GENI_IR_BCR] = { 0x0F000 },
  2555. [GCC_CDSP_RESTART] = { 0x18000 },
  2556. [GCC_USB_HS_BCR] = { 0x41000 },
  2557. [GCC_USB2_HS_PHY_ONLY_BCR] = { 0x41034 },
  2558. [GCC_QUSB2_PHY_BCR] = { 0x4103c },
  2559. [GCC_USB_HS_PHY_CFG_AHB_BCR] = { 0x0000c, 1 },
  2560. [GCC_USB2A_PHY_BCR] = { 0x0000c, 0 },
  2561. [GCC_USB3_PHY_BCR] = { 0x39004 },
  2562. [GCC_USB_30_BCR] = { 0x39000 },
  2563. [GCC_USB3PHY_PHY_BCR] = { 0x39008 },
  2564. [GCC_PCIE_0_BCR] = { 0x3e000 },
  2565. [GCC_PCIE_0_PHY_BCR] = { 0x3e004 },
  2566. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x3e038 },
  2567. [GCC_PCIEPHY_0_PHY_BCR] = { 0x3e03c },
  2568. [GCC_PCIE_0_AXI_MASTER_STICKY_ARES] = { 0x3e040, 6},
  2569. [GCC_PCIE_0_AHB_ARES] = { 0x3e040, 5 },
  2570. [GCC_PCIE_0_AXI_SLAVE_ARES] = { 0x3e040, 4 },
  2571. [GCC_PCIE_0_AXI_MASTER_ARES] = { 0x3e040, 3 },
  2572. [GCC_PCIE_0_CORE_STICKY_ARES] = { 0x3e040, 2 },
  2573. [GCC_PCIE_0_SLEEP_ARES] = { 0x3e040, 1 },
  2574. [GCC_PCIE_0_PIPE_ARES] = { 0x3e040, 0 },
  2575. [GCC_EMAC_BCR] = { 0x4e000 },
  2576. [GCC_WDSP_RESTART] = {0x19000},
  2577. };
  2578. static const struct regmap_config gcc_qcs404_regmap_config = {
  2579. .reg_bits = 32,
  2580. .reg_stride = 4,
  2581. .val_bits = 32,
  2582. .max_register = 0x7f000,
  2583. .fast_io = true,
  2584. };
  2585. static const struct qcom_cc_desc gcc_qcs404_desc = {
  2586. .config = &gcc_qcs404_regmap_config,
  2587. .clks = gcc_qcs404_clocks,
  2588. .num_clks = ARRAY_SIZE(gcc_qcs404_clocks),
  2589. .resets = gcc_qcs404_resets,
  2590. .num_resets = ARRAY_SIZE(gcc_qcs404_resets),
  2591. .clk_hws = gcc_qcs404_hws,
  2592. .num_clk_hws = ARRAY_SIZE(gcc_qcs404_hws),
  2593. .gdscs = gcc_qcs404_gdscs,
  2594. .num_gdscs = ARRAY_SIZE(gcc_qcs404_gdscs),
  2595. };
  2596. static const struct of_device_id gcc_qcs404_match_table[] = {
  2597. { .compatible = "qcom,gcc-qcs404" },
  2598. { }
  2599. };
  2600. MODULE_DEVICE_TABLE(of, gcc_qcs404_match_table);
  2601. static int gcc_qcs404_probe(struct platform_device *pdev)
  2602. {
  2603. struct regmap *regmap;
  2604. regmap = qcom_cc_map(pdev, &gcc_qcs404_desc);
  2605. if (IS_ERR(regmap))
  2606. return PTR_ERR(regmap);
  2607. clk_alpha_pll_configure(&gpll3_out_main, regmap, &gpll3_config);
  2608. return qcom_cc_really_probe(&pdev->dev, &gcc_qcs404_desc, regmap);
  2609. }
  2610. static struct platform_driver gcc_qcs404_driver = {
  2611. .probe = gcc_qcs404_probe,
  2612. .driver = {
  2613. .name = "gcc-qcs404",
  2614. .of_match_table = gcc_qcs404_match_table,
  2615. },
  2616. };
  2617. static int __init gcc_qcs404_init(void)
  2618. {
  2619. return platform_driver_register(&gcc_qcs404_driver);
  2620. }
  2621. core_initcall(gcc_qcs404_init);
  2622. static void __exit gcc_qcs404_exit(void)
  2623. {
  2624. platform_driver_unregister(&gcc_qcs404_driver);
  2625. }
  2626. module_exit(gcc_qcs404_exit);
  2627. MODULE_DESCRIPTION("Qualcomm GCC QCS404 Driver");
  2628. MODULE_LICENSE("GPL v2");