gcc-sc7280.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,gcc-sc7280.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap-divider.h"
  17. #include "clk-regmap-mux.h"
  18. #include "clk-regmap-phy-mux.h"
  19. #include "common.h"
  20. #include "gdsc.h"
  21. #include "reset.h"
  22. enum {
  23. P_BI_TCXO,
  24. P_GCC_GPLL0_OUT_EVEN,
  25. P_GCC_GPLL0_OUT_MAIN,
  26. P_GCC_GPLL0_OUT_ODD,
  27. P_GCC_GPLL10_OUT_MAIN,
  28. P_GCC_GPLL4_OUT_MAIN,
  29. P_GCC_GPLL9_OUT_MAIN,
  30. P_PCIE_0_PIPE_CLK,
  31. P_PCIE_1_PIPE_CLK,
  32. P_SLEEP_CLK,
  33. P_UFS_PHY_RX_SYMBOL_0_CLK,
  34. P_UFS_PHY_RX_SYMBOL_1_CLK,
  35. P_UFS_PHY_TX_SYMBOL_0_CLK,
  36. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  37. P_GCC_MSS_GPLL0_MAIN_DIV_CLK,
  38. };
  39. static struct clk_alpha_pll gcc_gpll0 = {
  40. .offset = 0x0,
  41. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  42. .clkr = {
  43. .enable_reg = 0x52010,
  44. .enable_mask = BIT(0),
  45. .hw.init = &(struct clk_init_data){
  46. .name = "gcc_gpll0",
  47. .parent_data = &(const struct clk_parent_data){
  48. .fw_name = "bi_tcxo",
  49. },
  50. .num_parents = 1,
  51. .ops = &clk_alpha_pll_fixed_lucid_ops,
  52. },
  53. },
  54. };
  55. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  56. { 0x1, 2 },
  57. { }
  58. };
  59. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  60. .offset = 0x0,
  61. .post_div_shift = 8,
  62. .post_div_table = post_div_table_gcc_gpll0_out_even,
  63. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  64. .width = 4,
  65. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  66. .clkr.hw.init = &(struct clk_init_data){
  67. .name = "gcc_gpll0_out_even",
  68. .parent_hws = (const struct clk_hw*[]){
  69. &gcc_gpll0.clkr.hw,
  70. },
  71. .num_parents = 1,
  72. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  73. },
  74. };
  75. static const struct clk_div_table post_div_table_gcc_gpll0_out_odd[] = {
  76. { 0x3, 3 },
  77. { }
  78. };
  79. static struct clk_alpha_pll_postdiv gcc_gpll0_out_odd = {
  80. .offset = 0x0,
  81. .post_div_shift = 12,
  82. .post_div_table = post_div_table_gcc_gpll0_out_odd,
  83. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_odd),
  84. .width = 4,
  85. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  86. .clkr.hw.init = &(struct clk_init_data){
  87. .name = "gcc_gpll0_out_odd",
  88. .parent_hws = (const struct clk_hw*[]){
  89. &gcc_gpll0.clkr.hw,
  90. },
  91. .num_parents = 1,
  92. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  93. },
  94. };
  95. static struct clk_alpha_pll gcc_gpll1 = {
  96. .offset = 0x1000,
  97. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  98. .clkr = {
  99. .enable_reg = 0x52010,
  100. .enable_mask = BIT(1),
  101. .hw.init = &(struct clk_init_data){
  102. .name = "gcc_gpll1",
  103. .parent_data = &(const struct clk_parent_data){
  104. .fw_name = "bi_tcxo",
  105. },
  106. .num_parents = 1,
  107. .ops = &clk_alpha_pll_fixed_lucid_ops,
  108. },
  109. },
  110. };
  111. static struct clk_alpha_pll gcc_gpll10 = {
  112. .offset = 0x1e000,
  113. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  114. .clkr = {
  115. .enable_reg = 0x52010,
  116. .enable_mask = BIT(9),
  117. .hw.init = &(struct clk_init_data){
  118. .name = "gcc_gpll10",
  119. .parent_data = &(const struct clk_parent_data){
  120. .fw_name = "bi_tcxo",
  121. },
  122. .num_parents = 1,
  123. .ops = &clk_alpha_pll_fixed_lucid_ops,
  124. },
  125. },
  126. };
  127. static struct clk_alpha_pll gcc_gpll4 = {
  128. .offset = 0x76000,
  129. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  130. .clkr = {
  131. .enable_reg = 0x52010,
  132. .enable_mask = BIT(4),
  133. .hw.init = &(struct clk_init_data){
  134. .name = "gcc_gpll4",
  135. .parent_data = &(const struct clk_parent_data){
  136. .fw_name = "bi_tcxo",
  137. },
  138. .num_parents = 1,
  139. .ops = &clk_alpha_pll_fixed_lucid_ops,
  140. },
  141. },
  142. };
  143. static struct clk_alpha_pll gcc_gpll9 = {
  144. .offset = 0x1c000,
  145. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  146. .clkr = {
  147. .enable_reg = 0x52010,
  148. .enable_mask = BIT(8),
  149. .hw.init = &(struct clk_init_data){
  150. .name = "gcc_gpll9",
  151. .parent_data = &(const struct clk_parent_data){
  152. .fw_name = "bi_tcxo",
  153. },
  154. .num_parents = 1,
  155. .ops = &clk_alpha_pll_fixed_lucid_ops,
  156. },
  157. },
  158. };
  159. static struct clk_branch gcc_mss_gpll0_main_div_clk_src = {
  160. .halt_check = BRANCH_HALT_DELAY,
  161. .clkr = {
  162. .enable_reg = 0x52000,
  163. .enable_mask = BIT(17),
  164. .hw.init = &(struct clk_init_data){
  165. .name = "gcc_mss_gpll0_main_div_clk_src",
  166. .parent_hws = (const struct clk_hw*[]){
  167. &gcc_gpll0_out_even.clkr.hw,
  168. },
  169. .num_parents = 1,
  170. .flags = CLK_SET_RATE_PARENT,
  171. .ops = &clk_branch2_ops,
  172. },
  173. },
  174. };
  175. static const struct parent_map gcc_parent_map_0[] = {
  176. { P_BI_TCXO, 0 },
  177. { P_GCC_GPLL0_OUT_MAIN, 1 },
  178. { P_GCC_GPLL0_OUT_EVEN, 6 },
  179. };
  180. static const struct clk_parent_data gcc_parent_data_0[] = {
  181. { .fw_name = "bi_tcxo" },
  182. { .hw = &gcc_gpll0.clkr.hw },
  183. { .hw = &gcc_gpll0_out_even.clkr.hw },
  184. };
  185. static const struct parent_map gcc_parent_map_1[] = {
  186. { P_BI_TCXO, 0 },
  187. { P_GCC_GPLL0_OUT_MAIN, 1 },
  188. { P_GCC_GPLL0_OUT_ODD, 3 },
  189. { P_GCC_GPLL0_OUT_EVEN, 6 },
  190. };
  191. static const struct clk_parent_data gcc_parent_data_1[] = {
  192. { .fw_name = "bi_tcxo" },
  193. { .hw = &gcc_gpll0.clkr.hw },
  194. { .hw = &gcc_gpll0_out_odd.clkr.hw },
  195. { .hw = &gcc_gpll0_out_even.clkr.hw },
  196. };
  197. static const struct parent_map gcc_parent_map_2[] = {
  198. { P_BI_TCXO, 0 },
  199. { P_SLEEP_CLK, 5 },
  200. };
  201. static const struct clk_parent_data gcc_parent_data_2[] = {
  202. { .fw_name = "bi_tcxo" },
  203. { .fw_name = "sleep_clk" },
  204. };
  205. static const struct parent_map gcc_parent_map_3[] = {
  206. { P_BI_TCXO, 0 },
  207. };
  208. static const struct clk_parent_data gcc_parent_data_3[] = {
  209. { .fw_name = "bi_tcxo" },
  210. };
  211. static const struct parent_map gcc_parent_map_4[] = {
  212. { P_BI_TCXO, 0 },
  213. { P_GCC_GPLL0_OUT_MAIN, 1 },
  214. { P_GCC_GPLL0_OUT_ODD, 3 },
  215. { P_SLEEP_CLK, 5 },
  216. { P_GCC_GPLL0_OUT_EVEN, 6 },
  217. };
  218. static const struct clk_parent_data gcc_parent_data_4[] = {
  219. { .fw_name = "bi_tcxo" },
  220. { .hw = &gcc_gpll0.clkr.hw },
  221. { .hw = &gcc_gpll0_out_odd.clkr.hw },
  222. { .fw_name = "sleep_clk" },
  223. { .hw = &gcc_gpll0_out_even.clkr.hw },
  224. };
  225. static const struct parent_map gcc_parent_map_5[] = {
  226. { P_BI_TCXO, 0 },
  227. { P_GCC_GPLL0_OUT_EVEN, 6 },
  228. };
  229. static const struct clk_parent_data gcc_parent_data_5[] = {
  230. { .fw_name = "bi_tcxo" },
  231. { .hw = &gcc_gpll0_out_even.clkr.hw },
  232. };
  233. static const struct parent_map gcc_parent_map_8[] = {
  234. { P_BI_TCXO, 0 },
  235. { P_GCC_GPLL0_OUT_MAIN, 1 },
  236. { P_GCC_GPLL0_OUT_ODD, 3 },
  237. { P_GCC_GPLL10_OUT_MAIN, 5 },
  238. { P_GCC_GPLL0_OUT_EVEN, 6 },
  239. };
  240. static const struct clk_parent_data gcc_parent_data_8[] = {
  241. { .fw_name = "bi_tcxo" },
  242. { .hw = &gcc_gpll0.clkr.hw },
  243. { .hw = &gcc_gpll0_out_odd.clkr.hw },
  244. { .hw = &gcc_gpll10.clkr.hw },
  245. { .hw = &gcc_gpll0_out_even.clkr.hw },
  246. };
  247. static const struct parent_map gcc_parent_map_9[] = {
  248. { P_BI_TCXO, 0 },
  249. { P_GCC_GPLL0_OUT_MAIN, 1 },
  250. { P_GCC_GPLL9_OUT_MAIN, 2 },
  251. { P_GCC_GPLL0_OUT_ODD, 3 },
  252. { P_GCC_GPLL4_OUT_MAIN, 5 },
  253. { P_GCC_GPLL0_OUT_EVEN, 6 },
  254. };
  255. static const struct clk_parent_data gcc_parent_data_9[] = {
  256. { .fw_name = "bi_tcxo" },
  257. { .hw = &gcc_gpll0.clkr.hw },
  258. { .hw = &gcc_gpll9.clkr.hw },
  259. { .hw = &gcc_gpll0_out_odd.clkr.hw },
  260. { .hw = &gcc_gpll4.clkr.hw },
  261. { .hw = &gcc_gpll0_out_even.clkr.hw },
  262. };
  263. static const struct parent_map gcc_parent_map_10[] = {
  264. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  265. { P_BI_TCXO, 2 },
  266. };
  267. static const struct clk_parent_data gcc_parent_data_10[] = {
  268. { .fw_name = "ufs_phy_rx_symbol_0_clk" },
  269. { .fw_name = "bi_tcxo" },
  270. };
  271. static const struct parent_map gcc_parent_map_11[] = {
  272. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  273. { P_BI_TCXO, 2 },
  274. };
  275. static const struct clk_parent_data gcc_parent_data_11[] = {
  276. { .fw_name = "ufs_phy_rx_symbol_1_clk" },
  277. { .fw_name = "bi_tcxo" },
  278. };
  279. static const struct parent_map gcc_parent_map_12[] = {
  280. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  281. { P_BI_TCXO, 2 },
  282. };
  283. static const struct clk_parent_data gcc_parent_data_12[] = {
  284. { .fw_name = "ufs_phy_tx_symbol_0_clk" },
  285. { .fw_name = "bi_tcxo" },
  286. };
  287. static const struct parent_map gcc_parent_map_13[] = {
  288. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  289. { P_BI_TCXO, 2 },
  290. };
  291. static const struct clk_parent_data gcc_parent_data_13[] = {
  292. { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" },
  293. { .fw_name = "bi_tcxo" },
  294. };
  295. static const struct parent_map gcc_parent_map_14[] = {
  296. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  297. { P_BI_TCXO, 2 },
  298. };
  299. static const struct clk_parent_data gcc_parent_data_14[] = {
  300. { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" },
  301. { .fw_name = "bi_tcxo" },
  302. };
  303. static const struct parent_map gcc_parent_map_15[] = {
  304. { P_BI_TCXO, 0 },
  305. { P_GCC_MSS_GPLL0_MAIN_DIV_CLK, 1 },
  306. };
  307. static const struct clk_parent_data gcc_parent_data_15[] = {
  308. { .fw_name = "bi_tcxo" },
  309. { .hw = &gcc_mss_gpll0_main_div_clk_src.clkr.hw },
  310. };
  311. static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
  312. .reg = 0x6b054,
  313. .clkr = {
  314. .hw.init = &(struct clk_init_data){
  315. .name = "gcc_pcie_0_pipe_clk_src",
  316. .parent_data = &(const struct clk_parent_data){
  317. .fw_name = "pcie_0_pipe_clk",
  318. .name = "pcie_0_pipe_clk",
  319. },
  320. .num_parents = 1,
  321. .ops = &clk_regmap_phy_mux_ops,
  322. },
  323. },
  324. };
  325. static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
  326. .reg = 0x8d054,
  327. .clkr = {
  328. .hw.init = &(struct clk_init_data){
  329. .name = "gcc_pcie_1_pipe_clk_src",
  330. .parent_data = &(const struct clk_parent_data){
  331. .fw_name = "pcie_1_pipe_clk",
  332. .name = "pcie_1_pipe_clk",
  333. },
  334. .num_parents = 1,
  335. .ops = &clk_regmap_phy_mux_ops,
  336. },
  337. },
  338. };
  339. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  340. .reg = 0x77058,
  341. .shift = 0,
  342. .width = 2,
  343. .parent_map = gcc_parent_map_10,
  344. .clkr = {
  345. .hw.init = &(struct clk_init_data){
  346. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  347. .parent_data = gcc_parent_data_10,
  348. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  349. .ops = &clk_regmap_mux_closest_ops,
  350. },
  351. },
  352. };
  353. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  354. .reg = 0x770c8,
  355. .shift = 0,
  356. .width = 2,
  357. .parent_map = gcc_parent_map_11,
  358. .clkr = {
  359. .hw.init = &(struct clk_init_data){
  360. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  361. .parent_data = gcc_parent_data_11,
  362. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  363. .ops = &clk_regmap_mux_closest_ops,
  364. },
  365. },
  366. };
  367. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  368. .reg = 0x77048,
  369. .shift = 0,
  370. .width = 2,
  371. .parent_map = gcc_parent_map_12,
  372. .clkr = {
  373. .hw.init = &(struct clk_init_data){
  374. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  375. .parent_data = gcc_parent_data_12,
  376. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  377. .ops = &clk_regmap_mux_closest_ops,
  378. },
  379. },
  380. };
  381. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  382. .reg = 0xf060,
  383. .shift = 0,
  384. .width = 2,
  385. .parent_map = gcc_parent_map_13,
  386. .clkr = {
  387. .hw.init = &(struct clk_init_data){
  388. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  389. .parent_data = gcc_parent_data_13,
  390. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  391. .ops = &clk_regmap_mux_closest_ops,
  392. },
  393. },
  394. };
  395. static struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = {
  396. .reg = 0x9e060,
  397. .shift = 0,
  398. .width = 2,
  399. .parent_map = gcc_parent_map_14,
  400. .clkr = {
  401. .hw.init = &(struct clk_init_data){
  402. .name = "gcc_usb3_sec_phy_pipe_clk_src",
  403. .parent_data = gcc_parent_data_14,
  404. .num_parents = ARRAY_SIZE(gcc_parent_data_14),
  405. .ops = &clk_regmap_mux_closest_ops,
  406. },
  407. },
  408. };
  409. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  410. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  411. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  412. F(200000000, P_GCC_GPLL0_OUT_ODD, 1, 0, 0),
  413. { }
  414. };
  415. static struct clk_rcg2 gcc_gp1_clk_src = {
  416. .cmd_rcgr = 0x64004,
  417. .mnd_width = 16,
  418. .hid_width = 5,
  419. .parent_map = gcc_parent_map_4,
  420. .freq_tbl = ftbl_gcc_gp1_clk_src,
  421. .clkr.hw.init = &(struct clk_init_data){
  422. .name = "gcc_gp1_clk_src",
  423. .parent_data = gcc_parent_data_4,
  424. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  425. .ops = &clk_rcg2_ops,
  426. },
  427. };
  428. static struct clk_rcg2 gcc_gp2_clk_src = {
  429. .cmd_rcgr = 0x65004,
  430. .mnd_width = 16,
  431. .hid_width = 5,
  432. .parent_map = gcc_parent_map_4,
  433. .freq_tbl = ftbl_gcc_gp1_clk_src,
  434. .clkr.hw.init = &(struct clk_init_data){
  435. .name = "gcc_gp2_clk_src",
  436. .parent_data = gcc_parent_data_4,
  437. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  438. .ops = &clk_rcg2_ops,
  439. },
  440. };
  441. static struct clk_rcg2 gcc_gp3_clk_src = {
  442. .cmd_rcgr = 0x66004,
  443. .mnd_width = 16,
  444. .hid_width = 5,
  445. .parent_map = gcc_parent_map_4,
  446. .freq_tbl = ftbl_gcc_gp1_clk_src,
  447. .clkr.hw.init = &(struct clk_init_data){
  448. .name = "gcc_gp3_clk_src",
  449. .parent_data = gcc_parent_data_4,
  450. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  451. .ops = &clk_rcg2_ops,
  452. },
  453. };
  454. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  455. F(9600000, P_BI_TCXO, 2, 0, 0),
  456. F(19200000, P_BI_TCXO, 1, 0, 0),
  457. { }
  458. };
  459. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  460. .cmd_rcgr = 0x6b058,
  461. .mnd_width = 16,
  462. .hid_width = 5,
  463. .parent_map = gcc_parent_map_2,
  464. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  465. .clkr.hw.init = &(struct clk_init_data){
  466. .name = "gcc_pcie_0_aux_clk_src",
  467. .parent_data = gcc_parent_data_2,
  468. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  469. .ops = &clk_rcg2_ops,
  470. },
  471. };
  472. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  473. F(19200000, P_BI_TCXO, 1, 0, 0),
  474. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  475. { }
  476. };
  477. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  478. .cmd_rcgr = 0x6b03c,
  479. .mnd_width = 0,
  480. .hid_width = 5,
  481. .parent_map = gcc_parent_map_0,
  482. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  483. .clkr.hw.init = &(struct clk_init_data){
  484. .name = "gcc_pcie_0_phy_rchng_clk_src",
  485. .parent_data = gcc_parent_data_0,
  486. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  487. .ops = &clk_rcg2_ops,
  488. },
  489. };
  490. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  491. .cmd_rcgr = 0x8d058,
  492. .mnd_width = 16,
  493. .hid_width = 5,
  494. .parent_map = gcc_parent_map_2,
  495. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  496. .clkr.hw.init = &(struct clk_init_data){
  497. .name = "gcc_pcie_1_aux_clk_src",
  498. .parent_data = gcc_parent_data_2,
  499. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  500. .ops = &clk_rcg2_ops,
  501. },
  502. };
  503. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  504. .cmd_rcgr = 0x8d03c,
  505. .mnd_width = 0,
  506. .hid_width = 5,
  507. .parent_map = gcc_parent_map_0,
  508. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  509. .clkr.hw.init = &(struct clk_init_data){
  510. .name = "gcc_pcie_1_phy_rchng_clk_src",
  511. .parent_data = gcc_parent_data_0,
  512. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  513. .flags = CLK_SET_RATE_PARENT,
  514. .ops = &clk_rcg2_ops,
  515. },
  516. };
  517. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  518. F(60000000, P_GCC_GPLL0_OUT_EVEN, 5, 0, 0),
  519. { }
  520. };
  521. static struct clk_rcg2 gcc_pdm2_clk_src = {
  522. .cmd_rcgr = 0x33010,
  523. .mnd_width = 0,
  524. .hid_width = 5,
  525. .parent_map = gcc_parent_map_0,
  526. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  527. .clkr.hw.init = &(struct clk_init_data){
  528. .name = "gcc_pdm2_clk_src",
  529. .parent_data = gcc_parent_data_0,
  530. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  531. .flags = CLK_SET_RATE_PARENT,
  532. .ops = &clk_rcg2_ops,
  533. },
  534. };
  535. static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
  536. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  537. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  538. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  539. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  540. { }
  541. };
  542. static struct clk_rcg2 gcc_qspi_core_clk_src = {
  543. .cmd_rcgr = 0x4b00c,
  544. .mnd_width = 0,
  545. .hid_width = 5,
  546. .parent_map = gcc_parent_map_0,
  547. .freq_tbl = ftbl_gcc_qspi_core_clk_src,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "gcc_qspi_core_clk_src",
  550. .parent_data = gcc_parent_data_0,
  551. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  552. .ops = &clk_rcg2_floor_ops,
  553. },
  554. };
  555. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  556. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  557. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  558. F(19200000, P_BI_TCXO, 1, 0, 0),
  559. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  560. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  561. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  562. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  563. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  564. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  565. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  566. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  567. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  568. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  569. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  570. F(120000000, P_GCC_GPLL0_OUT_EVEN, 2.5, 0, 0),
  571. { }
  572. };
  573. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  574. .name = "gcc_qupv3_wrap0_s0_clk_src",
  575. .parent_data = gcc_parent_data_0,
  576. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  577. .ops = &clk_rcg2_ops,
  578. };
  579. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  580. .cmd_rcgr = 0x17010,
  581. .mnd_width = 16,
  582. .hid_width = 5,
  583. .parent_map = gcc_parent_map_0,
  584. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  585. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  586. };
  587. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  588. .name = "gcc_qupv3_wrap0_s1_clk_src",
  589. .parent_data = gcc_parent_data_0,
  590. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  591. .ops = &clk_rcg2_ops,
  592. };
  593. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  594. .cmd_rcgr = 0x17140,
  595. .mnd_width = 16,
  596. .hid_width = 5,
  597. .parent_map = gcc_parent_map_0,
  598. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  599. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  600. };
  601. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s2_clk_src[] = {
  602. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  603. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  604. F(19200000, P_BI_TCXO, 1, 0, 0),
  605. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  606. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  607. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  608. F(52174000, P_GCC_GPLL0_OUT_MAIN, 1, 2, 23),
  609. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  610. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  611. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  612. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  613. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  614. { }
  615. };
  616. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  617. .name = "gcc_qupv3_wrap0_s2_clk_src",
  618. .parent_data = gcc_parent_data_0,
  619. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  620. .ops = &clk_rcg2_ops,
  621. };
  622. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  623. .cmd_rcgr = 0x17270,
  624. .mnd_width = 16,
  625. .hid_width = 5,
  626. .parent_map = gcc_parent_map_0,
  627. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  628. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  629. };
  630. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  631. .name = "gcc_qupv3_wrap0_s3_clk_src",
  632. .parent_data = gcc_parent_data_0,
  633. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  634. .ops = &clk_rcg2_ops,
  635. };
  636. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  637. .cmd_rcgr = 0x173a0,
  638. .mnd_width = 16,
  639. .hid_width = 5,
  640. .parent_map = gcc_parent_map_0,
  641. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  642. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  643. };
  644. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  645. .name = "gcc_qupv3_wrap0_s4_clk_src",
  646. .parent_data = gcc_parent_data_0,
  647. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  648. .ops = &clk_rcg2_ops,
  649. };
  650. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  651. .cmd_rcgr = 0x174d0,
  652. .mnd_width = 16,
  653. .hid_width = 5,
  654. .parent_map = gcc_parent_map_0,
  655. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  656. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  657. };
  658. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  659. .name = "gcc_qupv3_wrap0_s5_clk_src",
  660. .parent_data = gcc_parent_data_0,
  661. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  662. .ops = &clk_rcg2_ops,
  663. };
  664. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  665. .cmd_rcgr = 0x17600,
  666. .mnd_width = 16,
  667. .hid_width = 5,
  668. .parent_map = gcc_parent_map_0,
  669. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  670. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  671. };
  672. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  673. .name = "gcc_qupv3_wrap0_s6_clk_src",
  674. .parent_data = gcc_parent_data_0,
  675. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  676. .ops = &clk_rcg2_ops,
  677. };
  678. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  679. .cmd_rcgr = 0x17730,
  680. .mnd_width = 16,
  681. .hid_width = 5,
  682. .parent_map = gcc_parent_map_0,
  683. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  684. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  685. };
  686. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  687. .name = "gcc_qupv3_wrap0_s7_clk_src",
  688. .parent_data = gcc_parent_data_0,
  689. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  690. .ops = &clk_rcg2_ops,
  691. };
  692. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  693. .cmd_rcgr = 0x17860,
  694. .mnd_width = 16,
  695. .hid_width = 5,
  696. .parent_map = gcc_parent_map_0,
  697. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  698. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  699. };
  700. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  701. .name = "gcc_qupv3_wrap1_s0_clk_src",
  702. .parent_data = gcc_parent_data_0,
  703. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  704. .ops = &clk_rcg2_ops,
  705. };
  706. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  707. .cmd_rcgr = 0x18010,
  708. .mnd_width = 16,
  709. .hid_width = 5,
  710. .parent_map = gcc_parent_map_0,
  711. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  712. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  713. };
  714. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  715. .name = "gcc_qupv3_wrap1_s1_clk_src",
  716. .parent_data = gcc_parent_data_0,
  717. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  718. .ops = &clk_rcg2_ops,
  719. };
  720. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  721. .cmd_rcgr = 0x18140,
  722. .mnd_width = 16,
  723. .hid_width = 5,
  724. .parent_map = gcc_parent_map_0,
  725. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  726. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  727. };
  728. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  729. .name = "gcc_qupv3_wrap1_s2_clk_src",
  730. .parent_data = gcc_parent_data_0,
  731. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  732. .ops = &clk_rcg2_ops,
  733. };
  734. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  735. .cmd_rcgr = 0x18270,
  736. .mnd_width = 16,
  737. .hid_width = 5,
  738. .parent_map = gcc_parent_map_0,
  739. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  740. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  741. };
  742. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  743. .name = "gcc_qupv3_wrap1_s3_clk_src",
  744. .parent_data = gcc_parent_data_0,
  745. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  746. .ops = &clk_rcg2_ops,
  747. };
  748. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  749. .cmd_rcgr = 0x183a0,
  750. .mnd_width = 16,
  751. .hid_width = 5,
  752. .parent_map = gcc_parent_map_0,
  753. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  754. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  755. };
  756. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  757. .name = "gcc_qupv3_wrap1_s4_clk_src",
  758. .parent_data = gcc_parent_data_0,
  759. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  760. .ops = &clk_rcg2_ops,
  761. };
  762. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  763. .cmd_rcgr = 0x184d0,
  764. .mnd_width = 16,
  765. .hid_width = 5,
  766. .parent_map = gcc_parent_map_0,
  767. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  768. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  769. };
  770. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  771. .name = "gcc_qupv3_wrap1_s5_clk_src",
  772. .parent_data = gcc_parent_data_0,
  773. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  774. .ops = &clk_rcg2_ops,
  775. };
  776. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  777. .cmd_rcgr = 0x18600,
  778. .mnd_width = 16,
  779. .hid_width = 5,
  780. .parent_map = gcc_parent_map_0,
  781. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  782. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  783. };
  784. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  785. .name = "gcc_qupv3_wrap1_s6_clk_src",
  786. .parent_data = gcc_parent_data_0,
  787. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  788. .ops = &clk_rcg2_ops,
  789. };
  790. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  791. .cmd_rcgr = 0x18730,
  792. .mnd_width = 16,
  793. .hid_width = 5,
  794. .parent_map = gcc_parent_map_0,
  795. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  796. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  797. };
  798. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  799. .name = "gcc_qupv3_wrap1_s7_clk_src",
  800. .parent_data = gcc_parent_data_0,
  801. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  802. .ops = &clk_rcg2_ops,
  803. };
  804. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  805. .cmd_rcgr = 0x18860,
  806. .mnd_width = 16,
  807. .hid_width = 5,
  808. .parent_map = gcc_parent_map_0,
  809. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  810. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  811. };
  812. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  813. F(144000, P_BI_TCXO, 16, 3, 25),
  814. F(400000, P_BI_TCXO, 12, 1, 4),
  815. F(19200000, P_BI_TCXO, 1, 0, 0),
  816. F(20000000, P_GCC_GPLL0_OUT_EVEN, 5, 1, 3),
  817. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  818. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  819. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  820. F(192000000, P_GCC_GPLL10_OUT_MAIN, 2, 0, 0),
  821. F(384000000, P_GCC_GPLL10_OUT_MAIN, 1, 0, 0),
  822. { }
  823. };
  824. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  825. .cmd_rcgr = 0x7500c,
  826. .mnd_width = 8,
  827. .hid_width = 5,
  828. .parent_map = gcc_parent_map_8,
  829. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  830. .clkr.hw.init = &(struct clk_init_data){
  831. .name = "gcc_sdcc1_apps_clk_src",
  832. .parent_data = gcc_parent_data_8,
  833. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  834. .ops = &clk_rcg2_floor_ops,
  835. },
  836. };
  837. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  838. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  839. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  840. F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
  841. { }
  842. };
  843. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  844. .cmd_rcgr = 0x7502c,
  845. .mnd_width = 0,
  846. .hid_width = 5,
  847. .parent_map = gcc_parent_map_1,
  848. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  849. .clkr.hw.init = &(struct clk_init_data){
  850. .name = "gcc_sdcc1_ice_core_clk_src",
  851. .parent_data = gcc_parent_data_1,
  852. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  853. .ops = &clk_rcg2_floor_ops,
  854. },
  855. };
  856. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  857. F(400000, P_BI_TCXO, 12, 1, 4),
  858. F(19200000, P_BI_TCXO, 1, 0, 0),
  859. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  860. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  861. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  862. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  863. { }
  864. };
  865. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  866. .cmd_rcgr = 0x1400c,
  867. .mnd_width = 8,
  868. .hid_width = 5,
  869. .parent_map = gcc_parent_map_9,
  870. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  871. .clkr.hw.init = &(struct clk_init_data){
  872. .name = "gcc_sdcc2_apps_clk_src",
  873. .parent_data = gcc_parent_data_9,
  874. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  875. .flags = CLK_OPS_PARENT_ENABLE,
  876. .ops = &clk_rcg2_floor_ops,
  877. },
  878. };
  879. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  880. F(400000, P_BI_TCXO, 12, 1, 4),
  881. F(19200000, P_BI_TCXO, 1, 0, 0),
  882. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  883. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  884. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  885. { }
  886. };
  887. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  888. .cmd_rcgr = 0x1600c,
  889. .mnd_width = 8,
  890. .hid_width = 5,
  891. .parent_map = gcc_parent_map_1,
  892. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  893. .clkr.hw.init = &(struct clk_init_data){
  894. .name = "gcc_sdcc4_apps_clk_src",
  895. .parent_data = gcc_parent_data_1,
  896. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  897. .ops = &clk_rcg2_floor_ops,
  898. },
  899. };
  900. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  901. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  902. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  903. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  904. F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
  905. { }
  906. };
  907. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  908. .cmd_rcgr = 0x77024,
  909. .mnd_width = 8,
  910. .hid_width = 5,
  911. .parent_map = gcc_parent_map_0,
  912. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  913. .clkr.hw.init = &(struct clk_init_data){
  914. .name = "gcc_ufs_phy_axi_clk_src",
  915. .parent_data = gcc_parent_data_0,
  916. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  917. .ops = &clk_rcg2_ops,
  918. },
  919. };
  920. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  921. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  922. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  923. F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
  924. { }
  925. };
  926. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  927. .cmd_rcgr = 0x7706c,
  928. .mnd_width = 0,
  929. .hid_width = 5,
  930. .parent_map = gcc_parent_map_0,
  931. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  932. .clkr.hw.init = &(struct clk_init_data){
  933. .name = "gcc_ufs_phy_ice_core_clk_src",
  934. .parent_data = gcc_parent_data_0,
  935. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  936. .ops = &clk_rcg2_ops,
  937. },
  938. };
  939. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  940. .cmd_rcgr = 0x770a0,
  941. .mnd_width = 0,
  942. .hid_width = 5,
  943. .parent_map = gcc_parent_map_3,
  944. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  945. .clkr.hw.init = &(struct clk_init_data){
  946. .name = "gcc_ufs_phy_phy_aux_clk_src",
  947. .parent_data = gcc_parent_data_3,
  948. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  949. .ops = &clk_rcg2_ops,
  950. },
  951. };
  952. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  953. .cmd_rcgr = 0x77084,
  954. .mnd_width = 0,
  955. .hid_width = 5,
  956. .parent_map = gcc_parent_map_0,
  957. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  958. .clkr.hw.init = &(struct clk_init_data){
  959. .name = "gcc_ufs_phy_unipro_core_clk_src",
  960. .parent_data = gcc_parent_data_0,
  961. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  962. .ops = &clk_rcg2_ops,
  963. },
  964. };
  965. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  966. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  967. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  968. F(200000000, P_GCC_GPLL0_OUT_ODD, 1, 0, 0),
  969. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  970. { }
  971. };
  972. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  973. .cmd_rcgr = 0xf020,
  974. .mnd_width = 8,
  975. .hid_width = 5,
  976. .parent_map = gcc_parent_map_1,
  977. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  978. .clkr.hw.init = &(struct clk_init_data){
  979. .name = "gcc_usb30_prim_master_clk_src",
  980. .parent_data = gcc_parent_data_1,
  981. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  982. .ops = &clk_rcg2_ops,
  983. },
  984. };
  985. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  986. F(19200000, P_BI_TCXO, 1, 0, 0),
  987. { }
  988. };
  989. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  990. .cmd_rcgr = 0xf038,
  991. .mnd_width = 0,
  992. .hid_width = 5,
  993. .parent_map = gcc_parent_map_3,
  994. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  995. .clkr.hw.init = &(struct clk_init_data){
  996. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  997. .parent_data = gcc_parent_data_3,
  998. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  999. .ops = &clk_rcg2_ops,
  1000. },
  1001. };
  1002. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk_src[] = {
  1003. F(60000000, P_GCC_GPLL0_OUT_EVEN, 5, 0, 0),
  1004. F(120000000, P_GCC_GPLL0_OUT_EVEN, 2.5, 0, 0),
  1005. { }
  1006. };
  1007. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  1008. .cmd_rcgr = 0x9e020,
  1009. .mnd_width = 8,
  1010. .hid_width = 5,
  1011. .parent_map = gcc_parent_map_5,
  1012. .freq_tbl = ftbl_gcc_usb30_sec_master_clk_src,
  1013. .clkr.hw.init = &(struct clk_init_data){
  1014. .name = "gcc_usb30_sec_master_clk_src",
  1015. .parent_data = gcc_parent_data_5,
  1016. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  1017. .ops = &clk_rcg2_ops,
  1018. },
  1019. };
  1020. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  1021. .cmd_rcgr = 0x9e038,
  1022. .mnd_width = 0,
  1023. .hid_width = 5,
  1024. .parent_map = gcc_parent_map_3,
  1025. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1026. .clkr.hw.init = &(struct clk_init_data){
  1027. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  1028. .parent_data = gcc_parent_data_3,
  1029. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1030. .ops = &clk_rcg2_ops,
  1031. },
  1032. };
  1033. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1034. .cmd_rcgr = 0xf064,
  1035. .mnd_width = 0,
  1036. .hid_width = 5,
  1037. .parent_map = gcc_parent_map_2,
  1038. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1039. .clkr.hw.init = &(struct clk_init_data){
  1040. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1041. .parent_data = gcc_parent_data_2,
  1042. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1043. .ops = &clk_rcg2_ops,
  1044. },
  1045. };
  1046. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  1047. .cmd_rcgr = 0x9e064,
  1048. .mnd_width = 0,
  1049. .hid_width = 5,
  1050. .parent_map = gcc_parent_map_2,
  1051. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1052. .clkr.hw.init = &(struct clk_init_data){
  1053. .name = "gcc_usb3_sec_phy_aux_clk_src",
  1054. .parent_data = gcc_parent_data_2,
  1055. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1056. .ops = &clk_rcg2_ops,
  1057. },
  1058. };
  1059. static const struct freq_tbl ftbl_gcc_sec_ctrl_clk_src[] = {
  1060. F(4800000, P_BI_TCXO, 4, 0, 0),
  1061. F(19200000, P_BI_TCXO, 1, 0, 0),
  1062. { }
  1063. };
  1064. static struct clk_rcg2 gcc_sec_ctrl_clk_src = {
  1065. .cmd_rcgr = 0x3d02c,
  1066. .mnd_width = 0,
  1067. .hid_width = 5,
  1068. .parent_map = gcc_parent_map_3,
  1069. .freq_tbl = ftbl_gcc_sec_ctrl_clk_src,
  1070. .clkr.hw.init = &(struct clk_init_data){
  1071. .name = "gcc_sec_ctrl_clk_src",
  1072. .parent_data = gcc_parent_data_3,
  1073. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1074. .ops = &clk_rcg2_ops,
  1075. },
  1076. };
  1077. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  1078. .reg = 0xf050,
  1079. .shift = 0,
  1080. .width = 4,
  1081. .clkr.hw.init = &(struct clk_init_data) {
  1082. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1083. .parent_hws = (const struct clk_hw*[]){
  1084. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  1085. },
  1086. .num_parents = 1,
  1087. .flags = CLK_SET_RATE_PARENT,
  1088. .ops = &clk_regmap_div_ro_ops,
  1089. },
  1090. };
  1091. static struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
  1092. .reg = 0x9e050,
  1093. .shift = 0,
  1094. .width = 4,
  1095. .clkr.hw.init = &(struct clk_init_data) {
  1096. .name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
  1097. .parent_hws = (const struct clk_hw*[]){
  1098. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
  1099. },
  1100. .num_parents = 1,
  1101. .flags = CLK_SET_RATE_PARENT,
  1102. .ops = &clk_regmap_div_ro_ops,
  1103. },
  1104. };
  1105. static struct clk_branch gcc_pcie_clkref_en = {
  1106. .halt_reg = 0x8c004,
  1107. .halt_check = BRANCH_HALT,
  1108. .clkr = {
  1109. .enable_reg = 0x8c004,
  1110. .enable_mask = BIT(0),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "gcc_pcie_clkref_en",
  1113. .ops = &clk_branch2_ops,
  1114. },
  1115. },
  1116. };
  1117. static struct clk_branch gcc_edp_clkref_en = {
  1118. .halt_reg = 0x8c008,
  1119. .halt_check = BRANCH_HALT,
  1120. .clkr = {
  1121. .enable_reg = 0x8c008,
  1122. .enable_mask = BIT(0),
  1123. .hw.init = &(struct clk_init_data){
  1124. .name = "gcc_edp_clkref_en",
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = {
  1130. .halt_reg = 0x6b080,
  1131. .halt_check = BRANCH_HALT_SKIP,
  1132. .hwcg_reg = 0x6b080,
  1133. .hwcg_bit = 1,
  1134. .clkr = {
  1135. .enable_reg = 0x52000,
  1136. .enable_mask = BIT(12),
  1137. .hw.init = &(struct clk_init_data){
  1138. .name = "gcc_aggre_noc_pcie_0_axi_clk",
  1139. .ops = &clk_branch2_ops,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch gcc_aggre_noc_pcie_1_axi_clk = {
  1144. .halt_reg = 0x8d084,
  1145. .halt_check = BRANCH_HALT_SKIP,
  1146. .hwcg_reg = 0x8d084,
  1147. .hwcg_bit = 1,
  1148. .clkr = {
  1149. .enable_reg = 0x52000,
  1150. .enable_mask = BIT(11),
  1151. .hw.init = &(struct clk_init_data){
  1152. .name = "gcc_aggre_noc_pcie_1_axi_clk",
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  1158. .halt_reg = 0x90010,
  1159. .halt_check = BRANCH_HALT_VOTED,
  1160. .hwcg_reg = 0x90010,
  1161. .hwcg_bit = 1,
  1162. .clkr = {
  1163. .enable_reg = 0x52000,
  1164. .enable_mask = BIT(18),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_aggre_noc_pcie_tbu_clk",
  1167. .ops = &clk_branch2_ops,
  1168. },
  1169. },
  1170. };
  1171. static struct clk_branch gcc_aggre_noc_pcie_center_sf_axi_clk = {
  1172. .halt_reg = 0x8d088,
  1173. .halt_check = BRANCH_HALT_VOTED,
  1174. .hwcg_reg = 0x8d088,
  1175. .hwcg_bit = 1,
  1176. .clkr = {
  1177. .enable_reg = 0x52008,
  1178. .enable_mask = BIT(28),
  1179. .hw.init = &(struct clk_init_data){
  1180. .name = "gcc_aggre_noc_pcie_center_sf_axi_clk",
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1186. .halt_reg = 0x770cc,
  1187. .halt_check = BRANCH_HALT_VOTED,
  1188. .hwcg_reg = 0x770cc,
  1189. .hwcg_bit = 1,
  1190. .clkr = {
  1191. .enable_reg = 0x770cc,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "gcc_aggre_ufs_phy_axi_clk",
  1195. .parent_hws = (const struct clk_hw*[]){
  1196. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1197. },
  1198. .num_parents = 1,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. .ops = &clk_branch2_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1205. .halt_reg = 0xf080,
  1206. .halt_check = BRANCH_HALT_VOTED,
  1207. .hwcg_reg = 0xf080,
  1208. .hwcg_bit = 1,
  1209. .clkr = {
  1210. .enable_reg = 0xf080,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(struct clk_init_data){
  1213. .name = "gcc_aggre_usb3_prim_axi_clk",
  1214. .parent_hws = (const struct clk_hw*[]){
  1215. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1216. },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  1224. .halt_reg = 0x9e080,
  1225. .halt_check = BRANCH_HALT_VOTED,
  1226. .hwcg_reg = 0x9e080,
  1227. .hwcg_bit = 1,
  1228. .clkr = {
  1229. .enable_reg = 0x9e080,
  1230. .enable_mask = BIT(0),
  1231. .hw.init = &(struct clk_init_data){
  1232. .name = "gcc_aggre_usb3_sec_axi_clk",
  1233. .parent_hws = (const struct clk_hw*[]){
  1234. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1235. },
  1236. .num_parents = 1,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. .ops = &clk_branch2_ops,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_branch gcc_camera_hf_axi_clk = {
  1243. .halt_reg = 0x26010,
  1244. .halt_check = BRANCH_HALT_SKIP,
  1245. .hwcg_reg = 0x26010,
  1246. .hwcg_bit = 1,
  1247. .clkr = {
  1248. .enable_reg = 0x26010,
  1249. .enable_mask = BIT(0),
  1250. .hw.init = &(struct clk_init_data){
  1251. .name = "gcc_camera_hf_axi_clk",
  1252. .ops = &clk_branch2_ops,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch gcc_camera_sf_axi_clk = {
  1257. .halt_reg = 0x2601c,
  1258. .halt_check = BRANCH_HALT_SKIP,
  1259. .hwcg_reg = 0x2601c,
  1260. .hwcg_bit = 1,
  1261. .clkr = {
  1262. .enable_reg = 0x2601c,
  1263. .enable_mask = BIT(0),
  1264. .hw.init = &(struct clk_init_data){
  1265. .name = "gcc_camera_sf_axi_clk",
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1271. .halt_reg = 0xf07c,
  1272. .halt_check = BRANCH_HALT_VOTED,
  1273. .hwcg_reg = 0xf07c,
  1274. .hwcg_bit = 1,
  1275. .clkr = {
  1276. .enable_reg = 0xf07c,
  1277. .enable_mask = BIT(0),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1280. .parent_hws = (const struct clk_hw*[]){
  1281. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1282. },
  1283. .num_parents = 1,
  1284. .flags = CLK_SET_RATE_PARENT,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1290. .halt_reg = 0x9e07c,
  1291. .halt_check = BRANCH_HALT_VOTED,
  1292. .hwcg_reg = 0x9e07c,
  1293. .hwcg_bit = 1,
  1294. .clkr = {
  1295. .enable_reg = 0x9e07c,
  1296. .enable_mask = BIT(0),
  1297. .hw.init = &(struct clk_init_data){
  1298. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1299. .parent_hws = (const struct clk_hw*[]){
  1300. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1301. },
  1302. .num_parents = 1,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. .ops = &clk_branch2_ops,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1309. .halt_reg = 0x71154,
  1310. .halt_check = BRANCH_HALT_SKIP,
  1311. .hwcg_reg = 0x71154,
  1312. .hwcg_bit = 1,
  1313. .clkr = {
  1314. .enable_reg = 0x71154,
  1315. .enable_mask = BIT(0),
  1316. .hw.init = &(struct clk_init_data){
  1317. .name = "gcc_ddrss_gpu_axi_clk",
  1318. .ops = &clk_branch2_aon_ops,
  1319. },
  1320. },
  1321. };
  1322. static struct clk_branch gcc_ddrss_pcie_sf_clk = {
  1323. .halt_reg = 0x8d080,
  1324. .halt_check = BRANCH_HALT_SKIP,
  1325. .hwcg_reg = 0x8d080,
  1326. .hwcg_bit = 1,
  1327. .clkr = {
  1328. .enable_reg = 0x52000,
  1329. .enable_mask = BIT(19),
  1330. .hw.init = &(struct clk_init_data){
  1331. .name = "gcc_ddrss_pcie_sf_clk",
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_disp_gpll0_clk_src = {
  1337. .halt_check = BRANCH_HALT_DELAY,
  1338. .clkr = {
  1339. .enable_reg = 0x52000,
  1340. .enable_mask = BIT(7),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_disp_gpll0_clk_src",
  1343. .parent_hws = (const struct clk_hw*[]){
  1344. &gcc_gpll0.clkr.hw,
  1345. },
  1346. .num_parents = 1,
  1347. .flags = CLK_SET_RATE_PARENT,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_disp_hf_axi_clk = {
  1353. .halt_reg = 0x2700c,
  1354. .halt_check = BRANCH_HALT_SKIP,
  1355. .hwcg_reg = 0x2700c,
  1356. .hwcg_bit = 1,
  1357. .clkr = {
  1358. .enable_reg = 0x2700c,
  1359. .enable_mask = BIT(0),
  1360. .hw.init = &(struct clk_init_data){
  1361. .name = "gcc_disp_hf_axi_clk",
  1362. .ops = &clk_branch2_ops,
  1363. },
  1364. },
  1365. };
  1366. static struct clk_branch gcc_disp_sf_axi_clk = {
  1367. .halt_reg = 0x27014,
  1368. .halt_check = BRANCH_HALT_SKIP,
  1369. .hwcg_reg = 0x27014,
  1370. .hwcg_bit = 1,
  1371. .clkr = {
  1372. .enable_reg = 0x27014,
  1373. .enable_mask = BIT(0),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_disp_sf_axi_clk",
  1376. .ops = &clk_branch2_ops,
  1377. },
  1378. },
  1379. };
  1380. static struct clk_branch gcc_gp1_clk = {
  1381. .halt_reg = 0x64000,
  1382. .halt_check = BRANCH_HALT,
  1383. .clkr = {
  1384. .enable_reg = 0x64000,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_gp1_clk",
  1388. .parent_hws = (const struct clk_hw*[]){
  1389. &gcc_gp1_clk_src.clkr.hw,
  1390. },
  1391. .num_parents = 1,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_branch2_ops,
  1394. },
  1395. },
  1396. };
  1397. static struct clk_branch gcc_gp2_clk = {
  1398. .halt_reg = 0x65000,
  1399. .halt_check = BRANCH_HALT,
  1400. .clkr = {
  1401. .enable_reg = 0x65000,
  1402. .enable_mask = BIT(0),
  1403. .hw.init = &(struct clk_init_data){
  1404. .name = "gcc_gp2_clk",
  1405. .parent_hws = (const struct clk_hw*[]){
  1406. &gcc_gp2_clk_src.clkr.hw,
  1407. },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch gcc_gp3_clk = {
  1415. .halt_reg = 0x66000,
  1416. .halt_check = BRANCH_HALT,
  1417. .clkr = {
  1418. .enable_reg = 0x66000,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(struct clk_init_data){
  1421. .name = "gcc_gp3_clk",
  1422. .parent_hws = (const struct clk_hw*[]){
  1423. &gcc_gp3_clk_src.clkr.hw,
  1424. },
  1425. .num_parents = 1,
  1426. .flags = CLK_SET_RATE_PARENT,
  1427. .ops = &clk_branch2_ops,
  1428. },
  1429. },
  1430. };
  1431. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1432. .halt_check = BRANCH_HALT_DELAY,
  1433. .clkr = {
  1434. .enable_reg = 0x52000,
  1435. .enable_mask = BIT(15),
  1436. .hw.init = &(struct clk_init_data){
  1437. .name = "gcc_gpu_gpll0_clk_src",
  1438. .parent_hws = (const struct clk_hw*[]){
  1439. &gcc_gpll0.clkr.hw,
  1440. },
  1441. .num_parents = 1,
  1442. .flags = CLK_SET_RATE_PARENT,
  1443. .ops = &clk_branch2_ops,
  1444. },
  1445. },
  1446. };
  1447. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1448. .halt_check = BRANCH_HALT_DELAY,
  1449. .clkr = {
  1450. .enable_reg = 0x52000,
  1451. .enable_mask = BIT(16),
  1452. .hw.init = &(struct clk_init_data){
  1453. .name = "gcc_gpu_gpll0_div_clk_src",
  1454. .parent_hws = (const struct clk_hw*[]){
  1455. &gcc_gpll0_out_even.clkr.hw,
  1456. },
  1457. .num_parents = 1,
  1458. .flags = CLK_SET_RATE_PARENT,
  1459. .ops = &clk_branch2_ops,
  1460. },
  1461. },
  1462. };
  1463. static struct clk_branch gcc_gpu_iref_en = {
  1464. .halt_reg = 0x8c014,
  1465. .halt_check = BRANCH_HALT,
  1466. .clkr = {
  1467. .enable_reg = 0x8c014,
  1468. .enable_mask = BIT(0),
  1469. .hw.init = &(struct clk_init_data){
  1470. .name = "gcc_gpu_iref_en",
  1471. .ops = &clk_branch2_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1476. .halt_reg = 0x7100c,
  1477. .halt_check = BRANCH_HALT_VOTED,
  1478. .hwcg_reg = 0x7100c,
  1479. .hwcg_bit = 1,
  1480. .clkr = {
  1481. .enable_reg = 0x7100c,
  1482. .enable_mask = BIT(0),
  1483. .hw.init = &(struct clk_init_data){
  1484. .name = "gcc_gpu_memnoc_gfx_clk",
  1485. .ops = &clk_branch2_aon_ops,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1490. .halt_reg = 0x71018,
  1491. .halt_check = BRANCH_HALT,
  1492. .clkr = {
  1493. .enable_reg = 0x71018,
  1494. .enable_mask = BIT(0),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1497. .ops = &clk_branch2_aon_ops,
  1498. },
  1499. },
  1500. };
  1501. static struct clk_branch gcc_pcie0_phy_rchng_clk = {
  1502. .halt_reg = 0x6b038,
  1503. .halt_check = BRANCH_HALT_VOTED,
  1504. .clkr = {
  1505. .enable_reg = 0x52000,
  1506. .enable_mask = BIT(22),
  1507. .hw.init = &(struct clk_init_data){
  1508. .name = "gcc_pcie0_phy_rchng_clk",
  1509. .parent_hws = (const struct clk_hw*[]){
  1510. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  1511. },
  1512. .num_parents = 1,
  1513. .flags = CLK_SET_RATE_PARENT,
  1514. .ops = &clk_branch2_ops,
  1515. },
  1516. },
  1517. };
  1518. static struct clk_branch gcc_pcie1_phy_rchng_clk = {
  1519. .halt_reg = 0x8d038,
  1520. .halt_check = BRANCH_HALT_VOTED,
  1521. .clkr = {
  1522. .enable_reg = 0x52000,
  1523. .enable_mask = BIT(23),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "gcc_pcie1_phy_rchng_clk",
  1526. .parent_hws = (const struct clk_hw*[]){
  1527. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  1528. },
  1529. .num_parents = 1,
  1530. .flags = CLK_SET_RATE_PARENT,
  1531. .ops = &clk_branch2_ops,
  1532. },
  1533. },
  1534. };
  1535. static struct clk_branch gcc_pcie_0_aux_clk = {
  1536. .halt_reg = 0x6b028,
  1537. .halt_check = BRANCH_HALT_VOTED,
  1538. .clkr = {
  1539. .enable_reg = 0x52008,
  1540. .enable_mask = BIT(3),
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "gcc_pcie_0_aux_clk",
  1543. .parent_hws = (const struct clk_hw*[]){
  1544. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1545. },
  1546. .num_parents = 1,
  1547. .flags = CLK_SET_RATE_PARENT,
  1548. .ops = &clk_branch2_ops,
  1549. },
  1550. },
  1551. };
  1552. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1553. .halt_reg = 0x6b024,
  1554. .halt_check = BRANCH_HALT_VOTED,
  1555. .hwcg_reg = 0x6b024,
  1556. .hwcg_bit = 1,
  1557. .clkr = {
  1558. .enable_reg = 0x52008,
  1559. .enable_mask = BIT(2),
  1560. .hw.init = &(struct clk_init_data){
  1561. .name = "gcc_pcie_0_cfg_ahb_clk",
  1562. .ops = &clk_branch2_ops,
  1563. },
  1564. },
  1565. };
  1566. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1567. .halt_reg = 0x6b01c,
  1568. .halt_check = BRANCH_HALT_SKIP,
  1569. .clkr = {
  1570. .enable_reg = 0x52008,
  1571. .enable_mask = BIT(1),
  1572. .hw.init = &(struct clk_init_data){
  1573. .name = "gcc_pcie_0_mstr_axi_clk",
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1579. .halt_reg = 0x6b030,
  1580. .halt_check = BRANCH_HALT_SKIP,
  1581. .clkr = {
  1582. .enable_reg = 0x52008,
  1583. .enable_mask = BIT(4),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "gcc_pcie_0_pipe_clk",
  1586. .parent_hws = (const struct clk_hw*[]){
  1587. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1588. },
  1589. .num_parents = 1,
  1590. .flags = CLK_SET_RATE_PARENT,
  1591. .ops = &clk_branch2_ops,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1596. .halt_reg = 0x6b014,
  1597. .halt_check = BRANCH_HALT_VOTED,
  1598. .clkr = {
  1599. .enable_reg = 0x52008,
  1600. .enable_mask = BIT(0),
  1601. .hw.init = &(struct clk_init_data){
  1602. .name = "gcc_pcie_0_slv_axi_clk",
  1603. .ops = &clk_branch2_ops,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1608. .halt_reg = 0x6b010,
  1609. .halt_check = BRANCH_HALT_VOTED,
  1610. .clkr = {
  1611. .enable_reg = 0x52008,
  1612. .enable_mask = BIT(5),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch gcc_pcie_1_aux_clk = {
  1620. .halt_reg = 0x8d028,
  1621. .halt_check = BRANCH_HALT_VOTED,
  1622. .clkr = {
  1623. .enable_reg = 0x52000,
  1624. .enable_mask = BIT(29),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "gcc_pcie_1_aux_clk",
  1627. .parent_hws = (const struct clk_hw*[]){
  1628. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1629. },
  1630. .num_parents = 1,
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1637. .halt_reg = 0x8d024,
  1638. .halt_check = BRANCH_HALT_VOTED,
  1639. .hwcg_reg = 0x8d024,
  1640. .hwcg_bit = 1,
  1641. .clkr = {
  1642. .enable_reg = 0x52000,
  1643. .enable_mask = BIT(28),
  1644. .hw.init = &(struct clk_init_data){
  1645. .name = "gcc_pcie_1_cfg_ahb_clk",
  1646. .ops = &clk_branch2_ops,
  1647. },
  1648. },
  1649. };
  1650. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1651. .halt_reg = 0x8d01c,
  1652. .halt_check = BRANCH_HALT_SKIP,
  1653. .clkr = {
  1654. .enable_reg = 0x52000,
  1655. .enable_mask = BIT(27),
  1656. .hw.init = &(struct clk_init_data){
  1657. .name = "gcc_pcie_1_mstr_axi_clk",
  1658. .ops = &clk_branch2_ops,
  1659. },
  1660. },
  1661. };
  1662. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1663. .halt_reg = 0x8d030,
  1664. .halt_check = BRANCH_HALT_SKIP,
  1665. .clkr = {
  1666. .enable_reg = 0x52000,
  1667. .enable_mask = BIT(30),
  1668. .hw.init = &(struct clk_init_data){
  1669. .name = "gcc_pcie_1_pipe_clk",
  1670. .parent_hws = (const struct clk_hw*[]){
  1671. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1672. },
  1673. .num_parents = 1,
  1674. .flags = CLK_SET_RATE_PARENT,
  1675. .ops = &clk_branch2_ops,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1680. .halt_reg = 0x8d014,
  1681. .halt_check = BRANCH_HALT_VOTED,
  1682. .clkr = {
  1683. .enable_reg = 0x52000,
  1684. .enable_mask = BIT(26),
  1685. .hw.init = &(struct clk_init_data){
  1686. .name = "gcc_pcie_1_slv_axi_clk",
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1692. .halt_reg = 0x8d010,
  1693. .halt_check = BRANCH_HALT_VOTED,
  1694. .clkr = {
  1695. .enable_reg = 0x52000,
  1696. .enable_mask = BIT(25),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1699. .ops = &clk_branch2_ops,
  1700. },
  1701. },
  1702. };
  1703. static struct clk_branch gcc_pcie_throttle_core_clk = {
  1704. .halt_reg = 0x90018,
  1705. .halt_check = BRANCH_HALT_SKIP,
  1706. .hwcg_reg = 0x90018,
  1707. .hwcg_bit = 1,
  1708. .clkr = {
  1709. .enable_reg = 0x52000,
  1710. .enable_mask = BIT(20),
  1711. .hw.init = &(struct clk_init_data){
  1712. .name = "gcc_pcie_throttle_core_clk",
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch gcc_pdm2_clk = {
  1718. .halt_reg = 0x3300c,
  1719. .halt_check = BRANCH_HALT,
  1720. .clkr = {
  1721. .enable_reg = 0x3300c,
  1722. .enable_mask = BIT(0),
  1723. .hw.init = &(struct clk_init_data){
  1724. .name = "gcc_pdm2_clk",
  1725. .parent_hws = (const struct clk_hw*[]){
  1726. &gcc_pdm2_clk_src.clkr.hw,
  1727. },
  1728. .num_parents = 1,
  1729. .flags = CLK_SET_RATE_PARENT,
  1730. .ops = &clk_branch2_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch gcc_pdm_ahb_clk = {
  1735. .halt_reg = 0x33004,
  1736. .halt_check = BRANCH_HALT_VOTED,
  1737. .hwcg_reg = 0x33004,
  1738. .hwcg_bit = 1,
  1739. .clkr = {
  1740. .enable_reg = 0x33004,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_pdm_ahb_clk",
  1744. .ops = &clk_branch2_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch gcc_pdm_xo4_clk = {
  1749. .halt_reg = 0x33008,
  1750. .halt_check = BRANCH_HALT,
  1751. .clkr = {
  1752. .enable_reg = 0x33008,
  1753. .enable_mask = BIT(0),
  1754. .hw.init = &(struct clk_init_data){
  1755. .name = "gcc_pdm_xo4_clk",
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1761. .halt_reg = 0x26008,
  1762. .halt_check = BRANCH_HALT_VOTED,
  1763. .hwcg_reg = 0x26008,
  1764. .hwcg_bit = 1,
  1765. .clkr = {
  1766. .enable_reg = 0x26008,
  1767. .enable_mask = BIT(0),
  1768. .hw.init = &(struct clk_init_data){
  1769. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1770. .ops = &clk_branch2_ops,
  1771. },
  1772. },
  1773. };
  1774. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1775. .halt_reg = 0x2600c,
  1776. .halt_check = BRANCH_HALT_VOTED,
  1777. .hwcg_reg = 0x2600c,
  1778. .hwcg_bit = 1,
  1779. .clkr = {
  1780. .enable_reg = 0x2600c,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "gcc_qmip_camera_rt_ahb_clk",
  1784. .ops = &clk_branch2_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1789. .halt_reg = 0x27008,
  1790. .halt_check = BRANCH_HALT_VOTED,
  1791. .clkr = {
  1792. .enable_reg = 0x27008,
  1793. .enable_mask = BIT(0),
  1794. .hw.init = &(struct clk_init_data){
  1795. .name = "gcc_qmip_disp_ahb_clk",
  1796. .ops = &clk_branch2_ops,
  1797. },
  1798. },
  1799. };
  1800. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  1801. .halt_reg = 0x28008,
  1802. .halt_check = BRANCH_HALT_VOTED,
  1803. .hwcg_reg = 0x28008,
  1804. .hwcg_bit = 1,
  1805. .clkr = {
  1806. .enable_reg = 0x28008,
  1807. .enable_mask = BIT(0),
  1808. .hw.init = &(struct clk_init_data){
  1809. .name = "gcc_qmip_video_vcodec_ahb_clk",
  1810. .ops = &clk_branch2_ops,
  1811. },
  1812. },
  1813. };
  1814. static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
  1815. .halt_reg = 0x4b004,
  1816. .halt_check = BRANCH_HALT,
  1817. .hwcg_reg = 0x4b004,
  1818. .hwcg_bit = 1,
  1819. .clkr = {
  1820. .enable_reg = 0x4b004,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(struct clk_init_data){
  1823. .name = "gcc_qspi_cnoc_periph_ahb_clk",
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_qspi_core_clk = {
  1829. .halt_reg = 0x4b008,
  1830. .halt_check = BRANCH_HALT,
  1831. .clkr = {
  1832. .enable_reg = 0x4b008,
  1833. .enable_mask = BIT(0),
  1834. .hw.init = &(struct clk_init_data){
  1835. .name = "gcc_qspi_core_clk",
  1836. .parent_hws = (const struct clk_hw*[]){
  1837. &gcc_qspi_core_clk_src.clkr.hw,
  1838. },
  1839. .num_parents = 1,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. .ops = &clk_branch2_ops,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1846. .halt_reg = 0x23008,
  1847. .halt_check = BRANCH_HALT_VOTED,
  1848. .clkr = {
  1849. .enable_reg = 0x52008,
  1850. .enable_mask = BIT(9),
  1851. .hw.init = &(struct clk_init_data){
  1852. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1858. .halt_reg = 0x23000,
  1859. .halt_check = BRANCH_HALT_VOTED,
  1860. .clkr = {
  1861. .enable_reg = 0x52008,
  1862. .enable_mask = BIT(8),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "gcc_qupv3_wrap0_core_clk",
  1865. .ops = &clk_branch2_ops,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1870. .halt_reg = 0x1700c,
  1871. .halt_check = BRANCH_HALT_VOTED,
  1872. .clkr = {
  1873. .enable_reg = 0x52008,
  1874. .enable_mask = BIT(10),
  1875. .hw.init = &(struct clk_init_data){
  1876. .name = "gcc_qupv3_wrap0_s0_clk",
  1877. .parent_hws = (const struct clk_hw*[]){
  1878. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1879. },
  1880. .num_parents = 1,
  1881. .flags = CLK_SET_RATE_PARENT,
  1882. .ops = &clk_branch2_ops,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1887. .halt_reg = 0x1713c,
  1888. .halt_check = BRANCH_HALT_VOTED,
  1889. .clkr = {
  1890. .enable_reg = 0x52008,
  1891. .enable_mask = BIT(11),
  1892. .hw.init = &(struct clk_init_data){
  1893. .name = "gcc_qupv3_wrap0_s1_clk",
  1894. .parent_hws = (const struct clk_hw*[]){
  1895. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  1896. },
  1897. .num_parents = 1,
  1898. .flags = CLK_SET_RATE_PARENT,
  1899. .ops = &clk_branch2_ops,
  1900. },
  1901. },
  1902. };
  1903. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1904. .halt_reg = 0x1726c,
  1905. .halt_check = BRANCH_HALT_VOTED,
  1906. .clkr = {
  1907. .enable_reg = 0x52008,
  1908. .enable_mask = BIT(12),
  1909. .hw.init = &(struct clk_init_data){
  1910. .name = "gcc_qupv3_wrap0_s2_clk",
  1911. .parent_hws = (const struct clk_hw*[]){
  1912. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  1913. },
  1914. .num_parents = 1,
  1915. .flags = CLK_SET_RATE_PARENT,
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1921. .halt_reg = 0x1739c,
  1922. .halt_check = BRANCH_HALT_VOTED,
  1923. .clkr = {
  1924. .enable_reg = 0x52008,
  1925. .enable_mask = BIT(13),
  1926. .hw.init = &(struct clk_init_data){
  1927. .name = "gcc_qupv3_wrap0_s3_clk",
  1928. .parent_hws = (const struct clk_hw*[]){
  1929. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  1930. },
  1931. .num_parents = 1,
  1932. .flags = CLK_SET_RATE_PARENT,
  1933. .ops = &clk_branch2_ops,
  1934. },
  1935. },
  1936. };
  1937. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1938. .halt_reg = 0x174cc,
  1939. .halt_check = BRANCH_HALT_VOTED,
  1940. .clkr = {
  1941. .enable_reg = 0x52008,
  1942. .enable_mask = BIT(14),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "gcc_qupv3_wrap0_s4_clk",
  1945. .parent_hws = (const struct clk_hw*[]){
  1946. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  1955. .halt_reg = 0x175fc,
  1956. .halt_check = BRANCH_HALT_VOTED,
  1957. .clkr = {
  1958. .enable_reg = 0x52008,
  1959. .enable_mask = BIT(15),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "gcc_qupv3_wrap0_s5_clk",
  1962. .parent_hws = (const struct clk_hw*[]){
  1963. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  1964. },
  1965. .num_parents = 1,
  1966. .flags = CLK_SET_RATE_PARENT,
  1967. .ops = &clk_branch2_ops,
  1968. },
  1969. },
  1970. };
  1971. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  1972. .halt_reg = 0x1772c,
  1973. .halt_check = BRANCH_HALT_VOTED,
  1974. .clkr = {
  1975. .enable_reg = 0x52008,
  1976. .enable_mask = BIT(16),
  1977. .hw.init = &(struct clk_init_data){
  1978. .name = "gcc_qupv3_wrap0_s6_clk",
  1979. .parent_hws = (const struct clk_hw*[]){
  1980. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  1981. },
  1982. .num_parents = 1,
  1983. .flags = CLK_SET_RATE_PARENT,
  1984. .ops = &clk_branch2_ops,
  1985. },
  1986. },
  1987. };
  1988. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  1989. .halt_reg = 0x1785c,
  1990. .halt_check = BRANCH_HALT_VOTED,
  1991. .clkr = {
  1992. .enable_reg = 0x52008,
  1993. .enable_mask = BIT(17),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "gcc_qupv3_wrap0_s7_clk",
  1996. .parent_hws = (const struct clk_hw*[]){
  1997. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  1998. },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  2006. .halt_reg = 0x23140,
  2007. .halt_check = BRANCH_HALT_VOTED,
  2008. .clkr = {
  2009. .enable_reg = 0x52008,
  2010. .enable_mask = BIT(18),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2013. .ops = &clk_branch2_ops,
  2014. },
  2015. },
  2016. };
  2017. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2018. .halt_reg = 0x23138,
  2019. .halt_check = BRANCH_HALT_VOTED,
  2020. .clkr = {
  2021. .enable_reg = 0x52008,
  2022. .enable_mask = BIT(19),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "gcc_qupv3_wrap1_core_clk",
  2025. .ops = &clk_branch2_ops,
  2026. },
  2027. },
  2028. };
  2029. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2030. .halt_reg = 0x1800c,
  2031. .halt_check = BRANCH_HALT_VOTED,
  2032. .clkr = {
  2033. .enable_reg = 0x52008,
  2034. .enable_mask = BIT(22),
  2035. .hw.init = &(struct clk_init_data){
  2036. .name = "gcc_qupv3_wrap1_s0_clk",
  2037. .parent_hws = (const struct clk_hw*[]){
  2038. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2039. },
  2040. .num_parents = 1,
  2041. .flags = CLK_SET_RATE_PARENT,
  2042. .ops = &clk_branch2_ops,
  2043. },
  2044. },
  2045. };
  2046. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2047. .halt_reg = 0x1813c,
  2048. .halt_check = BRANCH_HALT_VOTED,
  2049. .clkr = {
  2050. .enable_reg = 0x52008,
  2051. .enable_mask = BIT(23),
  2052. .hw.init = &(struct clk_init_data){
  2053. .name = "gcc_qupv3_wrap1_s1_clk",
  2054. .parent_hws = (const struct clk_hw*[]){
  2055. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2056. },
  2057. .num_parents = 1,
  2058. .flags = CLK_SET_RATE_PARENT,
  2059. .ops = &clk_branch2_ops,
  2060. },
  2061. },
  2062. };
  2063. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2064. .halt_reg = 0x1826c,
  2065. .halt_check = BRANCH_HALT_VOTED,
  2066. .clkr = {
  2067. .enable_reg = 0x52008,
  2068. .enable_mask = BIT(24),
  2069. .hw.init = &(struct clk_init_data){
  2070. .name = "gcc_qupv3_wrap1_s2_clk",
  2071. .parent_hws = (const struct clk_hw*[]){
  2072. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2073. },
  2074. .num_parents = 1,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2081. .halt_reg = 0x1839c,
  2082. .halt_check = BRANCH_HALT_VOTED,
  2083. .clkr = {
  2084. .enable_reg = 0x52008,
  2085. .enable_mask = BIT(25),
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "gcc_qupv3_wrap1_s3_clk",
  2088. .parent_hws = (const struct clk_hw*[]){
  2089. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2090. },
  2091. .num_parents = 1,
  2092. .flags = CLK_SET_RATE_PARENT,
  2093. .ops = &clk_branch2_ops,
  2094. },
  2095. },
  2096. };
  2097. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2098. .halt_reg = 0x184cc,
  2099. .halt_check = BRANCH_HALT_VOTED,
  2100. .clkr = {
  2101. .enable_reg = 0x52008,
  2102. .enable_mask = BIT(26),
  2103. .hw.init = &(struct clk_init_data){
  2104. .name = "gcc_qupv3_wrap1_s4_clk",
  2105. .parent_hws = (const struct clk_hw*[]){
  2106. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2107. },
  2108. .num_parents = 1,
  2109. .flags = CLK_SET_RATE_PARENT,
  2110. .ops = &clk_branch2_ops,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2115. .halt_reg = 0x185fc,
  2116. .halt_check = BRANCH_HALT_VOTED,
  2117. .clkr = {
  2118. .enable_reg = 0x52008,
  2119. .enable_mask = BIT(27),
  2120. .hw.init = &(struct clk_init_data){
  2121. .name = "gcc_qupv3_wrap1_s5_clk",
  2122. .parent_hws = (const struct clk_hw*[]){
  2123. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2124. },
  2125. .num_parents = 1,
  2126. .flags = CLK_SET_RATE_PARENT,
  2127. .ops = &clk_branch2_ops,
  2128. },
  2129. },
  2130. };
  2131. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2132. .halt_reg = 0x1872c,
  2133. .halt_check = BRANCH_HALT_VOTED,
  2134. .clkr = {
  2135. .enable_reg = 0x52000,
  2136. .enable_mask = BIT(13),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "gcc_qupv3_wrap1_s6_clk",
  2139. .parent_hws = (const struct clk_hw*[]){
  2140. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2141. },
  2142. .num_parents = 1,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_branch2_ops,
  2145. },
  2146. },
  2147. };
  2148. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2149. .halt_reg = 0x1885c,
  2150. .halt_check = BRANCH_HALT_VOTED,
  2151. .clkr = {
  2152. .enable_reg = 0x52000,
  2153. .enable_mask = BIT(14),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "gcc_qupv3_wrap1_s7_clk",
  2156. .parent_hws = (const struct clk_hw*[]){
  2157. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  2158. },
  2159. .num_parents = 1,
  2160. .flags = CLK_SET_RATE_PARENT,
  2161. .ops = &clk_branch2_ops,
  2162. },
  2163. },
  2164. };
  2165. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2166. .halt_reg = 0x17004,
  2167. .halt_check = BRANCH_HALT_VOTED,
  2168. .hwcg_reg = 0x17004,
  2169. .hwcg_bit = 1,
  2170. .clkr = {
  2171. .enable_reg = 0x52008,
  2172. .enable_mask = BIT(6),
  2173. .hw.init = &(struct clk_init_data){
  2174. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2180. .halt_reg = 0x17008,
  2181. .halt_check = BRANCH_HALT_VOTED,
  2182. .hwcg_reg = 0x17008,
  2183. .hwcg_bit = 1,
  2184. .clkr = {
  2185. .enable_reg = 0x52008,
  2186. .enable_mask = BIT(7),
  2187. .hw.init = &(struct clk_init_data){
  2188. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2189. .ops = &clk_branch2_ops,
  2190. },
  2191. },
  2192. };
  2193. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2194. .halt_reg = 0x18004,
  2195. .halt_check = BRANCH_HALT_VOTED,
  2196. .hwcg_reg = 0x18004,
  2197. .hwcg_bit = 1,
  2198. .clkr = {
  2199. .enable_reg = 0x52008,
  2200. .enable_mask = BIT(20),
  2201. .hw.init = &(struct clk_init_data){
  2202. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2203. .ops = &clk_branch2_ops,
  2204. },
  2205. },
  2206. };
  2207. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2208. .halt_reg = 0x18008,
  2209. .halt_check = BRANCH_HALT_VOTED,
  2210. .hwcg_reg = 0x18008,
  2211. .hwcg_bit = 1,
  2212. .clkr = {
  2213. .enable_reg = 0x52008,
  2214. .enable_mask = BIT(21),
  2215. .hw.init = &(struct clk_init_data){
  2216. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2217. .ops = &clk_branch2_ops,
  2218. },
  2219. },
  2220. };
  2221. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2222. .halt_reg = 0x75004,
  2223. .halt_check = BRANCH_HALT,
  2224. .clkr = {
  2225. .enable_reg = 0x75004,
  2226. .enable_mask = BIT(0),
  2227. .hw.init = &(struct clk_init_data){
  2228. .name = "gcc_sdcc1_ahb_clk",
  2229. .ops = &clk_branch2_ops,
  2230. },
  2231. },
  2232. };
  2233. static struct clk_branch gcc_sdcc1_apps_clk = {
  2234. .halt_reg = 0x75008,
  2235. .halt_check = BRANCH_HALT,
  2236. .clkr = {
  2237. .enable_reg = 0x75008,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "gcc_sdcc1_apps_clk",
  2241. .parent_hws = (const struct clk_hw*[]){
  2242. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2243. },
  2244. .num_parents = 1,
  2245. .flags = CLK_SET_RATE_PARENT,
  2246. .ops = &clk_branch2_ops,
  2247. },
  2248. },
  2249. };
  2250. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2251. .halt_reg = 0x75024,
  2252. .halt_check = BRANCH_HALT_VOTED,
  2253. .hwcg_reg = 0x75024,
  2254. .hwcg_bit = 1,
  2255. .clkr = {
  2256. .enable_reg = 0x75024,
  2257. .enable_mask = BIT(0),
  2258. .hw.init = &(struct clk_init_data){
  2259. .name = "gcc_sdcc1_ice_core_clk",
  2260. .parent_hws = (const struct clk_hw*[]){
  2261. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  2262. },
  2263. .num_parents = 1,
  2264. .flags = CLK_SET_RATE_PARENT,
  2265. .ops = &clk_branch2_ops,
  2266. },
  2267. },
  2268. };
  2269. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2270. .halt_reg = 0x14008,
  2271. .halt_check = BRANCH_HALT,
  2272. .clkr = {
  2273. .enable_reg = 0x14008,
  2274. .enable_mask = BIT(0),
  2275. .hw.init = &(struct clk_init_data){
  2276. .name = "gcc_sdcc2_ahb_clk",
  2277. .ops = &clk_branch2_ops,
  2278. },
  2279. },
  2280. };
  2281. static struct clk_branch gcc_sdcc2_apps_clk = {
  2282. .halt_reg = 0x14004,
  2283. .halt_check = BRANCH_HALT,
  2284. .clkr = {
  2285. .enable_reg = 0x14004,
  2286. .enable_mask = BIT(0),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "gcc_sdcc2_apps_clk",
  2289. .parent_hws = (const struct clk_hw*[]){
  2290. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2291. },
  2292. .num_parents = 1,
  2293. .flags = CLK_SET_RATE_PARENT,
  2294. .ops = &clk_branch2_ops,
  2295. },
  2296. },
  2297. };
  2298. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2299. .halt_reg = 0x16008,
  2300. .halt_check = BRANCH_HALT,
  2301. .clkr = {
  2302. .enable_reg = 0x16008,
  2303. .enable_mask = BIT(0),
  2304. .hw.init = &(struct clk_init_data){
  2305. .name = "gcc_sdcc4_ahb_clk",
  2306. .ops = &clk_branch2_ops,
  2307. },
  2308. },
  2309. };
  2310. static struct clk_branch gcc_sdcc4_apps_clk = {
  2311. .halt_reg = 0x16004,
  2312. .halt_check = BRANCH_HALT,
  2313. .clkr = {
  2314. .enable_reg = 0x16004,
  2315. .enable_mask = BIT(0),
  2316. .hw.init = &(struct clk_init_data){
  2317. .name = "gcc_sdcc4_apps_clk",
  2318. .parent_hws = (const struct clk_hw*[]){
  2319. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2320. },
  2321. .num_parents = 1,
  2322. .flags = CLK_SET_RATE_PARENT,
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch gcc_throttle_pcie_ahb_clk = {
  2328. .halt_reg = 0x9001c,
  2329. .halt_check = BRANCH_HALT,
  2330. .clkr = {
  2331. .enable_reg = 0x9001c,
  2332. .enable_mask = BIT(0),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "gcc_throttle_pcie_ahb_clk",
  2335. .ops = &clk_branch2_ops,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch gcc_titan_nrt_throttle_core_clk = {
  2340. .halt_reg = 0x26024,
  2341. .halt_check = BRANCH_HALT_SKIP,
  2342. .hwcg_reg = 0x26024,
  2343. .hwcg_bit = 1,
  2344. .clkr = {
  2345. .enable_reg = 0x26024,
  2346. .enable_mask = BIT(0),
  2347. .hw.init = &(struct clk_init_data){
  2348. .name = "gcc_titan_nrt_throttle_core_clk",
  2349. .ops = &clk_branch2_ops,
  2350. },
  2351. },
  2352. };
  2353. static struct clk_branch gcc_titan_rt_throttle_core_clk = {
  2354. .halt_reg = 0x26018,
  2355. .halt_check = BRANCH_HALT_SKIP,
  2356. .hwcg_reg = 0x26018,
  2357. .hwcg_bit = 1,
  2358. .clkr = {
  2359. .enable_reg = 0x26018,
  2360. .enable_mask = BIT(0),
  2361. .hw.init = &(struct clk_init_data){
  2362. .name = "gcc_titan_rt_throttle_core_clk",
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch gcc_ufs_1_clkref_en = {
  2368. .halt_reg = 0x8c000,
  2369. .halt_check = BRANCH_HALT,
  2370. .clkr = {
  2371. .enable_reg = 0x8c000,
  2372. .enable_mask = BIT(0),
  2373. .hw.init = &(struct clk_init_data){
  2374. .name = "gcc_ufs_1_clkref_en",
  2375. .ops = &clk_branch2_ops,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2380. .halt_reg = 0x77018,
  2381. .halt_check = BRANCH_HALT_VOTED,
  2382. .hwcg_reg = 0x77018,
  2383. .hwcg_bit = 1,
  2384. .clkr = {
  2385. .enable_reg = 0x77018,
  2386. .enable_mask = BIT(0),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "gcc_ufs_phy_ahb_clk",
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2394. .halt_reg = 0x77010,
  2395. .halt_check = BRANCH_HALT_VOTED,
  2396. .hwcg_reg = 0x77010,
  2397. .hwcg_bit = 1,
  2398. .clkr = {
  2399. .enable_reg = 0x77010,
  2400. .enable_mask = BIT(0),
  2401. .hw.init = &(struct clk_init_data){
  2402. .name = "gcc_ufs_phy_axi_clk",
  2403. .parent_hws = (const struct clk_hw*[]){
  2404. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2405. },
  2406. .num_parents = 1,
  2407. .flags = CLK_SET_RATE_PARENT,
  2408. .ops = &clk_branch2_ops,
  2409. },
  2410. },
  2411. };
  2412. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2413. .halt_reg = 0x77064,
  2414. .halt_check = BRANCH_HALT_VOTED,
  2415. .hwcg_reg = 0x77064,
  2416. .hwcg_bit = 1,
  2417. .clkr = {
  2418. .enable_reg = 0x77064,
  2419. .enable_mask = BIT(0),
  2420. .hw.init = &(struct clk_init_data){
  2421. .name = "gcc_ufs_phy_ice_core_clk",
  2422. .parent_hws = (const struct clk_hw*[]){
  2423. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2424. },
  2425. .num_parents = 1,
  2426. .flags = CLK_SET_RATE_PARENT,
  2427. .ops = &clk_branch2_ops,
  2428. },
  2429. },
  2430. };
  2431. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2432. .halt_reg = 0x7709c,
  2433. .halt_check = BRANCH_HALT_VOTED,
  2434. .hwcg_reg = 0x7709c,
  2435. .hwcg_bit = 1,
  2436. .clkr = {
  2437. .enable_reg = 0x7709c,
  2438. .enable_mask = BIT(0),
  2439. .hw.init = &(struct clk_init_data){
  2440. .name = "gcc_ufs_phy_phy_aux_clk",
  2441. .parent_hws = (const struct clk_hw*[]){
  2442. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2443. },
  2444. .num_parents = 1,
  2445. .flags = CLK_SET_RATE_PARENT,
  2446. .ops = &clk_branch2_ops,
  2447. },
  2448. },
  2449. };
  2450. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2451. .halt_reg = 0x77020,
  2452. .halt_check = BRANCH_HALT_DELAY,
  2453. .clkr = {
  2454. .enable_reg = 0x77020,
  2455. .enable_mask = BIT(0),
  2456. .hw.init = &(struct clk_init_data){
  2457. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2458. .parent_hws = (const struct clk_hw*[]){
  2459. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  2460. },
  2461. .num_parents = 1,
  2462. .flags = CLK_SET_RATE_PARENT,
  2463. .ops = &clk_branch2_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2468. .halt_reg = 0x770b8,
  2469. .halt_check = BRANCH_HALT_DELAY,
  2470. .clkr = {
  2471. .enable_reg = 0x770b8,
  2472. .enable_mask = BIT(0),
  2473. .hw.init = &(struct clk_init_data){
  2474. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2475. .parent_hws = (const struct clk_hw*[]){
  2476. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  2477. },
  2478. .num_parents = 1,
  2479. .flags = CLK_SET_RATE_PARENT,
  2480. .ops = &clk_branch2_ops,
  2481. },
  2482. },
  2483. };
  2484. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2485. .halt_reg = 0x7701c,
  2486. .halt_check = BRANCH_HALT_DELAY,
  2487. .clkr = {
  2488. .enable_reg = 0x7701c,
  2489. .enable_mask = BIT(0),
  2490. .hw.init = &(struct clk_init_data){
  2491. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2492. .parent_hws = (const struct clk_hw*[]){
  2493. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  2494. },
  2495. .num_parents = 1,
  2496. .flags = CLK_SET_RATE_PARENT,
  2497. .ops = &clk_branch2_ops,
  2498. },
  2499. },
  2500. };
  2501. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2502. .halt_reg = 0x7705c,
  2503. .halt_check = BRANCH_HALT_VOTED,
  2504. .hwcg_reg = 0x7705c,
  2505. .hwcg_bit = 1,
  2506. .clkr = {
  2507. .enable_reg = 0x7705c,
  2508. .enable_mask = BIT(0),
  2509. .hw.init = &(struct clk_init_data){
  2510. .name = "gcc_ufs_phy_unipro_core_clk",
  2511. .parent_hws = (const struct clk_hw*[]){
  2512. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2513. },
  2514. .num_parents = 1,
  2515. .flags = CLK_SET_RATE_PARENT,
  2516. .ops = &clk_branch2_ops,
  2517. },
  2518. },
  2519. };
  2520. static struct clk_branch gcc_usb30_prim_master_clk = {
  2521. .halt_reg = 0xf010,
  2522. .halt_check = BRANCH_HALT,
  2523. .clkr = {
  2524. .enable_reg = 0xf010,
  2525. .enable_mask = BIT(0),
  2526. .hw.init = &(struct clk_init_data){
  2527. .name = "gcc_usb30_prim_master_clk",
  2528. .parent_hws = (const struct clk_hw*[]){
  2529. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2530. },
  2531. .num_parents = 1,
  2532. .flags = CLK_SET_RATE_PARENT,
  2533. .ops = &clk_branch2_ops,
  2534. },
  2535. },
  2536. };
  2537. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2538. .halt_reg = 0xf01c,
  2539. .halt_check = BRANCH_HALT,
  2540. .clkr = {
  2541. .enable_reg = 0xf01c,
  2542. .enable_mask = BIT(0),
  2543. .hw.init = &(struct clk_init_data){
  2544. .name = "gcc_usb30_prim_mock_utmi_clk",
  2545. .parent_hws = (const struct clk_hw*[]) {
  2546. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2547. },
  2548. .num_parents = 1,
  2549. .flags = CLK_SET_RATE_PARENT,
  2550. .ops = &clk_branch2_ops,
  2551. },
  2552. },
  2553. };
  2554. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2555. .halt_reg = 0xf018,
  2556. .halt_check = BRANCH_HALT,
  2557. .clkr = {
  2558. .enable_reg = 0xf018,
  2559. .enable_mask = BIT(0),
  2560. .hw.init = &(struct clk_init_data){
  2561. .name = "gcc_usb30_prim_sleep_clk",
  2562. .ops = &clk_branch2_ops,
  2563. },
  2564. },
  2565. };
  2566. static struct clk_branch gcc_usb30_sec_master_clk = {
  2567. .halt_reg = 0x9e010,
  2568. .halt_check = BRANCH_HALT,
  2569. .clkr = {
  2570. .enable_reg = 0x9e010,
  2571. .enable_mask = BIT(0),
  2572. .hw.init = &(struct clk_init_data){
  2573. .name = "gcc_usb30_sec_master_clk",
  2574. .parent_hws = (const struct clk_hw*[]){
  2575. &gcc_usb30_sec_master_clk_src.clkr.hw,
  2576. },
  2577. .num_parents = 1,
  2578. .flags = CLK_SET_RATE_PARENT,
  2579. .ops = &clk_branch2_ops,
  2580. },
  2581. },
  2582. };
  2583. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2584. .halt_reg = 0x9e01c,
  2585. .halt_check = BRANCH_HALT,
  2586. .clkr = {
  2587. .enable_reg = 0x9e01c,
  2588. .enable_mask = BIT(0),
  2589. .hw.init = &(struct clk_init_data){
  2590. .name = "gcc_usb30_sec_mock_utmi_clk",
  2591. .parent_hws = (const struct clk_hw*[]) {
  2592. &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
  2593. },
  2594. .num_parents = 1,
  2595. .flags = CLK_SET_RATE_PARENT,
  2596. .ops = &clk_branch2_ops,
  2597. },
  2598. },
  2599. };
  2600. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2601. .halt_reg = 0x9e018,
  2602. .halt_check = BRANCH_HALT,
  2603. .clkr = {
  2604. .enable_reg = 0x9e018,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(struct clk_init_data){
  2607. .name = "gcc_usb30_sec_sleep_clk",
  2608. .ops = &clk_branch2_ops,
  2609. },
  2610. },
  2611. };
  2612. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2613. .halt_reg = 0xf054,
  2614. .halt_check = BRANCH_HALT,
  2615. .clkr = {
  2616. .enable_reg = 0xf054,
  2617. .enable_mask = BIT(0),
  2618. .hw.init = &(struct clk_init_data){
  2619. .name = "gcc_usb3_prim_phy_aux_clk",
  2620. .parent_hws = (const struct clk_hw*[]){
  2621. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2622. },
  2623. .num_parents = 1,
  2624. .flags = CLK_SET_RATE_PARENT,
  2625. .ops = &clk_branch2_ops,
  2626. },
  2627. },
  2628. };
  2629. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2630. .halt_reg = 0xf058,
  2631. .halt_check = BRANCH_HALT,
  2632. .clkr = {
  2633. .enable_reg = 0xf058,
  2634. .enable_mask = BIT(0),
  2635. .hw.init = &(struct clk_init_data){
  2636. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2637. .parent_hws = (const struct clk_hw*[]){
  2638. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2639. },
  2640. .num_parents = 1,
  2641. .flags = CLK_SET_RATE_PARENT,
  2642. .ops = &clk_branch2_ops,
  2643. },
  2644. },
  2645. };
  2646. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2647. .halt_reg = 0xf05c,
  2648. .halt_check = BRANCH_HALT_DELAY,
  2649. .hwcg_reg = 0xf05c,
  2650. .hwcg_bit = 1,
  2651. .clkr = {
  2652. .enable_reg = 0xf05c,
  2653. .enable_mask = BIT(0),
  2654. .hw.init = &(struct clk_init_data){
  2655. .name = "gcc_usb3_prim_phy_pipe_clk",
  2656. .parent_hws = (const struct clk_hw*[]){
  2657. &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
  2658. },
  2659. .num_parents = 1,
  2660. .flags = CLK_SET_RATE_PARENT,
  2661. .ops = &clk_branch2_ops,
  2662. },
  2663. },
  2664. };
  2665. static struct clk_branch gcc_cfg_noc_lpass_clk = {
  2666. .halt_reg = 0x47020,
  2667. .halt_check = BRANCH_HALT,
  2668. .clkr = {
  2669. .enable_reg = 0x47020,
  2670. .enable_mask = BIT(0),
  2671. .hw.init = &(struct clk_init_data){
  2672. .name = "gcc_cfg_noc_lpass_clk",
  2673. .ops = &clk_branch2_aon_ops,
  2674. },
  2675. },
  2676. };
  2677. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2678. .halt_reg = 0x8a000,
  2679. .halt_check = BRANCH_HALT,
  2680. .clkr = {
  2681. .enable_reg = 0x8a000,
  2682. .enable_mask = BIT(0),
  2683. .hw.init = &(struct clk_init_data){
  2684. .name = "gcc_mss_cfg_ahb_clk",
  2685. .ops = &clk_branch2_ops,
  2686. },
  2687. },
  2688. };
  2689. static struct clk_branch gcc_mss_offline_axi_clk = {
  2690. .halt_reg = 0x8a004,
  2691. .halt_check = BRANCH_HALT_DELAY,
  2692. .clkr = {
  2693. .enable_reg = 0x8a004,
  2694. .enable_mask = BIT(0),
  2695. .hw.init = &(struct clk_init_data){
  2696. .name = "gcc_mss_offline_axi_clk",
  2697. .ops = &clk_branch2_ops,
  2698. },
  2699. },
  2700. };
  2701. static struct clk_branch gcc_mss_snoc_axi_clk = {
  2702. .halt_reg = 0x8a154,
  2703. .halt_check = BRANCH_HALT_DELAY,
  2704. .clkr = {
  2705. .enable_reg = 0x8a154,
  2706. .enable_mask = BIT(0),
  2707. .hw.init = &(struct clk_init_data){
  2708. .name = "gcc_mss_snoc_axi_clk",
  2709. .ops = &clk_branch2_ops,
  2710. },
  2711. },
  2712. };
  2713. static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
  2714. .halt_reg = 0x8a158,
  2715. .halt_check = BRANCH_HALT,
  2716. .clkr = {
  2717. .enable_reg = 0x8a158,
  2718. .enable_mask = BIT(0),
  2719. .hw.init = &(struct clk_init_data){
  2720. .name = "gcc_mss_q6_memnoc_axi_clk",
  2721. .ops = &clk_branch2_ops,
  2722. },
  2723. },
  2724. };
  2725. static struct clk_regmap_mux gcc_mss_q6ss_boot_clk_src = {
  2726. .reg = 0x8a2a4,
  2727. .shift = 0,
  2728. .width = 1,
  2729. .parent_map = gcc_parent_map_15,
  2730. .clkr = {
  2731. .hw.init = &(struct clk_init_data){
  2732. .name = "gcc_mss_q6ss_boot_clk_src",
  2733. .parent_data = gcc_parent_data_15,
  2734. .num_parents = ARRAY_SIZE(gcc_parent_data_15),
  2735. .ops = &clk_regmap_mux_closest_ops,
  2736. },
  2737. },
  2738. };
  2739. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  2740. .halt_reg = 0x9e054,
  2741. .halt_check = BRANCH_HALT,
  2742. .clkr = {
  2743. .enable_reg = 0x9e054,
  2744. .enable_mask = BIT(0),
  2745. .hw.init = &(struct clk_init_data){
  2746. .name = "gcc_usb3_sec_phy_aux_clk",
  2747. .parent_hws = (const struct clk_hw*[]){
  2748. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2749. },
  2750. .num_parents = 1,
  2751. .flags = CLK_SET_RATE_PARENT,
  2752. .ops = &clk_branch2_ops,
  2753. },
  2754. },
  2755. };
  2756. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  2757. .halt_reg = 0x9e058,
  2758. .halt_check = BRANCH_HALT,
  2759. .clkr = {
  2760. .enable_reg = 0x9e058,
  2761. .enable_mask = BIT(0),
  2762. .hw.init = &(struct clk_init_data){
  2763. .name = "gcc_usb3_sec_phy_com_aux_clk",
  2764. .parent_hws = (const struct clk_hw*[]){
  2765. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2766. },
  2767. .num_parents = 1,
  2768. .flags = CLK_SET_RATE_PARENT,
  2769. .ops = &clk_branch2_ops,
  2770. },
  2771. },
  2772. };
  2773. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  2774. .halt_reg = 0x9e05c,
  2775. .halt_check = BRANCH_HALT_SKIP,
  2776. .hwcg_reg = 0x9e05c,
  2777. .hwcg_bit = 1,
  2778. .clkr = {
  2779. .enable_reg = 0x9e05c,
  2780. .enable_mask = BIT(0),
  2781. .hw.init = &(struct clk_init_data){
  2782. .name = "gcc_usb3_sec_phy_pipe_clk",
  2783. .parent_hws = (const struct clk_hw*[]){
  2784. &gcc_usb3_sec_phy_pipe_clk_src.clkr.hw,
  2785. },
  2786. .num_parents = 1,
  2787. .flags = CLK_SET_RATE_PARENT,
  2788. .ops = &clk_branch2_ops,
  2789. },
  2790. },
  2791. };
  2792. static struct clk_branch gcc_video_axi0_clk = {
  2793. .halt_reg = 0x2800c,
  2794. .halt_check = BRANCH_HALT_SKIP,
  2795. .hwcg_reg = 0x2800c,
  2796. .hwcg_bit = 1,
  2797. .clkr = {
  2798. .enable_reg = 0x2800c,
  2799. .enable_mask = BIT(0),
  2800. .hw.init = &(struct clk_init_data){
  2801. .name = "gcc_video_axi0_clk",
  2802. .ops = &clk_branch2_ops,
  2803. },
  2804. },
  2805. };
  2806. static struct clk_branch gcc_video_mvp_throttle_core_clk = {
  2807. .halt_reg = 0x28010,
  2808. .halt_check = BRANCH_HALT_SKIP,
  2809. .hwcg_reg = 0x28010,
  2810. .hwcg_bit = 1,
  2811. .clkr = {
  2812. .enable_reg = 0x28010,
  2813. .enable_mask = BIT(0),
  2814. .hw.init = &(struct clk_init_data){
  2815. .name = "gcc_video_mvp_throttle_core_clk",
  2816. .ops = &clk_branch2_ops,
  2817. },
  2818. },
  2819. };
  2820. static struct clk_branch gcc_wpss_ahb_clk = {
  2821. .halt_reg = 0x9d154,
  2822. .halt_check = BRANCH_HALT,
  2823. .clkr = {
  2824. .enable_reg = 0x9d154,
  2825. .enable_mask = BIT(0),
  2826. .hw.init = &(struct clk_init_data){
  2827. .name = "gcc_wpss_ahb_clk",
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_wpss_ahb_bdg_mst_clk = {
  2833. .halt_reg = 0x9d158,
  2834. .halt_check = BRANCH_HALT,
  2835. .clkr = {
  2836. .enable_reg = 0x9d158,
  2837. .enable_mask = BIT(0),
  2838. .hw.init = &(struct clk_init_data){
  2839. .name = "gcc_wpss_ahb_bdg_mst_clk",
  2840. .ops = &clk_branch2_ops,
  2841. },
  2842. },
  2843. };
  2844. static struct clk_branch gcc_wpss_rscp_clk = {
  2845. .halt_reg = 0x9d16c,
  2846. .halt_check = BRANCH_HALT,
  2847. .clkr = {
  2848. .enable_reg = 0x9d16c,
  2849. .enable_mask = BIT(0),
  2850. .hw.init = &(struct clk_init_data){
  2851. .name = "gcc_wpss_rscp_clk",
  2852. .ops = &clk_branch2_ops,
  2853. },
  2854. },
  2855. };
  2856. static struct gdsc gcc_pcie_0_gdsc = {
  2857. .gdscr = 0x6b004,
  2858. .en_rest_wait_val = 0x2,
  2859. .en_few_wait_val = 0x2,
  2860. .clk_dis_wait_val = 0xf,
  2861. .pd = {
  2862. .name = "gcc_pcie_0_gdsc",
  2863. },
  2864. .pwrsts = PWRSTS_OFF_ON,
  2865. .flags = VOTABLE,
  2866. };
  2867. static struct gdsc gcc_pcie_1_gdsc = {
  2868. .gdscr = 0x8d004,
  2869. .pd = {
  2870. .name = "gcc_pcie_1_gdsc",
  2871. },
  2872. .pwrsts = PWRSTS_RET_ON,
  2873. .flags = VOTABLE,
  2874. };
  2875. static struct gdsc gcc_ufs_phy_gdsc = {
  2876. .gdscr = 0x77004,
  2877. .en_rest_wait_val = 0x2,
  2878. .en_few_wait_val = 0x2,
  2879. .clk_dis_wait_val = 0xf,
  2880. .pd = {
  2881. .name = "gcc_ufs_phy_gdsc",
  2882. },
  2883. .pwrsts = PWRSTS_OFF_ON,
  2884. .flags = VOTABLE,
  2885. };
  2886. static struct gdsc gcc_usb30_prim_gdsc = {
  2887. .gdscr = 0xf004,
  2888. .en_rest_wait_val = 0x2,
  2889. .en_few_wait_val = 0x2,
  2890. .clk_dis_wait_val = 0xf,
  2891. .pd = {
  2892. .name = "gcc_usb30_prim_gdsc",
  2893. },
  2894. .pwrsts = PWRSTS_RET_ON,
  2895. .flags = VOTABLE,
  2896. };
  2897. static struct gdsc gcc_usb30_sec_gdsc = {
  2898. .gdscr = 0x9e004,
  2899. .pd = {
  2900. .name = "gcc_usb30_sec_gdsc",
  2901. },
  2902. .pwrsts = PWRSTS_RET_ON,
  2903. .flags = VOTABLE,
  2904. };
  2905. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  2906. .gdscr = 0x7d050,
  2907. .pd = {
  2908. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  2909. },
  2910. .pwrsts = PWRSTS_OFF_ON,
  2911. .flags = VOTABLE,
  2912. };
  2913. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  2914. .gdscr = 0x7d058,
  2915. .pd = {
  2916. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  2917. },
  2918. .pwrsts = PWRSTS_OFF_ON,
  2919. .flags = VOTABLE,
  2920. };
  2921. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
  2922. .gdscr = 0x7d054,
  2923. .pd = {
  2924. .name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc",
  2925. },
  2926. .pwrsts = PWRSTS_OFF_ON,
  2927. .flags = VOTABLE,
  2928. };
  2929. static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
  2930. .gdscr = 0x7d05c,
  2931. .pd = {
  2932. .name = "hlos1_vote_turing_mmu_tbu0_gdsc",
  2933. },
  2934. .pwrsts = PWRSTS_OFF_ON,
  2935. .flags = VOTABLE,
  2936. };
  2937. static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
  2938. .gdscr = 0x7d060,
  2939. .pd = {
  2940. .name = "hlos1_vote_turing_mmu_tbu1_gdsc",
  2941. },
  2942. .pwrsts = PWRSTS_OFF_ON,
  2943. .flags = VOTABLE,
  2944. };
  2945. static struct clk_regmap *gcc_sc7280_clocks[] = {
  2946. [GCC_AGGRE_NOC_PCIE_0_AXI_CLK] = &gcc_aggre_noc_pcie_0_axi_clk.clkr,
  2947. [GCC_AGGRE_NOC_PCIE_1_AXI_CLK] = &gcc_aggre_noc_pcie_1_axi_clk.clkr,
  2948. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2949. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2950. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  2951. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  2952. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  2953. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2954. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  2955. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2956. [GCC_DDRSS_PCIE_SF_CLK] = &gcc_ddrss_pcie_sf_clk.clkr,
  2957. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  2958. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  2959. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  2960. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2961. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2962. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2963. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2964. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2965. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2966. [GCC_GPLL0] = &gcc_gpll0.clkr,
  2967. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  2968. [GCC_GPLL0_OUT_ODD] = &gcc_gpll0_out_odd.clkr,
  2969. [GCC_GPLL1] = &gcc_gpll1.clkr,
  2970. [GCC_GPLL10] = &gcc_gpll10.clkr,
  2971. [GCC_GPLL4] = &gcc_gpll4.clkr,
  2972. [GCC_GPLL9] = &gcc_gpll9.clkr,
  2973. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  2974. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  2975. [GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr,
  2976. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2977. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2978. [GCC_PCIE0_PHY_RCHNG_CLK] = &gcc_pcie0_phy_rchng_clk.clkr,
  2979. [GCC_PCIE1_PHY_RCHNG_CLK] = &gcc_pcie1_phy_rchng_clk.clkr,
  2980. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2981. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  2982. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2983. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2984. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  2985. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2986. [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
  2987. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2988. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  2989. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2990. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  2991. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  2992. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  2993. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  2994. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2995. [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
  2996. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  2997. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  2998. [GCC_PCIE_THROTTLE_CORE_CLK] = &gcc_pcie_throttle_core_clk.clkr,
  2999. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3000. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3001. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3002. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3003. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3004. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3005. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3006. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3007. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3008. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3009. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3010. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  3011. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  3012. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3013. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3014. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3015. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3016. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3017. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3018. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3019. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3020. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3021. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3022. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3023. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3024. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3025. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3026. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3027. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3028. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  3029. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  3030. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3031. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3032. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3033. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3034. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3035. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3036. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3037. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3038. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3039. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3040. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3041. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3042. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3043. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3044. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3045. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3046. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3047. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3048. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3049. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3050. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3051. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3052. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3053. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3054. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3055. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3056. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3057. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3058. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3059. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3060. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3061. [GCC_THROTTLE_PCIE_AHB_CLK] = &gcc_throttle_pcie_ahb_clk.clkr,
  3062. [GCC_TITAN_NRT_THROTTLE_CORE_CLK] =
  3063. &gcc_titan_nrt_throttle_core_clk.clkr,
  3064. [GCC_TITAN_RT_THROTTLE_CORE_CLK] = &gcc_titan_rt_throttle_core_clk.clkr,
  3065. [GCC_UFS_1_CLKREF_EN] = &gcc_ufs_1_clkref_en.clkr,
  3066. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3067. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3068. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3069. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3070. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3071. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3072. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3073. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3074. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] =
  3075. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  3076. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3077. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] =
  3078. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  3079. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3080. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] =
  3081. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  3082. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3083. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3084. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3085. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3086. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3087. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3088. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3089. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3090. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] =
  3091. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3092. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3093. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3094. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3095. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3096. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3097. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3098. [GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] =
  3099. &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
  3100. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3101. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3102. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3103. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3104. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3105. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  3106. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3107. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3108. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3109. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3110. [GCC_USB3_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb3_sec_phy_pipe_clk_src.clkr,
  3111. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3112. [GCC_VIDEO_MVP_THROTTLE_CORE_CLK] =
  3113. &gcc_video_mvp_throttle_core_clk.clkr,
  3114. [GCC_CFG_NOC_LPASS_CLK] = &gcc_cfg_noc_lpass_clk.clkr,
  3115. [GCC_MSS_GPLL0_MAIN_DIV_CLK_SRC] = &gcc_mss_gpll0_main_div_clk_src.clkr,
  3116. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3117. [GCC_MSS_OFFLINE_AXI_CLK] = &gcc_mss_offline_axi_clk.clkr,
  3118. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3119. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3120. [GCC_MSS_Q6SS_BOOT_CLK_SRC] = &gcc_mss_q6ss_boot_clk_src.clkr,
  3121. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3122. [GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK] =
  3123. &gcc_aggre_noc_pcie_center_sf_axi_clk.clkr,
  3124. [GCC_PCIE_CLKREF_EN] = &gcc_pcie_clkref_en.clkr,
  3125. [GCC_EDP_CLKREF_EN] = &gcc_edp_clkref_en.clkr,
  3126. [GCC_SEC_CTRL_CLK_SRC] = &gcc_sec_ctrl_clk_src.clkr,
  3127. [GCC_WPSS_AHB_CLK] = &gcc_wpss_ahb_clk.clkr,
  3128. [GCC_WPSS_AHB_BDG_MST_CLK] = &gcc_wpss_ahb_bdg_mst_clk.clkr,
  3129. [GCC_WPSS_RSCP_CLK] = &gcc_wpss_rscp_clk.clkr,
  3130. };
  3131. static struct gdsc *gcc_sc7280_gdscs[] = {
  3132. [GCC_PCIE_0_GDSC] = &gcc_pcie_0_gdsc,
  3133. [GCC_PCIE_1_GDSC] = &gcc_pcie_1_gdsc,
  3134. [GCC_UFS_PHY_GDSC] = &gcc_ufs_phy_gdsc,
  3135. [GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc,
  3136. [GCC_USB30_SEC_GDSC] = &gcc_usb30_sec_gdsc,
  3137. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3138. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3139. [HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc,
  3140. [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
  3141. [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
  3142. };
  3143. static const struct qcom_reset_map gcc_sc7280_resets[] = {
  3144. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3145. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3146. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3147. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3148. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3149. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3150. [GCC_SDCC1_BCR] = { 0x75000 },
  3151. [GCC_SDCC2_BCR] = { 0x14000 },
  3152. [GCC_SDCC4_BCR] = { 0x16000 },
  3153. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3154. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3155. [GCC_USB30_SEC_BCR] = { 0x9e000 },
  3156. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3157. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3158. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3159. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3160. };
  3161. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3162. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3163. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3164. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3165. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3166. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3167. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3168. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  3169. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  3170. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3171. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3172. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3173. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3174. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3175. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3176. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  3177. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  3178. };
  3179. static const struct regmap_config gcc_sc7280_regmap_config = {
  3180. .reg_bits = 32,
  3181. .reg_stride = 4,
  3182. .val_bits = 32,
  3183. .max_register = 0x9f128,
  3184. .fast_io = true,
  3185. };
  3186. static const struct qcom_cc_desc gcc_sc7280_desc = {
  3187. .config = &gcc_sc7280_regmap_config,
  3188. .clks = gcc_sc7280_clocks,
  3189. .num_clks = ARRAY_SIZE(gcc_sc7280_clocks),
  3190. .resets = gcc_sc7280_resets,
  3191. .num_resets = ARRAY_SIZE(gcc_sc7280_resets),
  3192. .gdscs = gcc_sc7280_gdscs,
  3193. .num_gdscs = ARRAY_SIZE(gcc_sc7280_gdscs),
  3194. };
  3195. static const struct of_device_id gcc_sc7280_match_table[] = {
  3196. { .compatible = "qcom,gcc-sc7280" },
  3197. { }
  3198. };
  3199. MODULE_DEVICE_TABLE(of, gcc_sc7280_match_table);
  3200. static int gcc_sc7280_probe(struct platform_device *pdev)
  3201. {
  3202. struct regmap *regmap;
  3203. int ret;
  3204. regmap = qcom_cc_map(pdev, &gcc_sc7280_desc);
  3205. if (IS_ERR(regmap))
  3206. return PTR_ERR(regmap);
  3207. /* Keep some clocks always-on */
  3208. qcom_branch_set_clk_en(regmap, 0x26004);/* GCC_CAMERA_AHB_CLK */
  3209. qcom_branch_set_clk_en(regmap, 0x26028);/* GCC_CAMERA_XO_CLK */
  3210. qcom_branch_set_clk_en(regmap, 0x27004);/* GCC_DISP_AHB_CLK */
  3211. qcom_branch_set_clk_en(regmap, 0x2701c);/* GCC_DISP_XO_CLK */
  3212. qcom_branch_set_clk_en(regmap, 0x28004);/* GCC_VIDEO_AHB_CLK */
  3213. qcom_branch_set_clk_en(regmap, 0x28014);/* GCC_VIDEO_XO_CLK */
  3214. qcom_branch_set_clk_en(regmap, 0x71004);/* GCC_GPU_CFG_AHB_CLK */
  3215. regmap_update_bits(regmap, 0x7100C, BIT(13), BIT(13));
  3216. /* FORCE_MEM_CORE_ON for ufs phy ice core clocks */
  3217. qcom_branch_set_force_mem_core(regmap, gcc_ufs_phy_ice_core_clk, true);
  3218. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3219. ARRAY_SIZE(gcc_dfs_clocks));
  3220. if (ret)
  3221. return ret;
  3222. return qcom_cc_really_probe(&pdev->dev, &gcc_sc7280_desc, regmap);
  3223. }
  3224. static struct platform_driver gcc_sc7280_driver = {
  3225. .probe = gcc_sc7280_probe,
  3226. .driver = {
  3227. .name = "gcc-sc7280",
  3228. .of_match_table = gcc_sc7280_match_table,
  3229. },
  3230. };
  3231. static int __init gcc_sc7280_init(void)
  3232. {
  3233. return platform_driver_register(&gcc_sc7280_driver);
  3234. }
  3235. subsys_initcall(gcc_sc7280_init);
  3236. static void __exit gcc_sc7280_exit(void)
  3237. {
  3238. platform_driver_unregister(&gcc_sc7280_driver);
  3239. }
  3240. module_exit(gcc_sc7280_exit);
  3241. MODULE_DESCRIPTION("QTI GCC SC7280 Driver");
  3242. MODULE_LICENSE("GPL v2");