gcc-sc8180x.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2020-2021, Linaro Ltd.
  5. */
  6. #include <linux/bitops.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/err.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-sc8180x.h>
  16. #include "common.h"
  17. #include "clk-alpha-pll.h"
  18. #include "clk-branch.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-regmap.h"
  22. #include "gdsc.h"
  23. #include "reset.h"
  24. enum {
  25. P_AUD_REF_CLK,
  26. P_BI_TCXO,
  27. P_GPLL0_OUT_EVEN,
  28. P_GPLL0_OUT_MAIN,
  29. P_GPLL1_OUT_MAIN,
  30. P_GPLL2_OUT_MAIN,
  31. P_GPLL4_OUT_MAIN,
  32. P_GPLL5_OUT_MAIN,
  33. P_GPLL7_OUT_MAIN,
  34. P_GPLL9_OUT_MAIN,
  35. P_SLEEP_CLK,
  36. };
  37. static const struct pll_vco trion_vco[] = {
  38. { 249600000, 2000000000, 0 },
  39. };
  40. static struct clk_alpha_pll gpll0 = {
  41. .offset = 0x0,
  42. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  43. .vco_table = trion_vco,
  44. .num_vco = ARRAY_SIZE(trion_vco),
  45. .clkr = {
  46. .enable_reg = 0x52000,
  47. .enable_mask = BIT(0),
  48. .hw.init = &(struct clk_init_data){
  49. .name = "gpll0",
  50. .parent_data = &(const struct clk_parent_data){
  51. .fw_name = "bi_tcxo",
  52. },
  53. .num_parents = 1,
  54. .ops = &clk_alpha_pll_fixed_trion_ops,
  55. },
  56. },
  57. };
  58. static const struct clk_div_table post_div_table_trion_even[] = {
  59. { 0x0, 1 },
  60. { 0x1, 2 },
  61. { 0x3, 4 },
  62. { 0x7, 8 },
  63. { }
  64. };
  65. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  66. .offset = 0x0,
  67. .post_div_shift = 8,
  68. .post_div_table = post_div_table_trion_even,
  69. .num_post_div = ARRAY_SIZE(post_div_table_trion_even),
  70. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  71. .width = 4,
  72. .clkr.hw.init = &(struct clk_init_data){
  73. .name = "gpll0_out_even",
  74. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  75. .num_parents = 1,
  76. .ops = &clk_alpha_pll_postdiv_trion_ops,
  77. },
  78. };
  79. static struct clk_alpha_pll gpll1 = {
  80. .offset = 0x1000,
  81. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  82. .vco_table = trion_vco,
  83. .num_vco = ARRAY_SIZE(trion_vco),
  84. .clkr = {
  85. .enable_reg = 0x52000,
  86. .enable_mask = BIT(1),
  87. .hw.init = &(struct clk_init_data){
  88. .name = "gpll1",
  89. .parent_data = &(const struct clk_parent_data){
  90. .fw_name = "bi_tcxo",
  91. },
  92. .num_parents = 1,
  93. .ops = &clk_alpha_pll_fixed_trion_ops,
  94. },
  95. },
  96. };
  97. static struct clk_alpha_pll gpll4 = {
  98. .offset = 0x76000,
  99. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  100. .vco_table = trion_vco,
  101. .num_vco = ARRAY_SIZE(trion_vco),
  102. .clkr = {
  103. .enable_reg = 0x52000,
  104. .enable_mask = BIT(4),
  105. .hw.init = &(struct clk_init_data){
  106. .name = "gpll4",
  107. .parent_data = &(const struct clk_parent_data){
  108. .fw_name = "bi_tcxo",
  109. },
  110. .num_parents = 1,
  111. .ops = &clk_alpha_pll_fixed_trion_ops,
  112. },
  113. },
  114. };
  115. static struct clk_alpha_pll gpll7 = {
  116. .offset = 0x1a000,
  117. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  118. .vco_table = trion_vco,
  119. .num_vco = ARRAY_SIZE(trion_vco),
  120. .clkr = {
  121. .enable_reg = 0x52000,
  122. .enable_mask = BIT(7),
  123. .hw.init = &(struct clk_init_data){
  124. .name = "gpll7",
  125. .parent_data = &(const struct clk_parent_data){
  126. .fw_name = "bi_tcxo",
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_alpha_pll_fixed_trion_ops,
  130. },
  131. },
  132. };
  133. static struct clk_alpha_pll gpll9 = {
  134. .offset = 0x1c000,
  135. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  136. .clkr = {
  137. .enable_reg = 0x52000,
  138. .enable_mask = BIT(9),
  139. .hw.init = &(const struct clk_init_data) {
  140. .name = "gpll9",
  141. .parent_data = &(const struct clk_parent_data) {
  142. .fw_name = "bi_tcxo",
  143. },
  144. .num_parents = 1,
  145. .ops = &clk_alpha_pll_fixed_trion_ops,
  146. },
  147. },
  148. };
  149. static const struct parent_map gcc_parent_map_0[] = {
  150. { P_BI_TCXO, 0 },
  151. { P_GPLL0_OUT_MAIN, 1 },
  152. { P_GPLL0_OUT_EVEN, 6 },
  153. };
  154. static const struct clk_parent_data gcc_parents_0[] = {
  155. { .fw_name = "bi_tcxo" },
  156. { .hw = &gpll0.clkr.hw },
  157. { .hw = &gpll0_out_even.clkr.hw },
  158. };
  159. static const struct parent_map gcc_parent_map_1[] = {
  160. { P_BI_TCXO, 0 },
  161. { P_GPLL0_OUT_MAIN, 1 },
  162. { P_SLEEP_CLK, 5 },
  163. { P_GPLL0_OUT_EVEN, 6 },
  164. };
  165. static const struct clk_parent_data gcc_parents_1[] = {
  166. { .fw_name = "bi_tcxo", },
  167. { .hw = &gpll0.clkr.hw },
  168. { .fw_name = "sleep_clk", },
  169. { .hw = &gpll0_out_even.clkr.hw },
  170. };
  171. static const struct parent_map gcc_parent_map_2[] = {
  172. { P_BI_TCXO, 0 },
  173. { P_SLEEP_CLK, 5 },
  174. };
  175. static const struct clk_parent_data gcc_parents_2[] = {
  176. { .fw_name = "bi_tcxo", },
  177. { .fw_name = "sleep_clk", },
  178. };
  179. static const struct parent_map gcc_parent_map_3[] = {
  180. { P_BI_TCXO, 0 },
  181. { P_GPLL0_OUT_MAIN, 1 },
  182. { P_GPLL2_OUT_MAIN, 2 },
  183. { P_GPLL5_OUT_MAIN, 3 },
  184. { P_GPLL1_OUT_MAIN, 4 },
  185. { P_GPLL4_OUT_MAIN, 5 },
  186. { P_GPLL0_OUT_EVEN, 6 },
  187. };
  188. static const struct clk_parent_data gcc_parents_3[] = {
  189. { .fw_name = "bi_tcxo", },
  190. { .hw = &gpll0.clkr.hw },
  191. { .name = "gpll2" },
  192. { .name = "gpll5" },
  193. { .hw = &gpll1.clkr.hw },
  194. { .hw = &gpll4.clkr.hw },
  195. { .hw = &gpll0_out_even.clkr.hw },
  196. };
  197. static const struct parent_map gcc_parent_map_4[] = {
  198. { P_BI_TCXO, 0 },
  199. };
  200. static const struct clk_parent_data gcc_parents_4[] = {
  201. { .fw_name = "bi_tcxo", },
  202. };
  203. static const struct parent_map gcc_parent_map_5[] = {
  204. { P_BI_TCXO, 0 },
  205. { P_GPLL0_OUT_MAIN, 1 },
  206. };
  207. static const struct clk_parent_data gcc_parents_5[] = {
  208. { .fw_name = "bi_tcxo", },
  209. { .hw = &gpll0.clkr.hw },
  210. };
  211. static const struct parent_map gcc_parent_map_6[] = {
  212. { P_BI_TCXO, 0 },
  213. { P_GPLL0_OUT_MAIN, 1 },
  214. { P_GPLL7_OUT_MAIN, 3 },
  215. { P_GPLL0_OUT_EVEN, 6 },
  216. };
  217. static const struct clk_parent_data gcc_parents_6[] = {
  218. { .fw_name = "bi_tcxo", },
  219. { .hw = &gpll0.clkr.hw },
  220. { .hw = &gpll7.clkr.hw },
  221. { .hw = &gpll0_out_even.clkr.hw },
  222. };
  223. static const struct parent_map gcc_parent_map_7[] = {
  224. { P_BI_TCXO, 0 },
  225. { P_GPLL0_OUT_MAIN, 1 },
  226. { P_GPLL9_OUT_MAIN, 2 },
  227. { P_GPLL4_OUT_MAIN, 5 },
  228. { P_GPLL0_OUT_EVEN, 6 },
  229. };
  230. static const struct clk_parent_data gcc_parents_7[] = {
  231. { .fw_name = "bi_tcxo", },
  232. { .hw = &gpll0.clkr.hw },
  233. { .hw = &gpll9.clkr.hw },
  234. { .hw = &gpll4.clkr.hw },
  235. { .hw = &gpll0_out_even.clkr.hw },
  236. };
  237. static const struct parent_map gcc_parent_map_8[] = {
  238. { P_BI_TCXO, 0 },
  239. { P_GPLL0_OUT_MAIN, 1 },
  240. { P_AUD_REF_CLK, 2 },
  241. { P_GPLL0_OUT_EVEN, 6 },
  242. };
  243. static const struct clk_parent_data gcc_parents_8[] = {
  244. { .fw_name = "bi_tcxo", },
  245. { .hw = &gpll0.clkr.hw },
  246. { .name = "aud_ref_clk" },
  247. { .hw = &gpll0_out_even.clkr.hw },
  248. };
  249. static const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = {
  250. F(19200000, P_BI_TCXO, 1, 0, 0),
  251. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  252. F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  253. F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
  254. { }
  255. };
  256. static struct clk_rcg2 gcc_emac_ptp_clk_src = {
  257. .cmd_rcgr = 0x6038,
  258. .mnd_width = 0,
  259. .hid_width = 5,
  260. .parent_map = gcc_parent_map_6,
  261. .freq_tbl = ftbl_gcc_emac_ptp_clk_src,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "gcc_emac_ptp_clk_src",
  264. .parent_data = gcc_parents_6,
  265. .num_parents = ARRAY_SIZE(gcc_parents_6),
  266. .flags = CLK_SET_RATE_PARENT,
  267. .ops = &clk_rcg2_ops,
  268. },
  269. };
  270. static const struct freq_tbl ftbl_gcc_emac_rgmii_clk_src[] = {
  271. F(2500000, P_BI_TCXO, 1, 25, 192),
  272. F(5000000, P_BI_TCXO, 1, 25, 96),
  273. F(19200000, P_BI_TCXO, 1, 0, 0),
  274. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  275. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  276. F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  277. F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
  278. { }
  279. };
  280. static struct clk_rcg2 gcc_emac_rgmii_clk_src = {
  281. .cmd_rcgr = 0x601c,
  282. .mnd_width = 8,
  283. .hid_width = 5,
  284. .parent_map = gcc_parent_map_6,
  285. .freq_tbl = ftbl_gcc_emac_rgmii_clk_src,
  286. .clkr.hw.init = &(struct clk_init_data){
  287. .name = "gcc_emac_rgmii_clk_src",
  288. .parent_data = gcc_parents_6,
  289. .num_parents = ARRAY_SIZE(gcc_parents_6),
  290. .flags = CLK_SET_RATE_PARENT,
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  295. F(19200000, P_BI_TCXO, 1, 0, 0),
  296. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  297. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  298. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  299. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  300. { }
  301. };
  302. static struct clk_rcg2 gcc_gp1_clk_src = {
  303. .cmd_rcgr = 0x64004,
  304. .mnd_width = 8,
  305. .hid_width = 5,
  306. .parent_map = gcc_parent_map_1,
  307. .freq_tbl = ftbl_gcc_gp1_clk_src,
  308. .clkr.hw.init = &(struct clk_init_data){
  309. .name = "gcc_gp1_clk_src",
  310. .parent_data = gcc_parents_1,
  311. .num_parents = ARRAY_SIZE(gcc_parents_1),
  312. .flags = CLK_SET_RATE_PARENT,
  313. .ops = &clk_rcg2_ops,
  314. },
  315. };
  316. static struct clk_rcg2 gcc_gp2_clk_src = {
  317. .cmd_rcgr = 0x65004,
  318. .mnd_width = 8,
  319. .hid_width = 5,
  320. .parent_map = gcc_parent_map_1,
  321. .freq_tbl = ftbl_gcc_gp1_clk_src,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "gcc_gp2_clk_src",
  324. .parent_data = gcc_parents_1,
  325. .num_parents = ARRAY_SIZE(gcc_parents_1),
  326. .flags = CLK_SET_RATE_PARENT,
  327. .ops = &clk_rcg2_ops,
  328. },
  329. };
  330. static struct clk_rcg2 gcc_gp3_clk_src = {
  331. .cmd_rcgr = 0x66004,
  332. .mnd_width = 8,
  333. .hid_width = 5,
  334. .parent_map = gcc_parent_map_1,
  335. .freq_tbl = ftbl_gcc_gp1_clk_src,
  336. .clkr.hw.init = &(struct clk_init_data){
  337. .name = "gcc_gp3_clk_src",
  338. .parent_data = gcc_parents_1,
  339. .num_parents = ARRAY_SIZE(gcc_parents_1),
  340. .flags = CLK_SET_RATE_PARENT,
  341. .ops = &clk_rcg2_ops,
  342. },
  343. };
  344. static struct clk_rcg2 gcc_gp4_clk_src = {
  345. .cmd_rcgr = 0xbe004,
  346. .mnd_width = 8,
  347. .hid_width = 5,
  348. .parent_map = gcc_parent_map_1,
  349. .freq_tbl = ftbl_gcc_gp1_clk_src,
  350. .clkr.hw.init = &(struct clk_init_data){
  351. .name = "gcc_gp4_clk_src",
  352. .parent_data = gcc_parents_1,
  353. .num_parents = ARRAY_SIZE(gcc_parents_1),
  354. .flags = CLK_SET_RATE_PARENT,
  355. .ops = &clk_rcg2_ops,
  356. },
  357. };
  358. static struct clk_rcg2 gcc_gp5_clk_src = {
  359. .cmd_rcgr = 0xbf004,
  360. .mnd_width = 8,
  361. .hid_width = 5,
  362. .parent_map = gcc_parent_map_1,
  363. .freq_tbl = ftbl_gcc_gp1_clk_src,
  364. .clkr.hw.init = &(struct clk_init_data){
  365. .name = "gcc_gp5_clk_src",
  366. .parent_data = gcc_parents_1,
  367. .num_parents = ARRAY_SIZE(gcc_parents_1),
  368. .flags = CLK_SET_RATE_PARENT,
  369. .ops = &clk_rcg2_ops,
  370. },
  371. };
  372. static const struct freq_tbl ftbl_gcc_npu_axi_clk_src[] = {
  373. F(19200000, P_BI_TCXO, 1, 0, 0),
  374. F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
  375. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  376. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  377. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  378. F(403000000, P_GPLL4_OUT_MAIN, 2, 0, 0),
  379. F(533000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
  380. { }
  381. };
  382. static struct clk_rcg2 gcc_npu_axi_clk_src = {
  383. .cmd_rcgr = 0x4d014,
  384. .mnd_width = 0,
  385. .hid_width = 5,
  386. .parent_map = gcc_parent_map_3,
  387. .freq_tbl = ftbl_gcc_npu_axi_clk_src,
  388. .clkr.hw.init = &(struct clk_init_data){
  389. .name = "gcc_npu_axi_clk_src",
  390. .parent_data = gcc_parents_3,
  391. .num_parents = ARRAY_SIZE(gcc_parents_3),
  392. .flags = CLK_SET_RATE_PARENT,
  393. .ops = &clk_rcg2_ops,
  394. },
  395. };
  396. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  397. F(9600000, P_BI_TCXO, 2, 0, 0),
  398. F(19200000, P_BI_TCXO, 1, 0, 0),
  399. { }
  400. };
  401. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  402. .cmd_rcgr = 0x6b02c,
  403. .mnd_width = 16,
  404. .hid_width = 5,
  405. .parent_map = gcc_parent_map_2,
  406. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  407. .clkr.hw.init = &(struct clk_init_data){
  408. .name = "gcc_pcie_0_aux_clk_src",
  409. .parent_data = gcc_parents_2,
  410. .num_parents = ARRAY_SIZE(gcc_parents_2),
  411. .flags = CLK_SET_RATE_PARENT,
  412. .ops = &clk_rcg2_ops,
  413. },
  414. };
  415. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  416. .cmd_rcgr = 0x8d02c,
  417. .mnd_width = 16,
  418. .hid_width = 5,
  419. .parent_map = gcc_parent_map_2,
  420. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  421. .clkr.hw.init = &(struct clk_init_data){
  422. .name = "gcc_pcie_1_aux_clk_src",
  423. .parent_data = gcc_parents_2,
  424. .num_parents = ARRAY_SIZE(gcc_parents_2),
  425. .flags = CLK_SET_RATE_PARENT,
  426. .ops = &clk_rcg2_ops,
  427. },
  428. };
  429. static struct clk_rcg2 gcc_pcie_2_aux_clk_src = {
  430. .cmd_rcgr = 0x9d02c,
  431. .mnd_width = 16,
  432. .hid_width = 5,
  433. .parent_map = gcc_parent_map_2,
  434. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  435. .clkr.hw.init = &(struct clk_init_data){
  436. .name = "gcc_pcie_2_aux_clk_src",
  437. .parent_data = gcc_parents_2,
  438. .num_parents = ARRAY_SIZE(gcc_parents_2),
  439. .flags = CLK_SET_RATE_PARENT,
  440. .ops = &clk_rcg2_ops,
  441. },
  442. };
  443. static struct clk_rcg2 gcc_pcie_3_aux_clk_src = {
  444. .cmd_rcgr = 0xa302c,
  445. .mnd_width = 16,
  446. .hid_width = 5,
  447. .parent_map = gcc_parent_map_2,
  448. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  449. .clkr.hw.init = &(struct clk_init_data){
  450. .name = "gcc_pcie_3_aux_clk_src",
  451. .parent_data = gcc_parents_2,
  452. .num_parents = ARRAY_SIZE(gcc_parents_2),
  453. .flags = CLK_SET_RATE_PARENT,
  454. .ops = &clk_rcg2_ops,
  455. },
  456. };
  457. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  458. F(19200000, P_BI_TCXO, 1, 0, 0),
  459. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  460. { }
  461. };
  462. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  463. .cmd_rcgr = 0x6f014,
  464. .mnd_width = 0,
  465. .hid_width = 5,
  466. .parent_map = gcc_parent_map_0,
  467. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  468. .clkr.hw.init = &(struct clk_init_data){
  469. .name = "gcc_pcie_phy_refgen_clk_src",
  470. .parent_data = gcc_parents_0,
  471. .num_parents = ARRAY_SIZE(gcc_parents_0),
  472. .flags = CLK_SET_RATE_PARENT,
  473. .ops = &clk_rcg2_ops,
  474. },
  475. };
  476. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  477. F(9600000, P_BI_TCXO, 2, 0, 0),
  478. F(19200000, P_BI_TCXO, 1, 0, 0),
  479. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  480. { }
  481. };
  482. static struct clk_rcg2 gcc_pdm2_clk_src = {
  483. .cmd_rcgr = 0x33010,
  484. .mnd_width = 0,
  485. .hid_width = 5,
  486. .parent_map = gcc_parent_map_0,
  487. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  488. .clkr.hw.init = &(struct clk_init_data){
  489. .name = "gcc_pdm2_clk_src",
  490. .parent_data = gcc_parents_0,
  491. .num_parents = ARRAY_SIZE(gcc_parents_0),
  492. .flags = CLK_SET_RATE_PARENT,
  493. .ops = &clk_rcg2_ops,
  494. },
  495. };
  496. static const struct freq_tbl ftbl_gcc_qspi_1_core_clk_src[] = {
  497. F(19200000, P_BI_TCXO, 1, 0, 0),
  498. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  499. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  500. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  501. { }
  502. };
  503. static struct clk_rcg2 gcc_qspi_1_core_clk_src = {
  504. .cmd_rcgr = 0x4a00c,
  505. .mnd_width = 0,
  506. .hid_width = 5,
  507. .parent_map = gcc_parent_map_0,
  508. .freq_tbl = ftbl_gcc_qspi_1_core_clk_src,
  509. .clkr.hw.init = &(struct clk_init_data){
  510. .name = "gcc_qspi_1_core_clk_src",
  511. .parent_data = gcc_parents_0,
  512. .num_parents = ARRAY_SIZE(gcc_parents_0),
  513. .flags = CLK_SET_RATE_PARENT,
  514. .ops = &clk_rcg2_ops,
  515. },
  516. };
  517. static struct clk_rcg2 gcc_qspi_core_clk_src = {
  518. .cmd_rcgr = 0x4b008,
  519. .mnd_width = 0,
  520. .hid_width = 5,
  521. .parent_map = gcc_parent_map_0,
  522. .freq_tbl = ftbl_gcc_qspi_1_core_clk_src,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "gcc_qspi_core_clk_src",
  525. .parent_data = gcc_parents_0,
  526. .num_parents = ARRAY_SIZE(gcc_parents_0),
  527. .flags = CLK_SET_RATE_PARENT,
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  532. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  533. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  534. F(19200000, P_BI_TCXO, 1, 0, 0),
  535. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  536. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  537. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  538. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  539. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  540. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  541. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  542. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  543. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  544. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  545. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  546. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  547. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  548. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  549. { }
  550. };
  551. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  552. .name = "gcc_qupv3_wrap0_s0_clk_src",
  553. .parent_data = gcc_parents_0,
  554. .num_parents = ARRAY_SIZE(gcc_parents_0),
  555. .flags = CLK_SET_RATE_PARENT,
  556. .ops = &clk_rcg2_ops,
  557. };
  558. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  559. .cmd_rcgr = 0x17148,
  560. .mnd_width = 16,
  561. .hid_width = 5,
  562. .parent_map = gcc_parent_map_0,
  563. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  564. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  565. };
  566. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  567. .name = "gcc_qupv3_wrap0_s1_clk_src",
  568. .parent_data = gcc_parents_0,
  569. .num_parents = ARRAY_SIZE(gcc_parents_0),
  570. .flags = CLK_SET_RATE_PARENT,
  571. .ops = &clk_rcg2_ops,
  572. };
  573. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  574. .cmd_rcgr = 0x17278,
  575. .mnd_width = 16,
  576. .hid_width = 5,
  577. .parent_map = gcc_parent_map_0,
  578. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  579. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  580. };
  581. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  582. .name = "gcc_qupv3_wrap0_s2_clk_src",
  583. .parent_data = gcc_parents_0,
  584. .num_parents = ARRAY_SIZE(gcc_parents_0),
  585. .flags = CLK_SET_RATE_PARENT,
  586. .ops = &clk_rcg2_ops,
  587. };
  588. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  589. .cmd_rcgr = 0x173a8,
  590. .mnd_width = 16,
  591. .hid_width = 5,
  592. .parent_map = gcc_parent_map_0,
  593. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  594. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  595. };
  596. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  597. .name = "gcc_qupv3_wrap0_s3_clk_src",
  598. .parent_data = gcc_parents_0,
  599. .num_parents = ARRAY_SIZE(gcc_parents_0),
  600. .flags = CLK_SET_RATE_PARENT,
  601. .ops = &clk_rcg2_ops,
  602. };
  603. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  604. .cmd_rcgr = 0x174d8,
  605. .mnd_width = 16,
  606. .hid_width = 5,
  607. .parent_map = gcc_parent_map_0,
  608. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  609. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  610. };
  611. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  612. .name = "gcc_qupv3_wrap0_s4_clk_src",
  613. .parent_data = gcc_parents_0,
  614. .num_parents = ARRAY_SIZE(gcc_parents_0),
  615. .flags = CLK_SET_RATE_PARENT,
  616. .ops = &clk_rcg2_ops,
  617. };
  618. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  619. .cmd_rcgr = 0x17608,
  620. .mnd_width = 16,
  621. .hid_width = 5,
  622. .parent_map = gcc_parent_map_0,
  623. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  624. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  625. };
  626. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  627. .name = "gcc_qupv3_wrap0_s5_clk_src",
  628. .parent_data = gcc_parents_0,
  629. .num_parents = ARRAY_SIZE(gcc_parents_0),
  630. .flags = CLK_SET_RATE_PARENT,
  631. .ops = &clk_rcg2_ops,
  632. };
  633. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  634. .cmd_rcgr = 0x17738,
  635. .mnd_width = 16,
  636. .hid_width = 5,
  637. .parent_map = gcc_parent_map_0,
  638. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  639. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  640. };
  641. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  642. .name = "gcc_qupv3_wrap0_s6_clk_src",
  643. .parent_data = gcc_parents_0,
  644. .num_parents = ARRAY_SIZE(gcc_parents_0),
  645. .flags = CLK_SET_RATE_PARENT,
  646. .ops = &clk_rcg2_ops,
  647. };
  648. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  649. .cmd_rcgr = 0x17868,
  650. .mnd_width = 16,
  651. .hid_width = 5,
  652. .parent_map = gcc_parent_map_0,
  653. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  654. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  655. };
  656. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  657. .name = "gcc_qupv3_wrap0_s7_clk_src",
  658. .parent_data = gcc_parents_0,
  659. .num_parents = ARRAY_SIZE(gcc_parents_0),
  660. .flags = CLK_SET_RATE_PARENT,
  661. .ops = &clk_rcg2_ops,
  662. };
  663. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  664. .cmd_rcgr = 0x17998,
  665. .mnd_width = 16,
  666. .hid_width = 5,
  667. .parent_map = gcc_parent_map_0,
  668. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  669. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  670. };
  671. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  672. .name = "gcc_qupv3_wrap1_s0_clk_src",
  673. .parent_data = gcc_parents_0,
  674. .num_parents = ARRAY_SIZE(gcc_parents_0),
  675. .flags = CLK_SET_RATE_PARENT,
  676. .ops = &clk_rcg2_ops,
  677. };
  678. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  679. .cmd_rcgr = 0x18148,
  680. .mnd_width = 16,
  681. .hid_width = 5,
  682. .parent_map = gcc_parent_map_0,
  683. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  684. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  685. };
  686. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  687. .name = "gcc_qupv3_wrap1_s1_clk_src",
  688. .parent_data = gcc_parents_0,
  689. .num_parents = ARRAY_SIZE(gcc_parents_0),
  690. .flags = CLK_SET_RATE_PARENT,
  691. .ops = &clk_rcg2_ops,
  692. };
  693. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  694. .cmd_rcgr = 0x18278,
  695. .mnd_width = 16,
  696. .hid_width = 5,
  697. .parent_map = gcc_parent_map_0,
  698. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  699. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  700. };
  701. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  702. .name = "gcc_qupv3_wrap1_s2_clk_src",
  703. .parent_data = gcc_parents_0,
  704. .num_parents = ARRAY_SIZE(gcc_parents_0),
  705. .flags = CLK_SET_RATE_PARENT,
  706. .ops = &clk_rcg2_ops,
  707. };
  708. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  709. .cmd_rcgr = 0x183a8,
  710. .mnd_width = 16,
  711. .hid_width = 5,
  712. .parent_map = gcc_parent_map_0,
  713. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  714. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  715. };
  716. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  717. .name = "gcc_qupv3_wrap1_s3_clk_src",
  718. .parent_data = gcc_parents_0,
  719. .num_parents = ARRAY_SIZE(gcc_parents_0),
  720. .flags = CLK_SET_RATE_PARENT,
  721. .ops = &clk_rcg2_ops,
  722. };
  723. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  724. .cmd_rcgr = 0x184d8,
  725. .mnd_width = 16,
  726. .hid_width = 5,
  727. .parent_map = gcc_parent_map_0,
  728. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  729. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  730. };
  731. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  732. .name = "gcc_qupv3_wrap1_s4_clk_src",
  733. .parent_data = gcc_parents_0,
  734. .num_parents = ARRAY_SIZE(gcc_parents_0),
  735. .flags = CLK_SET_RATE_PARENT,
  736. .ops = &clk_rcg2_ops,
  737. };
  738. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  739. .cmd_rcgr = 0x18608,
  740. .mnd_width = 16,
  741. .hid_width = 5,
  742. .parent_map = gcc_parent_map_0,
  743. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  744. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  745. };
  746. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  747. .name = "gcc_qupv3_wrap1_s5_clk_src",
  748. .parent_data = gcc_parents_0,
  749. .num_parents = ARRAY_SIZE(gcc_parents_0),
  750. .flags = CLK_SET_RATE_PARENT,
  751. .ops = &clk_rcg2_ops,
  752. };
  753. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  754. .cmd_rcgr = 0x18738,
  755. .mnd_width = 16,
  756. .hid_width = 5,
  757. .parent_map = gcc_parent_map_0,
  758. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  759. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  760. };
  761. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  762. .name = "gcc_qupv3_wrap2_s0_clk_src",
  763. .parent_data = gcc_parents_0,
  764. .num_parents = ARRAY_SIZE(gcc_parents_0),
  765. .flags = CLK_SET_RATE_PARENT,
  766. .ops = &clk_rcg2_ops,
  767. };
  768. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  769. .cmd_rcgr = 0x1e148,
  770. .mnd_width = 16,
  771. .hid_width = 5,
  772. .parent_map = gcc_parent_map_0,
  773. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  774. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  775. };
  776. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  777. .name = "gcc_qupv3_wrap2_s1_clk_src",
  778. .parent_data = gcc_parents_0,
  779. .num_parents = ARRAY_SIZE(gcc_parents_0),
  780. .flags = CLK_SET_RATE_PARENT,
  781. .ops = &clk_rcg2_ops,
  782. };
  783. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  784. .cmd_rcgr = 0x1e278,
  785. .mnd_width = 16,
  786. .hid_width = 5,
  787. .parent_map = gcc_parent_map_0,
  788. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  789. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  790. };
  791. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  792. .name = "gcc_qupv3_wrap2_s2_clk_src",
  793. .parent_data = gcc_parents_0,
  794. .num_parents = ARRAY_SIZE(gcc_parents_0),
  795. .flags = CLK_SET_RATE_PARENT,
  796. .ops = &clk_rcg2_ops,
  797. };
  798. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  799. .cmd_rcgr = 0x1e3a8,
  800. .mnd_width = 16,
  801. .hid_width = 5,
  802. .parent_map = gcc_parent_map_0,
  803. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  804. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  805. };
  806. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  807. .name = "gcc_qupv3_wrap2_s3_clk_src",
  808. .parent_data = gcc_parents_0,
  809. .num_parents = ARRAY_SIZE(gcc_parents_0),
  810. .flags = CLK_SET_RATE_PARENT,
  811. .ops = &clk_rcg2_ops,
  812. };
  813. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  814. .cmd_rcgr = 0x1e4d8,
  815. .mnd_width = 16,
  816. .hid_width = 5,
  817. .parent_map = gcc_parent_map_0,
  818. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  819. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  820. };
  821. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  822. .name = "gcc_qupv3_wrap2_s4_clk_src",
  823. .parent_data = gcc_parents_0,
  824. .num_parents = ARRAY_SIZE(gcc_parents_0),
  825. .flags = CLK_SET_RATE_PARENT,
  826. .ops = &clk_rcg2_ops,
  827. };
  828. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  829. .cmd_rcgr = 0x1e608,
  830. .mnd_width = 16,
  831. .hid_width = 5,
  832. .parent_map = gcc_parent_map_0,
  833. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  834. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  835. };
  836. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  837. .name = "gcc_qupv3_wrap2_s5_clk_src",
  838. .parent_data = gcc_parents_0,
  839. .num_parents = ARRAY_SIZE(gcc_parents_0),
  840. .flags = CLK_SET_RATE_PARENT,
  841. .ops = &clk_rcg2_ops,
  842. };
  843. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  844. .cmd_rcgr = 0x1e738,
  845. .mnd_width = 16,
  846. .hid_width = 5,
  847. .parent_map = gcc_parent_map_0,
  848. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  849. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  850. };
  851. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  852. F(400000, P_BI_TCXO, 12, 1, 4),
  853. F(9600000, P_BI_TCXO, 2, 0, 0),
  854. F(19200000, P_BI_TCXO, 1, 0, 0),
  855. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  856. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  857. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  858. F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0),
  859. { }
  860. };
  861. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  862. .cmd_rcgr = 0x1400c,
  863. .mnd_width = 8,
  864. .hid_width = 5,
  865. .parent_map = gcc_parent_map_7,
  866. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "gcc_sdcc2_apps_clk_src",
  869. .parent_data = gcc_parents_7,
  870. .num_parents = ARRAY_SIZE(gcc_parents_7),
  871. .flags = CLK_SET_RATE_PARENT,
  872. .ops = &clk_rcg2_floor_ops,
  873. },
  874. };
  875. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  876. F(400000, P_BI_TCXO, 12, 1, 4),
  877. F(9600000, P_BI_TCXO, 2, 0, 0),
  878. F(19200000, P_BI_TCXO, 1, 0, 0),
  879. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  880. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  881. { }
  882. };
  883. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  884. .cmd_rcgr = 0x1600c,
  885. .mnd_width = 8,
  886. .hid_width = 5,
  887. .parent_map = gcc_parent_map_5,
  888. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  889. .clkr.hw.init = &(struct clk_init_data){
  890. .name = "gcc_sdcc4_apps_clk_src",
  891. .parent_data = gcc_parents_5,
  892. .num_parents = ARRAY_SIZE(gcc_parents_5),
  893. .flags = CLK_SET_RATE_PARENT,
  894. .ops = &clk_rcg2_floor_ops,
  895. },
  896. };
  897. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  898. F(105495, P_BI_TCXO, 2, 1, 91),
  899. { }
  900. };
  901. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  902. .cmd_rcgr = 0x36010,
  903. .mnd_width = 8,
  904. .hid_width = 5,
  905. .parent_map = gcc_parent_map_8,
  906. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  907. .clkr.hw.init = &(struct clk_init_data){
  908. .name = "gcc_tsif_ref_clk_src",
  909. .parent_data = gcc_parents_8,
  910. .num_parents = ARRAY_SIZE(gcc_parents_8),
  911. .flags = CLK_SET_RATE_PARENT,
  912. .ops = &clk_rcg2_ops,
  913. },
  914. };
  915. static const struct freq_tbl ftbl_gcc_ufs_card_2_axi_clk_src[] = {
  916. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  917. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  918. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  919. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  920. { }
  921. };
  922. static struct clk_rcg2 gcc_ufs_card_2_axi_clk_src = {
  923. .cmd_rcgr = 0xa2020,
  924. .mnd_width = 8,
  925. .hid_width = 5,
  926. .parent_map = gcc_parent_map_0,
  927. .freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
  928. .clkr.hw.init = &(struct clk_init_data){
  929. .name = "gcc_ufs_card_2_axi_clk_src",
  930. .parent_data = gcc_parents_0,
  931. .num_parents = ARRAY_SIZE(gcc_parents_0),
  932. .flags = CLK_SET_RATE_PARENT,
  933. .ops = &clk_rcg2_ops,
  934. },
  935. };
  936. static struct clk_rcg2 gcc_ufs_card_2_ice_core_clk_src = {
  937. .cmd_rcgr = 0xa2060,
  938. .mnd_width = 0,
  939. .hid_width = 5,
  940. .parent_map = gcc_parent_map_0,
  941. .freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "gcc_ufs_card_2_ice_core_clk_src",
  944. .parent_data = gcc_parents_0,
  945. .num_parents = ARRAY_SIZE(gcc_parents_0),
  946. .flags = CLK_SET_RATE_PARENT,
  947. .ops = &clk_rcg2_ops,
  948. },
  949. };
  950. static const struct freq_tbl ftbl_gcc_ufs_card_2_phy_aux_clk_src[] = {
  951. F(19200000, P_BI_TCXO, 1, 0, 0),
  952. { }
  953. };
  954. static struct clk_rcg2 gcc_ufs_card_2_phy_aux_clk_src = {
  955. .cmd_rcgr = 0xa2094,
  956. .mnd_width = 0,
  957. .hid_width = 5,
  958. .parent_map = gcc_parent_map_4,
  959. .freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
  960. .clkr.hw.init = &(struct clk_init_data){
  961. .name = "gcc_ufs_card_2_phy_aux_clk_src",
  962. .parent_data = gcc_parents_4,
  963. .num_parents = ARRAY_SIZE(gcc_parents_4),
  964. .flags = CLK_SET_RATE_PARENT,
  965. .ops = &clk_rcg2_ops,
  966. },
  967. };
  968. static struct clk_rcg2 gcc_ufs_card_2_unipro_core_clk_src = {
  969. .cmd_rcgr = 0xa2078,
  970. .mnd_width = 0,
  971. .hid_width = 5,
  972. .parent_map = gcc_parent_map_0,
  973. .freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
  974. .clkr.hw.init = &(struct clk_init_data){
  975. .name = "gcc_ufs_card_2_unipro_core_clk_src",
  976. .parent_data = gcc_parents_0,
  977. .num_parents = ARRAY_SIZE(gcc_parents_0),
  978. .flags = CLK_SET_RATE_PARENT,
  979. .ops = &clk_rcg2_ops,
  980. },
  981. };
  982. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  983. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  984. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  985. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  986. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  987. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  988. { }
  989. };
  990. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  991. .cmd_rcgr = 0x75020,
  992. .mnd_width = 8,
  993. .hid_width = 5,
  994. .parent_map = gcc_parent_map_0,
  995. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  996. .clkr.hw.init = &(struct clk_init_data){
  997. .name = "gcc_ufs_card_axi_clk_src",
  998. .parent_data = gcc_parents_0,
  999. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1000. .flags = CLK_SET_RATE_PARENT,
  1001. .ops = &clk_rcg2_ops,
  1002. },
  1003. };
  1004. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  1005. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  1006. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1007. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  1008. { }
  1009. };
  1010. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  1011. .cmd_rcgr = 0x75060,
  1012. .mnd_width = 0,
  1013. .hid_width = 5,
  1014. .parent_map = gcc_parent_map_0,
  1015. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  1016. .clkr.hw.init = &(struct clk_init_data){
  1017. .name = "gcc_ufs_card_ice_core_clk_src",
  1018. .parent_data = gcc_parents_0,
  1019. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1020. .flags = CLK_SET_RATE_PARENT,
  1021. .ops = &clk_rcg2_ops,
  1022. },
  1023. };
  1024. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  1025. .cmd_rcgr = 0x75094,
  1026. .mnd_width = 0,
  1027. .hid_width = 5,
  1028. .parent_map = gcc_parent_map_4,
  1029. .freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
  1030. .clkr.hw.init = &(struct clk_init_data){
  1031. .name = "gcc_ufs_card_phy_aux_clk_src",
  1032. .parent_data = gcc_parents_4,
  1033. .num_parents = ARRAY_SIZE(gcc_parents_4),
  1034. .flags = CLK_SET_RATE_PARENT,
  1035. .ops = &clk_rcg2_ops,
  1036. },
  1037. };
  1038. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  1039. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  1040. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1041. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1042. { }
  1043. };
  1044. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  1045. .cmd_rcgr = 0x75078,
  1046. .mnd_width = 0,
  1047. .hid_width = 5,
  1048. .parent_map = gcc_parent_map_0,
  1049. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  1050. .clkr.hw.init = &(struct clk_init_data){
  1051. .name = "gcc_ufs_card_unipro_core_clk_src",
  1052. .parent_data = gcc_parents_0,
  1053. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1054. .flags = CLK_SET_RATE_PARENT,
  1055. .ops = &clk_rcg2_ops,
  1056. },
  1057. };
  1058. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  1059. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  1060. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  1061. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  1062. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1063. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  1064. { }
  1065. };
  1066. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1067. .cmd_rcgr = 0x77020,
  1068. .mnd_width = 8,
  1069. .hid_width = 5,
  1070. .parent_map = gcc_parent_map_0,
  1071. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  1072. .clkr.hw.init = &(struct clk_init_data){
  1073. .name = "gcc_ufs_phy_axi_clk_src",
  1074. .parent_data = gcc_parents_0,
  1075. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1076. .flags = CLK_SET_RATE_PARENT,
  1077. .ops = &clk_rcg2_ops,
  1078. },
  1079. };
  1080. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1081. .cmd_rcgr = 0x77060,
  1082. .mnd_width = 0,
  1083. .hid_width = 5,
  1084. .parent_map = gcc_parent_map_0,
  1085. .freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
  1086. .clkr.hw.init = &(struct clk_init_data){
  1087. .name = "gcc_ufs_phy_ice_core_clk_src",
  1088. .parent_data = gcc_parents_0,
  1089. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. };
  1094. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1095. .cmd_rcgr = 0x77094,
  1096. .mnd_width = 0,
  1097. .hid_width = 5,
  1098. .parent_map = gcc_parent_map_4,
  1099. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1100. .clkr.hw.init = &(struct clk_init_data){
  1101. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1102. .parent_data = gcc_parents_4,
  1103. .num_parents = ARRAY_SIZE(gcc_parents_4),
  1104. .flags = CLK_SET_RATE_PARENT,
  1105. .ops = &clk_rcg2_ops,
  1106. },
  1107. };
  1108. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1109. .cmd_rcgr = 0x77078,
  1110. .mnd_width = 0,
  1111. .hid_width = 5,
  1112. .parent_map = gcc_parent_map_0,
  1113. .freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
  1114. .clkr.hw.init = &(struct clk_init_data){
  1115. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1116. .parent_data = gcc_parents_0,
  1117. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1118. .flags = CLK_SET_RATE_PARENT,
  1119. .ops = &clk_rcg2_ops,
  1120. },
  1121. };
  1122. static const struct freq_tbl ftbl_gcc_usb30_mp_master_clk_src[] = {
  1123. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  1124. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  1125. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1126. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1127. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1128. { }
  1129. };
  1130. static struct clk_rcg2 gcc_usb30_mp_master_clk_src = {
  1131. .cmd_rcgr = 0xa601c,
  1132. .mnd_width = 8,
  1133. .hid_width = 5,
  1134. .parent_map = gcc_parent_map_0,
  1135. .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
  1136. .clkr.hw.init = &(struct clk_init_data){
  1137. .name = "gcc_usb30_mp_master_clk_src",
  1138. .parent_data = gcc_parents_0,
  1139. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1140. .flags = CLK_SET_RATE_PARENT,
  1141. .ops = &clk_rcg2_ops,
  1142. },
  1143. };
  1144. static const struct freq_tbl ftbl_gcc_usb30_mp_mock_utmi_clk_src[] = {
  1145. F(19200000, P_BI_TCXO, 1, 0, 0),
  1146. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  1147. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  1148. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1149. { }
  1150. };
  1151. static struct clk_rcg2 gcc_usb30_mp_mock_utmi_clk_src = {
  1152. .cmd_rcgr = 0xa6034,
  1153. .mnd_width = 0,
  1154. .hid_width = 5,
  1155. .parent_map = gcc_parent_map_0,
  1156. .freq_tbl = ftbl_gcc_usb30_mp_mock_utmi_clk_src,
  1157. .clkr.hw.init = &(struct clk_init_data){
  1158. .name = "gcc_usb30_mp_mock_utmi_clk_src",
  1159. .parent_data = gcc_parents_0,
  1160. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1161. .flags = CLK_SET_RATE_PARENT,
  1162. .ops = &clk_rcg2_ops,
  1163. },
  1164. };
  1165. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1166. .cmd_rcgr = 0xf01c,
  1167. .mnd_width = 8,
  1168. .hid_width = 5,
  1169. .parent_map = gcc_parent_map_0,
  1170. .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
  1171. .clkr.hw.init = &(struct clk_init_data){
  1172. .name = "gcc_usb30_prim_master_clk_src",
  1173. .parent_data = gcc_parents_0,
  1174. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1175. .flags = CLK_SET_RATE_PARENT,
  1176. .ops = &clk_rcg2_ops,
  1177. },
  1178. };
  1179. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1180. .cmd_rcgr = 0xf034,
  1181. .mnd_width = 0,
  1182. .hid_width = 5,
  1183. .parent_map = gcc_parent_map_0,
  1184. .freq_tbl = ftbl_gcc_usb30_mp_mock_utmi_clk_src,
  1185. .clkr.hw.init = &(struct clk_init_data){
  1186. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1187. .parent_data = gcc_parents_0,
  1188. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1189. .flags = CLK_SET_RATE_PARENT,
  1190. .ops = &clk_rcg2_ops,
  1191. },
  1192. };
  1193. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  1194. .cmd_rcgr = 0x1001c,
  1195. .mnd_width = 8,
  1196. .hid_width = 5,
  1197. .parent_map = gcc_parent_map_0,
  1198. .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
  1199. .clkr.hw.init = &(struct clk_init_data){
  1200. .name = "gcc_usb30_sec_master_clk_src",
  1201. .parent_data = gcc_parents_0,
  1202. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. .ops = &clk_rcg2_ops,
  1205. },
  1206. };
  1207. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  1208. .cmd_rcgr = 0x10034,
  1209. .mnd_width = 0,
  1210. .hid_width = 5,
  1211. .parent_map = gcc_parent_map_0,
  1212. .freq_tbl = ftbl_gcc_usb30_mp_mock_utmi_clk_src,
  1213. .clkr.hw.init = &(struct clk_init_data){
  1214. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  1215. .parent_data = gcc_parents_0,
  1216. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1217. .flags = CLK_SET_RATE_PARENT,
  1218. .ops = &clk_rcg2_ops,
  1219. },
  1220. };
  1221. static struct clk_rcg2 gcc_usb3_mp_phy_aux_clk_src = {
  1222. .cmd_rcgr = 0xa6068,
  1223. .mnd_width = 0,
  1224. .hid_width = 5,
  1225. .parent_map = gcc_parent_map_2,
  1226. .freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
  1227. .clkr.hw.init = &(struct clk_init_data){
  1228. .name = "gcc_usb3_mp_phy_aux_clk_src",
  1229. .parent_data = gcc_parents_2,
  1230. .num_parents = ARRAY_SIZE(gcc_parents_2),
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_rcg2_ops,
  1233. },
  1234. };
  1235. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1236. .cmd_rcgr = 0xf060,
  1237. .mnd_width = 0,
  1238. .hid_width = 5,
  1239. .parent_map = gcc_parent_map_2,
  1240. .freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
  1241. .clkr.hw.init = &(struct clk_init_data){
  1242. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1243. .parent_data = gcc_parents_2,
  1244. .num_parents = ARRAY_SIZE(gcc_parents_2),
  1245. .flags = CLK_SET_RATE_PARENT,
  1246. .ops = &clk_rcg2_ops,
  1247. },
  1248. };
  1249. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  1250. .cmd_rcgr = 0x10060,
  1251. .mnd_width = 0,
  1252. .hid_width = 5,
  1253. .parent_map = gcc_parent_map_2,
  1254. .freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
  1255. .clkr.hw.init = &(struct clk_init_data){
  1256. .name = "gcc_usb3_sec_phy_aux_clk_src",
  1257. .parent_data = gcc_parents_2,
  1258. .num_parents = ARRAY_SIZE(gcc_parents_2),
  1259. .flags = CLK_SET_RATE_PARENT,
  1260. .ops = &clk_rcg2_ops,
  1261. },
  1262. };
  1263. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  1264. .halt_reg = 0x90018,
  1265. .halt_check = BRANCH_HALT,
  1266. .clkr = {
  1267. .enable_reg = 0x90018,
  1268. .enable_mask = BIT(0),
  1269. .hw.init = &(struct clk_init_data){
  1270. .name = "gcc_aggre_noc_pcie_tbu_clk",
  1271. .ops = &clk_branch2_ops,
  1272. },
  1273. },
  1274. };
  1275. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  1276. .halt_reg = 0x750c0,
  1277. .halt_check = BRANCH_HALT,
  1278. .hwcg_reg = 0x750c0,
  1279. .hwcg_bit = 1,
  1280. .clkr = {
  1281. .enable_reg = 0x750c0,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(struct clk_init_data){
  1284. .name = "gcc_aggre_ufs_card_axi_clk",
  1285. .parent_hws = (const struct clk_hw *[]){
  1286. &gcc_ufs_card_axi_clk_src.clkr.hw
  1287. },
  1288. .num_parents = 1,
  1289. .flags = CLK_SET_RATE_PARENT,
  1290. .ops = &clk_branch2_ops,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
  1295. .halt_reg = 0x750c0,
  1296. .halt_check = BRANCH_HALT,
  1297. .hwcg_reg = 0x750c0,
  1298. .hwcg_bit = 1,
  1299. .clkr = {
  1300. .enable_reg = 0x750c0,
  1301. .enable_mask = BIT(1),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
  1304. .parent_hws = (const struct clk_hw *[]){
  1305. &gcc_aggre_ufs_card_axi_clk.clkr.hw
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch_simple_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1314. .halt_reg = 0x770c0,
  1315. .halt_check = BRANCH_HALT,
  1316. .hwcg_reg = 0x770c0,
  1317. .hwcg_bit = 1,
  1318. .clkr = {
  1319. .enable_reg = 0x770c0,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data){
  1322. .name = "gcc_aggre_ufs_phy_axi_clk",
  1323. .parent_hws = (const struct clk_hw *[]){
  1324. &gcc_ufs_phy_axi_clk_src.clkr.hw
  1325. },
  1326. .num_parents = 1,
  1327. .flags = CLK_SET_RATE_PARENT,
  1328. .ops = &clk_branch2_ops,
  1329. },
  1330. },
  1331. };
  1332. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  1333. .halt_reg = 0x770c0,
  1334. .halt_check = BRANCH_HALT,
  1335. .hwcg_reg = 0x770c0,
  1336. .hwcg_bit = 1,
  1337. .clkr = {
  1338. .enable_reg = 0x770c0,
  1339. .enable_mask = BIT(1),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  1342. .parent_hws = (const struct clk_hw *[]){
  1343. &gcc_aggre_ufs_phy_axi_clk.clkr.hw
  1344. },
  1345. .num_parents = 1,
  1346. .flags = CLK_SET_RATE_PARENT,
  1347. .ops = &clk_branch_simple_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_aggre_usb3_mp_axi_clk = {
  1352. .halt_reg = 0xa6084,
  1353. .halt_check = BRANCH_HALT,
  1354. .clkr = {
  1355. .enable_reg = 0xa6084,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_aggre_usb3_mp_axi_clk",
  1359. .parent_hws = (const struct clk_hw *[]){
  1360. &gcc_usb30_mp_master_clk_src.clkr.hw
  1361. },
  1362. .num_parents = 1,
  1363. .flags = CLK_SET_RATE_PARENT,
  1364. .ops = &clk_branch2_ops,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1369. .halt_reg = 0xf07c,
  1370. .halt_check = BRANCH_HALT,
  1371. .clkr = {
  1372. .enable_reg = 0xf07c,
  1373. .enable_mask = BIT(0),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_aggre_usb3_prim_axi_clk",
  1376. .parent_hws = (const struct clk_hw *[]){
  1377. &gcc_usb30_prim_master_clk_src.clkr.hw
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_branch2_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  1386. .halt_reg = 0x1007c,
  1387. .halt_check = BRANCH_HALT,
  1388. .clkr = {
  1389. .enable_reg = 0x1007c,
  1390. .enable_mask = BIT(0),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "gcc_aggre_usb3_sec_axi_clk",
  1393. .parent_hws = (const struct clk_hw *[]){
  1394. &gcc_usb30_sec_master_clk_src.clkr.hw
  1395. },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1403. .halt_reg = 0x38004,
  1404. .halt_check = BRANCH_HALT_VOTED,
  1405. .hwcg_reg = 0x38004,
  1406. .hwcg_bit = 1,
  1407. .clkr = {
  1408. .enable_reg = 0x52004,
  1409. .enable_mask = BIT(10),
  1410. .hw.init = &(struct clk_init_data){
  1411. .name = "gcc_boot_rom_ahb_clk",
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch gcc_camera_hf_axi_clk = {
  1417. .halt_reg = 0xb030,
  1418. .halt_check = BRANCH_HALT,
  1419. .clkr = {
  1420. .enable_reg = 0xb030,
  1421. .enable_mask = BIT(0),
  1422. .hw.init = &(struct clk_init_data){
  1423. .name = "gcc_camera_hf_axi_clk",
  1424. .ops = &clk_branch2_ops,
  1425. },
  1426. },
  1427. };
  1428. static struct clk_branch gcc_camera_sf_axi_clk = {
  1429. .halt_reg = 0xb034,
  1430. .halt_check = BRANCH_HALT,
  1431. .clkr = {
  1432. .enable_reg = 0xb034,
  1433. .enable_mask = BIT(0),
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "gcc_camera_sf_axi_clk",
  1436. .ops = &clk_branch2_ops,
  1437. },
  1438. },
  1439. };
  1440. static struct clk_branch gcc_cfg_noc_usb3_mp_axi_clk = {
  1441. .halt_reg = 0xa609c,
  1442. .halt_check = BRANCH_HALT,
  1443. .clkr = {
  1444. .enable_reg = 0xa609c,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "gcc_cfg_noc_usb3_mp_axi_clk",
  1448. .parent_hws = (const struct clk_hw *[]){
  1449. &gcc_usb30_mp_master_clk_src.clkr.hw
  1450. },
  1451. .num_parents = 1,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. .ops = &clk_branch2_ops,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1458. .halt_reg = 0xf078,
  1459. .halt_check = BRANCH_HALT,
  1460. .clkr = {
  1461. .enable_reg = 0xf078,
  1462. .enable_mask = BIT(0),
  1463. .hw.init = &(struct clk_init_data){
  1464. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1465. .parent_hws = (const struct clk_hw *[]){
  1466. &gcc_usb30_prim_master_clk_src.clkr.hw
  1467. },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1475. .halt_reg = 0x10078,
  1476. .halt_check = BRANCH_HALT,
  1477. .clkr = {
  1478. .enable_reg = 0x10078,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1482. .parent_hws = (const struct clk_hw *[]){
  1483. &gcc_usb30_sec_master_clk_src.clkr.hw
  1484. },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1492. .halt_reg = 0x48008,
  1493. .halt_check = BRANCH_HALT,
  1494. .clkr = {
  1495. .enable_reg = 0x48008,
  1496. .enable_mask = BIT(0),
  1497. .hw.init = &(struct clk_init_data){
  1498. .name = "gcc_cpuss_rbcpr_clk",
  1499. .ops = &clk_branch2_ops,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1504. .halt_reg = 0x71154,
  1505. .halt_check = BRANCH_VOTED,
  1506. .clkr = {
  1507. .enable_reg = 0x71154,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(struct clk_init_data){
  1510. .name = "gcc_ddrss_gpu_axi_clk",
  1511. .ops = &clk_branch2_ops,
  1512. },
  1513. },
  1514. };
  1515. static struct clk_branch gcc_disp_hf_axi_clk = {
  1516. .halt_reg = 0xb038,
  1517. .halt_check = BRANCH_HALT,
  1518. .clkr = {
  1519. .enable_reg = 0xb038,
  1520. .enable_mask = BIT(0),
  1521. .hw.init = &(struct clk_init_data){
  1522. .name = "gcc_disp_hf_axi_clk",
  1523. .ops = &clk_branch2_ops,
  1524. },
  1525. },
  1526. };
  1527. static struct clk_branch gcc_disp_sf_axi_clk = {
  1528. .halt_reg = 0xb03c,
  1529. .halt_check = BRANCH_HALT,
  1530. .clkr = {
  1531. .enable_reg = 0xb03c,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_disp_sf_axi_clk",
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch gcc_emac_axi_clk = {
  1540. .halt_reg = 0x6010,
  1541. .halt_check = BRANCH_HALT,
  1542. .clkr = {
  1543. .enable_reg = 0x6010,
  1544. .enable_mask = BIT(0),
  1545. .hw.init = &(struct clk_init_data){
  1546. .name = "gcc_emac_axi_clk",
  1547. .ops = &clk_branch2_ops,
  1548. },
  1549. },
  1550. };
  1551. static struct clk_branch gcc_emac_ptp_clk = {
  1552. .halt_reg = 0x6034,
  1553. .halt_check = BRANCH_HALT,
  1554. .clkr = {
  1555. .enable_reg = 0x6034,
  1556. .enable_mask = BIT(0),
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "gcc_emac_ptp_clk",
  1559. .parent_hws = (const struct clk_hw *[]){
  1560. &gcc_emac_ptp_clk_src.clkr.hw
  1561. },
  1562. .num_parents = 1,
  1563. .flags = CLK_SET_RATE_PARENT,
  1564. .ops = &clk_branch2_ops,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_branch gcc_emac_rgmii_clk = {
  1569. .halt_reg = 0x6018,
  1570. .halt_check = BRANCH_HALT,
  1571. .clkr = {
  1572. .enable_reg = 0x6018,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "gcc_emac_rgmii_clk",
  1576. .parent_hws = (const struct clk_hw *[]){
  1577. &gcc_emac_rgmii_clk_src.clkr.hw
  1578. },
  1579. .num_parents = 1,
  1580. .flags = CLK_SET_RATE_PARENT,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch gcc_emac_slv_ahb_clk = {
  1586. .halt_reg = 0x6014,
  1587. .halt_check = BRANCH_HALT,
  1588. .hwcg_reg = 0x6014,
  1589. .hwcg_bit = 1,
  1590. .clkr = {
  1591. .enable_reg = 0x6014,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "gcc_emac_slv_ahb_clk",
  1595. .ops = &clk_branch2_ops,
  1596. },
  1597. },
  1598. };
  1599. static struct clk_branch gcc_gp1_clk = {
  1600. .halt_reg = 0x64000,
  1601. .halt_check = BRANCH_HALT,
  1602. .clkr = {
  1603. .enable_reg = 0x64000,
  1604. .enable_mask = BIT(0),
  1605. .hw.init = &(struct clk_init_data){
  1606. .name = "gcc_gp1_clk",
  1607. .parent_hws = (const struct clk_hw *[]){
  1608. &gcc_gp1_clk_src.clkr.hw
  1609. },
  1610. .num_parents = 1,
  1611. .flags = CLK_SET_RATE_PARENT,
  1612. .ops = &clk_branch2_ops,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_branch gcc_gp2_clk = {
  1617. .halt_reg = 0x65000,
  1618. .halt_check = BRANCH_HALT,
  1619. .clkr = {
  1620. .enable_reg = 0x65000,
  1621. .enable_mask = BIT(0),
  1622. .hw.init = &(struct clk_init_data){
  1623. .name = "gcc_gp2_clk",
  1624. .parent_hws = (const struct clk_hw *[]){
  1625. &gcc_gp2_clk_src.clkr.hw
  1626. },
  1627. .num_parents = 1,
  1628. .flags = CLK_SET_RATE_PARENT,
  1629. .ops = &clk_branch2_ops,
  1630. },
  1631. },
  1632. };
  1633. static struct clk_branch gcc_gp3_clk = {
  1634. .halt_reg = 0x66000,
  1635. .halt_check = BRANCH_HALT,
  1636. .clkr = {
  1637. .enable_reg = 0x66000,
  1638. .enable_mask = BIT(0),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "gcc_gp3_clk",
  1641. .parent_hws = (const struct clk_hw *[]){
  1642. &gcc_gp3_clk_src.clkr.hw
  1643. },
  1644. .num_parents = 1,
  1645. .flags = CLK_SET_RATE_PARENT,
  1646. .ops = &clk_branch2_ops,
  1647. },
  1648. },
  1649. };
  1650. static struct clk_branch gcc_gp4_clk = {
  1651. .halt_reg = 0xbe000,
  1652. .halt_check = BRANCH_HALT,
  1653. .clkr = {
  1654. .enable_reg = 0xbe000,
  1655. .enable_mask = BIT(0),
  1656. .hw.init = &(struct clk_init_data){
  1657. .name = "gcc_gp4_clk",
  1658. .parent_hws = (const struct clk_hw *[]){
  1659. &gcc_gp4_clk_src.clkr.hw
  1660. },
  1661. .num_parents = 1,
  1662. .flags = CLK_SET_RATE_PARENT,
  1663. .ops = &clk_branch2_ops,
  1664. },
  1665. },
  1666. };
  1667. static struct clk_branch gcc_gp5_clk = {
  1668. .halt_reg = 0xbf000,
  1669. .halt_check = BRANCH_HALT,
  1670. .clkr = {
  1671. .enable_reg = 0xbf000,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "gcc_gp5_clk",
  1675. .parent_hws = (const struct clk_hw *[]){
  1676. &gcc_gp5_clk_src.clkr.hw
  1677. },
  1678. .num_parents = 1,
  1679. .flags = CLK_SET_RATE_PARENT,
  1680. .ops = &clk_branch2_ops,
  1681. },
  1682. },
  1683. };
  1684. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1685. .halt_check = BRANCH_HALT_DELAY,
  1686. .clkr = {
  1687. .enable_reg = 0x52004,
  1688. .enable_mask = BIT(15),
  1689. .hw.init = &(struct clk_init_data){
  1690. .name = "gcc_gpu_gpll0_clk_src",
  1691. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  1692. .num_parents = 1,
  1693. .flags = CLK_SET_RATE_PARENT,
  1694. .ops = &clk_branch2_ops,
  1695. },
  1696. },
  1697. };
  1698. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1699. .halt_check = BRANCH_HALT_DELAY,
  1700. .clkr = {
  1701. .enable_reg = 0x52004,
  1702. .enable_mask = BIT(16),
  1703. .hw.init = &(struct clk_init_data){
  1704. .name = "gcc_gpu_gpll0_div_clk_src",
  1705. .parent_hws = (const struct clk_hw *[]){
  1706. &gpll0_out_even.clkr.hw
  1707. },
  1708. .num_parents = 1,
  1709. .flags = CLK_SET_RATE_PARENT,
  1710. .ops = &clk_branch2_ops,
  1711. },
  1712. },
  1713. };
  1714. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1715. .halt_reg = 0x7100c,
  1716. .halt_check = BRANCH_VOTED,
  1717. .clkr = {
  1718. .enable_reg = 0x7100c,
  1719. .enable_mask = BIT(0),
  1720. .hw.init = &(struct clk_init_data){
  1721. .name = "gcc_gpu_memnoc_gfx_clk",
  1722. .ops = &clk_branch2_ops,
  1723. },
  1724. },
  1725. };
  1726. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1727. .halt_reg = 0x71018,
  1728. .halt_check = BRANCH_HALT,
  1729. .clkr = {
  1730. .enable_reg = 0x71018,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data){
  1733. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch gcc_npu_at_clk = {
  1739. .halt_reg = 0x4d010,
  1740. .halt_check = BRANCH_VOTED,
  1741. .clkr = {
  1742. .enable_reg = 0x4d010,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "gcc_npu_at_clk",
  1746. .ops = &clk_branch2_ops,
  1747. },
  1748. },
  1749. };
  1750. static struct clk_branch gcc_npu_axi_clk = {
  1751. .halt_reg = 0x4d008,
  1752. .halt_check = BRANCH_VOTED,
  1753. .clkr = {
  1754. .enable_reg = 0x4d008,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "gcc_npu_axi_clk",
  1758. .parent_hws = (const struct clk_hw *[]){
  1759. &gcc_npu_axi_clk_src.clkr.hw
  1760. },
  1761. .num_parents = 1,
  1762. .flags = CLK_SET_RATE_PARENT,
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch gcc_npu_gpll0_clk_src = {
  1768. .halt_check = BRANCH_HALT_DELAY,
  1769. .clkr = {
  1770. .enable_reg = 0x52004,
  1771. .enable_mask = BIT(18),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "gcc_npu_gpll0_clk_src",
  1774. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch gcc_npu_gpll0_div_clk_src = {
  1782. .halt_check = BRANCH_HALT_DELAY,
  1783. .clkr = {
  1784. .enable_reg = 0x52004,
  1785. .enable_mask = BIT(19),
  1786. .hw.init = &(struct clk_init_data){
  1787. .name = "gcc_npu_gpll0_div_clk_src",
  1788. .parent_hws = (const struct clk_hw *[]){
  1789. &gpll0_out_even.clkr.hw
  1790. },
  1791. .num_parents = 1,
  1792. .flags = CLK_SET_RATE_PARENT,
  1793. .ops = &clk_branch2_ops,
  1794. },
  1795. },
  1796. };
  1797. static struct clk_branch gcc_npu_trig_clk = {
  1798. .halt_reg = 0x4d00c,
  1799. .halt_check = BRANCH_VOTED,
  1800. .clkr = {
  1801. .enable_reg = 0x4d00c,
  1802. .enable_mask = BIT(0),
  1803. .hw.init = &(struct clk_init_data){
  1804. .name = "gcc_npu_trig_clk",
  1805. .ops = &clk_branch2_ops,
  1806. },
  1807. },
  1808. };
  1809. static struct clk_branch gcc_pcie0_phy_refgen_clk = {
  1810. .halt_reg = 0x6f02c,
  1811. .halt_check = BRANCH_HALT,
  1812. .clkr = {
  1813. .enable_reg = 0x6f02c,
  1814. .enable_mask = BIT(0),
  1815. .hw.init = &(struct clk_init_data){
  1816. .name = "gcc_pcie0_phy_refgen_clk",
  1817. .parent_hws = (const struct clk_hw *[]){
  1818. &gcc_pcie_phy_refgen_clk_src.clkr.hw
  1819. },
  1820. .num_parents = 1,
  1821. .flags = CLK_SET_RATE_PARENT,
  1822. .ops = &clk_branch2_ops,
  1823. },
  1824. },
  1825. };
  1826. static struct clk_branch gcc_pcie1_phy_refgen_clk = {
  1827. .halt_reg = 0x6f030,
  1828. .halt_check = BRANCH_HALT,
  1829. .clkr = {
  1830. .enable_reg = 0x6f030,
  1831. .enable_mask = BIT(0),
  1832. .hw.init = &(struct clk_init_data){
  1833. .name = "gcc_pcie1_phy_refgen_clk",
  1834. .parent_hws = (const struct clk_hw *[]){
  1835. &gcc_pcie_phy_refgen_clk_src.clkr.hw
  1836. },
  1837. .num_parents = 1,
  1838. .flags = CLK_SET_RATE_PARENT,
  1839. .ops = &clk_branch2_ops,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch gcc_pcie2_phy_refgen_clk = {
  1844. .halt_reg = 0x6f034,
  1845. .halt_check = BRANCH_HALT,
  1846. .clkr = {
  1847. .enable_reg = 0x6f034,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "gcc_pcie2_phy_refgen_clk",
  1851. .parent_hws = (const struct clk_hw *[]){
  1852. &gcc_pcie_phy_refgen_clk_src.clkr.hw
  1853. },
  1854. .num_parents = 1,
  1855. .flags = CLK_SET_RATE_PARENT,
  1856. .ops = &clk_branch2_ops,
  1857. },
  1858. },
  1859. };
  1860. static struct clk_branch gcc_pcie3_phy_refgen_clk = {
  1861. .halt_reg = 0x6f038,
  1862. .halt_check = BRANCH_HALT,
  1863. .clkr = {
  1864. .enable_reg = 0x6f038,
  1865. .enable_mask = BIT(0),
  1866. .hw.init = &(struct clk_init_data){
  1867. .name = "gcc_pcie3_phy_refgen_clk",
  1868. .parent_hws = (const struct clk_hw *[]){
  1869. &gcc_pcie_phy_refgen_clk_src.clkr.hw
  1870. },
  1871. .num_parents = 1,
  1872. .flags = CLK_SET_RATE_PARENT,
  1873. .ops = &clk_branch2_ops,
  1874. },
  1875. },
  1876. };
  1877. static struct clk_branch gcc_pcie_0_aux_clk = {
  1878. .halt_reg = 0x6b020,
  1879. .halt_check = BRANCH_HALT_VOTED,
  1880. .clkr = {
  1881. .enable_reg = 0x5200c,
  1882. .enable_mask = BIT(3),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "gcc_pcie_0_aux_clk",
  1885. .parent_hws = (const struct clk_hw *[]){
  1886. &gcc_pcie_0_aux_clk_src.clkr.hw
  1887. },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1895. .halt_reg = 0x6b01c,
  1896. .halt_check = BRANCH_HALT_VOTED,
  1897. .hwcg_reg = 0x6b01c,
  1898. .hwcg_bit = 1,
  1899. .clkr = {
  1900. .enable_reg = 0x5200c,
  1901. .enable_mask = BIT(2),
  1902. .hw.init = &(struct clk_init_data){
  1903. .name = "gcc_pcie_0_cfg_ahb_clk",
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1909. .halt_reg = 0x8c00c,
  1910. .halt_check = BRANCH_HALT,
  1911. .clkr = {
  1912. .enable_reg = 0x8c00c,
  1913. .enable_mask = BIT(0),
  1914. .hw.init = &(struct clk_init_data){
  1915. .name = "gcc_pcie_0_clkref_clk",
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1921. .halt_reg = 0x6b018,
  1922. .halt_check = BRANCH_HALT_VOTED,
  1923. .clkr = {
  1924. .enable_reg = 0x5200c,
  1925. .enable_mask = BIT(1),
  1926. .hw.init = &(struct clk_init_data){
  1927. .name = "gcc_pcie_0_mstr_axi_clk",
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1933. .halt_reg = 0x6b024,
  1934. .halt_check = BRANCH_HALT_SKIP,
  1935. .clkr = {
  1936. .enable_reg = 0x5200c,
  1937. .enable_mask = BIT(4),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "gcc_pcie_0_pipe_clk",
  1940. .ops = &clk_branch2_ops,
  1941. },
  1942. },
  1943. };
  1944. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1945. .halt_reg = 0x6b014,
  1946. .halt_check = BRANCH_HALT_VOTED,
  1947. .hwcg_reg = 0x6b014,
  1948. .hwcg_bit = 1,
  1949. .clkr = {
  1950. .enable_reg = 0x5200c,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_pcie_0_slv_axi_clk",
  1954. .ops = &clk_branch2_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1959. .halt_reg = 0x6b010,
  1960. .halt_check = BRANCH_HALT_VOTED,
  1961. .clkr = {
  1962. .enable_reg = 0x5200c,
  1963. .enable_mask = BIT(5),
  1964. .hw.init = &(struct clk_init_data){
  1965. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1966. .ops = &clk_branch2_ops,
  1967. },
  1968. },
  1969. };
  1970. static struct clk_branch gcc_pcie_1_aux_clk = {
  1971. .halt_reg = 0x8d020,
  1972. .halt_check = BRANCH_HALT_VOTED,
  1973. .clkr = {
  1974. .enable_reg = 0x52004,
  1975. .enable_mask = BIT(29),
  1976. .hw.init = &(struct clk_init_data){
  1977. .name = "gcc_pcie_1_aux_clk",
  1978. .parent_hws = (const struct clk_hw *[]){
  1979. &gcc_pcie_1_aux_clk_src.clkr.hw
  1980. },
  1981. .num_parents = 1,
  1982. .flags = CLK_SET_RATE_PARENT,
  1983. .ops = &clk_branch2_ops,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1988. .halt_reg = 0x8d01c,
  1989. .halt_check = BRANCH_HALT_VOTED,
  1990. .hwcg_reg = 0x8d01c,
  1991. .hwcg_bit = 1,
  1992. .clkr = {
  1993. .enable_reg = 0x52004,
  1994. .enable_mask = BIT(28),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "gcc_pcie_1_cfg_ahb_clk",
  1997. .ops = &clk_branch2_ops,
  1998. },
  1999. },
  2000. };
  2001. static struct clk_branch gcc_pcie_1_clkref_clk = {
  2002. .halt_reg = 0x8c02c,
  2003. .halt_check = BRANCH_HALT,
  2004. .clkr = {
  2005. .enable_reg = 0x8c02c,
  2006. .enable_mask = BIT(0),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gcc_pcie_1_clkref_clk",
  2009. .ops = &clk_branch2_ops,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2014. .halt_reg = 0x8d018,
  2015. .halt_check = BRANCH_HALT_VOTED,
  2016. .clkr = {
  2017. .enable_reg = 0x52004,
  2018. .enable_mask = BIT(27),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "gcc_pcie_1_mstr_axi_clk",
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2026. .halt_reg = 0x8d024,
  2027. .halt_check = BRANCH_HALT_SKIP,
  2028. .clkr = {
  2029. .enable_reg = 0x52004,
  2030. .enable_mask = BIT(30),
  2031. .hw.init = &(struct clk_init_data){
  2032. .name = "gcc_pcie_1_pipe_clk",
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2038. .halt_reg = 0x8d014,
  2039. .halt_check = BRANCH_HALT_VOTED,
  2040. .hwcg_reg = 0x8d014,
  2041. .hwcg_bit = 1,
  2042. .clkr = {
  2043. .enable_reg = 0x52004,
  2044. .enable_mask = BIT(26),
  2045. .hw.init = &(struct clk_init_data){
  2046. .name = "gcc_pcie_1_slv_axi_clk",
  2047. .ops = &clk_branch2_ops,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  2052. .halt_reg = 0x8d010,
  2053. .halt_check = BRANCH_HALT_VOTED,
  2054. .clkr = {
  2055. .enable_reg = 0x52004,
  2056. .enable_mask = BIT(25),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  2059. .ops = &clk_branch2_ops,
  2060. },
  2061. },
  2062. };
  2063. static struct clk_branch gcc_pcie_2_aux_clk = {
  2064. .halt_reg = 0x9d020,
  2065. .halt_check = BRANCH_HALT_VOTED,
  2066. .clkr = {
  2067. .enable_reg = 0x52014,
  2068. .enable_mask = BIT(14),
  2069. .hw.init = &(struct clk_init_data){
  2070. .name = "gcc_pcie_2_aux_clk",
  2071. .parent_hws = (const struct clk_hw *[]){
  2072. &gcc_pcie_2_aux_clk_src.clkr.hw
  2073. },
  2074. .num_parents = 1,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2081. .halt_reg = 0x9d01c,
  2082. .halt_check = BRANCH_HALT_VOTED,
  2083. .hwcg_reg = 0x9d01c,
  2084. .hwcg_bit = 1,
  2085. .clkr = {
  2086. .enable_reg = 0x52014,
  2087. .enable_mask = BIT(13),
  2088. .hw.init = &(struct clk_init_data){
  2089. .name = "gcc_pcie_2_cfg_ahb_clk",
  2090. .ops = &clk_branch2_ops,
  2091. },
  2092. },
  2093. };
  2094. static struct clk_branch gcc_pcie_2_clkref_clk = {
  2095. .halt_reg = 0x8c014,
  2096. .halt_check = BRANCH_HALT,
  2097. .clkr = {
  2098. .enable_reg = 0x8c014,
  2099. .enable_mask = BIT(0),
  2100. .hw.init = &(struct clk_init_data){
  2101. .name = "gcc_pcie_2_clkref_clk",
  2102. .ops = &clk_branch2_ops,
  2103. },
  2104. },
  2105. };
  2106. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2107. .halt_reg = 0x9d018,
  2108. .halt_check = BRANCH_HALT_VOTED,
  2109. .clkr = {
  2110. .enable_reg = 0x52014,
  2111. .enable_mask = BIT(12),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_pcie_2_mstr_axi_clk",
  2114. .ops = &clk_branch2_ops,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2119. .halt_reg = 0x9d024,
  2120. .halt_check = BRANCH_HALT_SKIP,
  2121. .clkr = {
  2122. .enable_reg = 0x52014,
  2123. .enable_mask = BIT(15),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "gcc_pcie_2_pipe_clk",
  2126. .ops = &clk_branch2_ops,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2131. .halt_reg = 0x9d014,
  2132. .halt_check = BRANCH_HALT_VOTED,
  2133. .hwcg_reg = 0x9d014,
  2134. .hwcg_bit = 1,
  2135. .clkr = {
  2136. .enable_reg = 0x52014,
  2137. .enable_mask = BIT(11),
  2138. .hw.init = &(struct clk_init_data){
  2139. .name = "gcc_pcie_2_slv_axi_clk",
  2140. .ops = &clk_branch2_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = {
  2145. .halt_reg = 0x9d010,
  2146. .halt_check = BRANCH_HALT_VOTED,
  2147. .clkr = {
  2148. .enable_reg = 0x52014,
  2149. .enable_mask = BIT(10),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "gcc_pcie_2_slv_q2a_axi_clk",
  2152. .ops = &clk_branch2_ops,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch gcc_pcie_3_aux_clk = {
  2157. .halt_reg = 0xa3020,
  2158. .halt_check = BRANCH_HALT_VOTED,
  2159. .clkr = {
  2160. .enable_reg = 0x52014,
  2161. .enable_mask = BIT(20),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "gcc_pcie_3_aux_clk",
  2164. .parent_hws = (const struct clk_hw *[]){
  2165. &gcc_pcie_3_aux_clk_src.clkr.hw
  2166. },
  2167. .num_parents = 1,
  2168. .flags = CLK_SET_RATE_PARENT,
  2169. .ops = &clk_branch2_ops,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_branch gcc_pcie_3_cfg_ahb_clk = {
  2174. .halt_reg = 0xa301c,
  2175. .halt_check = BRANCH_HALT_VOTED,
  2176. .hwcg_reg = 0xa301c,
  2177. .hwcg_bit = 1,
  2178. .clkr = {
  2179. .enable_reg = 0x52014,
  2180. .enable_mask = BIT(19),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "gcc_pcie_3_cfg_ahb_clk",
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch gcc_pcie_3_clkref_clk = {
  2188. .halt_reg = 0x8c018,
  2189. .halt_check = BRANCH_HALT,
  2190. .clkr = {
  2191. .enable_reg = 0x8c018,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "gcc_pcie_3_clkref_clk",
  2195. .ops = &clk_branch2_ops,
  2196. },
  2197. },
  2198. };
  2199. static struct clk_branch gcc_pcie_3_mstr_axi_clk = {
  2200. .halt_reg = 0xa3018,
  2201. .halt_check = BRANCH_HALT_VOTED,
  2202. .clkr = {
  2203. .enable_reg = 0x52014,
  2204. .enable_mask = BIT(18),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "gcc_pcie_3_mstr_axi_clk",
  2207. .ops = &clk_branch2_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch gcc_pcie_3_pipe_clk = {
  2212. .halt_reg = 0xa3024,
  2213. .halt_check = BRANCH_HALT_SKIP,
  2214. .clkr = {
  2215. .enable_reg = 0x52014,
  2216. .enable_mask = BIT(21),
  2217. .hw.init = &(struct clk_init_data){
  2218. .name = "gcc_pcie_3_pipe_clk",
  2219. .ops = &clk_branch2_ops,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch gcc_pcie_3_slv_axi_clk = {
  2224. .halt_reg = 0xa3014,
  2225. .halt_check = BRANCH_HALT_VOTED,
  2226. .hwcg_reg = 0xa3014,
  2227. .hwcg_bit = 1,
  2228. .clkr = {
  2229. .enable_reg = 0x52014,
  2230. .enable_mask = BIT(17),
  2231. .hw.init = &(struct clk_init_data){
  2232. .name = "gcc_pcie_3_slv_axi_clk",
  2233. .ops = &clk_branch2_ops,
  2234. },
  2235. },
  2236. };
  2237. static struct clk_branch gcc_pcie_3_slv_q2a_axi_clk = {
  2238. .halt_reg = 0xa3010,
  2239. .halt_check = BRANCH_HALT_VOTED,
  2240. .clkr = {
  2241. .enable_reg = 0x52014,
  2242. .enable_mask = BIT(16),
  2243. .hw.init = &(struct clk_init_data){
  2244. .name = "gcc_pcie_3_slv_q2a_axi_clk",
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2250. .halt_reg = 0x6f004,
  2251. .halt_check = BRANCH_HALT,
  2252. .clkr = {
  2253. .enable_reg = 0x6f004,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "gcc_pcie_phy_aux_clk",
  2257. .parent_hws = (const struct clk_hw *[]){
  2258. &gcc_pcie_0_aux_clk_src.clkr.hw
  2259. },
  2260. .num_parents = 1,
  2261. .flags = CLK_SET_RATE_PARENT,
  2262. .ops = &clk_branch2_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch gcc_pdm2_clk = {
  2267. .halt_reg = 0x3300c,
  2268. .halt_check = BRANCH_HALT,
  2269. .clkr = {
  2270. .enable_reg = 0x3300c,
  2271. .enable_mask = BIT(0),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "gcc_pdm2_clk",
  2274. .parent_hws = (const struct clk_hw *[]){
  2275. &gcc_pdm2_clk_src.clkr.hw
  2276. },
  2277. .num_parents = 1,
  2278. .flags = CLK_SET_RATE_PARENT,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch gcc_pdm_ahb_clk = {
  2284. .halt_reg = 0x33004,
  2285. .halt_check = BRANCH_HALT,
  2286. .hwcg_reg = 0x33004,
  2287. .hwcg_bit = 1,
  2288. .clkr = {
  2289. .enable_reg = 0x33004,
  2290. .enable_mask = BIT(0),
  2291. .hw.init = &(struct clk_init_data){
  2292. .name = "gcc_pdm_ahb_clk",
  2293. .ops = &clk_branch2_ops,
  2294. },
  2295. },
  2296. };
  2297. static struct clk_branch gcc_pdm_xo4_clk = {
  2298. .halt_reg = 0x33008,
  2299. .halt_check = BRANCH_HALT,
  2300. .clkr = {
  2301. .enable_reg = 0x33008,
  2302. .enable_mask = BIT(0),
  2303. .hw.init = &(struct clk_init_data){
  2304. .name = "gcc_pdm_xo4_clk",
  2305. .ops = &clk_branch2_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch gcc_prng_ahb_clk = {
  2310. .halt_reg = 0x34004,
  2311. .halt_check = BRANCH_HALT_VOTED,
  2312. .clkr = {
  2313. .enable_reg = 0x52004,
  2314. .enable_mask = BIT(13),
  2315. .hw.init = &(struct clk_init_data){
  2316. .name = "gcc_prng_ahb_clk",
  2317. .ops = &clk_branch2_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  2322. .halt_reg = 0xb018,
  2323. .halt_check = BRANCH_HALT,
  2324. .hwcg_reg = 0xb018,
  2325. .hwcg_bit = 1,
  2326. .clkr = {
  2327. .enable_reg = 0xb018,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "gcc_qmip_camera_nrt_ahb_clk",
  2331. .ops = &clk_branch2_ops,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  2336. .halt_reg = 0xb01c,
  2337. .halt_check = BRANCH_HALT,
  2338. .hwcg_reg = 0xb01c,
  2339. .hwcg_bit = 1,
  2340. .clkr = {
  2341. .enable_reg = 0xb01c,
  2342. .enable_mask = BIT(0),
  2343. .hw.init = &(struct clk_init_data){
  2344. .name = "gcc_qmip_camera_rt_ahb_clk",
  2345. .ops = &clk_branch2_ops,
  2346. },
  2347. },
  2348. };
  2349. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  2350. .halt_reg = 0xb020,
  2351. .halt_check = BRANCH_HALT,
  2352. .hwcg_reg = 0xb020,
  2353. .hwcg_bit = 1,
  2354. .clkr = {
  2355. .enable_reg = 0xb020,
  2356. .enable_mask = BIT(0),
  2357. .hw.init = &(struct clk_init_data){
  2358. .name = "gcc_qmip_disp_ahb_clk",
  2359. .ops = &clk_branch2_ops,
  2360. },
  2361. },
  2362. };
  2363. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  2364. .halt_reg = 0xb010,
  2365. .halt_check = BRANCH_HALT,
  2366. .hwcg_reg = 0xb010,
  2367. .hwcg_bit = 1,
  2368. .clkr = {
  2369. .enable_reg = 0xb010,
  2370. .enable_mask = BIT(0),
  2371. .hw.init = &(struct clk_init_data){
  2372. .name = "gcc_qmip_video_cvp_ahb_clk",
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2378. .halt_reg = 0xb014,
  2379. .halt_check = BRANCH_HALT,
  2380. .hwcg_reg = 0xb014,
  2381. .hwcg_bit = 1,
  2382. .clkr = {
  2383. .enable_reg = 0xb014,
  2384. .enable_mask = BIT(0),
  2385. .hw.init = &(struct clk_init_data){
  2386. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gcc_qspi_1_cnoc_periph_ahb_clk = {
  2392. .halt_reg = 0x4a004,
  2393. .halt_check = BRANCH_HALT,
  2394. .clkr = {
  2395. .enable_reg = 0x4a004,
  2396. .enable_mask = BIT(0),
  2397. .hw.init = &(struct clk_init_data){
  2398. .name = "gcc_qspi_1_cnoc_periph_ahb_clk",
  2399. .ops = &clk_branch2_ops,
  2400. },
  2401. },
  2402. };
  2403. static struct clk_branch gcc_qspi_1_core_clk = {
  2404. .halt_reg = 0x4a008,
  2405. .halt_check = BRANCH_HALT,
  2406. .clkr = {
  2407. .enable_reg = 0x4a008,
  2408. .enable_mask = BIT(0),
  2409. .hw.init = &(struct clk_init_data){
  2410. .name = "gcc_qspi_1_core_clk",
  2411. .parent_hws = (const struct clk_hw *[]){
  2412. &gcc_qspi_1_core_clk_src.clkr.hw
  2413. },
  2414. .num_parents = 1,
  2415. .flags = CLK_SET_RATE_PARENT,
  2416. .ops = &clk_branch2_ops,
  2417. },
  2418. },
  2419. };
  2420. static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
  2421. .halt_reg = 0x4b000,
  2422. .halt_check = BRANCH_HALT,
  2423. .clkr = {
  2424. .enable_reg = 0x4b000,
  2425. .enable_mask = BIT(0),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "gcc_qspi_cnoc_periph_ahb_clk",
  2428. .ops = &clk_branch2_ops,
  2429. },
  2430. },
  2431. };
  2432. static struct clk_branch gcc_qspi_core_clk = {
  2433. .halt_reg = 0x4b004,
  2434. .halt_check = BRANCH_HALT,
  2435. .clkr = {
  2436. .enable_reg = 0x4b004,
  2437. .enable_mask = BIT(0),
  2438. .hw.init = &(struct clk_init_data){
  2439. .name = "gcc_qspi_core_clk",
  2440. .parent_hws = (const struct clk_hw *[]){
  2441. &gcc_qspi_core_clk_src.clkr.hw
  2442. },
  2443. .num_parents = 1,
  2444. .flags = CLK_SET_RATE_PARENT,
  2445. .ops = &clk_branch2_ops,
  2446. },
  2447. },
  2448. };
  2449. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  2450. .halt_reg = 0x17144,
  2451. .halt_check = BRANCH_HALT_VOTED,
  2452. .clkr = {
  2453. .enable_reg = 0x5200c,
  2454. .enable_mask = BIT(10),
  2455. .hw.init = &(struct clk_init_data){
  2456. .name = "gcc_qupv3_wrap0_s0_clk",
  2457. .parent_hws = (const struct clk_hw *[]){
  2458. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw
  2459. },
  2460. .num_parents = 1,
  2461. .flags = CLK_SET_RATE_PARENT,
  2462. .ops = &clk_branch2_ops,
  2463. },
  2464. },
  2465. };
  2466. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2467. .halt_reg = 0x17274,
  2468. .halt_check = BRANCH_HALT_VOTED,
  2469. .clkr = {
  2470. .enable_reg = 0x5200c,
  2471. .enable_mask = BIT(11),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "gcc_qupv3_wrap0_s1_clk",
  2474. .parent_hws = (const struct clk_hw *[]){
  2475. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw
  2476. },
  2477. .num_parents = 1,
  2478. .flags = CLK_SET_RATE_PARENT,
  2479. .ops = &clk_branch2_ops,
  2480. },
  2481. },
  2482. };
  2483. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2484. .halt_reg = 0x173a4,
  2485. .halt_check = BRANCH_HALT_VOTED,
  2486. .clkr = {
  2487. .enable_reg = 0x5200c,
  2488. .enable_mask = BIT(12),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "gcc_qupv3_wrap0_s2_clk",
  2491. .parent_hws = (const struct clk_hw *[]){
  2492. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw
  2493. },
  2494. .num_parents = 1,
  2495. .flags = CLK_SET_RATE_PARENT,
  2496. .ops = &clk_branch2_ops,
  2497. },
  2498. },
  2499. };
  2500. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2501. .halt_reg = 0x174d4,
  2502. .halt_check = BRANCH_HALT_VOTED,
  2503. .clkr = {
  2504. .enable_reg = 0x5200c,
  2505. .enable_mask = BIT(13),
  2506. .hw.init = &(struct clk_init_data){
  2507. .name = "gcc_qupv3_wrap0_s3_clk",
  2508. .parent_hws = (const struct clk_hw *[]){
  2509. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw
  2510. },
  2511. .num_parents = 1,
  2512. .flags = CLK_SET_RATE_PARENT,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2518. .halt_reg = 0x17604,
  2519. .halt_check = BRANCH_HALT_VOTED,
  2520. .clkr = {
  2521. .enable_reg = 0x5200c,
  2522. .enable_mask = BIT(14),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "gcc_qupv3_wrap0_s4_clk",
  2525. .parent_hws = (const struct clk_hw *[]){
  2526. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw
  2527. },
  2528. .num_parents = 1,
  2529. .flags = CLK_SET_RATE_PARENT,
  2530. .ops = &clk_branch2_ops,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2535. .halt_reg = 0x17734,
  2536. .halt_check = BRANCH_HALT_VOTED,
  2537. .clkr = {
  2538. .enable_reg = 0x5200c,
  2539. .enable_mask = BIT(15),
  2540. .hw.init = &(struct clk_init_data){
  2541. .name = "gcc_qupv3_wrap0_s5_clk",
  2542. .parent_hws = (const struct clk_hw *[]){
  2543. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw
  2544. },
  2545. .num_parents = 1,
  2546. .flags = CLK_SET_RATE_PARENT,
  2547. .ops = &clk_branch2_ops,
  2548. },
  2549. },
  2550. };
  2551. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2552. .halt_reg = 0x17864,
  2553. .halt_check = BRANCH_HALT_VOTED,
  2554. .clkr = {
  2555. .enable_reg = 0x5200c,
  2556. .enable_mask = BIT(16),
  2557. .hw.init = &(struct clk_init_data){
  2558. .name = "gcc_qupv3_wrap0_s6_clk",
  2559. .parent_hws = (const struct clk_hw *[]){
  2560. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw
  2561. },
  2562. .num_parents = 1,
  2563. .flags = CLK_SET_RATE_PARENT,
  2564. .ops = &clk_branch2_ops,
  2565. },
  2566. },
  2567. };
  2568. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  2569. .halt_reg = 0x17994,
  2570. .halt_check = BRANCH_HALT_VOTED,
  2571. .clkr = {
  2572. .enable_reg = 0x5200c,
  2573. .enable_mask = BIT(17),
  2574. .hw.init = &(struct clk_init_data){
  2575. .name = "gcc_qupv3_wrap0_s7_clk",
  2576. .parent_hws = (const struct clk_hw *[]){
  2577. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw
  2578. },
  2579. .num_parents = 1,
  2580. .flags = CLK_SET_RATE_PARENT,
  2581. .ops = &clk_branch2_ops,
  2582. },
  2583. },
  2584. };
  2585. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2586. .halt_reg = 0x18144,
  2587. .halt_check = BRANCH_HALT_VOTED,
  2588. .clkr = {
  2589. .enable_reg = 0x5200c,
  2590. .enable_mask = BIT(22),
  2591. .hw.init = &(struct clk_init_data){
  2592. .name = "gcc_qupv3_wrap1_s0_clk",
  2593. .parent_hws = (const struct clk_hw *[]){
  2594. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw
  2595. },
  2596. .num_parents = 1,
  2597. .flags = CLK_SET_RATE_PARENT,
  2598. .ops = &clk_branch2_ops,
  2599. },
  2600. },
  2601. };
  2602. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2603. .halt_reg = 0x18274,
  2604. .halt_check = BRANCH_HALT_VOTED,
  2605. .clkr = {
  2606. .enable_reg = 0x5200c,
  2607. .enable_mask = BIT(23),
  2608. .hw.init = &(struct clk_init_data){
  2609. .name = "gcc_qupv3_wrap1_s1_clk",
  2610. .parent_hws = (const struct clk_hw *[]){
  2611. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw
  2612. },
  2613. .num_parents = 1,
  2614. .flags = CLK_SET_RATE_PARENT,
  2615. .ops = &clk_branch2_ops,
  2616. },
  2617. },
  2618. };
  2619. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2620. .halt_reg = 0x183a4,
  2621. .halt_check = BRANCH_HALT_VOTED,
  2622. .clkr = {
  2623. .enable_reg = 0x5200c,
  2624. .enable_mask = BIT(24),
  2625. .hw.init = &(struct clk_init_data){
  2626. .name = "gcc_qupv3_wrap1_s2_clk",
  2627. .parent_hws = (const struct clk_hw *[]){
  2628. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw
  2629. },
  2630. .num_parents = 1,
  2631. .flags = CLK_SET_RATE_PARENT,
  2632. .ops = &clk_branch2_ops,
  2633. },
  2634. },
  2635. };
  2636. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2637. .halt_reg = 0x184d4,
  2638. .halt_check = BRANCH_HALT_VOTED,
  2639. .clkr = {
  2640. .enable_reg = 0x5200c,
  2641. .enable_mask = BIT(25),
  2642. .hw.init = &(struct clk_init_data){
  2643. .name = "gcc_qupv3_wrap1_s3_clk",
  2644. .parent_hws = (const struct clk_hw *[]){
  2645. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw
  2646. },
  2647. .num_parents = 1,
  2648. .flags = CLK_SET_RATE_PARENT,
  2649. .ops = &clk_branch2_ops,
  2650. },
  2651. },
  2652. };
  2653. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2654. .halt_reg = 0x18604,
  2655. .halt_check = BRANCH_HALT_VOTED,
  2656. .clkr = {
  2657. .enable_reg = 0x5200c,
  2658. .enable_mask = BIT(26),
  2659. .hw.init = &(struct clk_init_data){
  2660. .name = "gcc_qupv3_wrap1_s4_clk",
  2661. .parent_hws = (const struct clk_hw *[]){
  2662. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw
  2663. },
  2664. .num_parents = 1,
  2665. .flags = CLK_SET_RATE_PARENT,
  2666. .ops = &clk_branch2_ops,
  2667. },
  2668. },
  2669. };
  2670. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2671. .halt_reg = 0x18734,
  2672. .halt_check = BRANCH_HALT_VOTED,
  2673. .clkr = {
  2674. .enable_reg = 0x5200c,
  2675. .enable_mask = BIT(27),
  2676. .hw.init = &(struct clk_init_data){
  2677. .name = "gcc_qupv3_wrap1_s5_clk",
  2678. .parent_hws = (const struct clk_hw *[]){
  2679. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw
  2680. },
  2681. .num_parents = 1,
  2682. .flags = CLK_SET_RATE_PARENT,
  2683. .ops = &clk_branch2_ops,
  2684. },
  2685. },
  2686. };
  2687. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  2688. .halt_reg = 0x1e144,
  2689. .halt_check = BRANCH_HALT_VOTED,
  2690. .clkr = {
  2691. .enable_reg = 0x52014,
  2692. .enable_mask = BIT(4),
  2693. .hw.init = &(struct clk_init_data){
  2694. .name = "gcc_qupv3_wrap2_s0_clk",
  2695. .parent_hws = (const struct clk_hw *[]){
  2696. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw
  2697. },
  2698. .num_parents = 1,
  2699. .flags = CLK_SET_RATE_PARENT,
  2700. .ops = &clk_branch2_ops,
  2701. },
  2702. },
  2703. };
  2704. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  2705. .halt_reg = 0x1e274,
  2706. .halt_check = BRANCH_HALT_VOTED,
  2707. .clkr = {
  2708. .enable_reg = 0x52014,
  2709. .enable_mask = BIT(5),
  2710. .hw.init = &(struct clk_init_data){
  2711. .name = "gcc_qupv3_wrap2_s1_clk",
  2712. .parent_hws = (const struct clk_hw *[]){
  2713. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw
  2714. },
  2715. .num_parents = 1,
  2716. .flags = CLK_SET_RATE_PARENT,
  2717. .ops = &clk_branch2_ops,
  2718. },
  2719. },
  2720. };
  2721. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  2722. .halt_reg = 0x1e3a4,
  2723. .halt_check = BRANCH_HALT_VOTED,
  2724. .clkr = {
  2725. .enable_reg = 0x52014,
  2726. .enable_mask = BIT(6),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "gcc_qupv3_wrap2_s2_clk",
  2729. .parent_hws = (const struct clk_hw *[]){
  2730. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw
  2731. },
  2732. .num_parents = 1,
  2733. .flags = CLK_SET_RATE_PARENT,
  2734. .ops = &clk_branch2_ops,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  2739. .halt_reg = 0x1e4d4,
  2740. .halt_check = BRANCH_HALT_VOTED,
  2741. .clkr = {
  2742. .enable_reg = 0x52014,
  2743. .enable_mask = BIT(7),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "gcc_qupv3_wrap2_s3_clk",
  2746. .parent_hws = (const struct clk_hw *[]){
  2747. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw
  2748. },
  2749. .num_parents = 1,
  2750. .flags = CLK_SET_RATE_PARENT,
  2751. .ops = &clk_branch2_ops,
  2752. },
  2753. },
  2754. };
  2755. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  2756. .halt_reg = 0x1e604,
  2757. .halt_check = BRANCH_HALT_VOTED,
  2758. .clkr = {
  2759. .enable_reg = 0x52014,
  2760. .enable_mask = BIT(8),
  2761. .hw.init = &(struct clk_init_data){
  2762. .name = "gcc_qupv3_wrap2_s4_clk",
  2763. .parent_hws = (const struct clk_hw *[]){
  2764. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw
  2765. },
  2766. .num_parents = 1,
  2767. .flags = CLK_SET_RATE_PARENT,
  2768. .ops = &clk_branch2_ops,
  2769. },
  2770. },
  2771. };
  2772. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  2773. .halt_reg = 0x1e734,
  2774. .halt_check = BRANCH_HALT_VOTED,
  2775. .clkr = {
  2776. .enable_reg = 0x52014,
  2777. .enable_mask = BIT(9),
  2778. .hw.init = &(struct clk_init_data){
  2779. .name = "gcc_qupv3_wrap2_s5_clk",
  2780. .parent_hws = (const struct clk_hw *[]){
  2781. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw
  2782. },
  2783. .num_parents = 1,
  2784. .flags = CLK_SET_RATE_PARENT,
  2785. .ops = &clk_branch2_ops,
  2786. },
  2787. },
  2788. };
  2789. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2790. .halt_reg = 0x17004,
  2791. .halt_check = BRANCH_HALT_VOTED,
  2792. .clkr = {
  2793. .enable_reg = 0x5200c,
  2794. .enable_mask = BIT(6),
  2795. .hw.init = &(struct clk_init_data){
  2796. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2797. .ops = &clk_branch2_ops,
  2798. },
  2799. },
  2800. };
  2801. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2802. .halt_reg = 0x17008,
  2803. .halt_check = BRANCH_HALT_VOTED,
  2804. .hwcg_reg = 0x17008,
  2805. .hwcg_bit = 1,
  2806. .clkr = {
  2807. .enable_reg = 0x5200c,
  2808. .enable_mask = BIT(7),
  2809. .hw.init = &(struct clk_init_data){
  2810. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2811. .ops = &clk_branch2_ops,
  2812. },
  2813. },
  2814. };
  2815. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2816. .halt_reg = 0x18004,
  2817. .halt_check = BRANCH_HALT_VOTED,
  2818. .clkr = {
  2819. .enable_reg = 0x5200c,
  2820. .enable_mask = BIT(20),
  2821. .hw.init = &(struct clk_init_data){
  2822. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2823. .ops = &clk_branch2_ops,
  2824. },
  2825. },
  2826. };
  2827. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2828. .halt_reg = 0x18008,
  2829. .halt_check = BRANCH_HALT_VOTED,
  2830. .hwcg_reg = 0x18008,
  2831. .hwcg_bit = 1,
  2832. .clkr = {
  2833. .enable_reg = 0x5200c,
  2834. .enable_mask = BIT(21),
  2835. .hw.init = &(struct clk_init_data){
  2836. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2837. .ops = &clk_branch2_ops,
  2838. },
  2839. },
  2840. };
  2841. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  2842. .halt_reg = 0x1e004,
  2843. .halt_check = BRANCH_HALT_VOTED,
  2844. .clkr = {
  2845. .enable_reg = 0x52014,
  2846. .enable_mask = BIT(2),
  2847. .hw.init = &(struct clk_init_data){
  2848. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  2849. .ops = &clk_branch2_ops,
  2850. },
  2851. },
  2852. };
  2853. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  2854. .halt_reg = 0x1e008,
  2855. .halt_check = BRANCH_HALT_VOTED,
  2856. .hwcg_reg = 0x1e008,
  2857. .hwcg_bit = 1,
  2858. .clkr = {
  2859. .enable_reg = 0x52014,
  2860. .enable_mask = BIT(1),
  2861. .hw.init = &(struct clk_init_data){
  2862. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  2863. .ops = &clk_branch2_ops,
  2864. },
  2865. },
  2866. };
  2867. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2868. .halt_reg = 0x14008,
  2869. .halt_check = BRANCH_HALT,
  2870. .clkr = {
  2871. .enable_reg = 0x14008,
  2872. .enable_mask = BIT(0),
  2873. .hw.init = &(struct clk_init_data){
  2874. .name = "gcc_sdcc2_ahb_clk",
  2875. .ops = &clk_branch2_ops,
  2876. },
  2877. },
  2878. };
  2879. static struct clk_branch gcc_sdcc2_apps_clk = {
  2880. .halt_reg = 0x14004,
  2881. .halt_check = BRANCH_HALT,
  2882. .clkr = {
  2883. .enable_reg = 0x14004,
  2884. .enable_mask = BIT(0),
  2885. .hw.init = &(struct clk_init_data){
  2886. .name = "gcc_sdcc2_apps_clk",
  2887. .parent_hws = (const struct clk_hw *[]){
  2888. &gcc_sdcc2_apps_clk_src.clkr.hw
  2889. },
  2890. .num_parents = 1,
  2891. .flags = CLK_SET_RATE_PARENT,
  2892. .ops = &clk_branch2_ops,
  2893. },
  2894. },
  2895. };
  2896. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2897. .halt_reg = 0x16008,
  2898. .halt_check = BRANCH_HALT,
  2899. .clkr = {
  2900. .enable_reg = 0x16008,
  2901. .enable_mask = BIT(0),
  2902. .hw.init = &(struct clk_init_data){
  2903. .name = "gcc_sdcc4_ahb_clk",
  2904. .ops = &clk_branch2_ops,
  2905. },
  2906. },
  2907. };
  2908. static struct clk_branch gcc_sdcc4_apps_clk = {
  2909. .halt_reg = 0x16004,
  2910. .halt_check = BRANCH_HALT,
  2911. .clkr = {
  2912. .enable_reg = 0x16004,
  2913. .enable_mask = BIT(0),
  2914. .hw.init = &(struct clk_init_data){
  2915. .name = "gcc_sdcc4_apps_clk",
  2916. .parent_hws = (const struct clk_hw *[]){
  2917. &gcc_sdcc4_apps_clk_src.clkr.hw
  2918. },
  2919. .num_parents = 1,
  2920. .flags = CLK_SET_RATE_PARENT,
  2921. .ops = &clk_branch2_ops,
  2922. },
  2923. },
  2924. };
  2925. static struct clk_branch gcc_tsif_ahb_clk = {
  2926. .halt_reg = 0x36004,
  2927. .halt_check = BRANCH_HALT,
  2928. .clkr = {
  2929. .enable_reg = 0x36004,
  2930. .enable_mask = BIT(0),
  2931. .hw.init = &(struct clk_init_data){
  2932. .name = "gcc_tsif_ahb_clk",
  2933. .ops = &clk_branch2_ops,
  2934. },
  2935. },
  2936. };
  2937. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2938. .halt_reg = 0x3600c,
  2939. .halt_check = BRANCH_HALT,
  2940. .clkr = {
  2941. .enable_reg = 0x3600c,
  2942. .enable_mask = BIT(0),
  2943. .hw.init = &(struct clk_init_data){
  2944. .name = "gcc_tsif_inactivity_timers_clk",
  2945. .ops = &clk_branch2_ops,
  2946. },
  2947. },
  2948. };
  2949. static struct clk_branch gcc_tsif_ref_clk = {
  2950. .halt_reg = 0x36008,
  2951. .halt_check = BRANCH_HALT,
  2952. .clkr = {
  2953. .enable_reg = 0x36008,
  2954. .enable_mask = BIT(0),
  2955. .hw.init = &(struct clk_init_data){
  2956. .name = "gcc_tsif_ref_clk",
  2957. .parent_hws = (const struct clk_hw *[]){
  2958. &gcc_tsif_ref_clk_src.clkr.hw
  2959. },
  2960. .num_parents = 1,
  2961. .flags = CLK_SET_RATE_PARENT,
  2962. .ops = &clk_branch2_ops,
  2963. },
  2964. },
  2965. };
  2966. static struct clk_branch gcc_ufs_card_2_ahb_clk = {
  2967. .halt_reg = 0xa2014,
  2968. .halt_check = BRANCH_HALT,
  2969. .hwcg_reg = 0xa2014,
  2970. .hwcg_bit = 1,
  2971. .clkr = {
  2972. .enable_reg = 0xa2014,
  2973. .enable_mask = BIT(0),
  2974. .hw.init = &(struct clk_init_data){
  2975. .name = "gcc_ufs_card_2_ahb_clk",
  2976. .ops = &clk_branch2_ops,
  2977. },
  2978. },
  2979. };
  2980. static struct clk_branch gcc_ufs_card_2_axi_clk = {
  2981. .halt_reg = 0xa2010,
  2982. .halt_check = BRANCH_HALT,
  2983. .hwcg_reg = 0xa2010,
  2984. .hwcg_bit = 1,
  2985. .clkr = {
  2986. .enable_reg = 0xa2010,
  2987. .enable_mask = BIT(0),
  2988. .hw.init = &(struct clk_init_data){
  2989. .name = "gcc_ufs_card_2_axi_clk",
  2990. .parent_hws = (const struct clk_hw *[]){
  2991. &gcc_ufs_card_2_axi_clk_src.clkr.hw
  2992. },
  2993. .num_parents = 1,
  2994. .flags = CLK_SET_RATE_PARENT,
  2995. .ops = &clk_branch2_ops,
  2996. },
  2997. },
  2998. };
  2999. static struct clk_branch gcc_ufs_card_2_ice_core_clk = {
  3000. .halt_reg = 0xa205c,
  3001. .halt_check = BRANCH_HALT,
  3002. .hwcg_reg = 0xa205c,
  3003. .hwcg_bit = 1,
  3004. .clkr = {
  3005. .enable_reg = 0xa205c,
  3006. .enable_mask = BIT(0),
  3007. .hw.init = &(struct clk_init_data){
  3008. .name = "gcc_ufs_card_2_ice_core_clk",
  3009. .parent_hws = (const struct clk_hw *[]){
  3010. &gcc_ufs_card_2_ice_core_clk_src.clkr.hw
  3011. },
  3012. .num_parents = 1,
  3013. .flags = CLK_SET_RATE_PARENT,
  3014. .ops = &clk_branch2_ops,
  3015. },
  3016. },
  3017. };
  3018. static struct clk_branch gcc_ufs_card_2_phy_aux_clk = {
  3019. .halt_reg = 0xa2090,
  3020. .halt_check = BRANCH_HALT,
  3021. .hwcg_reg = 0xa2090,
  3022. .hwcg_bit = 1,
  3023. .clkr = {
  3024. .enable_reg = 0xa2090,
  3025. .enable_mask = BIT(0),
  3026. .hw.init = &(struct clk_init_data){
  3027. .name = "gcc_ufs_card_2_phy_aux_clk",
  3028. .parent_hws = (const struct clk_hw *[]){
  3029. &gcc_ufs_card_2_phy_aux_clk_src.clkr.hw
  3030. },
  3031. .num_parents = 1,
  3032. .flags = CLK_SET_RATE_PARENT,
  3033. .ops = &clk_branch2_ops,
  3034. },
  3035. },
  3036. };
  3037. static struct clk_branch gcc_ufs_card_2_rx_symbol_0_clk = {
  3038. .halt_reg = 0xa201c,
  3039. .halt_check = BRANCH_HALT,
  3040. .clkr = {
  3041. .enable_reg = 0xa201c,
  3042. .enable_mask = BIT(0),
  3043. .hw.init = &(struct clk_init_data){
  3044. .name = "gcc_ufs_card_2_rx_symbol_0_clk",
  3045. .ops = &clk_branch2_ops,
  3046. },
  3047. },
  3048. };
  3049. static struct clk_branch gcc_ufs_card_2_rx_symbol_1_clk = {
  3050. .halt_reg = 0xa20ac,
  3051. .halt_check = BRANCH_HALT,
  3052. .clkr = {
  3053. .enable_reg = 0xa20ac,
  3054. .enable_mask = BIT(0),
  3055. .hw.init = &(struct clk_init_data){
  3056. .name = "gcc_ufs_card_2_rx_symbol_1_clk",
  3057. .ops = &clk_branch2_ops,
  3058. },
  3059. },
  3060. };
  3061. static struct clk_branch gcc_ufs_card_2_tx_symbol_0_clk = {
  3062. .halt_reg = 0xa2018,
  3063. .halt_check = BRANCH_HALT,
  3064. .clkr = {
  3065. .enable_reg = 0xa2018,
  3066. .enable_mask = BIT(0),
  3067. .hw.init = &(struct clk_init_data){
  3068. .name = "gcc_ufs_card_2_tx_symbol_0_clk",
  3069. .ops = &clk_branch2_ops,
  3070. },
  3071. },
  3072. };
  3073. static struct clk_branch gcc_ufs_card_2_unipro_core_clk = {
  3074. .halt_reg = 0xa2058,
  3075. .halt_check = BRANCH_HALT,
  3076. .hwcg_reg = 0xa2058,
  3077. .hwcg_bit = 1,
  3078. .clkr = {
  3079. .enable_reg = 0xa2058,
  3080. .enable_mask = BIT(0),
  3081. .hw.init = &(struct clk_init_data){
  3082. .name = "gcc_ufs_card_2_unipro_core_clk",
  3083. .parent_hws = (const struct clk_hw *[]){
  3084. &gcc_ufs_card_2_unipro_core_clk_src.clkr.hw
  3085. },
  3086. .num_parents = 1,
  3087. .flags = CLK_SET_RATE_PARENT,
  3088. .ops = &clk_branch2_ops,
  3089. },
  3090. },
  3091. };
  3092. static struct clk_branch gcc_ufs_card_clkref_en = {
  3093. .halt_reg = 0x8c004,
  3094. .halt_check = BRANCH_HALT,
  3095. .clkr = {
  3096. .enable_reg = 0x8c004,
  3097. .enable_mask = BIT(0),
  3098. .hw.init = &(const struct clk_init_data) {
  3099. .name = "gcc_ufs_card_clkref_en",
  3100. .ops = &clk_branch2_ops,
  3101. },
  3102. },
  3103. };
  3104. static struct clk_branch gcc_ufs_card_ahb_clk = {
  3105. .halt_reg = 0x75014,
  3106. .halt_check = BRANCH_HALT,
  3107. .hwcg_reg = 0x75014,
  3108. .hwcg_bit = 1,
  3109. .clkr = {
  3110. .enable_reg = 0x75014,
  3111. .enable_mask = BIT(0),
  3112. .hw.init = &(struct clk_init_data){
  3113. .name = "gcc_ufs_card_ahb_clk",
  3114. .ops = &clk_branch2_ops,
  3115. },
  3116. },
  3117. };
  3118. static struct clk_branch gcc_ufs_card_axi_clk = {
  3119. .halt_reg = 0x75010,
  3120. .halt_check = BRANCH_HALT,
  3121. .hwcg_reg = 0x75010,
  3122. .hwcg_bit = 1,
  3123. .clkr = {
  3124. .enable_reg = 0x75010,
  3125. .enable_mask = BIT(0),
  3126. .hw.init = &(struct clk_init_data){
  3127. .name = "gcc_ufs_card_axi_clk",
  3128. .parent_hws = (const struct clk_hw *[]){
  3129. &gcc_ufs_card_axi_clk_src.clkr.hw
  3130. },
  3131. .num_parents = 1,
  3132. .flags = CLK_SET_RATE_PARENT,
  3133. .ops = &clk_branch2_ops,
  3134. },
  3135. },
  3136. };
  3137. static struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
  3138. .halt_reg = 0x75010,
  3139. .halt_check = BRANCH_HALT,
  3140. .hwcg_reg = 0x75010,
  3141. .hwcg_bit = 1,
  3142. .clkr = {
  3143. .enable_reg = 0x75010,
  3144. .enable_mask = BIT(1),
  3145. .hw.init = &(struct clk_init_data){
  3146. .name = "gcc_ufs_card_axi_hw_ctl_clk",
  3147. .parent_hws = (const struct clk_hw *[]){
  3148. &gcc_ufs_card_axi_clk.clkr.hw
  3149. },
  3150. .num_parents = 1,
  3151. .flags = CLK_SET_RATE_PARENT,
  3152. .ops = &clk_branch_simple_ops,
  3153. },
  3154. },
  3155. };
  3156. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  3157. .halt_reg = 0x7505c,
  3158. .halt_check = BRANCH_HALT,
  3159. .hwcg_reg = 0x7505c,
  3160. .hwcg_bit = 1,
  3161. .clkr = {
  3162. .enable_reg = 0x7505c,
  3163. .enable_mask = BIT(0),
  3164. .hw.init = &(struct clk_init_data){
  3165. .name = "gcc_ufs_card_ice_core_clk",
  3166. .parent_hws = (const struct clk_hw *[]){
  3167. &gcc_ufs_card_ice_core_clk_src.clkr.hw
  3168. },
  3169. .num_parents = 1,
  3170. .flags = CLK_SET_RATE_PARENT,
  3171. .ops = &clk_branch2_ops,
  3172. },
  3173. },
  3174. };
  3175. static struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
  3176. .halt_reg = 0x7505c,
  3177. .halt_check = BRANCH_HALT,
  3178. .hwcg_reg = 0x7505c,
  3179. .hwcg_bit = 1,
  3180. .clkr = {
  3181. .enable_reg = 0x7505c,
  3182. .enable_mask = BIT(1),
  3183. .hw.init = &(struct clk_init_data){
  3184. .name = "gcc_ufs_card_ice_core_hw_ctl_clk",
  3185. .parent_hws = (const struct clk_hw *[]){
  3186. &gcc_ufs_card_ice_core_clk.clkr.hw
  3187. },
  3188. .num_parents = 1,
  3189. .flags = CLK_SET_RATE_PARENT,
  3190. .ops = &clk_branch_simple_ops,
  3191. },
  3192. },
  3193. };
  3194. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  3195. .halt_reg = 0x75090,
  3196. .halt_check = BRANCH_HALT,
  3197. .hwcg_reg = 0x75090,
  3198. .hwcg_bit = 1,
  3199. .clkr = {
  3200. .enable_reg = 0x75090,
  3201. .enable_mask = BIT(0),
  3202. .hw.init = &(struct clk_init_data){
  3203. .name = "gcc_ufs_card_phy_aux_clk",
  3204. .parent_hws = (const struct clk_hw *[]){
  3205. &gcc_ufs_card_phy_aux_clk_src.clkr.hw
  3206. },
  3207. .num_parents = 1,
  3208. .flags = CLK_SET_RATE_PARENT,
  3209. .ops = &clk_branch2_ops,
  3210. },
  3211. },
  3212. };
  3213. static struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
  3214. .halt_reg = 0x75090,
  3215. .halt_check = BRANCH_HALT,
  3216. .hwcg_reg = 0x75090,
  3217. .hwcg_bit = 1,
  3218. .clkr = {
  3219. .enable_reg = 0x75090,
  3220. .enable_mask = BIT(1),
  3221. .hw.init = &(struct clk_init_data){
  3222. .name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
  3223. .parent_hws = (const struct clk_hw *[]){
  3224. &gcc_ufs_card_phy_aux_clk.clkr.hw
  3225. },
  3226. .num_parents = 1,
  3227. .flags = CLK_SET_RATE_PARENT,
  3228. .ops = &clk_branch_simple_ops,
  3229. },
  3230. },
  3231. };
  3232. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  3233. .halt_reg = 0x7501c,
  3234. .halt_check = BRANCH_HALT_DELAY,
  3235. .clkr = {
  3236. .enable_reg = 0x7501c,
  3237. .enable_mask = BIT(0),
  3238. .hw.init = &(struct clk_init_data){
  3239. .name = "gcc_ufs_card_rx_symbol_0_clk",
  3240. .ops = &clk_branch2_ops,
  3241. },
  3242. },
  3243. };
  3244. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  3245. .halt_reg = 0x750ac,
  3246. .halt_check = BRANCH_HALT_DELAY,
  3247. .clkr = {
  3248. .enable_reg = 0x750ac,
  3249. .enable_mask = BIT(0),
  3250. .hw.init = &(struct clk_init_data){
  3251. .name = "gcc_ufs_card_rx_symbol_1_clk",
  3252. .ops = &clk_branch2_ops,
  3253. },
  3254. },
  3255. };
  3256. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  3257. .halt_reg = 0x75018,
  3258. .halt_check = BRANCH_HALT_DELAY,
  3259. .clkr = {
  3260. .enable_reg = 0x75018,
  3261. .enable_mask = BIT(0),
  3262. .hw.init = &(struct clk_init_data){
  3263. .name = "gcc_ufs_card_tx_symbol_0_clk",
  3264. .ops = &clk_branch2_ops,
  3265. },
  3266. },
  3267. };
  3268. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  3269. .halt_reg = 0x75058,
  3270. .halt_check = BRANCH_HALT,
  3271. .hwcg_reg = 0x75058,
  3272. .hwcg_bit = 1,
  3273. .clkr = {
  3274. .enable_reg = 0x75058,
  3275. .enable_mask = BIT(0),
  3276. .hw.init = &(struct clk_init_data){
  3277. .name = "gcc_ufs_card_unipro_core_clk",
  3278. .parent_hws = (const struct clk_hw *[]){
  3279. &gcc_ufs_card_unipro_core_clk_src.clkr.hw
  3280. },
  3281. .num_parents = 1,
  3282. .flags = CLK_SET_RATE_PARENT,
  3283. .ops = &clk_branch2_ops,
  3284. },
  3285. },
  3286. };
  3287. static struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
  3288. .halt_reg = 0x75058,
  3289. .halt_check = BRANCH_HALT,
  3290. .hwcg_reg = 0x75058,
  3291. .hwcg_bit = 1,
  3292. .clkr = {
  3293. .enable_reg = 0x75058,
  3294. .enable_mask = BIT(1),
  3295. .hw.init = &(struct clk_init_data){
  3296. .name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
  3297. .parent_hws = (const struct clk_hw *[]){
  3298. &gcc_ufs_card_unipro_core_clk.clkr.hw
  3299. },
  3300. .num_parents = 1,
  3301. .flags = CLK_SET_RATE_PARENT,
  3302. .ops = &clk_branch_simple_ops,
  3303. },
  3304. },
  3305. };
  3306. static struct clk_branch gcc_ufs_mem_clkref_en = {
  3307. .halt_reg = 0x8c000,
  3308. .halt_check = BRANCH_HALT,
  3309. .clkr = {
  3310. .enable_reg = 0x8c000,
  3311. .enable_mask = BIT(0),
  3312. .hw.init = &(const struct clk_init_data) {
  3313. .name = "gcc_ufs_mem_clkref_en",
  3314. .ops = &clk_branch2_ops,
  3315. },
  3316. },
  3317. };
  3318. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  3319. .halt_reg = 0x77014,
  3320. .halt_check = BRANCH_HALT,
  3321. .hwcg_reg = 0x77014,
  3322. .hwcg_bit = 1,
  3323. .clkr = {
  3324. .enable_reg = 0x77014,
  3325. .enable_mask = BIT(0),
  3326. .hw.init = &(struct clk_init_data){
  3327. .name = "gcc_ufs_phy_ahb_clk",
  3328. .ops = &clk_branch2_ops,
  3329. },
  3330. },
  3331. };
  3332. static struct clk_branch gcc_ufs_phy_axi_clk = {
  3333. .halt_reg = 0x77010,
  3334. .halt_check = BRANCH_HALT,
  3335. .hwcg_reg = 0x77010,
  3336. .hwcg_bit = 1,
  3337. .clkr = {
  3338. .enable_reg = 0x77010,
  3339. .enable_mask = BIT(0),
  3340. .hw.init = &(struct clk_init_data){
  3341. .name = "gcc_ufs_phy_axi_clk",
  3342. .parent_hws = (const struct clk_hw *[]){
  3343. &gcc_ufs_phy_axi_clk_src.clkr.hw
  3344. },
  3345. .num_parents = 1,
  3346. .flags = CLK_SET_RATE_PARENT,
  3347. .ops = &clk_branch2_ops,
  3348. },
  3349. },
  3350. };
  3351. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  3352. .halt_reg = 0x77010,
  3353. .halt_check = BRANCH_HALT,
  3354. .hwcg_reg = 0x77010,
  3355. .hwcg_bit = 1,
  3356. .clkr = {
  3357. .enable_reg = 0x77010,
  3358. .enable_mask = BIT(1),
  3359. .hw.init = &(struct clk_init_data){
  3360. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  3361. .parent_hws = (const struct clk_hw *[]){
  3362. &gcc_ufs_phy_axi_clk.clkr.hw
  3363. },
  3364. .num_parents = 1,
  3365. .flags = CLK_SET_RATE_PARENT,
  3366. .ops = &clk_branch_simple_ops,
  3367. },
  3368. },
  3369. };
  3370. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  3371. .halt_reg = 0x7705c,
  3372. .halt_check = BRANCH_HALT,
  3373. .hwcg_reg = 0x7705c,
  3374. .hwcg_bit = 1,
  3375. .clkr = {
  3376. .enable_reg = 0x7705c,
  3377. .enable_mask = BIT(0),
  3378. .hw.init = &(struct clk_init_data){
  3379. .name = "gcc_ufs_phy_ice_core_clk",
  3380. .parent_hws = (const struct clk_hw *[]){
  3381. &gcc_ufs_phy_ice_core_clk_src.clkr.hw
  3382. },
  3383. .num_parents = 1,
  3384. .flags = CLK_SET_RATE_PARENT,
  3385. .ops = &clk_branch2_ops,
  3386. },
  3387. },
  3388. };
  3389. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  3390. .halt_reg = 0x7705c,
  3391. .halt_check = BRANCH_HALT,
  3392. .hwcg_reg = 0x7705c,
  3393. .hwcg_bit = 1,
  3394. .clkr = {
  3395. .enable_reg = 0x7705c,
  3396. .enable_mask = BIT(1),
  3397. .hw.init = &(struct clk_init_data){
  3398. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  3399. .parent_hws = (const struct clk_hw *[]){
  3400. &gcc_ufs_phy_ice_core_clk.clkr.hw
  3401. },
  3402. .num_parents = 1,
  3403. .flags = CLK_SET_RATE_PARENT,
  3404. .ops = &clk_branch_simple_ops,
  3405. },
  3406. },
  3407. };
  3408. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  3409. .halt_reg = 0x77090,
  3410. .halt_check = BRANCH_HALT,
  3411. .hwcg_reg = 0x77090,
  3412. .hwcg_bit = 1,
  3413. .clkr = {
  3414. .enable_reg = 0x77090,
  3415. .enable_mask = BIT(0),
  3416. .hw.init = &(struct clk_init_data){
  3417. .name = "gcc_ufs_phy_phy_aux_clk",
  3418. .parent_hws = (const struct clk_hw *[]){
  3419. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw
  3420. },
  3421. .num_parents = 1,
  3422. .flags = CLK_SET_RATE_PARENT,
  3423. .ops = &clk_branch2_ops,
  3424. },
  3425. },
  3426. };
  3427. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  3428. .halt_reg = 0x77090,
  3429. .halt_check = BRANCH_HALT,
  3430. .hwcg_reg = 0x77090,
  3431. .hwcg_bit = 1,
  3432. .clkr = {
  3433. .enable_reg = 0x77090,
  3434. .enable_mask = BIT(1),
  3435. .hw.init = &(struct clk_init_data){
  3436. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  3437. .parent_hws = (const struct clk_hw *[]){
  3438. &gcc_ufs_phy_phy_aux_clk.clkr.hw
  3439. },
  3440. .num_parents = 1,
  3441. .flags = CLK_SET_RATE_PARENT,
  3442. .ops = &clk_branch_simple_ops,
  3443. },
  3444. },
  3445. };
  3446. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  3447. .halt_reg = 0x7701c,
  3448. .halt_check = BRANCH_HALT_SKIP,
  3449. .clkr = {
  3450. .enable_reg = 0x7701c,
  3451. .enable_mask = BIT(0),
  3452. .hw.init = &(struct clk_init_data){
  3453. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  3454. .ops = &clk_branch2_ops,
  3455. },
  3456. },
  3457. };
  3458. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  3459. .halt_reg = 0x770ac,
  3460. .halt_check = BRANCH_HALT_SKIP,
  3461. .clkr = {
  3462. .enable_reg = 0x770ac,
  3463. .enable_mask = BIT(0),
  3464. .hw.init = &(struct clk_init_data){
  3465. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  3466. .ops = &clk_branch2_ops,
  3467. },
  3468. },
  3469. };
  3470. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  3471. .halt_reg = 0x77018,
  3472. .halt_check = BRANCH_HALT_SKIP,
  3473. .clkr = {
  3474. .enable_reg = 0x77018,
  3475. .enable_mask = BIT(0),
  3476. .hw.init = &(struct clk_init_data){
  3477. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  3478. .ops = &clk_branch2_ops,
  3479. },
  3480. },
  3481. };
  3482. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  3483. .halt_reg = 0x77058,
  3484. .halt_check = BRANCH_HALT,
  3485. .hwcg_reg = 0x77058,
  3486. .hwcg_bit = 1,
  3487. .clkr = {
  3488. .enable_reg = 0x77058,
  3489. .enable_mask = BIT(0),
  3490. .hw.init = &(struct clk_init_data){
  3491. .name = "gcc_ufs_phy_unipro_core_clk",
  3492. .parent_hws = (const struct clk_hw *[]){
  3493. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw
  3494. },
  3495. .num_parents = 1,
  3496. .flags = CLK_SET_RATE_PARENT,
  3497. .ops = &clk_branch2_ops,
  3498. },
  3499. },
  3500. };
  3501. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  3502. .halt_reg = 0x77058,
  3503. .halt_check = BRANCH_HALT,
  3504. .hwcg_reg = 0x77058,
  3505. .hwcg_bit = 1,
  3506. .clkr = {
  3507. .enable_reg = 0x77058,
  3508. .enable_mask = BIT(1),
  3509. .hw.init = &(struct clk_init_data){
  3510. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  3511. .parent_hws = (const struct clk_hw *[]){
  3512. &gcc_ufs_phy_unipro_core_clk.clkr.hw
  3513. },
  3514. .num_parents = 1,
  3515. .flags = CLK_SET_RATE_PARENT,
  3516. .ops = &clk_branch_simple_ops,
  3517. },
  3518. },
  3519. };
  3520. static struct clk_branch gcc_usb30_mp_master_clk = {
  3521. .halt_reg = 0xa6010,
  3522. .halt_check = BRANCH_HALT,
  3523. .clkr = {
  3524. .enable_reg = 0xa6010,
  3525. .enable_mask = BIT(0),
  3526. .hw.init = &(struct clk_init_data){
  3527. .name = "gcc_usb30_mp_master_clk",
  3528. .parent_hws = (const struct clk_hw *[]){
  3529. &gcc_usb30_mp_master_clk_src.clkr.hw },
  3530. .num_parents = 1,
  3531. .flags = CLK_SET_RATE_PARENT,
  3532. .ops = &clk_branch2_ops,
  3533. },
  3534. },
  3535. };
  3536. static struct clk_branch gcc_usb30_mp_mock_utmi_clk = {
  3537. .halt_reg = 0xa6018,
  3538. .halt_check = BRANCH_HALT,
  3539. .clkr = {
  3540. .enable_reg = 0xa6018,
  3541. .enable_mask = BIT(0),
  3542. .hw.init = &(struct clk_init_data){
  3543. .name = "gcc_usb30_mp_mock_utmi_clk",
  3544. .parent_hws = (const struct clk_hw *[]){
  3545. &gcc_usb30_mp_mock_utmi_clk_src.clkr.hw
  3546. },
  3547. .num_parents = 1,
  3548. .flags = CLK_SET_RATE_PARENT,
  3549. .ops = &clk_branch2_ops,
  3550. },
  3551. },
  3552. };
  3553. static struct clk_branch gcc_usb30_mp_sleep_clk = {
  3554. .halt_reg = 0xa6014,
  3555. .halt_check = BRANCH_HALT,
  3556. .clkr = {
  3557. .enable_reg = 0xa6014,
  3558. .enable_mask = BIT(0),
  3559. .hw.init = &(struct clk_init_data){
  3560. .name = "gcc_usb30_mp_sleep_clk",
  3561. .ops = &clk_branch2_ops,
  3562. },
  3563. },
  3564. };
  3565. static struct clk_branch gcc_usb30_prim_master_clk = {
  3566. .halt_reg = 0xf010,
  3567. .halt_check = BRANCH_HALT,
  3568. .clkr = {
  3569. .enable_reg = 0xf010,
  3570. .enable_mask = BIT(0),
  3571. .hw.init = &(struct clk_init_data){
  3572. .name = "gcc_usb30_prim_master_clk",
  3573. .parent_hws = (const struct clk_hw *[]){
  3574. &gcc_usb30_prim_master_clk_src.clkr.hw },
  3575. .num_parents = 1,
  3576. .flags = CLK_SET_RATE_PARENT,
  3577. .ops = &clk_branch2_ops,
  3578. },
  3579. },
  3580. };
  3581. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  3582. .halt_reg = 0xf018,
  3583. .halt_check = BRANCH_HALT,
  3584. .clkr = {
  3585. .enable_reg = 0xf018,
  3586. .enable_mask = BIT(0),
  3587. .hw.init = &(struct clk_init_data){
  3588. .name = "gcc_usb30_prim_mock_utmi_clk",
  3589. .parent_hws = (const struct clk_hw *[]){
  3590. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw
  3591. },
  3592. .num_parents = 1,
  3593. .flags = CLK_SET_RATE_PARENT,
  3594. .ops = &clk_branch2_ops,
  3595. },
  3596. },
  3597. };
  3598. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  3599. .halt_reg = 0xf014,
  3600. .halt_check = BRANCH_HALT,
  3601. .clkr = {
  3602. .enable_reg = 0xf014,
  3603. .enable_mask = BIT(0),
  3604. .hw.init = &(struct clk_init_data){
  3605. .name = "gcc_usb30_prim_sleep_clk",
  3606. .ops = &clk_branch2_ops,
  3607. },
  3608. },
  3609. };
  3610. static struct clk_branch gcc_usb30_sec_master_clk = {
  3611. .halt_reg = 0x10010,
  3612. .halt_check = BRANCH_HALT,
  3613. .clkr = {
  3614. .enable_reg = 0x10010,
  3615. .enable_mask = BIT(0),
  3616. .hw.init = &(struct clk_init_data){
  3617. .name = "gcc_usb30_sec_master_clk",
  3618. .parent_hws = (const struct clk_hw *[]){
  3619. &gcc_usb30_sec_master_clk_src.clkr.hw },
  3620. .num_parents = 1,
  3621. .flags = CLK_SET_RATE_PARENT,
  3622. .ops = &clk_branch2_ops,
  3623. },
  3624. },
  3625. };
  3626. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  3627. .halt_reg = 0x10018,
  3628. .halt_check = BRANCH_HALT,
  3629. .clkr = {
  3630. .enable_reg = 0x10018,
  3631. .enable_mask = BIT(0),
  3632. .hw.init = &(struct clk_init_data){
  3633. .name = "gcc_usb30_sec_mock_utmi_clk",
  3634. .parent_hws = (const struct clk_hw *[]){
  3635. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw
  3636. },
  3637. .num_parents = 1,
  3638. .flags = CLK_SET_RATE_PARENT,
  3639. .ops = &clk_branch2_ops,
  3640. },
  3641. },
  3642. };
  3643. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  3644. .halt_reg = 0x10014,
  3645. .halt_check = BRANCH_HALT,
  3646. .clkr = {
  3647. .enable_reg = 0x10014,
  3648. .enable_mask = BIT(0),
  3649. .hw.init = &(struct clk_init_data){
  3650. .name = "gcc_usb30_sec_sleep_clk",
  3651. .ops = &clk_branch2_ops,
  3652. },
  3653. },
  3654. };
  3655. static struct clk_branch gcc_usb3_mp_phy_aux_clk = {
  3656. .halt_reg = 0xa6050,
  3657. .halt_check = BRANCH_HALT,
  3658. .clkr = {
  3659. .enable_reg = 0xa6050,
  3660. .enable_mask = BIT(0),
  3661. .hw.init = &(struct clk_init_data){
  3662. .name = "gcc_usb3_mp_phy_aux_clk",
  3663. .parent_hws = (const struct clk_hw *[]){
  3664. &gcc_usb3_mp_phy_aux_clk_src.clkr.hw
  3665. },
  3666. .num_parents = 1,
  3667. .flags = CLK_SET_RATE_PARENT,
  3668. .ops = &clk_branch2_ops,
  3669. },
  3670. },
  3671. };
  3672. static struct clk_branch gcc_usb3_mp_phy_com_aux_clk = {
  3673. .halt_reg = 0xa6054,
  3674. .halt_check = BRANCH_HALT,
  3675. .clkr = {
  3676. .enable_reg = 0xa6054,
  3677. .enable_mask = BIT(0),
  3678. .hw.init = &(struct clk_init_data){
  3679. .name = "gcc_usb3_mp_phy_com_aux_clk",
  3680. .parent_hws = (const struct clk_hw *[]){
  3681. &gcc_usb3_mp_phy_aux_clk_src.clkr.hw
  3682. },
  3683. .num_parents = 1,
  3684. .flags = CLK_SET_RATE_PARENT,
  3685. .ops = &clk_branch2_ops,
  3686. },
  3687. },
  3688. };
  3689. static struct clk_branch gcc_usb3_mp_phy_pipe_0_clk = {
  3690. .halt_reg = 0xa6058,
  3691. .halt_check = BRANCH_HALT_SKIP,
  3692. .clkr = {
  3693. .enable_reg = 0xa6058,
  3694. .enable_mask = BIT(0),
  3695. .hw.init = &(struct clk_init_data){
  3696. .name = "gcc_usb3_mp_phy_pipe_0_clk",
  3697. .ops = &clk_branch2_ops,
  3698. },
  3699. },
  3700. };
  3701. static struct clk_branch gcc_usb3_mp_phy_pipe_1_clk = {
  3702. .halt_reg = 0xa605c,
  3703. .halt_check = BRANCH_HALT_SKIP,
  3704. .clkr = {
  3705. .enable_reg = 0xa605c,
  3706. .enable_mask = BIT(0),
  3707. .hw.init = &(struct clk_init_data){
  3708. .name = "gcc_usb3_mp_phy_pipe_1_clk",
  3709. .ops = &clk_branch2_ops,
  3710. },
  3711. },
  3712. };
  3713. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  3714. .halt_reg = 0x8c008,
  3715. .halt_check = BRANCH_HALT,
  3716. .clkr = {
  3717. .enable_reg = 0x8c008,
  3718. .enable_mask = BIT(0),
  3719. .hw.init = &(struct clk_init_data){
  3720. .name = "gcc_usb3_prim_clkref_clk",
  3721. .ops = &clk_branch2_ops,
  3722. },
  3723. },
  3724. };
  3725. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  3726. .halt_reg = 0xf050,
  3727. .halt_check = BRANCH_HALT,
  3728. .clkr = {
  3729. .enable_reg = 0xf050,
  3730. .enable_mask = BIT(0),
  3731. .hw.init = &(struct clk_init_data){
  3732. .name = "gcc_usb3_prim_phy_aux_clk",
  3733. .parent_hws = (const struct clk_hw *[]){
  3734. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw
  3735. },
  3736. .num_parents = 1,
  3737. .flags = CLK_SET_RATE_PARENT,
  3738. .ops = &clk_branch2_ops,
  3739. },
  3740. },
  3741. };
  3742. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  3743. .halt_reg = 0xf054,
  3744. .halt_check = BRANCH_HALT,
  3745. .clkr = {
  3746. .enable_reg = 0xf054,
  3747. .enable_mask = BIT(0),
  3748. .hw.init = &(struct clk_init_data){
  3749. .name = "gcc_usb3_prim_phy_com_aux_clk",
  3750. .parent_hws = (const struct clk_hw *[]){
  3751. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw
  3752. },
  3753. .num_parents = 1,
  3754. .flags = CLK_SET_RATE_PARENT,
  3755. .ops = &clk_branch2_ops,
  3756. },
  3757. },
  3758. };
  3759. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  3760. .halt_reg = 0xf058,
  3761. .halt_check = BRANCH_HALT_SKIP,
  3762. .clkr = {
  3763. .enable_reg = 0xf058,
  3764. .enable_mask = BIT(0),
  3765. .hw.init = &(struct clk_init_data){
  3766. .name = "gcc_usb3_prim_phy_pipe_clk",
  3767. .ops = &clk_branch2_ops,
  3768. },
  3769. },
  3770. };
  3771. static struct clk_branch gcc_usb3_sec_clkref_clk = {
  3772. .halt_reg = 0x8c028,
  3773. .halt_check = BRANCH_HALT,
  3774. .clkr = {
  3775. .enable_reg = 0x8c028,
  3776. .enable_mask = BIT(0),
  3777. .hw.init = &(struct clk_init_data){
  3778. .name = "gcc_usb3_sec_clkref_clk",
  3779. .ops = &clk_branch2_ops,
  3780. },
  3781. },
  3782. };
  3783. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  3784. .halt_reg = 0x10050,
  3785. .halt_check = BRANCH_HALT,
  3786. .clkr = {
  3787. .enable_reg = 0x10050,
  3788. .enable_mask = BIT(0),
  3789. .hw.init = &(struct clk_init_data){
  3790. .name = "gcc_usb3_sec_phy_aux_clk",
  3791. .parent_hws = (const struct clk_hw *[]){
  3792. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw
  3793. },
  3794. .num_parents = 1,
  3795. .flags = CLK_SET_RATE_PARENT,
  3796. .ops = &clk_branch2_ops,
  3797. },
  3798. },
  3799. };
  3800. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  3801. .halt_reg = 0x10054,
  3802. .halt_check = BRANCH_HALT,
  3803. .clkr = {
  3804. .enable_reg = 0x10054,
  3805. .enable_mask = BIT(0),
  3806. .hw.init = &(struct clk_init_data){
  3807. .name = "gcc_usb3_sec_phy_com_aux_clk",
  3808. .parent_hws = (const struct clk_hw *[]){
  3809. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw
  3810. },
  3811. .num_parents = 1,
  3812. .flags = CLK_SET_RATE_PARENT,
  3813. .ops = &clk_branch2_ops,
  3814. },
  3815. },
  3816. };
  3817. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  3818. .halt_reg = 0x10058,
  3819. .halt_check = BRANCH_HALT_SKIP,
  3820. .clkr = {
  3821. .enable_reg = 0x10058,
  3822. .enable_mask = BIT(0),
  3823. .hw.init = &(struct clk_init_data){
  3824. .name = "gcc_usb3_sec_phy_pipe_clk",
  3825. .ops = &clk_branch2_ops,
  3826. },
  3827. },
  3828. };
  3829. static struct clk_branch gcc_video_axi0_clk = {
  3830. .halt_reg = 0xb024,
  3831. .halt_check = BRANCH_HALT,
  3832. .clkr = {
  3833. .enable_reg = 0xb024,
  3834. .enable_mask = BIT(0),
  3835. .hw.init = &(struct clk_init_data){
  3836. .name = "gcc_video_axi0_clk",
  3837. .ops = &clk_branch2_ops,
  3838. },
  3839. },
  3840. };
  3841. static struct clk_branch gcc_video_axi1_clk = {
  3842. .halt_reg = 0xb028,
  3843. .halt_check = BRANCH_HALT,
  3844. .clkr = {
  3845. .enable_reg = 0xb028,
  3846. .enable_mask = BIT(0),
  3847. .hw.init = &(struct clk_init_data){
  3848. .name = "gcc_video_axi1_clk",
  3849. .ops = &clk_branch2_ops,
  3850. },
  3851. },
  3852. };
  3853. static struct clk_branch gcc_video_axic_clk = {
  3854. .halt_reg = 0xb02c,
  3855. .halt_check = BRANCH_HALT,
  3856. .clkr = {
  3857. .enable_reg = 0xb02c,
  3858. .enable_mask = BIT(0),
  3859. .hw.init = &(struct clk_init_data){
  3860. .name = "gcc_video_axic_clk",
  3861. .ops = &clk_branch2_ops,
  3862. },
  3863. },
  3864. };
  3865. static struct gdsc usb30_sec_gdsc = {
  3866. .gdscr = 0x10004,
  3867. .pd = {
  3868. .name = "usb30_sec_gdsc",
  3869. },
  3870. .pwrsts = PWRSTS_OFF_ON,
  3871. .flags = POLL_CFG_GDSCR,
  3872. };
  3873. static struct gdsc emac_gdsc = {
  3874. .gdscr = 0x6004,
  3875. .pd = {
  3876. .name = "emac_gdsc",
  3877. },
  3878. .pwrsts = PWRSTS_OFF_ON,
  3879. .flags = POLL_CFG_GDSCR,
  3880. };
  3881. static struct gdsc usb30_prim_gdsc = {
  3882. .gdscr = 0xf004,
  3883. .pd = {
  3884. .name = "usb30_prim_gdsc",
  3885. },
  3886. .pwrsts = PWRSTS_OFF_ON,
  3887. .flags = POLL_CFG_GDSCR,
  3888. };
  3889. static struct gdsc pcie_0_gdsc = {
  3890. .gdscr = 0x6b004,
  3891. .pd = {
  3892. .name = "pcie_0_gdsc",
  3893. },
  3894. .pwrsts = PWRSTS_OFF_ON,
  3895. .flags = POLL_CFG_GDSCR,
  3896. };
  3897. static struct gdsc ufs_card_gdsc = {
  3898. .gdscr = 0x75004,
  3899. .pd = {
  3900. .name = "ufs_card_gdsc",
  3901. },
  3902. .pwrsts = PWRSTS_OFF_ON,
  3903. .flags = POLL_CFG_GDSCR,
  3904. };
  3905. static struct gdsc ufs_phy_gdsc = {
  3906. .gdscr = 0x77004,
  3907. .pd = {
  3908. .name = "ufs_phy_gdsc",
  3909. },
  3910. .pwrsts = PWRSTS_OFF_ON,
  3911. .flags = POLL_CFG_GDSCR,
  3912. };
  3913. static struct gdsc pcie_1_gdsc = {
  3914. .gdscr = 0x8d004,
  3915. .pd = {
  3916. .name = "pcie_1_gdsc",
  3917. },
  3918. .pwrsts = PWRSTS_OFF_ON,
  3919. .flags = POLL_CFG_GDSCR,
  3920. };
  3921. static struct gdsc pcie_2_gdsc = {
  3922. .gdscr = 0x9d004,
  3923. .pd = {
  3924. .name = "pcie_2_gdsc",
  3925. },
  3926. .pwrsts = PWRSTS_OFF_ON,
  3927. .flags = POLL_CFG_GDSCR,
  3928. };
  3929. static struct gdsc ufs_card_2_gdsc = {
  3930. .gdscr = 0xa2004,
  3931. .pd = {
  3932. .name = "ufs_card_2_gdsc",
  3933. },
  3934. .pwrsts = PWRSTS_OFF_ON,
  3935. .flags = POLL_CFG_GDSCR,
  3936. };
  3937. static struct gdsc pcie_3_gdsc = {
  3938. .gdscr = 0xa3004,
  3939. .pd = {
  3940. .name = "pcie_3_gdsc",
  3941. },
  3942. .pwrsts = PWRSTS_OFF_ON,
  3943. .flags = POLL_CFG_GDSCR,
  3944. };
  3945. static struct gdsc usb30_mp_gdsc = {
  3946. .gdscr = 0xa6004,
  3947. .pd = {
  3948. .name = "usb30_mp_gdsc",
  3949. },
  3950. .pwrsts = PWRSTS_OFF_ON,
  3951. .flags = POLL_CFG_GDSCR,
  3952. };
  3953. static struct clk_regmap *gcc_sc8180x_clocks[] = {
  3954. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3955. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  3956. [GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
  3957. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3958. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  3959. [GCC_AGGRE_USB3_MP_AXI_CLK] = &gcc_aggre_usb3_mp_axi_clk.clkr,
  3960. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3961. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  3962. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3963. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  3964. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  3965. [GCC_CFG_NOC_USB3_MP_AXI_CLK] = &gcc_cfg_noc_usb3_mp_axi_clk.clkr,
  3966. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3967. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  3968. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  3969. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3970. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3971. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  3972. [GCC_EMAC_AXI_CLK] = &gcc_emac_axi_clk.clkr,
  3973. [GCC_EMAC_PTP_CLK] = &gcc_emac_ptp_clk.clkr,
  3974. [GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr,
  3975. [GCC_EMAC_RGMII_CLK] = &gcc_emac_rgmii_clk.clkr,
  3976. [GCC_EMAC_RGMII_CLK_SRC] = &gcc_emac_rgmii_clk_src.clkr,
  3977. [GCC_EMAC_SLV_AHB_CLK] = &gcc_emac_slv_ahb_clk.clkr,
  3978. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3979. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3980. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3981. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3982. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3983. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3984. [GCC_GP4_CLK] = &gcc_gp4_clk.clkr,
  3985. [GCC_GP4_CLK_SRC] = &gcc_gp4_clk_src.clkr,
  3986. [GCC_GP5_CLK] = &gcc_gp5_clk.clkr,
  3987. [GCC_GP5_CLK_SRC] = &gcc_gp5_clk_src.clkr,
  3988. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3989. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3990. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3991. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3992. [GCC_NPU_AT_CLK] = &gcc_npu_at_clk.clkr,
  3993. [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
  3994. [GCC_NPU_AXI_CLK_SRC] = &gcc_npu_axi_clk_src.clkr,
  3995. [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
  3996. [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
  3997. [GCC_NPU_TRIG_CLK] = &gcc_npu_trig_clk.clkr,
  3998. [GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr,
  3999. [GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr,
  4000. [GCC_PCIE2_PHY_REFGEN_CLK] = &gcc_pcie2_phy_refgen_clk.clkr,
  4001. [GCC_PCIE3_PHY_REFGEN_CLK] = &gcc_pcie3_phy_refgen_clk.clkr,
  4002. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  4003. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  4004. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  4005. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  4006. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  4007. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  4008. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  4009. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  4010. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  4011. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  4012. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  4013. [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
  4014. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  4015. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  4016. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  4017. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  4018. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  4019. [GCC_PCIE_2_AUX_CLK_SRC] = &gcc_pcie_2_aux_clk_src.clkr,
  4020. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  4021. [GCC_PCIE_2_CLKREF_CLK] = &gcc_pcie_2_clkref_clk.clkr,
  4022. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  4023. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  4024. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  4025. [GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr,
  4026. [GCC_PCIE_3_AUX_CLK] = &gcc_pcie_3_aux_clk.clkr,
  4027. [GCC_PCIE_3_AUX_CLK_SRC] = &gcc_pcie_3_aux_clk_src.clkr,
  4028. [GCC_PCIE_3_CFG_AHB_CLK] = &gcc_pcie_3_cfg_ahb_clk.clkr,
  4029. [GCC_PCIE_3_CLKREF_CLK] = &gcc_pcie_3_clkref_clk.clkr,
  4030. [GCC_PCIE_3_MSTR_AXI_CLK] = &gcc_pcie_3_mstr_axi_clk.clkr,
  4031. [GCC_PCIE_3_PIPE_CLK] = &gcc_pcie_3_pipe_clk.clkr,
  4032. [GCC_PCIE_3_SLV_AXI_CLK] = &gcc_pcie_3_slv_axi_clk.clkr,
  4033. [GCC_PCIE_3_SLV_Q2A_AXI_CLK] = &gcc_pcie_3_slv_q2a_axi_clk.clkr,
  4034. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  4035. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  4036. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  4037. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  4038. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  4039. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  4040. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  4041. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  4042. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  4043. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  4044. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  4045. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  4046. [GCC_QSPI_1_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_1_cnoc_periph_ahb_clk.clkr,
  4047. [GCC_QSPI_1_CORE_CLK] = &gcc_qspi_1_core_clk.clkr,
  4048. [GCC_QSPI_1_CORE_CLK_SRC] = &gcc_qspi_1_core_clk_src.clkr,
  4049. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  4050. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  4051. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  4052. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  4053. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  4054. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  4055. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  4056. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  4057. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  4058. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  4059. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  4060. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  4061. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  4062. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  4063. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  4064. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  4065. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  4066. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  4067. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  4068. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  4069. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  4070. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  4071. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  4072. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  4073. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  4074. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  4075. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  4076. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  4077. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  4078. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  4079. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  4080. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  4081. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  4082. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  4083. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  4084. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  4085. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  4086. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  4087. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  4088. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  4089. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  4090. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  4091. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  4092. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  4093. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  4094. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  4095. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  4096. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  4097. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  4098. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  4099. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  4100. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  4101. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  4102. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  4103. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  4104. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  4105. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  4106. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  4107. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  4108. [GCC_UFS_CARD_2_AHB_CLK] = &gcc_ufs_card_2_ahb_clk.clkr,
  4109. [GCC_UFS_CARD_2_AXI_CLK] = &gcc_ufs_card_2_axi_clk.clkr,
  4110. [GCC_UFS_CARD_2_AXI_CLK_SRC] = &gcc_ufs_card_2_axi_clk_src.clkr,
  4111. [GCC_UFS_CARD_2_ICE_CORE_CLK] = &gcc_ufs_card_2_ice_core_clk.clkr,
  4112. [GCC_UFS_CARD_2_ICE_CORE_CLK_SRC] = &gcc_ufs_card_2_ice_core_clk_src.clkr,
  4113. [GCC_UFS_CARD_2_PHY_AUX_CLK] = &gcc_ufs_card_2_phy_aux_clk.clkr,
  4114. [GCC_UFS_CARD_2_PHY_AUX_CLK_SRC] = &gcc_ufs_card_2_phy_aux_clk_src.clkr,
  4115. [GCC_UFS_CARD_2_RX_SYMBOL_0_CLK] = &gcc_ufs_card_2_rx_symbol_0_clk.clkr,
  4116. [GCC_UFS_CARD_2_RX_SYMBOL_1_CLK] = &gcc_ufs_card_2_rx_symbol_1_clk.clkr,
  4117. [GCC_UFS_CARD_2_TX_SYMBOL_0_CLK] = &gcc_ufs_card_2_tx_symbol_0_clk.clkr,
  4118. [GCC_UFS_CARD_2_UNIPRO_CORE_CLK] = &gcc_ufs_card_2_unipro_core_clk.clkr,
  4119. [GCC_UFS_CARD_2_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_2_unipro_core_clk_src.clkr,
  4120. [GCC_UFS_CARD_CLKREF_EN] = &gcc_ufs_card_clkref_en.clkr,
  4121. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  4122. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  4123. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  4124. [GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
  4125. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  4126. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  4127. [GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
  4128. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  4129. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  4130. [GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
  4131. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  4132. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  4133. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  4134. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  4135. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_unipro_core_clk_src.clkr,
  4136. [GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
  4137. [GCC_UFS_MEM_CLKREF_EN] = &gcc_ufs_mem_clkref_en.clkr,
  4138. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  4139. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  4140. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  4141. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  4142. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  4143. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  4144. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  4145. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  4146. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  4147. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  4148. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  4149. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  4150. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  4151. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  4152. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  4153. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  4154. [GCC_USB30_MP_MASTER_CLK] = &gcc_usb30_mp_master_clk.clkr,
  4155. [GCC_USB30_MP_MASTER_CLK_SRC] = &gcc_usb30_mp_master_clk_src.clkr,
  4156. [GCC_USB30_MP_MOCK_UTMI_CLK] = &gcc_usb30_mp_mock_utmi_clk.clkr,
  4157. [GCC_USB30_MP_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mp_mock_utmi_clk_src.clkr,
  4158. [GCC_USB30_MP_SLEEP_CLK] = &gcc_usb30_mp_sleep_clk.clkr,
  4159. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  4160. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  4161. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  4162. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  4163. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  4164. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  4165. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  4166. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  4167. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  4168. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  4169. [GCC_USB3_MP_PHY_AUX_CLK] = &gcc_usb3_mp_phy_aux_clk.clkr,
  4170. [GCC_USB3_MP_PHY_AUX_CLK_SRC] = &gcc_usb3_mp_phy_aux_clk_src.clkr,
  4171. [GCC_USB3_MP_PHY_COM_AUX_CLK] = &gcc_usb3_mp_phy_com_aux_clk.clkr,
  4172. [GCC_USB3_MP_PHY_PIPE_0_CLK] = &gcc_usb3_mp_phy_pipe_0_clk.clkr,
  4173. [GCC_USB3_MP_PHY_PIPE_1_CLK] = &gcc_usb3_mp_phy_pipe_1_clk.clkr,
  4174. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  4175. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  4176. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  4177. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  4178. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  4179. [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
  4180. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  4181. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  4182. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  4183. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  4184. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  4185. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  4186. [GCC_VIDEO_AXIC_CLK] = &gcc_video_axic_clk.clkr,
  4187. [GPLL0] = &gpll0.clkr,
  4188. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  4189. [GPLL1] = &gpll1.clkr,
  4190. [GPLL4] = &gpll4.clkr,
  4191. [GPLL7] = &gpll7.clkr,
  4192. [GPLL9] = &gpll9.clkr,
  4193. };
  4194. static const struct qcom_reset_map gcc_sc8180x_resets[] = {
  4195. [GCC_EMAC_BCR] = { 0x6000 },
  4196. [GCC_GPU_BCR] = { 0x71000 },
  4197. [GCC_MMSS_BCR] = { 0xb000 },
  4198. [GCC_NPU_BCR] = { 0x4d000 },
  4199. [GCC_PCIE_0_BCR] = { 0x6b000 },
  4200. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  4201. [GCC_PCIE_1_BCR] = { 0x8d000 },
  4202. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  4203. [GCC_PCIE_2_BCR] = { 0x9d000 },
  4204. [GCC_PCIE_2_PHY_BCR] = { 0xa701c },
  4205. [GCC_PCIE_3_BCR] = { 0xa3000 },
  4206. [GCC_PCIE_3_PHY_BCR] = { 0xa801c },
  4207. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  4208. [GCC_PDM_BCR] = { 0x33000 },
  4209. [GCC_PRNG_BCR] = { 0x34000 },
  4210. [GCC_QSPI_1_BCR] = { 0x4a000 },
  4211. [GCC_QSPI_BCR] = { 0x24008 },
  4212. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  4213. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  4214. [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
  4215. [GCC_QUSB2PHY_5_BCR] = { 0x12010 },
  4216. [GCC_QUSB2PHY_MP0_BCR] = { 0x12008 },
  4217. [GCC_QUSB2PHY_MP1_BCR] = { 0x1200c },
  4218. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  4219. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  4220. [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x50000 },
  4221. [GCC_USB3_PHY_PRIM_SP1_BCR] = { 0x50004 },
  4222. [GCC_USB3_DP_PHY_PRIM_SP0_BCR] = { 0x50010 },
  4223. [GCC_USB3_DP_PHY_PRIM_SP1_BCR] = { 0x50014 },
  4224. [GCC_USB3_PHY_SEC_BCR] = { 0x50018 },
  4225. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x5001c },
  4226. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50020 },
  4227. [GCC_USB3_UNIPHY_MP0_BCR] = { 0x50024 },
  4228. [GCC_USB3_UNIPHY_MP1_BCR] = { 0x50028 },
  4229. [GCC_USB3UNIPHY_PHY_MP0_BCR] = { 0x5002c },
  4230. [GCC_USB3UNIPHY_PHY_MP1_BCR] = { 0x50030 },
  4231. [GCC_SDCC2_BCR] = { 0x14000 },
  4232. [GCC_SDCC4_BCR] = { 0x16000 },
  4233. [GCC_TSIF_BCR] = { 0x36000 },
  4234. [GCC_UFS_CARD_2_BCR] = { 0xa2000 },
  4235. [GCC_UFS_CARD_BCR] = { 0x75000 },
  4236. [GCC_UFS_PHY_BCR] = { 0x77000 },
  4237. [GCC_USB30_MP_BCR] = { 0xa6000 },
  4238. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  4239. [GCC_USB30_SEC_BCR] = { 0x10000 },
  4240. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  4241. [GCC_VIDEO_AXIC_CLK_BCR] = { .reg = 0xb02c, .bit = 2, .udelay = 150 },
  4242. [GCC_VIDEO_AXI0_CLK_BCR] = { .reg = 0xb024, .bit = 2, .udelay = 150 },
  4243. [GCC_VIDEO_AXI1_CLK_BCR] = { .reg = 0xb028, .bit = 2, .udelay = 150 },
  4244. };
  4245. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  4246. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  4247. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  4248. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  4249. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  4250. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  4251. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  4252. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  4253. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  4254. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  4255. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  4256. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  4257. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  4258. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  4259. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  4260. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  4261. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  4262. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  4263. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  4264. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  4265. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  4266. };
  4267. static struct gdsc *gcc_sc8180x_gdscs[] = {
  4268. [EMAC_GDSC] = &emac_gdsc,
  4269. [PCIE_0_GDSC] = &pcie_0_gdsc,
  4270. [PCIE_1_GDSC] = &pcie_1_gdsc,
  4271. [PCIE_2_GDSC] = &pcie_2_gdsc,
  4272. [PCIE_3_GDSC] = &pcie_3_gdsc,
  4273. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  4274. [UFS_CARD_2_GDSC] = &ufs_card_2_gdsc,
  4275. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  4276. [USB30_MP_GDSC] = &usb30_mp_gdsc,
  4277. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  4278. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  4279. };
  4280. static const struct regmap_config gcc_sc8180x_regmap_config = {
  4281. .reg_bits = 32,
  4282. .reg_stride = 4,
  4283. .val_bits = 32,
  4284. .max_register = 0xc0004,
  4285. .fast_io = true,
  4286. };
  4287. static const struct qcom_cc_desc gcc_sc8180x_desc = {
  4288. .config = &gcc_sc8180x_regmap_config,
  4289. .clks = gcc_sc8180x_clocks,
  4290. .num_clks = ARRAY_SIZE(gcc_sc8180x_clocks),
  4291. .resets = gcc_sc8180x_resets,
  4292. .num_resets = ARRAY_SIZE(gcc_sc8180x_resets),
  4293. .gdscs = gcc_sc8180x_gdscs,
  4294. .num_gdscs = ARRAY_SIZE(gcc_sc8180x_gdscs),
  4295. };
  4296. static const struct of_device_id gcc_sc8180x_match_table[] = {
  4297. { .compatible = "qcom,gcc-sc8180x" },
  4298. { }
  4299. };
  4300. MODULE_DEVICE_TABLE(of, gcc_sc8180x_match_table);
  4301. static int gcc_sc8180x_probe(struct platform_device *pdev)
  4302. {
  4303. struct regmap *regmap;
  4304. int ret;
  4305. regmap = qcom_cc_map(pdev, &gcc_sc8180x_desc);
  4306. if (IS_ERR(regmap))
  4307. return PTR_ERR(regmap);
  4308. /* Keep some clocks always-on */
  4309. qcom_branch_set_clk_en(regmap, 0xb004); /* GCC_VIDEO_AHB_CLK */
  4310. qcom_branch_set_clk_en(regmap, 0xb008); /* GCC_CAMERA_AHB_CLK */
  4311. qcom_branch_set_clk_en(regmap, 0xb00c); /* GCC_DISP_AHB_CLK */
  4312. qcom_branch_set_clk_en(regmap, 0xb040); /* GCC_VIDEO_XO_CLK */
  4313. qcom_branch_set_clk_en(regmap, 0xb044); /* GCC_CAMERA_XO_CLK */
  4314. qcom_branch_set_clk_en(regmap, 0xb048); /* GCC_DISP_XO_CLK */
  4315. qcom_branch_set_clk_en(regmap, 0x48004); /* GCC_CPUSS_GNOC_CLK */
  4316. qcom_branch_set_clk_en(regmap, 0x48190); /* GCC_CPUSS_DVM_BUS_CLK */
  4317. qcom_branch_set_clk_en(regmap, 0x4d004); /* GCC_NPU_CFG_AHB_CLK */
  4318. qcom_branch_set_clk_en(regmap, 0x71004); /* GCC_GPU_CFG_AHB_CLK */
  4319. /* Disable the GPLL0 active input to NPU and GPU via MISC registers */
  4320. regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
  4321. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  4322. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  4323. ARRAY_SIZE(gcc_dfs_clocks));
  4324. if (ret)
  4325. return ret;
  4326. return qcom_cc_really_probe(&pdev->dev, &gcc_sc8180x_desc, regmap);
  4327. }
  4328. static struct platform_driver gcc_sc8180x_driver = {
  4329. .probe = gcc_sc8180x_probe,
  4330. .driver = {
  4331. .name = "gcc-sc8180x",
  4332. .of_match_table = gcc_sc8180x_match_table,
  4333. },
  4334. };
  4335. static int __init gcc_sc8180x_init(void)
  4336. {
  4337. return platform_driver_register(&gcc_sc8180x_driver);
  4338. }
  4339. core_initcall(gcc_sc8180x_init);
  4340. static void __exit gcc_sc8180x_exit(void)
  4341. {
  4342. platform_driver_unregister(&gcc_sc8180x_driver);
  4343. }
  4344. module_exit(gcc_sc8180x_exit);
  4345. MODULE_DESCRIPTION("QTI GCC SC8180x driver");
  4346. MODULE_LICENSE("GPL v2");