gcc-sdm845.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-sdm845.h>
  15. #include "common.h"
  16. #include "clk-regmap.h"
  17. #include "clk-pll.h"
  18. #include "clk-rcg.h"
  19. #include "clk-branch.h"
  20. #include "clk-alpha-pll.h"
  21. #include "gdsc.h"
  22. #include "reset.h"
  23. enum {
  24. P_BI_TCXO,
  25. P_AUD_REF_CLK,
  26. P_GPLL0_OUT_EVEN,
  27. P_GPLL0_OUT_MAIN,
  28. P_GPLL4_OUT_MAIN,
  29. P_GPLL6_OUT_MAIN,
  30. P_SLEEP_CLK,
  31. };
  32. static struct clk_alpha_pll gpll0 = {
  33. .offset = 0x0,
  34. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  35. .clkr = {
  36. .enable_reg = 0x52000,
  37. .enable_mask = BIT(0),
  38. .hw.init = &(struct clk_init_data){
  39. .name = "gpll0",
  40. .parent_data = &(const struct clk_parent_data){
  41. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  42. },
  43. .num_parents = 1,
  44. .ops = &clk_alpha_pll_fixed_fabia_ops,
  45. },
  46. },
  47. };
  48. static struct clk_alpha_pll gpll4 = {
  49. .offset = 0x76000,
  50. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  51. .clkr = {
  52. .enable_reg = 0x52000,
  53. .enable_mask = BIT(4),
  54. .hw.init = &(struct clk_init_data){
  55. .name = "gpll4",
  56. .parent_data = &(const struct clk_parent_data){
  57. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  58. },
  59. .num_parents = 1,
  60. .ops = &clk_alpha_pll_fixed_fabia_ops,
  61. },
  62. },
  63. };
  64. static struct clk_alpha_pll gpll6 = {
  65. .offset = 0x13000,
  66. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  67. .clkr = {
  68. .enable_reg = 0x52000,
  69. .enable_mask = BIT(6),
  70. .hw.init = &(struct clk_init_data){
  71. .name = "gpll6",
  72. .parent_data = &(const struct clk_parent_data){
  73. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  74. },
  75. .num_parents = 1,
  76. .ops = &clk_alpha_pll_fixed_fabia_ops,
  77. },
  78. },
  79. };
  80. static const struct clk_div_table post_div_table_fabia_even[] = {
  81. { 0x0, 1 },
  82. { 0x1, 2 },
  83. { 0x3, 4 },
  84. { 0x7, 8 },
  85. { }
  86. };
  87. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  88. .offset = 0x0,
  89. .post_div_shift = 8,
  90. .post_div_table = post_div_table_fabia_even,
  91. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  92. .width = 4,
  93. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  94. .clkr.hw.init = &(struct clk_init_data){
  95. .name = "gpll0_out_even",
  96. .parent_hws = (const struct clk_hw*[]){
  97. &gpll0.clkr.hw,
  98. },
  99. .num_parents = 1,
  100. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  101. },
  102. };
  103. static const struct parent_map gcc_parent_map_0[] = {
  104. { P_BI_TCXO, 0 },
  105. { P_GPLL0_OUT_MAIN, 1 },
  106. { P_GPLL0_OUT_EVEN, 6 },
  107. };
  108. static const struct clk_parent_data gcc_parent_data_0[] = {
  109. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  110. { .hw = &gpll0.clkr.hw },
  111. { .hw = &gpll0_out_even.clkr.hw },
  112. };
  113. static const struct parent_map gcc_parent_map_1[] = {
  114. { P_BI_TCXO, 0 },
  115. { P_GPLL0_OUT_MAIN, 1 },
  116. { P_SLEEP_CLK, 5 },
  117. { P_GPLL0_OUT_EVEN, 6 },
  118. };
  119. static const struct clk_parent_data gcc_parent_data_1[] = {
  120. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  121. { .hw = &gpll0.clkr.hw },
  122. { .fw_name = "sleep_clk", .name = "core_pi_sleep_clk" },
  123. { .hw = &gpll0_out_even.clkr.hw },
  124. };
  125. static const struct parent_map gcc_parent_map_2[] = {
  126. { P_BI_TCXO, 0 },
  127. { P_SLEEP_CLK, 5 },
  128. };
  129. static const struct clk_parent_data gcc_parent_data_2[] = {
  130. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  131. { .fw_name = "sleep_clk", .name = "core_pi_sleep_clk" },
  132. };
  133. static const struct parent_map gcc_parent_map_3[] = {
  134. { P_BI_TCXO, 0 },
  135. { P_GPLL0_OUT_MAIN, 1 },
  136. };
  137. static const struct clk_parent_data gcc_parent_data_3[] = {
  138. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  139. { .hw = &gpll0.clkr.hw },
  140. };
  141. static const struct parent_map gcc_parent_map_4[] = {
  142. { P_BI_TCXO, 0 },
  143. };
  144. static const struct clk_parent_data gcc_parent_data_4[] = {
  145. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  146. };
  147. static const struct parent_map gcc_parent_map_6[] = {
  148. { P_BI_TCXO, 0 },
  149. { P_GPLL0_OUT_MAIN, 1 },
  150. { P_AUD_REF_CLK, 2 },
  151. { P_GPLL0_OUT_EVEN, 6 },
  152. };
  153. static const struct clk_parent_data gcc_parent_data_6[] = {
  154. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  155. { .hw = &gpll0.clkr.hw },
  156. { .fw_name = "aud_ref_clk", .name = "aud_ref_clk" },
  157. { .hw = &gpll0_out_even.clkr.hw },
  158. };
  159. static const struct clk_parent_data gcc_parent_data_7_ao[] = {
  160. { .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
  161. { .hw = &gpll0.clkr.hw },
  162. { .hw = &gpll0_out_even.clkr.hw },
  163. { .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
  164. };
  165. static const struct clk_parent_data gcc_parent_data_8[] = {
  166. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  167. { .hw = &gpll0.clkr.hw },
  168. { .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
  169. };
  170. static const struct clk_parent_data gcc_parent_data_8_ao[] = {
  171. { .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
  172. { .hw = &gpll0.clkr.hw },
  173. { .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
  174. };
  175. static const struct parent_map gcc_parent_map_10[] = {
  176. { P_BI_TCXO, 0 },
  177. { P_GPLL0_OUT_MAIN, 1 },
  178. { P_GPLL4_OUT_MAIN, 5 },
  179. { P_GPLL0_OUT_EVEN, 6 },
  180. };
  181. static const struct clk_parent_data gcc_parent_data_10[] = {
  182. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  183. { .hw = &gpll0.clkr.hw },
  184. { .hw = &gpll4.clkr.hw },
  185. { .hw = &gpll0_out_even.clkr.hw },
  186. };
  187. static const struct parent_map gcc_parent_map_11[] = {
  188. { P_BI_TCXO, 0 },
  189. { P_GPLL0_OUT_MAIN, 1 },
  190. { P_GPLL6_OUT_MAIN, 2 },
  191. { P_GPLL0_OUT_EVEN, 6 },
  192. };
  193. static const struct clk_parent_data gcc_parent_data_11[] = {
  194. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  195. { .hw = &gpll0.clkr.hw },
  196. { .hw = &gpll6.clkr.hw },
  197. { .hw = &gpll0_out_even.clkr.hw },
  198. };
  199. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  200. F(19200000, P_BI_TCXO, 1, 0, 0),
  201. { }
  202. };
  203. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  204. .cmd_rcgr = 0x48014,
  205. .mnd_width = 0,
  206. .hid_width = 5,
  207. .parent_map = gcc_parent_map_0,
  208. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  209. .clkr.hw.init = &(struct clk_init_data){
  210. .name = "gcc_cpuss_ahb_clk_src",
  211. .parent_data = gcc_parent_data_7_ao,
  212. .num_parents = ARRAY_SIZE(gcc_parent_data_7_ao),
  213. .ops = &clk_rcg2_ops,
  214. },
  215. };
  216. static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
  217. F(19200000, P_BI_TCXO, 1, 0, 0),
  218. { }
  219. };
  220. static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
  221. .cmd_rcgr = 0x4815c,
  222. .mnd_width = 0,
  223. .hid_width = 5,
  224. .parent_map = gcc_parent_map_3,
  225. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  226. .clkr.hw.init = &(struct clk_init_data){
  227. .name = "gcc_cpuss_rbcpr_clk_src",
  228. .parent_data = gcc_parent_data_8_ao,
  229. .num_parents = ARRAY_SIZE(gcc_parent_data_8_ao),
  230. .ops = &clk_rcg2_ops,
  231. },
  232. };
  233. static const struct freq_tbl ftbl_gcc_sdm670_cpuss_rbcpr_clk_src[] = {
  234. F(19200000, P_BI_TCXO, 1, 0, 0),
  235. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  236. { }
  237. };
  238. static struct clk_rcg2 gcc_sdm670_cpuss_rbcpr_clk_src = {
  239. .cmd_rcgr = 0x4815c,
  240. .mnd_width = 0,
  241. .hid_width = 5,
  242. .parent_map = gcc_parent_map_3,
  243. .freq_tbl = ftbl_gcc_sdm670_cpuss_rbcpr_clk_src,
  244. .clkr.hw.init = &(struct clk_init_data){
  245. .name = "gcc_cpuss_rbcpr_clk_src",
  246. .parent_data = gcc_parent_data_8_ao,
  247. .num_parents = ARRAY_SIZE(gcc_parent_data_8_ao),
  248. .ops = &clk_rcg2_ops,
  249. },
  250. };
  251. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  252. F(19200000, P_BI_TCXO, 1, 0, 0),
  253. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  254. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  255. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  256. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  257. { }
  258. };
  259. static struct clk_rcg2 gcc_gp1_clk_src = {
  260. .cmd_rcgr = 0x64004,
  261. .mnd_width = 8,
  262. .hid_width = 5,
  263. .parent_map = gcc_parent_map_1,
  264. .freq_tbl = ftbl_gcc_gp1_clk_src,
  265. .clkr.hw.init = &(struct clk_init_data){
  266. .name = "gcc_gp1_clk_src",
  267. .parent_data = gcc_parent_data_1,
  268. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  269. .ops = &clk_rcg2_ops,
  270. },
  271. };
  272. static struct clk_rcg2 gcc_gp2_clk_src = {
  273. .cmd_rcgr = 0x65004,
  274. .mnd_width = 8,
  275. .hid_width = 5,
  276. .parent_map = gcc_parent_map_1,
  277. .freq_tbl = ftbl_gcc_gp1_clk_src,
  278. .clkr.hw.init = &(struct clk_init_data){
  279. .name = "gcc_gp2_clk_src",
  280. .parent_data = gcc_parent_data_1,
  281. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  282. .ops = &clk_rcg2_ops,
  283. },
  284. };
  285. static struct clk_rcg2 gcc_gp3_clk_src = {
  286. .cmd_rcgr = 0x66004,
  287. .mnd_width = 8,
  288. .hid_width = 5,
  289. .parent_map = gcc_parent_map_1,
  290. .freq_tbl = ftbl_gcc_gp1_clk_src,
  291. .clkr.hw.init = &(struct clk_init_data){
  292. .name = "gcc_gp3_clk_src",
  293. .parent_data = gcc_parent_data_1,
  294. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  295. .ops = &clk_rcg2_ops,
  296. },
  297. };
  298. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  299. F(9600000, P_BI_TCXO, 2, 0, 0),
  300. F(19200000, P_BI_TCXO, 1, 0, 0),
  301. { }
  302. };
  303. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  304. .cmd_rcgr = 0x6b028,
  305. .mnd_width = 16,
  306. .hid_width = 5,
  307. .parent_map = gcc_parent_map_2,
  308. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  309. .clkr.hw.init = &(struct clk_init_data){
  310. .name = "gcc_pcie_0_aux_clk_src",
  311. .parent_data = gcc_parent_data_2,
  312. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  313. .ops = &clk_rcg2_ops,
  314. },
  315. };
  316. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  317. .cmd_rcgr = 0x8d028,
  318. .mnd_width = 16,
  319. .hid_width = 5,
  320. .parent_map = gcc_parent_map_2,
  321. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "gcc_pcie_1_aux_clk_src",
  324. .parent_data = gcc_parent_data_2,
  325. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  326. .ops = &clk_rcg2_ops,
  327. },
  328. };
  329. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  330. F(19200000, P_BI_TCXO, 1, 0, 0),
  331. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  332. { }
  333. };
  334. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  335. .cmd_rcgr = 0x6f014,
  336. .mnd_width = 0,
  337. .hid_width = 5,
  338. .parent_map = gcc_parent_map_0,
  339. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "gcc_pcie_phy_refgen_clk_src",
  342. .parent_data = gcc_parent_data_0,
  343. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  344. .ops = &clk_rcg2_ops,
  345. },
  346. };
  347. static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
  348. F(19200000, P_BI_TCXO, 1, 0, 0),
  349. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  350. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  351. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  352. { }
  353. };
  354. static struct clk_rcg2 gcc_qspi_core_clk_src = {
  355. .cmd_rcgr = 0x4b008,
  356. .mnd_width = 0,
  357. .hid_width = 5,
  358. .parent_map = gcc_parent_map_0,
  359. .freq_tbl = ftbl_gcc_qspi_core_clk_src,
  360. .clkr.hw.init = &(struct clk_init_data){
  361. .name = "gcc_qspi_core_clk_src",
  362. .parent_data = gcc_parent_data_0,
  363. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  364. .ops = &clk_rcg2_floor_ops,
  365. },
  366. };
  367. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  368. F(9600000, P_BI_TCXO, 2, 0, 0),
  369. F(19200000, P_BI_TCXO, 1, 0, 0),
  370. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  371. { }
  372. };
  373. static struct clk_rcg2 gcc_pdm2_clk_src = {
  374. .cmd_rcgr = 0x33010,
  375. .mnd_width = 0,
  376. .hid_width = 5,
  377. .parent_map = gcc_parent_map_0,
  378. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  379. .clkr.hw.init = &(struct clk_init_data){
  380. .name = "gcc_pdm2_clk_src",
  381. .parent_data = gcc_parent_data_0,
  382. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  383. .ops = &clk_rcg2_ops,
  384. },
  385. };
  386. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  387. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  388. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  389. F(19200000, P_BI_TCXO, 1, 0, 0),
  390. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  391. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  392. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  393. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  394. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  395. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  396. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  397. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  398. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  399. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  400. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  401. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  402. { }
  403. };
  404. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  405. .name = "gcc_qupv3_wrap0_s0_clk_src",
  406. .parent_data = gcc_parent_data_0,
  407. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  408. .ops = &clk_rcg2_ops,
  409. };
  410. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  411. .cmd_rcgr = 0x17034,
  412. .mnd_width = 16,
  413. .hid_width = 5,
  414. .parent_map = gcc_parent_map_0,
  415. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  416. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  417. };
  418. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  419. .name = "gcc_qupv3_wrap0_s1_clk_src",
  420. .parent_data = gcc_parent_data_0,
  421. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  422. .ops = &clk_rcg2_ops,
  423. };
  424. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  425. .cmd_rcgr = 0x17164,
  426. .mnd_width = 16,
  427. .hid_width = 5,
  428. .parent_map = gcc_parent_map_0,
  429. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  430. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  431. };
  432. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  433. .name = "gcc_qupv3_wrap0_s2_clk_src",
  434. .parent_data = gcc_parent_data_0,
  435. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  436. .ops = &clk_rcg2_ops,
  437. };
  438. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  439. .cmd_rcgr = 0x17294,
  440. .mnd_width = 16,
  441. .hid_width = 5,
  442. .parent_map = gcc_parent_map_0,
  443. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  444. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  445. };
  446. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  447. .name = "gcc_qupv3_wrap0_s3_clk_src",
  448. .parent_data = gcc_parent_data_0,
  449. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  450. .ops = &clk_rcg2_ops,
  451. };
  452. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  453. .cmd_rcgr = 0x173c4,
  454. .mnd_width = 16,
  455. .hid_width = 5,
  456. .parent_map = gcc_parent_map_0,
  457. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  458. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  459. };
  460. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  461. .name = "gcc_qupv3_wrap0_s4_clk_src",
  462. .parent_data = gcc_parent_data_0,
  463. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  464. .ops = &clk_rcg2_ops,
  465. };
  466. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  467. .cmd_rcgr = 0x174f4,
  468. .mnd_width = 16,
  469. .hid_width = 5,
  470. .parent_map = gcc_parent_map_0,
  471. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  472. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  473. };
  474. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  475. .name = "gcc_qupv3_wrap0_s5_clk_src",
  476. .parent_data = gcc_parent_data_0,
  477. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  478. .ops = &clk_rcg2_ops,
  479. };
  480. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  481. .cmd_rcgr = 0x17624,
  482. .mnd_width = 16,
  483. .hid_width = 5,
  484. .parent_map = gcc_parent_map_0,
  485. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  486. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  487. };
  488. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  489. .name = "gcc_qupv3_wrap0_s6_clk_src",
  490. .parent_data = gcc_parent_data_0,
  491. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  492. .ops = &clk_rcg2_ops,
  493. };
  494. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  495. .cmd_rcgr = 0x17754,
  496. .mnd_width = 16,
  497. .hid_width = 5,
  498. .parent_map = gcc_parent_map_0,
  499. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  500. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  501. };
  502. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  503. .name = "gcc_qupv3_wrap0_s7_clk_src",
  504. .parent_data = gcc_parent_data_0,
  505. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  506. .ops = &clk_rcg2_ops,
  507. };
  508. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  509. .cmd_rcgr = 0x17884,
  510. .mnd_width = 16,
  511. .hid_width = 5,
  512. .parent_map = gcc_parent_map_0,
  513. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  514. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  515. };
  516. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  517. .name = "gcc_qupv3_wrap1_s0_clk_src",
  518. .parent_data = gcc_parent_data_0,
  519. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  520. .ops = &clk_rcg2_ops,
  521. };
  522. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  523. .cmd_rcgr = 0x18018,
  524. .mnd_width = 16,
  525. .hid_width = 5,
  526. .parent_map = gcc_parent_map_0,
  527. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  528. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  529. };
  530. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  531. .name = "gcc_qupv3_wrap1_s1_clk_src",
  532. .parent_data = gcc_parent_data_0,
  533. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  534. .ops = &clk_rcg2_ops,
  535. };
  536. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  537. .cmd_rcgr = 0x18148,
  538. .mnd_width = 16,
  539. .hid_width = 5,
  540. .parent_map = gcc_parent_map_0,
  541. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  542. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  543. };
  544. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  545. .name = "gcc_qupv3_wrap1_s2_clk_src",
  546. .parent_data = gcc_parent_data_0,
  547. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  548. .ops = &clk_rcg2_ops,
  549. };
  550. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  551. .cmd_rcgr = 0x18278,
  552. .mnd_width = 16,
  553. .hid_width = 5,
  554. .parent_map = gcc_parent_map_0,
  555. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  556. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  557. };
  558. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  559. .name = "gcc_qupv3_wrap1_s3_clk_src",
  560. .parent_data = gcc_parent_data_0,
  561. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  562. .ops = &clk_rcg2_ops,
  563. };
  564. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  565. .cmd_rcgr = 0x183a8,
  566. .mnd_width = 16,
  567. .hid_width = 5,
  568. .parent_map = gcc_parent_map_0,
  569. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  570. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  571. };
  572. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  573. .name = "gcc_qupv3_wrap1_s4_clk_src",
  574. .parent_data = gcc_parent_data_0,
  575. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  576. .ops = &clk_rcg2_ops,
  577. };
  578. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  579. .cmd_rcgr = 0x184d8,
  580. .mnd_width = 16,
  581. .hid_width = 5,
  582. .parent_map = gcc_parent_map_0,
  583. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  584. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  585. };
  586. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  587. .name = "gcc_qupv3_wrap1_s5_clk_src",
  588. .parent_data = gcc_parent_data_0,
  589. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  590. .ops = &clk_rcg2_ops,
  591. };
  592. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  593. .cmd_rcgr = 0x18608,
  594. .mnd_width = 16,
  595. .hid_width = 5,
  596. .parent_map = gcc_parent_map_0,
  597. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  598. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  599. };
  600. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  601. .name = "gcc_qupv3_wrap1_s6_clk_src",
  602. .parent_data = gcc_parent_data_0,
  603. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  604. .ops = &clk_rcg2_ops,
  605. };
  606. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  607. .cmd_rcgr = 0x18738,
  608. .mnd_width = 16,
  609. .hid_width = 5,
  610. .parent_map = gcc_parent_map_0,
  611. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  612. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  613. };
  614. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  615. .name = "gcc_qupv3_wrap1_s7_clk_src",
  616. .parent_data = gcc_parent_data_0,
  617. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  618. .ops = &clk_rcg2_ops,
  619. };
  620. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  621. .cmd_rcgr = 0x18868,
  622. .mnd_width = 16,
  623. .hid_width = 5,
  624. .parent_map = gcc_parent_map_0,
  625. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  626. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  627. };
  628. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  629. F(144000, P_BI_TCXO, 16, 3, 25),
  630. F(400000, P_BI_TCXO, 12, 1, 4),
  631. F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
  632. F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
  633. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  634. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  635. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  636. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  637. { }
  638. };
  639. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  640. .cmd_rcgr = 0x26028,
  641. .mnd_width = 8,
  642. .hid_width = 5,
  643. .parent_map = gcc_parent_map_11,
  644. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  645. .clkr.hw.init = &(struct clk_init_data){
  646. .name = "gcc_sdcc1_apps_clk_src",
  647. .parent_data = gcc_parent_data_11,
  648. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  649. .ops = &clk_rcg2_floor_ops,
  650. },
  651. };
  652. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  653. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  654. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  655. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  656. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  657. { }
  658. };
  659. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  660. .cmd_rcgr = 0x26010,
  661. .mnd_width = 8,
  662. .hid_width = 5,
  663. .parent_map = gcc_parent_map_0,
  664. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "gcc_sdcc1_ice_core_clk_src",
  667. .parent_data = gcc_parent_data_0,
  668. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  669. .ops = &clk_rcg2_ops,
  670. },
  671. };
  672. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  673. F(400000, P_BI_TCXO, 12, 1, 4),
  674. F(9600000, P_BI_TCXO, 2, 0, 0),
  675. F(19200000, P_BI_TCXO, 1, 0, 0),
  676. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  677. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  678. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  679. F(201500000, P_GPLL4_OUT_MAIN, 4, 0, 0),
  680. { }
  681. };
  682. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  683. .cmd_rcgr = 0x1400c,
  684. .mnd_width = 8,
  685. .hid_width = 5,
  686. .parent_map = gcc_parent_map_10,
  687. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  688. .clkr.hw.init = &(struct clk_init_data){
  689. .name = "gcc_sdcc2_apps_clk_src",
  690. .parent_data = gcc_parent_data_10,
  691. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  692. .ops = &clk_rcg2_floor_ops,
  693. },
  694. };
  695. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  696. F(400000, P_BI_TCXO, 12, 1, 4),
  697. F(9600000, P_BI_TCXO, 2, 0, 0),
  698. F(19200000, P_BI_TCXO, 1, 0, 0),
  699. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  700. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  701. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  702. { }
  703. };
  704. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  705. .cmd_rcgr = 0x1600c,
  706. .mnd_width = 8,
  707. .hid_width = 5,
  708. .parent_map = gcc_parent_map_0,
  709. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  710. .clkr.hw.init = &(struct clk_init_data){
  711. .name = "gcc_sdcc4_apps_clk_src",
  712. .parent_data = gcc_parent_data_0,
  713. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  714. .ops = &clk_rcg2_floor_ops,
  715. },
  716. };
  717. static const struct freq_tbl ftbl_gcc_sdm670_sdcc4_apps_clk_src[] = {
  718. F(400000, P_BI_TCXO, 12, 1, 4),
  719. F(9600000, P_BI_TCXO, 2, 0, 0),
  720. F(19200000, P_BI_TCXO, 1, 0, 0),
  721. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  722. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  723. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  724. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  725. { }
  726. };
  727. static struct clk_rcg2 gcc_sdm670_sdcc4_apps_clk_src = {
  728. .cmd_rcgr = 0x1600c,
  729. .mnd_width = 8,
  730. .hid_width = 5,
  731. .parent_map = gcc_parent_map_0,
  732. .freq_tbl = ftbl_gcc_sdm670_sdcc4_apps_clk_src,
  733. .clkr.hw.init = &(struct clk_init_data){
  734. .name = "gcc_sdcc4_apps_clk_src",
  735. .parent_data = gcc_parent_data_0,
  736. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  737. .ops = &clk_rcg2_floor_ops,
  738. },
  739. };
  740. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  741. F(105495, P_BI_TCXO, 2, 1, 91),
  742. { }
  743. };
  744. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  745. .cmd_rcgr = 0x36010,
  746. .mnd_width = 8,
  747. .hid_width = 5,
  748. .parent_map = gcc_parent_map_6,
  749. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  750. .clkr.hw.init = &(struct clk_init_data){
  751. .name = "gcc_tsif_ref_clk_src",
  752. .parent_data = gcc_parent_data_6,
  753. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  754. .ops = &clk_rcg2_ops,
  755. },
  756. };
  757. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  758. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  759. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  760. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  761. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  762. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  763. { }
  764. };
  765. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  766. .cmd_rcgr = 0x7501c,
  767. .mnd_width = 8,
  768. .hid_width = 5,
  769. .parent_map = gcc_parent_map_0,
  770. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  771. .clkr.hw.init = &(struct clk_init_data){
  772. .name = "gcc_ufs_card_axi_clk_src",
  773. .parent_data = gcc_parent_data_0,
  774. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  775. .ops = &clk_rcg2_shared_ops,
  776. },
  777. };
  778. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  779. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  780. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  781. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  782. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  783. { }
  784. };
  785. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  786. .cmd_rcgr = 0x7505c,
  787. .mnd_width = 0,
  788. .hid_width = 5,
  789. .parent_map = gcc_parent_map_0,
  790. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "gcc_ufs_card_ice_core_clk_src",
  793. .parent_data = gcc_parent_data_0,
  794. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  795. .ops = &clk_rcg2_shared_ops,
  796. },
  797. };
  798. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  799. .cmd_rcgr = 0x75090,
  800. .mnd_width = 0,
  801. .hid_width = 5,
  802. .parent_map = gcc_parent_map_4,
  803. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  804. .clkr.hw.init = &(struct clk_init_data){
  805. .name = "gcc_ufs_card_phy_aux_clk_src",
  806. .parent_data = gcc_parent_data_4,
  807. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  808. .ops = &clk_rcg2_ops,
  809. },
  810. };
  811. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  812. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  813. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  814. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  815. { }
  816. };
  817. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  818. .cmd_rcgr = 0x75074,
  819. .mnd_width = 0,
  820. .hid_width = 5,
  821. .parent_map = gcc_parent_map_0,
  822. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  823. .clkr.hw.init = &(struct clk_init_data){
  824. .name = "gcc_ufs_card_unipro_core_clk_src",
  825. .parent_data = gcc_parent_data_0,
  826. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  827. .ops = &clk_rcg2_shared_ops,
  828. },
  829. };
  830. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  831. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  832. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  833. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  834. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  835. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  836. { }
  837. };
  838. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  839. .cmd_rcgr = 0x7701c,
  840. .mnd_width = 8,
  841. .hid_width = 5,
  842. .parent_map = gcc_parent_map_0,
  843. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  844. .clkr.hw.init = &(struct clk_init_data){
  845. .name = "gcc_ufs_phy_axi_clk_src",
  846. .parent_data = gcc_parent_data_0,
  847. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  848. .ops = &clk_rcg2_shared_ops,
  849. },
  850. };
  851. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  852. .cmd_rcgr = 0x7705c,
  853. .mnd_width = 0,
  854. .hid_width = 5,
  855. .parent_map = gcc_parent_map_0,
  856. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  857. .clkr.hw.init = &(struct clk_init_data){
  858. .name = "gcc_ufs_phy_ice_core_clk_src",
  859. .parent_data = gcc_parent_data_0,
  860. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  861. .ops = &clk_rcg2_shared_ops,
  862. },
  863. };
  864. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  865. .cmd_rcgr = 0x77090,
  866. .mnd_width = 0,
  867. .hid_width = 5,
  868. .parent_map = gcc_parent_map_4,
  869. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "gcc_ufs_phy_phy_aux_clk_src",
  872. .parent_data = gcc_parent_data_4,
  873. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  874. .ops = &clk_rcg2_shared_ops,
  875. },
  876. };
  877. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  878. .cmd_rcgr = 0x77074,
  879. .mnd_width = 0,
  880. .hid_width = 5,
  881. .parent_map = gcc_parent_map_0,
  882. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  883. .clkr.hw.init = &(struct clk_init_data){
  884. .name = "gcc_ufs_phy_unipro_core_clk_src",
  885. .parent_data = gcc_parent_data_0,
  886. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  887. .ops = &clk_rcg2_shared_ops,
  888. },
  889. };
  890. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  891. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  892. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  893. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  894. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  895. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  896. { }
  897. };
  898. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  899. .cmd_rcgr = 0xf018,
  900. .mnd_width = 8,
  901. .hid_width = 5,
  902. .parent_map = gcc_parent_map_0,
  903. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  904. .clkr.hw.init = &(struct clk_init_data){
  905. .name = "gcc_usb30_prim_master_clk_src",
  906. .parent_data = gcc_parent_data_0,
  907. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  908. .ops = &clk_rcg2_shared_ops,
  909. },
  910. };
  911. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  912. F(19200000, P_BI_TCXO, 1, 0, 0),
  913. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  914. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  915. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  916. { }
  917. };
  918. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  919. .cmd_rcgr = 0xf030,
  920. .mnd_width = 0,
  921. .hid_width = 5,
  922. .parent_map = gcc_parent_map_0,
  923. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  924. .clkr.hw.init = &(struct clk_init_data){
  925. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  926. .parent_data = gcc_parent_data_0,
  927. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  928. .ops = &clk_rcg2_shared_ops,
  929. },
  930. };
  931. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  932. .cmd_rcgr = 0x10018,
  933. .mnd_width = 8,
  934. .hid_width = 5,
  935. .parent_map = gcc_parent_map_0,
  936. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  937. .clkr.hw.init = &(struct clk_init_data){
  938. .name = "gcc_usb30_sec_master_clk_src",
  939. .parent_data = gcc_parent_data_0,
  940. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  941. .ops = &clk_rcg2_ops,
  942. },
  943. };
  944. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  945. .cmd_rcgr = 0x10030,
  946. .mnd_width = 0,
  947. .hid_width = 5,
  948. .parent_map = gcc_parent_map_0,
  949. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  950. .clkr.hw.init = &(struct clk_init_data){
  951. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  952. .parent_data = gcc_parent_data_0,
  953. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  954. .ops = &clk_rcg2_ops,
  955. },
  956. };
  957. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  958. .cmd_rcgr = 0xf05c,
  959. .mnd_width = 0,
  960. .hid_width = 5,
  961. .parent_map = gcc_parent_map_2,
  962. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "gcc_usb3_prim_phy_aux_clk_src",
  965. .parent_data = gcc_parent_data_2,
  966. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  971. .cmd_rcgr = 0x1005c,
  972. .mnd_width = 0,
  973. .hid_width = 5,
  974. .parent_map = gcc_parent_map_2,
  975. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  976. .clkr.hw.init = &(struct clk_init_data){
  977. .name = "gcc_usb3_sec_phy_aux_clk_src",
  978. .parent_data = gcc_parent_data_2,
  979. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  980. .ops = &clk_rcg2_shared_ops,
  981. },
  982. };
  983. static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
  984. .cmd_rcgr = 0x7a030,
  985. .mnd_width = 0,
  986. .hid_width = 5,
  987. .parent_map = gcc_parent_map_3,
  988. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  989. .clkr.hw.init = &(struct clk_init_data){
  990. .name = "gcc_vs_ctrl_clk_src",
  991. .parent_data = gcc_parent_data_3,
  992. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  993. .ops = &clk_rcg2_ops,
  994. },
  995. };
  996. static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
  997. F(19200000, P_BI_TCXO, 1, 0, 0),
  998. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  999. F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
  1000. { }
  1001. };
  1002. static struct clk_rcg2 gcc_vsensor_clk_src = {
  1003. .cmd_rcgr = 0x7a018,
  1004. .mnd_width = 0,
  1005. .hid_width = 5,
  1006. .parent_map = gcc_parent_map_3,
  1007. .freq_tbl = ftbl_gcc_vsensor_clk_src,
  1008. .clkr.hw.init = &(struct clk_init_data){
  1009. .name = "gcc_vsensor_clk_src",
  1010. .parent_data = gcc_parent_data_8,
  1011. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  1012. .ops = &clk_rcg2_ops,
  1013. },
  1014. };
  1015. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  1016. .halt_reg = 0x90014,
  1017. .halt_check = BRANCH_HALT,
  1018. .clkr = {
  1019. .enable_reg = 0x90014,
  1020. .enable_mask = BIT(0),
  1021. .hw.init = &(struct clk_init_data){
  1022. .name = "gcc_aggre_noc_pcie_tbu_clk",
  1023. .ops = &clk_branch2_ops,
  1024. },
  1025. },
  1026. };
  1027. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  1028. .halt_reg = 0x82028,
  1029. .halt_check = BRANCH_HALT,
  1030. .hwcg_reg = 0x82028,
  1031. .hwcg_bit = 1,
  1032. .clkr = {
  1033. .enable_reg = 0x82028,
  1034. .enable_mask = BIT(0),
  1035. .hw.init = &(struct clk_init_data){
  1036. .name = "gcc_aggre_ufs_card_axi_clk",
  1037. .parent_hws = (const struct clk_hw*[]){
  1038. &gcc_ufs_card_axi_clk_src.clkr.hw,
  1039. },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch2_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1047. .halt_reg = 0x82024,
  1048. .halt_check = BRANCH_HALT,
  1049. .hwcg_reg = 0x82024,
  1050. .hwcg_bit = 1,
  1051. .clkr = {
  1052. .enable_reg = 0x82024,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "gcc_aggre_ufs_phy_axi_clk",
  1056. .parent_hws = (const struct clk_hw*[]){
  1057. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1058. },
  1059. .num_parents = 1,
  1060. .flags = CLK_SET_RATE_PARENT,
  1061. .ops = &clk_branch2_ops,
  1062. },
  1063. },
  1064. };
  1065. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1066. .halt_reg = 0x8201c,
  1067. .halt_check = BRANCH_HALT,
  1068. .clkr = {
  1069. .enable_reg = 0x8201c,
  1070. .enable_mask = BIT(0),
  1071. .hw.init = &(struct clk_init_data){
  1072. .name = "gcc_aggre_usb3_prim_axi_clk",
  1073. .parent_hws = (const struct clk_hw*[]){
  1074. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1075. },
  1076. .num_parents = 1,
  1077. .flags = CLK_SET_RATE_PARENT,
  1078. .ops = &clk_branch2_ops,
  1079. },
  1080. },
  1081. };
  1082. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  1083. .halt_reg = 0x82020,
  1084. .halt_check = BRANCH_HALT,
  1085. .clkr = {
  1086. .enable_reg = 0x82020,
  1087. .enable_mask = BIT(0),
  1088. .hw.init = &(struct clk_init_data){
  1089. .name = "gcc_aggre_usb3_sec_axi_clk",
  1090. .parent_hws = (const struct clk_hw*[]){
  1091. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1092. },
  1093. .num_parents = 1,
  1094. .flags = CLK_SET_RATE_PARENT,
  1095. .ops = &clk_branch2_ops,
  1096. },
  1097. },
  1098. };
  1099. static struct clk_branch gcc_apc_vs_clk = {
  1100. .halt_reg = 0x7a050,
  1101. .halt_check = BRANCH_HALT,
  1102. .clkr = {
  1103. .enable_reg = 0x7a050,
  1104. .enable_mask = BIT(0),
  1105. .hw.init = &(struct clk_init_data){
  1106. .name = "gcc_apc_vs_clk",
  1107. .parent_hws = (const struct clk_hw*[]){
  1108. &gcc_vsensor_clk_src.clkr.hw,
  1109. },
  1110. .num_parents = 1,
  1111. .flags = CLK_SET_RATE_PARENT,
  1112. .ops = &clk_branch2_ops,
  1113. },
  1114. },
  1115. };
  1116. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1117. .halt_reg = 0x38004,
  1118. .halt_check = BRANCH_HALT_VOTED,
  1119. .hwcg_reg = 0x38004,
  1120. .hwcg_bit = 1,
  1121. .clkr = {
  1122. .enable_reg = 0x52004,
  1123. .enable_mask = BIT(10),
  1124. .hw.init = &(struct clk_init_data){
  1125. .name = "gcc_boot_rom_ahb_clk",
  1126. .ops = &clk_branch2_ops,
  1127. },
  1128. },
  1129. };
  1130. static struct clk_branch gcc_camera_ahb_clk = {
  1131. .halt_reg = 0xb008,
  1132. .halt_check = BRANCH_HALT,
  1133. .hwcg_reg = 0xb008,
  1134. .hwcg_bit = 1,
  1135. .clkr = {
  1136. .enable_reg = 0xb008,
  1137. .enable_mask = BIT(0),
  1138. .hw.init = &(struct clk_init_data){
  1139. .name = "gcc_camera_ahb_clk",
  1140. .flags = CLK_IS_CRITICAL,
  1141. .ops = &clk_branch2_ops,
  1142. },
  1143. },
  1144. };
  1145. static struct clk_branch gcc_camera_axi_clk = {
  1146. .halt_reg = 0xb020,
  1147. .halt_check = BRANCH_VOTED,
  1148. .clkr = {
  1149. .enable_reg = 0xb020,
  1150. .enable_mask = BIT(0),
  1151. .hw.init = &(struct clk_init_data){
  1152. .name = "gcc_camera_axi_clk",
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch gcc_camera_xo_clk = {
  1158. .halt_reg = 0xb02c,
  1159. .halt_check = BRANCH_HALT,
  1160. .clkr = {
  1161. .enable_reg = 0xb02c,
  1162. .enable_mask = BIT(0),
  1163. .hw.init = &(struct clk_init_data){
  1164. .name = "gcc_camera_xo_clk",
  1165. .flags = CLK_IS_CRITICAL,
  1166. .ops = &clk_branch2_ops,
  1167. },
  1168. },
  1169. };
  1170. static struct clk_branch gcc_ce1_ahb_clk = {
  1171. .halt_reg = 0x4100c,
  1172. .halt_check = BRANCH_HALT_VOTED,
  1173. .hwcg_reg = 0x4100c,
  1174. .hwcg_bit = 1,
  1175. .clkr = {
  1176. .enable_reg = 0x52004,
  1177. .enable_mask = BIT(3),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "gcc_ce1_ahb_clk",
  1180. .ops = &clk_branch2_ops,
  1181. },
  1182. },
  1183. };
  1184. static struct clk_branch gcc_ce1_axi_clk = {
  1185. .halt_reg = 0x41008,
  1186. .halt_check = BRANCH_HALT_VOTED,
  1187. .clkr = {
  1188. .enable_reg = 0x52004,
  1189. .enable_mask = BIT(4),
  1190. .hw.init = &(struct clk_init_data){
  1191. .name = "gcc_ce1_axi_clk",
  1192. .ops = &clk_branch2_ops,
  1193. },
  1194. },
  1195. };
  1196. static struct clk_branch gcc_ce1_clk = {
  1197. .halt_reg = 0x41004,
  1198. .halt_check = BRANCH_HALT_VOTED,
  1199. .clkr = {
  1200. .enable_reg = 0x52004,
  1201. .enable_mask = BIT(5),
  1202. .hw.init = &(struct clk_init_data){
  1203. .name = "gcc_ce1_clk",
  1204. .ops = &clk_branch2_ops,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1209. .halt_reg = 0x502c,
  1210. .halt_check = BRANCH_HALT,
  1211. .clkr = {
  1212. .enable_reg = 0x502c,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1216. .parent_hws = (const struct clk_hw*[]){
  1217. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1218. },
  1219. .num_parents = 1,
  1220. .flags = CLK_SET_RATE_PARENT,
  1221. .ops = &clk_branch2_ops,
  1222. },
  1223. },
  1224. };
  1225. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1226. .halt_reg = 0x5030,
  1227. .halt_check = BRANCH_HALT,
  1228. .clkr = {
  1229. .enable_reg = 0x5030,
  1230. .enable_mask = BIT(0),
  1231. .hw.init = &(struct clk_init_data){
  1232. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1233. .parent_hws = (const struct clk_hw*[]){
  1234. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1235. },
  1236. .num_parents = 1,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. .ops = &clk_branch2_ops,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_branch gcc_cpuss_ahb_clk = {
  1243. .halt_reg = 0x48000,
  1244. .halt_check = BRANCH_HALT_VOTED,
  1245. .clkr = {
  1246. .enable_reg = 0x52004,
  1247. .enable_mask = BIT(21),
  1248. .hw.init = &(struct clk_init_data){
  1249. .name = "gcc_cpuss_ahb_clk",
  1250. .parent_hws = (const struct clk_hw*[]){
  1251. &gcc_cpuss_ahb_clk_src.clkr.hw,
  1252. },
  1253. .num_parents = 1,
  1254. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1255. .ops = &clk_branch2_ops,
  1256. },
  1257. },
  1258. };
  1259. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1260. .halt_reg = 0x48008,
  1261. .halt_check = BRANCH_HALT,
  1262. .clkr = {
  1263. .enable_reg = 0x48008,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "gcc_cpuss_rbcpr_clk",
  1267. .parent_hws = (const struct clk_hw*[]){
  1268. &gcc_cpuss_rbcpr_clk_src.clkr.hw,
  1269. },
  1270. .num_parents = 1,
  1271. .flags = CLK_SET_RATE_PARENT,
  1272. .ops = &clk_branch2_ops,
  1273. },
  1274. },
  1275. };
  1276. /*
  1277. * The source clock frequencies are different for SDM670; define a child clock
  1278. * pointing to the source clock that uses SDM670 frequencies.
  1279. */
  1280. static struct clk_branch gcc_sdm670_cpuss_rbcpr_clk = {
  1281. .halt_reg = 0x48008,
  1282. .halt_check = BRANCH_HALT,
  1283. .clkr = {
  1284. .enable_reg = 0x48008,
  1285. .enable_mask = BIT(0),
  1286. .hw.init = &(struct clk_init_data){
  1287. .name = "gcc_cpuss_rbcpr_clk",
  1288. .parent_hws = (const struct clk_hw*[]){
  1289. &gcc_sdm670_cpuss_rbcpr_clk_src.clkr.hw,
  1290. },
  1291. .num_parents = 1,
  1292. .flags = CLK_SET_RATE_PARENT,
  1293. .ops = &clk_branch2_ops,
  1294. },
  1295. },
  1296. };
  1297. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1298. .halt_reg = 0x44038,
  1299. .halt_check = BRANCH_VOTED,
  1300. .clkr = {
  1301. .enable_reg = 0x44038,
  1302. .enable_mask = BIT(0),
  1303. .hw.init = &(struct clk_init_data){
  1304. .name = "gcc_ddrss_gpu_axi_clk",
  1305. .ops = &clk_branch2_ops,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_branch gcc_disp_ahb_clk = {
  1310. .halt_reg = 0xb00c,
  1311. .halt_check = BRANCH_HALT,
  1312. .hwcg_reg = 0xb00c,
  1313. .hwcg_bit = 1,
  1314. .clkr = {
  1315. .enable_reg = 0xb00c,
  1316. .enable_mask = BIT(0),
  1317. .hw.init = &(struct clk_init_data){
  1318. .name = "gcc_disp_ahb_clk",
  1319. .flags = CLK_IS_CRITICAL,
  1320. .ops = &clk_branch2_ops,
  1321. },
  1322. },
  1323. };
  1324. static struct clk_branch gcc_disp_axi_clk = {
  1325. .halt_reg = 0xb024,
  1326. .halt_check = BRANCH_VOTED,
  1327. .clkr = {
  1328. .enable_reg = 0xb024,
  1329. .enable_mask = BIT(0),
  1330. .hw.init = &(struct clk_init_data){
  1331. .name = "gcc_disp_axi_clk",
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_disp_gpll0_clk_src = {
  1337. .halt_check = BRANCH_HALT_DELAY,
  1338. .clkr = {
  1339. .enable_reg = 0x52004,
  1340. .enable_mask = BIT(18),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_disp_gpll0_clk_src",
  1343. .parent_hws = (const struct clk_hw*[]){
  1344. &gpll0.clkr.hw,
  1345. },
  1346. .num_parents = 1,
  1347. .ops = &clk_branch2_aon_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1352. .halt_check = BRANCH_HALT_DELAY,
  1353. .clkr = {
  1354. .enable_reg = 0x52004,
  1355. .enable_mask = BIT(19),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "gcc_disp_gpll0_div_clk_src",
  1358. .parent_hws = (const struct clk_hw*[]){
  1359. &gpll0_out_even.clkr.hw,
  1360. },
  1361. .num_parents = 1,
  1362. .ops = &clk_branch2_ops,
  1363. },
  1364. },
  1365. };
  1366. static struct clk_branch gcc_disp_xo_clk = {
  1367. .halt_reg = 0xb030,
  1368. .halt_check = BRANCH_HALT,
  1369. .clkr = {
  1370. .enable_reg = 0xb030,
  1371. .enable_mask = BIT(0),
  1372. .hw.init = &(struct clk_init_data){
  1373. .name = "gcc_disp_xo_clk",
  1374. .flags = CLK_IS_CRITICAL,
  1375. .ops = &clk_branch2_ops,
  1376. },
  1377. },
  1378. };
  1379. static struct clk_branch gcc_gp1_clk = {
  1380. .halt_reg = 0x64000,
  1381. .halt_check = BRANCH_HALT,
  1382. .clkr = {
  1383. .enable_reg = 0x64000,
  1384. .enable_mask = BIT(0),
  1385. .hw.init = &(struct clk_init_data){
  1386. .name = "gcc_gp1_clk",
  1387. .parent_hws = (const struct clk_hw*[]){
  1388. &gcc_gp1_clk_src.clkr.hw,
  1389. },
  1390. .num_parents = 1,
  1391. .flags = CLK_SET_RATE_PARENT,
  1392. .ops = &clk_branch2_ops,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch gcc_gp2_clk = {
  1397. .halt_reg = 0x65000,
  1398. .halt_check = BRANCH_HALT,
  1399. .clkr = {
  1400. .enable_reg = 0x65000,
  1401. .enable_mask = BIT(0),
  1402. .hw.init = &(struct clk_init_data){
  1403. .name = "gcc_gp2_clk",
  1404. .parent_hws = (const struct clk_hw*[]){
  1405. &gcc_gp2_clk_src.clkr.hw,
  1406. },
  1407. .num_parents = 1,
  1408. .flags = CLK_SET_RATE_PARENT,
  1409. .ops = &clk_branch2_ops,
  1410. },
  1411. },
  1412. };
  1413. static struct clk_branch gcc_gp3_clk = {
  1414. .halt_reg = 0x66000,
  1415. .halt_check = BRANCH_HALT,
  1416. .clkr = {
  1417. .enable_reg = 0x66000,
  1418. .enable_mask = BIT(0),
  1419. .hw.init = &(struct clk_init_data){
  1420. .name = "gcc_gp3_clk",
  1421. .parent_hws = (const struct clk_hw*[]){
  1422. &gcc_gp3_clk_src.clkr.hw,
  1423. },
  1424. .num_parents = 1,
  1425. .flags = CLK_SET_RATE_PARENT,
  1426. .ops = &clk_branch2_ops,
  1427. },
  1428. },
  1429. };
  1430. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1431. .halt_reg = 0x71004,
  1432. .halt_check = BRANCH_HALT,
  1433. .hwcg_reg = 0x71004,
  1434. .hwcg_bit = 1,
  1435. .clkr = {
  1436. .enable_reg = 0x71004,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gcc_gpu_cfg_ahb_clk",
  1440. .flags = CLK_IS_CRITICAL,
  1441. .ops = &clk_branch2_ops,
  1442. },
  1443. },
  1444. };
  1445. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1446. .halt_check = BRANCH_HALT_DELAY,
  1447. .clkr = {
  1448. .enable_reg = 0x52004,
  1449. .enable_mask = BIT(15),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "gcc_gpu_gpll0_clk_src",
  1452. .parent_hws = (const struct clk_hw*[]){
  1453. &gpll0.clkr.hw,
  1454. },
  1455. .num_parents = 1,
  1456. .ops = &clk_branch2_ops,
  1457. },
  1458. },
  1459. };
  1460. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1461. .halt_check = BRANCH_HALT_DELAY,
  1462. .clkr = {
  1463. .enable_reg = 0x52004,
  1464. .enable_mask = BIT(16),
  1465. .hw.init = &(struct clk_init_data){
  1466. .name = "gcc_gpu_gpll0_div_clk_src",
  1467. .parent_hws = (const struct clk_hw*[]){
  1468. &gpll0_out_even.clkr.hw,
  1469. },
  1470. .num_parents = 1,
  1471. .ops = &clk_branch2_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch gcc_gpu_iref_clk = {
  1476. .halt_reg = 0x8c010,
  1477. .halt_check = BRANCH_HALT,
  1478. .clkr = {
  1479. .enable_reg = 0x8c010,
  1480. .enable_mask = BIT(0),
  1481. .hw.init = &(struct clk_init_data){
  1482. .name = "gcc_gpu_iref_clk",
  1483. .ops = &clk_branch2_ops,
  1484. },
  1485. },
  1486. };
  1487. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1488. .halt_reg = 0x7100c,
  1489. .halt_check = BRANCH_VOTED,
  1490. .clkr = {
  1491. .enable_reg = 0x7100c,
  1492. .enable_mask = BIT(0),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "gcc_gpu_memnoc_gfx_clk",
  1495. .ops = &clk_branch2_ops,
  1496. },
  1497. },
  1498. };
  1499. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1500. .halt_reg = 0x71018,
  1501. .halt_check = BRANCH_HALT,
  1502. .clkr = {
  1503. .enable_reg = 0x71018,
  1504. .enable_mask = BIT(0),
  1505. .hw.init = &(struct clk_init_data){
  1506. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1507. .ops = &clk_branch2_ops,
  1508. },
  1509. },
  1510. };
  1511. static struct clk_branch gcc_gpu_vs_clk = {
  1512. .halt_reg = 0x7a04c,
  1513. .halt_check = BRANCH_HALT,
  1514. .clkr = {
  1515. .enable_reg = 0x7a04c,
  1516. .enable_mask = BIT(0),
  1517. .hw.init = &(struct clk_init_data){
  1518. .name = "gcc_gpu_vs_clk",
  1519. .parent_hws = (const struct clk_hw*[]){
  1520. &gcc_vsensor_clk_src.clkr.hw,
  1521. },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_mss_axis2_clk = {
  1529. .halt_reg = 0x8a008,
  1530. .halt_check = BRANCH_HALT,
  1531. .clkr = {
  1532. .enable_reg = 0x8a008,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_mss_axis2_clk",
  1536. .ops = &clk_branch2_ops,
  1537. },
  1538. },
  1539. };
  1540. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1541. .halt_reg = 0x8a000,
  1542. .halt_check = BRANCH_HALT,
  1543. .hwcg_reg = 0x8a000,
  1544. .hwcg_bit = 1,
  1545. .clkr = {
  1546. .enable_reg = 0x8a000,
  1547. .enable_mask = BIT(0),
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "gcc_mss_cfg_ahb_clk",
  1550. .ops = &clk_branch2_ops,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_branch gcc_mss_gpll0_div_clk_src = {
  1555. .halt_check = BRANCH_HALT_DELAY,
  1556. .clkr = {
  1557. .enable_reg = 0x52004,
  1558. .enable_mask = BIT(17),
  1559. .hw.init = &(struct clk_init_data){
  1560. .name = "gcc_mss_gpll0_div_clk_src",
  1561. .ops = &clk_branch2_ops,
  1562. },
  1563. },
  1564. };
  1565. static struct clk_branch gcc_mss_mfab_axis_clk = {
  1566. .halt_reg = 0x8a004,
  1567. .halt_check = BRANCH_VOTED,
  1568. .hwcg_reg = 0x8a004,
  1569. .hwcg_bit = 1,
  1570. .clkr = {
  1571. .enable_reg = 0x8a004,
  1572. .enable_mask = BIT(0),
  1573. .hw.init = &(struct clk_init_data){
  1574. .name = "gcc_mss_mfab_axis_clk",
  1575. .ops = &clk_branch2_ops,
  1576. },
  1577. },
  1578. };
  1579. static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
  1580. .halt_reg = 0x8a154,
  1581. .halt_check = BRANCH_VOTED,
  1582. .clkr = {
  1583. .enable_reg = 0x8a154,
  1584. .enable_mask = BIT(0),
  1585. .hw.init = &(struct clk_init_data){
  1586. .name = "gcc_mss_q6_memnoc_axi_clk",
  1587. .ops = &clk_branch2_ops,
  1588. },
  1589. },
  1590. };
  1591. static struct clk_branch gcc_mss_snoc_axi_clk = {
  1592. .halt_reg = 0x8a150,
  1593. .halt_check = BRANCH_HALT,
  1594. .clkr = {
  1595. .enable_reg = 0x8a150,
  1596. .enable_mask = BIT(0),
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "gcc_mss_snoc_axi_clk",
  1599. .ops = &clk_branch2_ops,
  1600. },
  1601. },
  1602. };
  1603. static struct clk_branch gcc_mss_vs_clk = {
  1604. .halt_reg = 0x7a048,
  1605. .halt_check = BRANCH_HALT,
  1606. .clkr = {
  1607. .enable_reg = 0x7a048,
  1608. .enable_mask = BIT(0),
  1609. .hw.init = &(struct clk_init_data){
  1610. .name = "gcc_mss_vs_clk",
  1611. .parent_hws = (const struct clk_hw*[]){
  1612. &gcc_vsensor_clk_src.clkr.hw,
  1613. },
  1614. .num_parents = 1,
  1615. .flags = CLK_SET_RATE_PARENT,
  1616. .ops = &clk_branch2_ops,
  1617. },
  1618. },
  1619. };
  1620. static struct clk_branch gcc_pcie_0_aux_clk = {
  1621. .halt_reg = 0x6b01c,
  1622. .halt_check = BRANCH_HALT_VOTED,
  1623. .clkr = {
  1624. .enable_reg = 0x5200c,
  1625. .enable_mask = BIT(3),
  1626. .hw.init = &(struct clk_init_data){
  1627. .name = "gcc_pcie_0_aux_clk",
  1628. .parent_hws = (const struct clk_hw*[]){
  1629. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1630. },
  1631. .num_parents = 1,
  1632. .flags = CLK_SET_RATE_PARENT,
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1638. .halt_reg = 0x6b018,
  1639. .halt_check = BRANCH_HALT_VOTED,
  1640. .hwcg_reg = 0x6b018,
  1641. .hwcg_bit = 1,
  1642. .clkr = {
  1643. .enable_reg = 0x5200c,
  1644. .enable_mask = BIT(2),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "gcc_pcie_0_cfg_ahb_clk",
  1647. .ops = &clk_branch2_ops,
  1648. },
  1649. },
  1650. };
  1651. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1652. .halt_reg = 0x8c00c,
  1653. .halt_check = BRANCH_HALT,
  1654. .clkr = {
  1655. .enable_reg = 0x8c00c,
  1656. .enable_mask = BIT(0),
  1657. .hw.init = &(struct clk_init_data){
  1658. .name = "gcc_pcie_0_clkref_clk",
  1659. .ops = &clk_branch2_ops,
  1660. },
  1661. },
  1662. };
  1663. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1664. .halt_reg = 0x6b014,
  1665. .halt_check = BRANCH_HALT_VOTED,
  1666. .clkr = {
  1667. .enable_reg = 0x5200c,
  1668. .enable_mask = BIT(1),
  1669. .hw.init = &(struct clk_init_data){
  1670. .name = "gcc_pcie_0_mstr_axi_clk",
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1676. .halt_check = BRANCH_HALT_SKIP,
  1677. .clkr = {
  1678. .enable_reg = 0x5200c,
  1679. .enable_mask = BIT(4),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_pcie_0_pipe_clk",
  1682. .parent_data = &(const struct clk_parent_data){
  1683. .fw_name = "pcie_0_pipe_clk", .name = "pcie_0_pipe_clk",
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1692. .halt_reg = 0x6b010,
  1693. .halt_check = BRANCH_HALT_VOTED,
  1694. .hwcg_reg = 0x6b010,
  1695. .hwcg_bit = 1,
  1696. .clkr = {
  1697. .enable_reg = 0x5200c,
  1698. .enable_mask = BIT(0),
  1699. .hw.init = &(struct clk_init_data){
  1700. .name = "gcc_pcie_0_slv_axi_clk",
  1701. .ops = &clk_branch2_ops,
  1702. },
  1703. },
  1704. };
  1705. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1706. .halt_reg = 0x6b00c,
  1707. .halt_check = BRANCH_HALT_VOTED,
  1708. .clkr = {
  1709. .enable_reg = 0x5200c,
  1710. .enable_mask = BIT(5),
  1711. .hw.init = &(struct clk_init_data){
  1712. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch gcc_pcie_1_aux_clk = {
  1718. .halt_reg = 0x8d01c,
  1719. .halt_check = BRANCH_HALT_VOTED,
  1720. .clkr = {
  1721. .enable_reg = 0x52004,
  1722. .enable_mask = BIT(29),
  1723. .hw.init = &(struct clk_init_data){
  1724. .name = "gcc_pcie_1_aux_clk",
  1725. .parent_hws = (const struct clk_hw*[]){
  1726. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1727. },
  1728. .num_parents = 1,
  1729. .flags = CLK_SET_RATE_PARENT,
  1730. .ops = &clk_branch2_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1735. .halt_reg = 0x8d018,
  1736. .halt_check = BRANCH_HALT_VOTED,
  1737. .hwcg_reg = 0x8d018,
  1738. .hwcg_bit = 1,
  1739. .clkr = {
  1740. .enable_reg = 0x52004,
  1741. .enable_mask = BIT(28),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_pcie_1_cfg_ahb_clk",
  1744. .ops = &clk_branch2_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch gcc_pcie_1_clkref_clk = {
  1749. .halt_reg = 0x8c02c,
  1750. .halt_check = BRANCH_HALT,
  1751. .clkr = {
  1752. .enable_reg = 0x8c02c,
  1753. .enable_mask = BIT(0),
  1754. .hw.init = &(struct clk_init_data){
  1755. .name = "gcc_pcie_1_clkref_clk",
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1761. .halt_reg = 0x8d014,
  1762. .halt_check = BRANCH_HALT_VOTED,
  1763. .clkr = {
  1764. .enable_reg = 0x52004,
  1765. .enable_mask = BIT(27),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "gcc_pcie_1_mstr_axi_clk",
  1768. .ops = &clk_branch2_ops,
  1769. },
  1770. },
  1771. };
  1772. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1773. .halt_check = BRANCH_HALT_SKIP,
  1774. .clkr = {
  1775. .enable_reg = 0x52004,
  1776. .enable_mask = BIT(30),
  1777. .hw.init = &(struct clk_init_data){
  1778. .name = "gcc_pcie_1_pipe_clk",
  1779. .parent_data = &(const struct clk_parent_data){
  1780. .fw_name = "pcie_1_pipe_clk", .name = "pcie_1_pipe_clk",
  1781. },
  1782. .num_parents = 1,
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1788. .halt_reg = 0x8d010,
  1789. .halt_check = BRANCH_HALT_VOTED,
  1790. .hwcg_reg = 0x8d010,
  1791. .hwcg_bit = 1,
  1792. .clkr = {
  1793. .enable_reg = 0x52004,
  1794. .enable_mask = BIT(26),
  1795. .hw.init = &(struct clk_init_data){
  1796. .name = "gcc_pcie_1_slv_axi_clk",
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1802. .halt_reg = 0x8d00c,
  1803. .halt_check = BRANCH_HALT_VOTED,
  1804. .clkr = {
  1805. .enable_reg = 0x52004,
  1806. .enable_mask = BIT(25),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1809. .ops = &clk_branch2_ops,
  1810. },
  1811. },
  1812. };
  1813. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1814. .halt_reg = 0x6f004,
  1815. .halt_check = BRANCH_HALT,
  1816. .clkr = {
  1817. .enable_reg = 0x6f004,
  1818. .enable_mask = BIT(0),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "gcc_pcie_phy_aux_clk",
  1821. .parent_hws = (const struct clk_hw*[]){
  1822. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1823. },
  1824. .num_parents = 1,
  1825. .flags = CLK_SET_RATE_PARENT,
  1826. .ops = &clk_branch2_ops,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch gcc_pcie_phy_refgen_clk = {
  1831. .halt_reg = 0x6f02c,
  1832. .halt_check = BRANCH_HALT,
  1833. .clkr = {
  1834. .enable_reg = 0x6f02c,
  1835. .enable_mask = BIT(0),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "gcc_pcie_phy_refgen_clk",
  1838. .parent_hws = (const struct clk_hw*[]){
  1839. &gcc_pcie_phy_refgen_clk_src.clkr.hw,
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch gcc_pdm2_clk = {
  1848. .halt_reg = 0x3300c,
  1849. .halt_check = BRANCH_HALT,
  1850. .clkr = {
  1851. .enable_reg = 0x3300c,
  1852. .enable_mask = BIT(0),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "gcc_pdm2_clk",
  1855. .parent_hws = (const struct clk_hw*[]){
  1856. &gcc_pdm2_clk_src.clkr.hw,
  1857. },
  1858. .num_parents = 1,
  1859. .flags = CLK_SET_RATE_PARENT,
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_pdm_ahb_clk = {
  1865. .halt_reg = 0x33004,
  1866. .halt_check = BRANCH_HALT,
  1867. .hwcg_reg = 0x33004,
  1868. .hwcg_bit = 1,
  1869. .clkr = {
  1870. .enable_reg = 0x33004,
  1871. .enable_mask = BIT(0),
  1872. .hw.init = &(struct clk_init_data){
  1873. .name = "gcc_pdm_ahb_clk",
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch gcc_pdm_xo4_clk = {
  1879. .halt_reg = 0x33008,
  1880. .halt_check = BRANCH_HALT,
  1881. .clkr = {
  1882. .enable_reg = 0x33008,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "gcc_pdm_xo4_clk",
  1886. .ops = &clk_branch2_ops,
  1887. },
  1888. },
  1889. };
  1890. static struct clk_branch gcc_prng_ahb_clk = {
  1891. .halt_reg = 0x34004,
  1892. .halt_check = BRANCH_HALT_VOTED,
  1893. .hwcg_reg = 0x34004,
  1894. .hwcg_bit = 1,
  1895. .clkr = {
  1896. .enable_reg = 0x52004,
  1897. .enable_mask = BIT(13),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "gcc_prng_ahb_clk",
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_qmip_camera_ahb_clk = {
  1905. .halt_reg = 0xb014,
  1906. .halt_check = BRANCH_HALT,
  1907. .hwcg_reg = 0xb014,
  1908. .hwcg_bit = 1,
  1909. .clkr = {
  1910. .enable_reg = 0xb014,
  1911. .enable_mask = BIT(0),
  1912. .hw.init = &(struct clk_init_data){
  1913. .name = "gcc_qmip_camera_ahb_clk",
  1914. .ops = &clk_branch2_ops,
  1915. },
  1916. },
  1917. };
  1918. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1919. .halt_reg = 0xb018,
  1920. .halt_check = BRANCH_HALT,
  1921. .hwcg_reg = 0xb018,
  1922. .hwcg_bit = 1,
  1923. .clkr = {
  1924. .enable_reg = 0xb018,
  1925. .enable_mask = BIT(0),
  1926. .hw.init = &(struct clk_init_data){
  1927. .name = "gcc_qmip_disp_ahb_clk",
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch gcc_qmip_video_ahb_clk = {
  1933. .halt_reg = 0xb010,
  1934. .halt_check = BRANCH_HALT,
  1935. .hwcg_reg = 0xb010,
  1936. .hwcg_bit = 1,
  1937. .clkr = {
  1938. .enable_reg = 0xb010,
  1939. .enable_mask = BIT(0),
  1940. .hw.init = &(struct clk_init_data){
  1941. .name = "gcc_qmip_video_ahb_clk",
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
  1947. .halt_reg = 0x4b000,
  1948. .halt_check = BRANCH_HALT,
  1949. .clkr = {
  1950. .enable_reg = 0x4b000,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_qspi_cnoc_periph_ahb_clk",
  1954. .ops = &clk_branch2_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_branch gcc_qspi_core_clk = {
  1959. .halt_reg = 0x4b004,
  1960. .halt_check = BRANCH_HALT,
  1961. .clkr = {
  1962. .enable_reg = 0x4b004,
  1963. .enable_mask = BIT(0),
  1964. .hw.init = &(struct clk_init_data){
  1965. .name = "gcc_qspi_core_clk",
  1966. .parent_hws = (const struct clk_hw*[]){
  1967. &gcc_qspi_core_clk_src.clkr.hw,
  1968. },
  1969. .num_parents = 1,
  1970. .flags = CLK_SET_RATE_PARENT,
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1976. .halt_reg = 0x17030,
  1977. .halt_check = BRANCH_HALT_VOTED,
  1978. .clkr = {
  1979. .enable_reg = 0x5200c,
  1980. .enable_mask = BIT(10),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "gcc_qupv3_wrap0_s0_clk",
  1983. .parent_hws = (const struct clk_hw*[]){
  1984. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1985. },
  1986. .num_parents = 1,
  1987. .flags = CLK_SET_RATE_PARENT,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1993. .halt_reg = 0x17160,
  1994. .halt_check = BRANCH_HALT_VOTED,
  1995. .clkr = {
  1996. .enable_reg = 0x5200c,
  1997. .enable_mask = BIT(11),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_qupv3_wrap0_s1_clk",
  2000. .parent_hws = (const struct clk_hw*[]){
  2001. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2002. },
  2003. .num_parents = 1,
  2004. .flags = CLK_SET_RATE_PARENT,
  2005. .ops = &clk_branch2_ops,
  2006. },
  2007. },
  2008. };
  2009. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2010. .halt_reg = 0x17290,
  2011. .halt_check = BRANCH_HALT_VOTED,
  2012. .clkr = {
  2013. .enable_reg = 0x5200c,
  2014. .enable_mask = BIT(12),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_qupv3_wrap0_s2_clk",
  2017. .parent_hws = (const struct clk_hw*[]){
  2018. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2019. },
  2020. .num_parents = 1,
  2021. .flags = CLK_SET_RATE_PARENT,
  2022. .ops = &clk_branch2_ops,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2027. .halt_reg = 0x173c0,
  2028. .halt_check = BRANCH_HALT_VOTED,
  2029. .clkr = {
  2030. .enable_reg = 0x5200c,
  2031. .enable_mask = BIT(13),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_qupv3_wrap0_s3_clk",
  2034. .parent_hws = (const struct clk_hw*[]){
  2035. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2036. },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2044. .halt_reg = 0x174f0,
  2045. .halt_check = BRANCH_HALT_VOTED,
  2046. .clkr = {
  2047. .enable_reg = 0x5200c,
  2048. .enable_mask = BIT(14),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "gcc_qupv3_wrap0_s4_clk",
  2051. .parent_hws = (const struct clk_hw*[]){
  2052. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2053. },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2061. .halt_reg = 0x17620,
  2062. .halt_check = BRANCH_HALT_VOTED,
  2063. .clkr = {
  2064. .enable_reg = 0x5200c,
  2065. .enable_mask = BIT(15),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_qupv3_wrap0_s5_clk",
  2068. .parent_hws = (const struct clk_hw*[]){
  2069. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2070. },
  2071. .num_parents = 1,
  2072. .flags = CLK_SET_RATE_PARENT,
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2078. .halt_reg = 0x17750,
  2079. .halt_check = BRANCH_HALT_VOTED,
  2080. .clkr = {
  2081. .enable_reg = 0x5200c,
  2082. .enable_mask = BIT(16),
  2083. .hw.init = &(struct clk_init_data){
  2084. .name = "gcc_qupv3_wrap0_s6_clk",
  2085. .parent_hws = (const struct clk_hw*[]){
  2086. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  2087. },
  2088. .num_parents = 1,
  2089. .flags = CLK_SET_RATE_PARENT,
  2090. .ops = &clk_branch2_ops,
  2091. },
  2092. },
  2093. };
  2094. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  2095. .halt_reg = 0x17880,
  2096. .halt_check = BRANCH_HALT_VOTED,
  2097. .clkr = {
  2098. .enable_reg = 0x5200c,
  2099. .enable_mask = BIT(17),
  2100. .hw.init = &(struct clk_init_data){
  2101. .name = "gcc_qupv3_wrap0_s7_clk",
  2102. .parent_hws = (const struct clk_hw*[]){
  2103. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  2104. },
  2105. .num_parents = 1,
  2106. .flags = CLK_SET_RATE_PARENT,
  2107. .ops = &clk_branch2_ops,
  2108. },
  2109. },
  2110. };
  2111. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2112. .halt_reg = 0x18014,
  2113. .halt_check = BRANCH_HALT_VOTED,
  2114. .clkr = {
  2115. .enable_reg = 0x5200c,
  2116. .enable_mask = BIT(22),
  2117. .hw.init = &(struct clk_init_data){
  2118. .name = "gcc_qupv3_wrap1_s0_clk",
  2119. .parent_hws = (const struct clk_hw*[]){
  2120. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2121. },
  2122. .num_parents = 1,
  2123. .flags = CLK_SET_RATE_PARENT,
  2124. .ops = &clk_branch2_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2129. .halt_reg = 0x18144,
  2130. .halt_check = BRANCH_HALT_VOTED,
  2131. .clkr = {
  2132. .enable_reg = 0x5200c,
  2133. .enable_mask = BIT(23),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "gcc_qupv3_wrap1_s1_clk",
  2136. .parent_hws = (const struct clk_hw*[]){
  2137. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2138. },
  2139. .num_parents = 1,
  2140. .flags = CLK_SET_RATE_PARENT,
  2141. .ops = &clk_branch2_ops,
  2142. },
  2143. },
  2144. };
  2145. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2146. .halt_reg = 0x18274,
  2147. .halt_check = BRANCH_HALT_VOTED,
  2148. .clkr = {
  2149. .enable_reg = 0x5200c,
  2150. .enable_mask = BIT(24),
  2151. .hw.init = &(struct clk_init_data){
  2152. .name = "gcc_qupv3_wrap1_s2_clk",
  2153. .parent_hws = (const struct clk_hw*[]){
  2154. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2155. },
  2156. .num_parents = 1,
  2157. .flags = CLK_SET_RATE_PARENT,
  2158. .ops = &clk_branch2_ops,
  2159. },
  2160. },
  2161. };
  2162. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2163. .halt_reg = 0x183a4,
  2164. .halt_check = BRANCH_HALT_VOTED,
  2165. .clkr = {
  2166. .enable_reg = 0x5200c,
  2167. .enable_mask = BIT(25),
  2168. .hw.init = &(struct clk_init_data){
  2169. .name = "gcc_qupv3_wrap1_s3_clk",
  2170. .parent_hws = (const struct clk_hw*[]){
  2171. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2172. },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2180. .halt_reg = 0x184d4,
  2181. .halt_check = BRANCH_HALT_VOTED,
  2182. .clkr = {
  2183. .enable_reg = 0x5200c,
  2184. .enable_mask = BIT(26),
  2185. .hw.init = &(struct clk_init_data){
  2186. .name = "gcc_qupv3_wrap1_s4_clk",
  2187. .parent_hws = (const struct clk_hw*[]){
  2188. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2189. },
  2190. .num_parents = 1,
  2191. .flags = CLK_SET_RATE_PARENT,
  2192. .ops = &clk_branch2_ops,
  2193. },
  2194. },
  2195. };
  2196. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2197. .halt_reg = 0x18604,
  2198. .halt_check = BRANCH_HALT_VOTED,
  2199. .clkr = {
  2200. .enable_reg = 0x5200c,
  2201. .enable_mask = BIT(27),
  2202. .hw.init = &(struct clk_init_data){
  2203. .name = "gcc_qupv3_wrap1_s5_clk",
  2204. .parent_hws = (const struct clk_hw*[]){
  2205. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2206. },
  2207. .num_parents = 1,
  2208. .flags = CLK_SET_RATE_PARENT,
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2214. .halt_reg = 0x18734,
  2215. .halt_check = BRANCH_HALT_VOTED,
  2216. .clkr = {
  2217. .enable_reg = 0x5200c,
  2218. .enable_mask = BIT(28),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "gcc_qupv3_wrap1_s6_clk",
  2221. .parent_hws = (const struct clk_hw*[]){
  2222. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2223. },
  2224. .num_parents = 1,
  2225. .flags = CLK_SET_RATE_PARENT,
  2226. .ops = &clk_branch2_ops,
  2227. },
  2228. },
  2229. };
  2230. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2231. .halt_reg = 0x18864,
  2232. .halt_check = BRANCH_HALT_VOTED,
  2233. .clkr = {
  2234. .enable_reg = 0x5200c,
  2235. .enable_mask = BIT(29),
  2236. .hw.init = &(struct clk_init_data){
  2237. .name = "gcc_qupv3_wrap1_s7_clk",
  2238. .parent_hws = (const struct clk_hw*[]){
  2239. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  2240. },
  2241. .num_parents = 1,
  2242. .flags = CLK_SET_RATE_PARENT,
  2243. .ops = &clk_branch2_ops,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2248. .halt_reg = 0x17004,
  2249. .halt_check = BRANCH_HALT_VOTED,
  2250. .clkr = {
  2251. .enable_reg = 0x5200c,
  2252. .enable_mask = BIT(6),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2255. .ops = &clk_branch2_ops,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2260. .halt_reg = 0x17008,
  2261. .halt_check = BRANCH_HALT_VOTED,
  2262. .hwcg_reg = 0x17008,
  2263. .hwcg_bit = 1,
  2264. .clkr = {
  2265. .enable_reg = 0x5200c,
  2266. .enable_mask = BIT(7),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2269. .ops = &clk_branch2_ops,
  2270. },
  2271. },
  2272. };
  2273. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2274. .halt_reg = 0x1800c,
  2275. .halt_check = BRANCH_HALT_VOTED,
  2276. .clkr = {
  2277. .enable_reg = 0x5200c,
  2278. .enable_mask = BIT(20),
  2279. .hw.init = &(struct clk_init_data){
  2280. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2281. .ops = &clk_branch2_ops,
  2282. },
  2283. },
  2284. };
  2285. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2286. .halt_reg = 0x18010,
  2287. .halt_check = BRANCH_HALT_VOTED,
  2288. .hwcg_reg = 0x18010,
  2289. .hwcg_bit = 1,
  2290. .clkr = {
  2291. .enable_reg = 0x5200c,
  2292. .enable_mask = BIT(21),
  2293. .hw.init = &(struct clk_init_data){
  2294. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2300. .halt_reg = 0x26008,
  2301. .halt_check = BRANCH_HALT,
  2302. .clkr = {
  2303. .enable_reg = 0x26008,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_sdcc1_ahb_clk",
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch gcc_sdcc1_apps_clk = {
  2312. .halt_reg = 0x26004,
  2313. .halt_check = BRANCH_HALT,
  2314. .clkr = {
  2315. .enable_reg = 0x26004,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "gcc_sdcc1_apps_clk",
  2319. .parent_hws = (const struct clk_hw*[]){
  2320. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2321. },
  2322. .num_parents = 1,
  2323. .flags = CLK_SET_RATE_PARENT,
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2329. .halt_reg = 0x2600c,
  2330. .halt_check = BRANCH_HALT,
  2331. .clkr = {
  2332. .enable_reg = 0x2600c,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_sdcc1_ice_core_clk",
  2336. .parent_hws = (const struct clk_hw*[]){
  2337. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  2338. },
  2339. .num_parents = 1,
  2340. .flags = CLK_SET_RATE_PARENT,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2346. .halt_reg = 0x14008,
  2347. .halt_check = BRANCH_HALT,
  2348. .clkr = {
  2349. .enable_reg = 0x14008,
  2350. .enable_mask = BIT(0),
  2351. .hw.init = &(struct clk_init_data){
  2352. .name = "gcc_sdcc2_ahb_clk",
  2353. .ops = &clk_branch2_ops,
  2354. },
  2355. },
  2356. };
  2357. static struct clk_branch gcc_sdcc2_apps_clk = {
  2358. .halt_reg = 0x14004,
  2359. .halt_check = BRANCH_HALT,
  2360. .clkr = {
  2361. .enable_reg = 0x14004,
  2362. .enable_mask = BIT(0),
  2363. .hw.init = &(struct clk_init_data){
  2364. .name = "gcc_sdcc2_apps_clk",
  2365. .parent_hws = (const struct clk_hw*[]){
  2366. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2367. },
  2368. .num_parents = 1,
  2369. .flags = CLK_SET_RATE_PARENT,
  2370. .ops = &clk_branch2_ops,
  2371. },
  2372. },
  2373. };
  2374. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2375. .halt_reg = 0x16008,
  2376. .halt_check = BRANCH_HALT,
  2377. .clkr = {
  2378. .enable_reg = 0x16008,
  2379. .enable_mask = BIT(0),
  2380. .hw.init = &(struct clk_init_data){
  2381. .name = "gcc_sdcc4_ahb_clk",
  2382. .ops = &clk_branch2_ops,
  2383. },
  2384. },
  2385. };
  2386. static struct clk_branch gcc_sdcc4_apps_clk = {
  2387. .halt_reg = 0x16004,
  2388. .halt_check = BRANCH_HALT,
  2389. .clkr = {
  2390. .enable_reg = 0x16004,
  2391. .enable_mask = BIT(0),
  2392. .hw.init = &(struct clk_init_data){
  2393. .name = "gcc_sdcc4_apps_clk",
  2394. .parent_hws = (const struct clk_hw*[]){
  2395. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2396. },
  2397. .num_parents = 1,
  2398. .flags = CLK_SET_RATE_PARENT,
  2399. .ops = &clk_branch2_ops,
  2400. },
  2401. },
  2402. };
  2403. /*
  2404. * The source clock frequencies are different for SDM670; define a child clock
  2405. * pointing to the source clock that uses SDM670 frequencies.
  2406. */
  2407. static struct clk_branch gcc_sdm670_sdcc4_apps_clk = {
  2408. .halt_reg = 0x16004,
  2409. .halt_check = BRANCH_HALT,
  2410. .clkr = {
  2411. .enable_reg = 0x16004,
  2412. .enable_mask = BIT(0),
  2413. .hw.init = &(struct clk_init_data){
  2414. .name = "gcc_sdcc4_apps_clk",
  2415. .parent_hws = (const struct clk_hw*[]){
  2416. &gcc_sdm670_sdcc4_apps_clk_src.clkr.hw,
  2417. },
  2418. .num_parents = 1,
  2419. .flags = CLK_SET_RATE_PARENT,
  2420. .ops = &clk_branch2_ops,
  2421. },
  2422. },
  2423. };
  2424. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2425. .halt_reg = 0x414c,
  2426. .halt_check = BRANCH_HALT_VOTED,
  2427. .clkr = {
  2428. .enable_reg = 0x52004,
  2429. .enable_mask = BIT(0),
  2430. .hw.init = &(struct clk_init_data){
  2431. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2432. .parent_hws = (const struct clk_hw*[]){
  2433. &gcc_cpuss_ahb_clk_src.clkr.hw,
  2434. },
  2435. .num_parents = 1,
  2436. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2437. .ops = &clk_branch2_ops,
  2438. },
  2439. },
  2440. };
  2441. static struct clk_branch gcc_tsif_ahb_clk = {
  2442. .halt_reg = 0x36004,
  2443. .halt_check = BRANCH_HALT,
  2444. .clkr = {
  2445. .enable_reg = 0x36004,
  2446. .enable_mask = BIT(0),
  2447. .hw.init = &(struct clk_init_data){
  2448. .name = "gcc_tsif_ahb_clk",
  2449. .ops = &clk_branch2_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2454. .halt_reg = 0x3600c,
  2455. .halt_check = BRANCH_HALT,
  2456. .clkr = {
  2457. .enable_reg = 0x3600c,
  2458. .enable_mask = BIT(0),
  2459. .hw.init = &(struct clk_init_data){
  2460. .name = "gcc_tsif_inactivity_timers_clk",
  2461. .ops = &clk_branch2_ops,
  2462. },
  2463. },
  2464. };
  2465. static struct clk_branch gcc_tsif_ref_clk = {
  2466. .halt_reg = 0x36008,
  2467. .halt_check = BRANCH_HALT,
  2468. .clkr = {
  2469. .enable_reg = 0x36008,
  2470. .enable_mask = BIT(0),
  2471. .hw.init = &(struct clk_init_data){
  2472. .name = "gcc_tsif_ref_clk",
  2473. .parent_hws = (const struct clk_hw*[]){
  2474. &gcc_tsif_ref_clk_src.clkr.hw,
  2475. },
  2476. .num_parents = 1,
  2477. .flags = CLK_SET_RATE_PARENT,
  2478. .ops = &clk_branch2_ops,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_branch gcc_ufs_card_ahb_clk = {
  2483. .halt_reg = 0x75010,
  2484. .halt_check = BRANCH_HALT,
  2485. .hwcg_reg = 0x75010,
  2486. .hwcg_bit = 1,
  2487. .clkr = {
  2488. .enable_reg = 0x75010,
  2489. .enable_mask = BIT(0),
  2490. .hw.init = &(struct clk_init_data){
  2491. .name = "gcc_ufs_card_ahb_clk",
  2492. .ops = &clk_branch2_ops,
  2493. },
  2494. },
  2495. };
  2496. static struct clk_branch gcc_ufs_card_axi_clk = {
  2497. .halt_reg = 0x7500c,
  2498. .halt_check = BRANCH_HALT,
  2499. .hwcg_reg = 0x7500c,
  2500. .hwcg_bit = 1,
  2501. .clkr = {
  2502. .enable_reg = 0x7500c,
  2503. .enable_mask = BIT(0),
  2504. .hw.init = &(struct clk_init_data){
  2505. .name = "gcc_ufs_card_axi_clk",
  2506. .parent_hws = (const struct clk_hw*[]){
  2507. &gcc_ufs_card_axi_clk_src.clkr.hw,
  2508. },
  2509. .num_parents = 1,
  2510. .flags = CLK_SET_RATE_PARENT,
  2511. .ops = &clk_branch2_ops,
  2512. },
  2513. },
  2514. };
  2515. static struct clk_branch gcc_ufs_card_clkref_clk = {
  2516. .halt_reg = 0x8c004,
  2517. .halt_check = BRANCH_HALT,
  2518. .clkr = {
  2519. .enable_reg = 0x8c004,
  2520. .enable_mask = BIT(0),
  2521. .hw.init = &(struct clk_init_data){
  2522. .name = "gcc_ufs_card_clkref_clk",
  2523. .ops = &clk_branch2_ops,
  2524. },
  2525. },
  2526. };
  2527. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  2528. .halt_reg = 0x75058,
  2529. .halt_check = BRANCH_HALT,
  2530. .hwcg_reg = 0x75058,
  2531. .hwcg_bit = 1,
  2532. .clkr = {
  2533. .enable_reg = 0x75058,
  2534. .enable_mask = BIT(0),
  2535. .hw.init = &(struct clk_init_data){
  2536. .name = "gcc_ufs_card_ice_core_clk",
  2537. .parent_hws = (const struct clk_hw*[]){
  2538. &gcc_ufs_card_ice_core_clk_src.clkr.hw,
  2539. },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  2547. .halt_reg = 0x7508c,
  2548. .halt_check = BRANCH_HALT,
  2549. .hwcg_reg = 0x7508c,
  2550. .hwcg_bit = 1,
  2551. .clkr = {
  2552. .enable_reg = 0x7508c,
  2553. .enable_mask = BIT(0),
  2554. .hw.init = &(struct clk_init_data){
  2555. .name = "gcc_ufs_card_phy_aux_clk",
  2556. .parent_hws = (const struct clk_hw*[]){
  2557. &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
  2558. },
  2559. .num_parents = 1,
  2560. .flags = CLK_SET_RATE_PARENT,
  2561. .ops = &clk_branch2_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  2566. .halt_check = BRANCH_HALT_SKIP,
  2567. .clkr = {
  2568. .enable_reg = 0x75018,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(struct clk_init_data){
  2571. .name = "gcc_ufs_card_rx_symbol_0_clk",
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  2577. .halt_check = BRANCH_HALT_SKIP,
  2578. .clkr = {
  2579. .enable_reg = 0x750a8,
  2580. .enable_mask = BIT(0),
  2581. .hw.init = &(struct clk_init_data){
  2582. .name = "gcc_ufs_card_rx_symbol_1_clk",
  2583. .ops = &clk_branch2_ops,
  2584. },
  2585. },
  2586. };
  2587. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  2588. .halt_check = BRANCH_HALT_SKIP,
  2589. .clkr = {
  2590. .enable_reg = 0x75014,
  2591. .enable_mask = BIT(0),
  2592. .hw.init = &(struct clk_init_data){
  2593. .name = "gcc_ufs_card_tx_symbol_0_clk",
  2594. .ops = &clk_branch2_ops,
  2595. },
  2596. },
  2597. };
  2598. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  2599. .halt_reg = 0x75054,
  2600. .halt_check = BRANCH_HALT,
  2601. .hwcg_reg = 0x75054,
  2602. .hwcg_bit = 1,
  2603. .clkr = {
  2604. .enable_reg = 0x75054,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(struct clk_init_data){
  2607. .name = "gcc_ufs_card_unipro_core_clk",
  2608. .parent_hws = (const struct clk_hw*[]){
  2609. &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
  2610. },
  2611. .num_parents = 1,
  2612. .flags = CLK_SET_RATE_PARENT,
  2613. .ops = &clk_branch2_ops,
  2614. },
  2615. },
  2616. };
  2617. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  2618. .halt_reg = 0x8c000,
  2619. .halt_check = BRANCH_HALT,
  2620. .clkr = {
  2621. .enable_reg = 0x8c000,
  2622. .enable_mask = BIT(0),
  2623. .hw.init = &(struct clk_init_data){
  2624. .name = "gcc_ufs_mem_clkref_clk",
  2625. .ops = &clk_branch2_ops,
  2626. },
  2627. },
  2628. };
  2629. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2630. .halt_reg = 0x77010,
  2631. .halt_check = BRANCH_HALT,
  2632. .hwcg_reg = 0x77010,
  2633. .hwcg_bit = 1,
  2634. .clkr = {
  2635. .enable_reg = 0x77010,
  2636. .enable_mask = BIT(0),
  2637. .hw.init = &(struct clk_init_data){
  2638. .name = "gcc_ufs_phy_ahb_clk",
  2639. .ops = &clk_branch2_ops,
  2640. },
  2641. },
  2642. };
  2643. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2644. .halt_reg = 0x7700c,
  2645. .halt_check = BRANCH_HALT,
  2646. .hwcg_reg = 0x7700c,
  2647. .hwcg_bit = 1,
  2648. .clkr = {
  2649. .enable_reg = 0x7700c,
  2650. .enable_mask = BIT(0),
  2651. .hw.init = &(struct clk_init_data){
  2652. .name = "gcc_ufs_phy_axi_clk",
  2653. .parent_hws = (const struct clk_hw*[]){
  2654. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2655. },
  2656. .num_parents = 1,
  2657. .flags = CLK_SET_RATE_PARENT,
  2658. .ops = &clk_branch2_ops,
  2659. },
  2660. },
  2661. };
  2662. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2663. .halt_reg = 0x77058,
  2664. .halt_check = BRANCH_HALT,
  2665. .hwcg_reg = 0x77058,
  2666. .hwcg_bit = 1,
  2667. .clkr = {
  2668. .enable_reg = 0x77058,
  2669. .enable_mask = BIT(0),
  2670. .hw.init = &(struct clk_init_data){
  2671. .name = "gcc_ufs_phy_ice_core_clk",
  2672. .parent_hws = (const struct clk_hw*[]){
  2673. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2674. },
  2675. .num_parents = 1,
  2676. .flags = CLK_SET_RATE_PARENT,
  2677. .ops = &clk_branch2_ops,
  2678. },
  2679. },
  2680. };
  2681. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2682. .halt_reg = 0x7708c,
  2683. .halt_check = BRANCH_HALT,
  2684. .hwcg_reg = 0x7708c,
  2685. .hwcg_bit = 1,
  2686. .clkr = {
  2687. .enable_reg = 0x7708c,
  2688. .enable_mask = BIT(0),
  2689. .hw.init = &(struct clk_init_data){
  2690. .name = "gcc_ufs_phy_phy_aux_clk",
  2691. .parent_hws = (const struct clk_hw*[]){
  2692. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2693. },
  2694. .num_parents = 1,
  2695. .flags = CLK_SET_RATE_PARENT,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2701. .halt_check = BRANCH_HALT_SKIP,
  2702. .clkr = {
  2703. .enable_reg = 0x77018,
  2704. .enable_mask = BIT(0),
  2705. .hw.init = &(struct clk_init_data){
  2706. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2712. .halt_check = BRANCH_HALT_SKIP,
  2713. .clkr = {
  2714. .enable_reg = 0x770a8,
  2715. .enable_mask = BIT(0),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2718. .ops = &clk_branch2_ops,
  2719. },
  2720. },
  2721. };
  2722. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2723. .halt_check = BRANCH_HALT_SKIP,
  2724. .clkr = {
  2725. .enable_reg = 0x77014,
  2726. .enable_mask = BIT(0),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2729. .ops = &clk_branch2_ops,
  2730. },
  2731. },
  2732. };
  2733. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2734. .halt_reg = 0x77054,
  2735. .halt_check = BRANCH_HALT,
  2736. .hwcg_reg = 0x77054,
  2737. .hwcg_bit = 1,
  2738. .clkr = {
  2739. .enable_reg = 0x77054,
  2740. .enable_mask = BIT(0),
  2741. .hw.init = &(struct clk_init_data){
  2742. .name = "gcc_ufs_phy_unipro_core_clk",
  2743. .parent_hws = (const struct clk_hw*[]){
  2744. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2745. },
  2746. .num_parents = 1,
  2747. .flags = CLK_SET_RATE_PARENT,
  2748. .ops = &clk_branch2_ops,
  2749. },
  2750. },
  2751. };
  2752. static struct clk_branch gcc_usb30_prim_master_clk = {
  2753. .halt_reg = 0xf00c,
  2754. .halt_check = BRANCH_HALT,
  2755. .clkr = {
  2756. .enable_reg = 0xf00c,
  2757. .enable_mask = BIT(0),
  2758. .hw.init = &(struct clk_init_data){
  2759. .name = "gcc_usb30_prim_master_clk",
  2760. .parent_hws = (const struct clk_hw*[]){
  2761. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2762. },
  2763. .num_parents = 1,
  2764. .flags = CLK_SET_RATE_PARENT,
  2765. .ops = &clk_branch2_ops,
  2766. },
  2767. },
  2768. };
  2769. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2770. .halt_reg = 0xf014,
  2771. .halt_check = BRANCH_HALT,
  2772. .clkr = {
  2773. .enable_reg = 0xf014,
  2774. .enable_mask = BIT(0),
  2775. .hw.init = &(struct clk_init_data){
  2776. .name = "gcc_usb30_prim_mock_utmi_clk",
  2777. .parent_hws = (const struct clk_hw*[]){
  2778. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  2779. },
  2780. .num_parents = 1,
  2781. .flags = CLK_SET_RATE_PARENT,
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2787. .halt_reg = 0xf010,
  2788. .halt_check = BRANCH_HALT,
  2789. .clkr = {
  2790. .enable_reg = 0xf010,
  2791. .enable_mask = BIT(0),
  2792. .hw.init = &(struct clk_init_data){
  2793. .name = "gcc_usb30_prim_sleep_clk",
  2794. .ops = &clk_branch2_ops,
  2795. },
  2796. },
  2797. };
  2798. static struct clk_branch gcc_usb30_sec_master_clk = {
  2799. .halt_reg = 0x1000c,
  2800. .halt_check = BRANCH_HALT,
  2801. .clkr = {
  2802. .enable_reg = 0x1000c,
  2803. .enable_mask = BIT(0),
  2804. .hw.init = &(struct clk_init_data){
  2805. .name = "gcc_usb30_sec_master_clk",
  2806. .parent_hws = (const struct clk_hw*[]){
  2807. &gcc_usb30_sec_master_clk_src.clkr.hw,
  2808. },
  2809. .num_parents = 1,
  2810. .flags = CLK_SET_RATE_PARENT,
  2811. .ops = &clk_branch2_ops,
  2812. },
  2813. },
  2814. };
  2815. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2816. .halt_reg = 0x10014,
  2817. .halt_check = BRANCH_HALT,
  2818. .clkr = {
  2819. .enable_reg = 0x10014,
  2820. .enable_mask = BIT(0),
  2821. .hw.init = &(struct clk_init_data){
  2822. .name = "gcc_usb30_sec_mock_utmi_clk",
  2823. .parent_hws = (const struct clk_hw*[]){
  2824. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
  2825. },
  2826. .num_parents = 1,
  2827. .flags = CLK_SET_RATE_PARENT,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2833. .halt_reg = 0x10010,
  2834. .halt_check = BRANCH_HALT,
  2835. .clkr = {
  2836. .enable_reg = 0x10010,
  2837. .enable_mask = BIT(0),
  2838. .hw.init = &(struct clk_init_data){
  2839. .name = "gcc_usb30_sec_sleep_clk",
  2840. .ops = &clk_branch2_ops,
  2841. },
  2842. },
  2843. };
  2844. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2845. .halt_reg = 0x8c008,
  2846. .halt_check = BRANCH_HALT,
  2847. .clkr = {
  2848. .enable_reg = 0x8c008,
  2849. .enable_mask = BIT(0),
  2850. .hw.init = &(struct clk_init_data){
  2851. .name = "gcc_usb3_prim_clkref_clk",
  2852. .ops = &clk_branch2_ops,
  2853. },
  2854. },
  2855. };
  2856. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2857. .halt_reg = 0xf04c,
  2858. .halt_check = BRANCH_HALT,
  2859. .clkr = {
  2860. .enable_reg = 0xf04c,
  2861. .enable_mask = BIT(0),
  2862. .hw.init = &(struct clk_init_data){
  2863. .name = "gcc_usb3_prim_phy_aux_clk",
  2864. .parent_hws = (const struct clk_hw*[]){
  2865. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2866. },
  2867. .num_parents = 1,
  2868. .flags = CLK_SET_RATE_PARENT,
  2869. .ops = &clk_branch2_ops,
  2870. },
  2871. },
  2872. };
  2873. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2874. .halt_reg = 0xf050,
  2875. .halt_check = BRANCH_HALT,
  2876. .clkr = {
  2877. .enable_reg = 0xf050,
  2878. .enable_mask = BIT(0),
  2879. .hw.init = &(struct clk_init_data){
  2880. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2881. .parent_hws = (const struct clk_hw*[]){
  2882. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2883. },
  2884. .num_parents = 1,
  2885. .flags = CLK_SET_RATE_PARENT,
  2886. .ops = &clk_branch2_ops,
  2887. },
  2888. },
  2889. };
  2890. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2891. .halt_check = BRANCH_HALT_SKIP,
  2892. .clkr = {
  2893. .enable_reg = 0xf054,
  2894. .enable_mask = BIT(0),
  2895. .hw.init = &(struct clk_init_data){
  2896. .name = "gcc_usb3_prim_phy_pipe_clk",
  2897. .ops = &clk_branch2_ops,
  2898. },
  2899. },
  2900. };
  2901. static struct clk_branch gcc_usb3_sec_clkref_clk = {
  2902. .halt_reg = 0x8c028,
  2903. .halt_check = BRANCH_HALT,
  2904. .clkr = {
  2905. .enable_reg = 0x8c028,
  2906. .enable_mask = BIT(0),
  2907. .hw.init = &(struct clk_init_data){
  2908. .name = "gcc_usb3_sec_clkref_clk",
  2909. .ops = &clk_branch2_ops,
  2910. },
  2911. },
  2912. };
  2913. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  2914. .halt_reg = 0x1004c,
  2915. .halt_check = BRANCH_HALT,
  2916. .clkr = {
  2917. .enable_reg = 0x1004c,
  2918. .enable_mask = BIT(0),
  2919. .hw.init = &(struct clk_init_data){
  2920. .name = "gcc_usb3_sec_phy_aux_clk",
  2921. .parent_hws = (const struct clk_hw*[]){
  2922. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2923. },
  2924. .num_parents = 1,
  2925. .flags = CLK_SET_RATE_PARENT,
  2926. .ops = &clk_branch2_ops,
  2927. },
  2928. },
  2929. };
  2930. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  2931. .halt_reg = 0x10050,
  2932. .halt_check = BRANCH_HALT,
  2933. .clkr = {
  2934. .enable_reg = 0x10050,
  2935. .enable_mask = BIT(0),
  2936. .hw.init = &(struct clk_init_data){
  2937. .name = "gcc_usb3_sec_phy_com_aux_clk",
  2938. .parent_hws = (const struct clk_hw*[]){
  2939. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2940. },
  2941. .num_parents = 1,
  2942. .flags = CLK_SET_RATE_PARENT,
  2943. .ops = &clk_branch2_ops,
  2944. },
  2945. },
  2946. };
  2947. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  2948. .halt_check = BRANCH_HALT_SKIP,
  2949. .clkr = {
  2950. .enable_reg = 0x10054,
  2951. .enable_mask = BIT(0),
  2952. .hw.init = &(struct clk_init_data){
  2953. .name = "gcc_usb3_sec_phy_pipe_clk",
  2954. .ops = &clk_branch2_ops,
  2955. },
  2956. },
  2957. };
  2958. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2959. .halt_reg = 0x6a004,
  2960. .halt_check = BRANCH_HALT,
  2961. .hwcg_reg = 0x6a004,
  2962. .hwcg_bit = 1,
  2963. .clkr = {
  2964. .enable_reg = 0x6a004,
  2965. .enable_mask = BIT(0),
  2966. .hw.init = &(struct clk_init_data){
  2967. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2968. .ops = &clk_branch2_ops,
  2969. },
  2970. },
  2971. };
  2972. static struct clk_branch gcc_vdda_vs_clk = {
  2973. .halt_reg = 0x7a00c,
  2974. .halt_check = BRANCH_HALT,
  2975. .clkr = {
  2976. .enable_reg = 0x7a00c,
  2977. .enable_mask = BIT(0),
  2978. .hw.init = &(struct clk_init_data){
  2979. .name = "gcc_vdda_vs_clk",
  2980. .parent_hws = (const struct clk_hw*[]){
  2981. &gcc_vsensor_clk_src.clkr.hw,
  2982. },
  2983. .num_parents = 1,
  2984. .flags = CLK_SET_RATE_PARENT,
  2985. .ops = &clk_branch2_ops,
  2986. },
  2987. },
  2988. };
  2989. static struct clk_branch gcc_vddcx_vs_clk = {
  2990. .halt_reg = 0x7a004,
  2991. .halt_check = BRANCH_HALT,
  2992. .clkr = {
  2993. .enable_reg = 0x7a004,
  2994. .enable_mask = BIT(0),
  2995. .hw.init = &(struct clk_init_data){
  2996. .name = "gcc_vddcx_vs_clk",
  2997. .parent_hws = (const struct clk_hw*[]){
  2998. &gcc_vsensor_clk_src.clkr.hw,
  2999. },
  3000. .num_parents = 1,
  3001. .flags = CLK_SET_RATE_PARENT,
  3002. .ops = &clk_branch2_ops,
  3003. },
  3004. },
  3005. };
  3006. static struct clk_branch gcc_vddmx_vs_clk = {
  3007. .halt_reg = 0x7a008,
  3008. .halt_check = BRANCH_HALT,
  3009. .clkr = {
  3010. .enable_reg = 0x7a008,
  3011. .enable_mask = BIT(0),
  3012. .hw.init = &(struct clk_init_data){
  3013. .name = "gcc_vddmx_vs_clk",
  3014. .parent_hws = (const struct clk_hw*[]){
  3015. &gcc_vsensor_clk_src.clkr.hw,
  3016. },
  3017. .num_parents = 1,
  3018. .flags = CLK_SET_RATE_PARENT,
  3019. .ops = &clk_branch2_ops,
  3020. },
  3021. },
  3022. };
  3023. static struct clk_branch gcc_video_ahb_clk = {
  3024. .halt_reg = 0xb004,
  3025. .halt_check = BRANCH_HALT,
  3026. .hwcg_reg = 0xb004,
  3027. .hwcg_bit = 1,
  3028. .clkr = {
  3029. .enable_reg = 0xb004,
  3030. .enable_mask = BIT(0),
  3031. .hw.init = &(struct clk_init_data){
  3032. .name = "gcc_video_ahb_clk",
  3033. .flags = CLK_IS_CRITICAL,
  3034. .ops = &clk_branch2_ops,
  3035. },
  3036. },
  3037. };
  3038. static struct clk_branch gcc_video_axi_clk = {
  3039. .halt_reg = 0xb01c,
  3040. .halt_check = BRANCH_VOTED,
  3041. .clkr = {
  3042. .enable_reg = 0xb01c,
  3043. .enable_mask = BIT(0),
  3044. .hw.init = &(struct clk_init_data){
  3045. .name = "gcc_video_axi_clk",
  3046. .ops = &clk_branch2_ops,
  3047. },
  3048. },
  3049. };
  3050. static struct clk_branch gcc_video_xo_clk = {
  3051. .halt_reg = 0xb028,
  3052. .halt_check = BRANCH_HALT,
  3053. .clkr = {
  3054. .enable_reg = 0xb028,
  3055. .enable_mask = BIT(0),
  3056. .hw.init = &(struct clk_init_data){
  3057. .name = "gcc_video_xo_clk",
  3058. .flags = CLK_IS_CRITICAL,
  3059. .ops = &clk_branch2_ops,
  3060. },
  3061. },
  3062. };
  3063. static struct clk_branch gcc_vs_ctrl_ahb_clk = {
  3064. .halt_reg = 0x7a014,
  3065. .halt_check = BRANCH_HALT,
  3066. .hwcg_reg = 0x7a014,
  3067. .hwcg_bit = 1,
  3068. .clkr = {
  3069. .enable_reg = 0x7a014,
  3070. .enable_mask = BIT(0),
  3071. .hw.init = &(struct clk_init_data){
  3072. .name = "gcc_vs_ctrl_ahb_clk",
  3073. .ops = &clk_branch2_ops,
  3074. },
  3075. },
  3076. };
  3077. static struct clk_branch gcc_vs_ctrl_clk = {
  3078. .halt_reg = 0x7a010,
  3079. .halt_check = BRANCH_HALT,
  3080. .clkr = {
  3081. .enable_reg = 0x7a010,
  3082. .enable_mask = BIT(0),
  3083. .hw.init = &(struct clk_init_data){
  3084. .name = "gcc_vs_ctrl_clk",
  3085. .parent_hws = (const struct clk_hw*[]){
  3086. &gcc_vs_ctrl_clk_src.clkr.hw,
  3087. },
  3088. .num_parents = 1,
  3089. .flags = CLK_SET_RATE_PARENT,
  3090. .ops = &clk_branch2_ops,
  3091. },
  3092. },
  3093. };
  3094. static struct clk_branch gcc_cpuss_dvm_bus_clk = {
  3095. .halt_reg = 0x48190,
  3096. .halt_check = BRANCH_HALT,
  3097. .clkr = {
  3098. .enable_reg = 0x48190,
  3099. .enable_mask = BIT(0),
  3100. .hw.init = &(struct clk_init_data){
  3101. .name = "gcc_cpuss_dvm_bus_clk",
  3102. .flags = CLK_IS_CRITICAL,
  3103. .ops = &clk_branch2_ops,
  3104. },
  3105. },
  3106. };
  3107. static struct clk_branch gcc_cpuss_gnoc_clk = {
  3108. .halt_reg = 0x48004,
  3109. .halt_check = BRANCH_HALT_VOTED,
  3110. .hwcg_reg = 0x48004,
  3111. .hwcg_bit = 1,
  3112. .clkr = {
  3113. .enable_reg = 0x52004,
  3114. .enable_mask = BIT(22),
  3115. .hw.init = &(struct clk_init_data){
  3116. .name = "gcc_cpuss_gnoc_clk",
  3117. .flags = CLK_IS_CRITICAL,
  3118. .ops = &clk_branch2_ops,
  3119. },
  3120. },
  3121. };
  3122. /* TODO: Remove after DTS updated to protect these */
  3123. #ifdef CONFIG_SDM_LPASSCC_845
  3124. static struct clk_branch gcc_lpass_q6_axi_clk = {
  3125. .halt_reg = 0x47000,
  3126. .halt_check = BRANCH_HALT,
  3127. .clkr = {
  3128. .enable_reg = 0x47000,
  3129. .enable_mask = BIT(0),
  3130. .hw.init = &(struct clk_init_data){
  3131. .name = "gcc_lpass_q6_axi_clk",
  3132. .flags = CLK_IS_CRITICAL,
  3133. .ops = &clk_branch2_ops,
  3134. },
  3135. },
  3136. };
  3137. static struct clk_branch gcc_lpass_sway_clk = {
  3138. .halt_reg = 0x47008,
  3139. .halt_check = BRANCH_HALT,
  3140. .clkr = {
  3141. .enable_reg = 0x47008,
  3142. .enable_mask = BIT(0),
  3143. .hw.init = &(struct clk_init_data){
  3144. .name = "gcc_lpass_sway_clk",
  3145. .flags = CLK_IS_CRITICAL,
  3146. .ops = &clk_branch2_ops,
  3147. },
  3148. },
  3149. };
  3150. #endif
  3151. static struct gdsc pcie_0_gdsc = {
  3152. .gdscr = 0x6b004,
  3153. .pd = {
  3154. .name = "pcie_0_gdsc",
  3155. },
  3156. .pwrsts = PWRSTS_OFF_ON,
  3157. .flags = POLL_CFG_GDSCR,
  3158. };
  3159. static struct gdsc pcie_1_gdsc = {
  3160. .gdscr = 0x8d004,
  3161. .pd = {
  3162. .name = "pcie_1_gdsc",
  3163. },
  3164. .pwrsts = PWRSTS_OFF_ON,
  3165. .flags = POLL_CFG_GDSCR,
  3166. };
  3167. static struct gdsc ufs_card_gdsc = {
  3168. .gdscr = 0x75004,
  3169. .pd = {
  3170. .name = "ufs_card_gdsc",
  3171. },
  3172. .pwrsts = PWRSTS_OFF_ON,
  3173. .flags = POLL_CFG_GDSCR,
  3174. };
  3175. static struct gdsc ufs_phy_gdsc = {
  3176. .gdscr = 0x77004,
  3177. .pd = {
  3178. .name = "ufs_phy_gdsc",
  3179. },
  3180. .pwrsts = PWRSTS_OFF_ON,
  3181. .flags = POLL_CFG_GDSCR,
  3182. };
  3183. static struct gdsc usb30_prim_gdsc = {
  3184. .gdscr = 0xf004,
  3185. .pd = {
  3186. .name = "usb30_prim_gdsc",
  3187. },
  3188. .pwrsts = PWRSTS_OFF_ON,
  3189. .flags = POLL_CFG_GDSCR,
  3190. };
  3191. static struct gdsc usb30_sec_gdsc = {
  3192. .gdscr = 0x10004,
  3193. .pd = {
  3194. .name = "usb30_sec_gdsc",
  3195. },
  3196. .pwrsts = PWRSTS_OFF_ON,
  3197. .flags = POLL_CFG_GDSCR,
  3198. };
  3199. static struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
  3200. .gdscr = 0x7d030,
  3201. .pd = {
  3202. .name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
  3203. },
  3204. .pwrsts = PWRSTS_OFF_ON,
  3205. .flags = VOTABLE,
  3206. };
  3207. static struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
  3208. .gdscr = 0x7d03c,
  3209. .pd = {
  3210. .name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
  3211. },
  3212. .pwrsts = PWRSTS_OFF_ON,
  3213. .flags = VOTABLE,
  3214. };
  3215. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
  3216. .gdscr = 0x7d034,
  3217. .pd = {
  3218. .name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
  3219. },
  3220. .pwrsts = PWRSTS_OFF_ON,
  3221. .flags = VOTABLE,
  3222. };
  3223. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
  3224. .gdscr = 0x7d038,
  3225. .pd = {
  3226. .name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
  3227. },
  3228. .pwrsts = PWRSTS_OFF_ON,
  3229. .flags = VOTABLE,
  3230. };
  3231. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  3232. .gdscr = 0x7d040,
  3233. .pd = {
  3234. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  3235. },
  3236. .pwrsts = PWRSTS_OFF_ON,
  3237. .flags = VOTABLE,
  3238. };
  3239. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  3240. .gdscr = 0x7d048,
  3241. .pd = {
  3242. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  3243. },
  3244. .pwrsts = PWRSTS_OFF_ON,
  3245. .flags = VOTABLE,
  3246. };
  3247. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
  3248. .gdscr = 0x7d044,
  3249. .pd = {
  3250. .name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
  3251. },
  3252. .pwrsts = PWRSTS_OFF_ON,
  3253. .flags = VOTABLE,
  3254. };
  3255. static struct clk_regmap *gcc_sdm670_clocks[] = {
  3256. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3257. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3258. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  3259. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3260. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3261. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  3262. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3263. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3264. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3265. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3266. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3267. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  3268. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3269. [GCC_CPUSS_RBCPR_CLK] = &gcc_sdm670_cpuss_rbcpr_clk.clkr,
  3270. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_sdm670_cpuss_rbcpr_clk_src.clkr,
  3271. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3272. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3273. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  3274. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3275. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3276. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3277. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3278. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3279. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3280. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3281. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3282. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3283. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3284. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3285. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3286. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3287. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3288. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3289. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  3290. [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
  3291. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3292. [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
  3293. [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
  3294. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3295. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3296. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3297. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3298. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3299. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3300. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3301. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3302. [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
  3303. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3304. [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
  3305. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3306. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3307. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3308. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3309. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3310. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3311. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3312. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3313. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3314. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3315. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3316. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3317. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3318. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3319. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3320. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3321. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3322. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3323. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3324. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3325. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3326. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3327. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3328. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3329. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3330. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3331. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3332. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3333. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3334. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3335. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3336. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3337. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3338. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3339. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3340. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3341. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3342. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3343. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3344. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3345. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3346. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3347. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3348. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3349. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3350. [GCC_SDCC4_APPS_CLK] = &gcc_sdm670_sdcc4_apps_clk.clkr,
  3351. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdm670_sdcc4_apps_clk_src.clkr,
  3352. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3353. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3354. [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
  3355. &gcc_tsif_inactivity_timers_clk.clkr,
  3356. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3357. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3358. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3359. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3360. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3361. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3362. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3363. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3364. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3365. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3366. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3367. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3368. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3369. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3370. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3371. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3372. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3373. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3374. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3375. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3376. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3377. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3378. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3379. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3380. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3381. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3382. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3383. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3384. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3385. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3386. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3387. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  3388. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3389. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3390. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3391. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3392. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3393. [GPLL0] = &gpll0.clkr,
  3394. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3395. [GPLL4] = &gpll4.clkr,
  3396. [GPLL6] = &gpll6.clkr,
  3397. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3398. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3399. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3400. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3401. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3402. };
  3403. static struct clk_regmap *gcc_sdm845_clocks[] = {
  3404. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3405. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  3406. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3407. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3408. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  3409. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  3410. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3411. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3412. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  3413. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3414. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3415. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3416. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3417. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3418. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  3419. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  3420. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3421. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  3422. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
  3423. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3424. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3425. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  3426. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3427. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3428. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3429. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3430. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3431. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3432. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3433. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3434. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3435. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3436. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3437. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3438. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3439. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3440. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3441. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  3442. [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
  3443. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3444. [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
  3445. [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
  3446. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3447. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3448. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3449. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3450. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3451. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3452. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  3453. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3454. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3455. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3456. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3457. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3458. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3459. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3460. [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
  3461. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3462. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3463. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3464. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3465. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3466. [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
  3467. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  3468. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3469. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3470. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3471. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3472. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3473. [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
  3474. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3475. [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
  3476. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3477. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3478. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3479. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3480. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3481. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3482. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3483. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3484. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3485. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3486. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3487. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3488. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3489. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3490. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3491. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3492. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3493. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3494. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3495. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3496. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3497. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3498. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3499. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3500. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3501. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3502. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3503. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3504. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3505. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3506. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3507. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3508. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3509. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3510. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3511. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3512. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3513. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3514. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3515. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3516. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3517. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3518. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3519. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3520. [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
  3521. &gcc_tsif_inactivity_timers_clk.clkr,
  3522. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3523. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3524. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  3525. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  3526. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  3527. [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
  3528. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  3529. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  3530. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  3531. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  3532. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  3533. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  3534. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  3535. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  3536. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
  3537. &gcc_ufs_card_unipro_core_clk_src.clkr,
  3538. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3539. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3540. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3541. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3542. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3543. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3544. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3545. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3546. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3547. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3548. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3549. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3550. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3551. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3552. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3553. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3554. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3555. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3556. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3557. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3558. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3559. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3560. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3561. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3562. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3563. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3564. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3565. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3566. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3567. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3568. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3569. [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
  3570. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3571. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3572. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3573. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3574. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3575. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3576. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3577. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3578. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3579. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  3580. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3581. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3582. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3583. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3584. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3585. [GPLL0] = &gpll0.clkr,
  3586. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3587. [GPLL4] = &gpll4.clkr,
  3588. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3589. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3590. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3591. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3592. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3593. #ifdef CONFIG_SDM_LPASSCC_845
  3594. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  3595. [GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr,
  3596. #endif
  3597. };
  3598. static const struct qcom_reset_map gcc_sdm845_resets[] = {
  3599. [GCC_MMSS_BCR] = { 0xb000 },
  3600. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3601. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3602. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3603. [GCC_PDM_BCR] = { 0x33000 },
  3604. [GCC_PRNG_BCR] = { 0x34000 },
  3605. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  3606. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3607. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3608. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3609. [GCC_SDCC2_BCR] = { 0x14000 },
  3610. [GCC_SDCC4_BCR] = { 0x16000 },
  3611. [GCC_TSIF_BCR] = { 0x36000 },
  3612. [GCC_UFS_CARD_BCR] = { 0x75000 },
  3613. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3614. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3615. [GCC_USB30_SEC_BCR] = { 0x10000 },
  3616. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3617. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3618. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3619. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3620. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3621. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3622. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3623. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3624. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3625. };
  3626. static struct gdsc *gcc_sdm670_gdscs[] = {
  3627. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3628. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3629. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  3630. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  3631. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  3632. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  3633. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  3634. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  3635. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3636. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3637. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3638. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3639. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  3640. };
  3641. static struct gdsc *gcc_sdm845_gdscs[] = {
  3642. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3643. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3644. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  3645. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3646. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3647. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  3648. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  3649. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  3650. [HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
  3651. &hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
  3652. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  3653. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  3654. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  3655. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  3656. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3657. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3658. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3659. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3660. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  3661. };
  3662. static const struct regmap_config gcc_sdm845_regmap_config = {
  3663. .reg_bits = 32,
  3664. .reg_stride = 4,
  3665. .val_bits = 32,
  3666. .max_register = 0x182090,
  3667. .fast_io = true,
  3668. };
  3669. static const struct qcom_cc_desc gcc_sdm670_desc = {
  3670. .config = &gcc_sdm845_regmap_config,
  3671. .clks = gcc_sdm670_clocks,
  3672. .num_clks = ARRAY_SIZE(gcc_sdm670_clocks),
  3673. /* Snapdragon 670 can function without its own exclusive resets. */
  3674. .resets = gcc_sdm845_resets,
  3675. .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
  3676. .gdscs = gcc_sdm670_gdscs,
  3677. .num_gdscs = ARRAY_SIZE(gcc_sdm670_gdscs),
  3678. };
  3679. static const struct qcom_cc_desc gcc_sdm845_desc = {
  3680. .config = &gcc_sdm845_regmap_config,
  3681. .clks = gcc_sdm845_clocks,
  3682. .num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
  3683. .resets = gcc_sdm845_resets,
  3684. .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
  3685. .gdscs = gcc_sdm845_gdscs,
  3686. .num_gdscs = ARRAY_SIZE(gcc_sdm845_gdscs),
  3687. };
  3688. static const struct of_device_id gcc_sdm845_match_table[] = {
  3689. { .compatible = "qcom,gcc-sdm670", .data = &gcc_sdm670_desc },
  3690. { .compatible = "qcom,gcc-sdm845", .data = &gcc_sdm845_desc },
  3691. { }
  3692. };
  3693. MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
  3694. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3695. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3696. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3697. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3698. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3699. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3700. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3701. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  3702. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  3703. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3704. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3705. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3706. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3707. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3708. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3709. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  3710. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  3711. };
  3712. static int gcc_sdm845_probe(struct platform_device *pdev)
  3713. {
  3714. const struct qcom_cc_desc *gcc_desc;
  3715. struct regmap *regmap;
  3716. int ret;
  3717. regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
  3718. if (IS_ERR(regmap))
  3719. return PTR_ERR(regmap);
  3720. /* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
  3721. regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
  3722. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  3723. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3724. ARRAY_SIZE(gcc_dfs_clocks));
  3725. if (ret)
  3726. return ret;
  3727. gcc_desc = of_device_get_match_data(&pdev->dev);
  3728. return qcom_cc_really_probe(&pdev->dev, gcc_desc, regmap);
  3729. }
  3730. static struct platform_driver gcc_sdm845_driver = {
  3731. .probe = gcc_sdm845_probe,
  3732. .driver = {
  3733. .name = "gcc-sdm845",
  3734. .of_match_table = gcc_sdm845_match_table,
  3735. },
  3736. };
  3737. static int __init gcc_sdm845_init(void)
  3738. {
  3739. return platform_driver_register(&gcc_sdm845_driver);
  3740. }
  3741. core_initcall(gcc_sdm845_init);
  3742. static void __exit gcc_sdm845_exit(void)
  3743. {
  3744. platform_driver_unregister(&gcc_sdm845_driver);
  3745. }
  3746. module_exit(gcc_sdm845_exit);
  3747. MODULE_DESCRIPTION("QTI GCC SDM845 Driver");
  3748. MODULE_LICENSE("GPL v2");
  3749. MODULE_ALIAS("platform:gcc-sdm845");
  3750. MODULE_SOFTDEP("pre: rpmhpd");