gcc-sdx55.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2020, Linaro Ltd.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,gcc-sdx55.h>
  11. #include "common.h"
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-pll.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. P_BI_TCXO,
  21. P_GPLL0_OUT_EVEN,
  22. P_GPLL0_OUT_MAIN,
  23. P_GPLL4_OUT_EVEN,
  24. P_GPLL5_OUT_MAIN,
  25. P_SLEEP_CLK,
  26. };
  27. static const struct pll_vco lucid_vco[] = {
  28. { 249600000, 2000000000, 0 },
  29. };
  30. static struct clk_alpha_pll gpll0 = {
  31. .offset = 0x0,
  32. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  33. .vco_table = lucid_vco,
  34. .num_vco = ARRAY_SIZE(lucid_vco),
  35. .clkr = {
  36. .enable_reg = 0x6d000,
  37. .enable_mask = BIT(0),
  38. .hw.init = &(struct clk_init_data){
  39. .name = "gpll0",
  40. .parent_data = &(const struct clk_parent_data){
  41. .fw_name = "bi_tcxo",
  42. },
  43. .num_parents = 1,
  44. .ops = &clk_alpha_pll_fixed_lucid_ops,
  45. },
  46. },
  47. };
  48. static const struct clk_div_table post_div_table_lucid_even[] = {
  49. { 0x0, 1 },
  50. { 0x1, 2 },
  51. { 0x3, 4 },
  52. { 0x7, 8 },
  53. { }
  54. };
  55. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  56. .offset = 0x0,
  57. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  58. .post_div_shift = 8,
  59. .post_div_table = post_div_table_lucid_even,
  60. .num_post_div = ARRAY_SIZE(post_div_table_lucid_even),
  61. .width = 4,
  62. .clkr.hw.init = &(struct clk_init_data){
  63. .name = "gpll0_out_even",
  64. .parent_hws = (const struct clk_hw*[]){
  65. &gpll0.clkr.hw,
  66. },
  67. .num_parents = 1,
  68. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  69. },
  70. };
  71. static struct clk_alpha_pll gpll4 = {
  72. .offset = 0x76000,
  73. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  74. .vco_table = lucid_vco,
  75. .num_vco = ARRAY_SIZE(lucid_vco),
  76. .clkr = {
  77. .enable_reg = 0x6d000,
  78. .enable_mask = BIT(4),
  79. .hw.init = &(struct clk_init_data){
  80. .name = "gpll4",
  81. .parent_data = &(const struct clk_parent_data){
  82. .fw_name = "bi_tcxo",
  83. },
  84. .num_parents = 1,
  85. .ops = &clk_alpha_pll_fixed_lucid_ops,
  86. },
  87. },
  88. };
  89. static struct clk_alpha_pll_postdiv gpll4_out_even = {
  90. .offset = 0x76000,
  91. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  92. .post_div_shift = 8,
  93. .post_div_table = post_div_table_lucid_even,
  94. .num_post_div = ARRAY_SIZE(post_div_table_lucid_even),
  95. .width = 4,
  96. .clkr.hw.init = &(struct clk_init_data){
  97. .name = "gpll4_out_even",
  98. .parent_hws = (const struct clk_hw*[]){
  99. &gpll4.clkr.hw,
  100. },
  101. .num_parents = 1,
  102. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  103. },
  104. };
  105. static struct clk_alpha_pll gpll5 = {
  106. .offset = 0x74000,
  107. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  108. .vco_table = lucid_vco,
  109. .num_vco = ARRAY_SIZE(lucid_vco),
  110. .clkr = {
  111. .enable_reg = 0x6d000,
  112. .enable_mask = BIT(5),
  113. .hw.init = &(struct clk_init_data){
  114. .name = "gpll5",
  115. .parent_data = &(const struct clk_parent_data){
  116. .fw_name = "bi_tcxo",
  117. },
  118. .num_parents = 1,
  119. .ops = &clk_alpha_pll_fixed_lucid_ops,
  120. },
  121. },
  122. };
  123. static const struct parent_map gcc_parent_map_0[] = {
  124. { P_BI_TCXO, 0 },
  125. { P_GPLL0_OUT_MAIN, 1 },
  126. { P_GPLL0_OUT_EVEN, 6 },
  127. };
  128. static const struct clk_parent_data gcc_parents_0[] = {
  129. { .fw_name = "bi_tcxo" },
  130. { .hw = &gpll0.clkr.hw },
  131. { .hw = &gpll0_out_even.clkr.hw },
  132. };
  133. static const struct clk_parent_data gcc_parents_0_ao[] = {
  134. { .fw_name = "bi_tcxo_ao" },
  135. { .hw = &gpll0.clkr.hw },
  136. { .hw = &gpll0_out_even.clkr.hw },
  137. };
  138. static const struct parent_map gcc_parent_map_2[] = {
  139. { P_BI_TCXO, 0 },
  140. { P_GPLL0_OUT_MAIN, 1 },
  141. { P_GPLL4_OUT_EVEN, 2 },
  142. { P_GPLL5_OUT_MAIN, 5 },
  143. { P_GPLL0_OUT_EVEN, 6 },
  144. };
  145. static const struct clk_parent_data gcc_parents_2[] = {
  146. { .fw_name = "bi_tcxo" },
  147. { .hw = &gpll0.clkr.hw },
  148. { .hw = &gpll4_out_even.clkr.hw },
  149. { .hw = &gpll5.clkr.hw },
  150. { .hw = &gpll0_out_even.clkr.hw },
  151. };
  152. static const struct parent_map gcc_parent_map_3[] = {
  153. { P_BI_TCXO, 0 },
  154. { P_GPLL0_OUT_MAIN, 1 },
  155. { P_SLEEP_CLK, 5 },
  156. { P_GPLL0_OUT_EVEN, 6 },
  157. };
  158. static const struct clk_parent_data gcc_parents_3[] = {
  159. { .fw_name = "bi_tcxo" },
  160. { .hw = &gpll0.clkr.hw },
  161. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  162. { .hw = &gpll0_out_even.clkr.hw },
  163. };
  164. static const struct parent_map gcc_parent_map_4[] = {
  165. { P_BI_TCXO, 0 },
  166. { P_SLEEP_CLK, 5 },
  167. };
  168. static const struct clk_parent_data gcc_parents_4[] = {
  169. { .fw_name = "bi_tcxo" },
  170. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  171. };
  172. static const struct parent_map gcc_parent_map_5[] = {
  173. { P_BI_TCXO, 0 },
  174. { P_GPLL0_OUT_MAIN, 1 },
  175. { P_GPLL4_OUT_EVEN, 2 },
  176. { P_GPLL0_OUT_EVEN, 6 },
  177. };
  178. static const struct clk_parent_data gcc_parents_5[] = {
  179. { .fw_name = "bi_tcxo" },
  180. { .hw = &gpll0.clkr.hw },
  181. { .hw = &gpll4_out_even.clkr.hw },
  182. { .hw = &gpll0_out_even.clkr.hw },
  183. };
  184. static const struct freq_tbl ftbl_gcc_blsp1_qup1_i2c_apps_clk_src[] = {
  185. F(9600000, P_BI_TCXO, 2, 0, 0),
  186. F(19200000, P_BI_TCXO, 1, 0, 0),
  187. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  188. { }
  189. };
  190. static struct clk_rcg2 gcc_blsp1_qup1_i2c_apps_clk_src = {
  191. .cmd_rcgr = 0x11024,
  192. .mnd_width = 8,
  193. .hid_width = 5,
  194. .parent_map = gcc_parent_map_0,
  195. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  196. .clkr.hw.init = &(struct clk_init_data){
  197. .name = "gcc_blsp1_qup1_i2c_apps_clk_src",
  198. .parent_data = gcc_parents_0,
  199. .num_parents = ARRAY_SIZE(gcc_parents_0),
  200. .ops = &clk_rcg2_ops,
  201. },
  202. };
  203. static const struct freq_tbl ftbl_gcc_blsp1_qup1_spi_apps_clk_src[] = {
  204. F(960000, P_BI_TCXO, 10, 1, 2),
  205. F(4800000, P_BI_TCXO, 4, 0, 0),
  206. F(9600000, P_BI_TCXO, 2, 0, 0),
  207. F(15000000, P_GPLL0_OUT_EVEN, 5, 1, 4),
  208. F(19200000, P_BI_TCXO, 1, 0, 0),
  209. F(24000000, P_GPLL0_OUT_MAIN, 12.5, 1, 2),
  210. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  211. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  212. { }
  213. };
  214. static struct clk_rcg2 gcc_blsp1_qup1_spi_apps_clk_src = {
  215. .cmd_rcgr = 0x1100c,
  216. .mnd_width = 8,
  217. .hid_width = 5,
  218. .parent_map = gcc_parent_map_0,
  219. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  220. .clkr.hw.init = &(struct clk_init_data){
  221. .name = "gcc_blsp1_qup1_spi_apps_clk_src",
  222. .parent_data = gcc_parents_0,
  223. .num_parents = ARRAY_SIZE(gcc_parents_0),
  224. .ops = &clk_rcg2_ops,
  225. },
  226. };
  227. static struct clk_rcg2 gcc_blsp1_qup2_i2c_apps_clk_src = {
  228. .cmd_rcgr = 0x13024,
  229. .mnd_width = 8,
  230. .hid_width = 5,
  231. .parent_map = gcc_parent_map_0,
  232. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  233. .clkr.hw.init = &(struct clk_init_data){
  234. .name = "gcc_blsp1_qup2_i2c_apps_clk_src",
  235. .parent_data = gcc_parents_0,
  236. .num_parents = ARRAY_SIZE(gcc_parents_0),
  237. .ops = &clk_rcg2_ops,
  238. },
  239. };
  240. static struct clk_rcg2 gcc_blsp1_qup2_spi_apps_clk_src = {
  241. .cmd_rcgr = 0x1300c,
  242. .mnd_width = 8,
  243. .hid_width = 5,
  244. .parent_map = gcc_parent_map_0,
  245. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  246. .clkr.hw.init = &(struct clk_init_data){
  247. .name = "gcc_blsp1_qup2_spi_apps_clk_src",
  248. .parent_data = gcc_parents_0,
  249. .num_parents = ARRAY_SIZE(gcc_parents_0),
  250. .ops = &clk_rcg2_ops,
  251. },
  252. };
  253. static struct clk_rcg2 gcc_blsp1_qup3_i2c_apps_clk_src = {
  254. .cmd_rcgr = 0x15024,
  255. .mnd_width = 8,
  256. .hid_width = 5,
  257. .parent_map = gcc_parent_map_0,
  258. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  259. .clkr.hw.init = &(struct clk_init_data){
  260. .name = "gcc_blsp1_qup3_i2c_apps_clk_src",
  261. .parent_data = gcc_parents_0,
  262. .num_parents = ARRAY_SIZE(gcc_parents_0),
  263. .ops = &clk_rcg2_ops,
  264. },
  265. };
  266. static struct clk_rcg2 gcc_blsp1_qup3_spi_apps_clk_src = {
  267. .cmd_rcgr = 0x1500c,
  268. .mnd_width = 8,
  269. .hid_width = 5,
  270. .parent_map = gcc_parent_map_0,
  271. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  272. .clkr.hw.init = &(struct clk_init_data){
  273. .name = "gcc_blsp1_qup3_spi_apps_clk_src",
  274. .parent_data = gcc_parents_0,
  275. .num_parents = ARRAY_SIZE(gcc_parents_0),
  276. .ops = &clk_rcg2_ops,
  277. },
  278. };
  279. static struct clk_rcg2 gcc_blsp1_qup4_i2c_apps_clk_src = {
  280. .cmd_rcgr = 0x17024,
  281. .mnd_width = 8,
  282. .hid_width = 5,
  283. .parent_map = gcc_parent_map_0,
  284. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  285. .clkr.hw.init = &(struct clk_init_data){
  286. .name = "gcc_blsp1_qup4_i2c_apps_clk_src",
  287. .parent_data = gcc_parents_0,
  288. .num_parents = ARRAY_SIZE(gcc_parents_0),
  289. .ops = &clk_rcg2_ops,
  290. },
  291. };
  292. static struct clk_rcg2 gcc_blsp1_qup4_spi_apps_clk_src = {
  293. .cmd_rcgr = 0x1700c,
  294. .mnd_width = 8,
  295. .hid_width = 5,
  296. .parent_map = gcc_parent_map_0,
  297. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  298. .clkr.hw.init = &(struct clk_init_data){
  299. .name = "gcc_blsp1_qup4_spi_apps_clk_src",
  300. .parent_data = gcc_parents_0,
  301. .num_parents = ARRAY_SIZE(gcc_parents_0),
  302. .ops = &clk_rcg2_ops,
  303. },
  304. };
  305. static const struct freq_tbl ftbl_gcc_blsp1_uart1_apps_clk_src[] = {
  306. F(3686400, P_GPLL0_OUT_EVEN, 1, 192, 15625),
  307. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  308. F(9600000, P_BI_TCXO, 2, 0, 0),
  309. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  310. F(16000000, P_GPLL0_OUT_EVEN, 1, 4, 75),
  311. F(19200000, P_BI_TCXO, 1, 0, 0),
  312. F(19354839, P_GPLL0_OUT_MAIN, 15.5, 1, 2),
  313. F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
  314. F(20689655, P_GPLL0_OUT_MAIN, 14.5, 1, 2),
  315. F(21428571, P_GPLL0_OUT_MAIN, 14, 1, 2),
  316. F(22222222, P_GPLL0_OUT_MAIN, 13.5, 1, 2),
  317. F(23076923, P_GPLL0_OUT_MAIN, 13, 1, 2),
  318. F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
  319. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  320. F(26086957, P_GPLL0_OUT_MAIN, 11.5, 1, 2),
  321. F(27272727, P_GPLL0_OUT_MAIN, 11, 1, 2),
  322. F(28571429, P_GPLL0_OUT_MAIN, 10.5, 1, 2),
  323. F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
  324. F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
  325. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
  326. F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  327. F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
  328. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
  329. F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
  330. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  331. F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
  332. { }
  333. };
  334. static struct clk_rcg2 gcc_blsp1_uart1_apps_clk_src = {
  335. .cmd_rcgr = 0x1200c,
  336. .mnd_width = 16,
  337. .hid_width = 5,
  338. .parent_map = gcc_parent_map_0,
  339. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "gcc_blsp1_uart1_apps_clk_src",
  342. .parent_data = gcc_parents_0,
  343. .num_parents = ARRAY_SIZE(gcc_parents_0),
  344. .ops = &clk_rcg2_ops,
  345. },
  346. };
  347. static struct clk_rcg2 gcc_blsp1_uart2_apps_clk_src = {
  348. .cmd_rcgr = 0x1400c,
  349. .mnd_width = 16,
  350. .hid_width = 5,
  351. .parent_map = gcc_parent_map_0,
  352. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "gcc_blsp1_uart2_apps_clk_src",
  355. .parent_data = gcc_parents_0,
  356. .num_parents = ARRAY_SIZE(gcc_parents_0),
  357. .ops = &clk_rcg2_ops,
  358. },
  359. };
  360. static struct clk_rcg2 gcc_blsp1_uart3_apps_clk_src = {
  361. .cmd_rcgr = 0x1600c,
  362. .mnd_width = 16,
  363. .hid_width = 5,
  364. .parent_map = gcc_parent_map_0,
  365. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "gcc_blsp1_uart3_apps_clk_src",
  368. .parent_data = gcc_parents_0,
  369. .num_parents = ARRAY_SIZE(gcc_parents_0),
  370. .ops = &clk_rcg2_ops,
  371. },
  372. };
  373. static struct clk_rcg2 gcc_blsp1_uart4_apps_clk_src = {
  374. .cmd_rcgr = 0x1800c,
  375. .mnd_width = 16,
  376. .hid_width = 5,
  377. .parent_map = gcc_parent_map_0,
  378. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  379. .clkr.hw.init = &(struct clk_init_data){
  380. .name = "gcc_blsp1_uart4_apps_clk_src",
  381. .parent_data = gcc_parents_0,
  382. .num_parents = ARRAY_SIZE(gcc_parents_0),
  383. .ops = &clk_rcg2_ops,
  384. },
  385. };
  386. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  387. F(19200000, P_BI_TCXO, 1, 0, 0),
  388. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  389. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  390. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  391. { }
  392. };
  393. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  394. .cmd_rcgr = 0x24010,
  395. .mnd_width = 0,
  396. .hid_width = 5,
  397. .parent_map = gcc_parent_map_0,
  398. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  399. .clkr.hw.init = &(struct clk_init_data){
  400. .name = "gcc_cpuss_ahb_clk_src",
  401. .parent_data = gcc_parents_0_ao,
  402. .num_parents = ARRAY_SIZE(gcc_parents_0_ao),
  403. .ops = &clk_rcg2_ops,
  404. },
  405. };
  406. static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
  407. F(19200000, P_BI_TCXO, 1, 0, 0),
  408. { }
  409. };
  410. static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
  411. .cmd_rcgr = 0x2402c,
  412. .mnd_width = 0,
  413. .hid_width = 5,
  414. .parent_map = gcc_parent_map_0,
  415. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  416. .clkr.hw.init = &(struct clk_init_data){
  417. .name = "gcc_cpuss_rbcpr_clk_src",
  418. .parent_data = gcc_parents_0_ao,
  419. .num_parents = ARRAY_SIZE(gcc_parents_0_ao),
  420. .ops = &clk_rcg2_ops,
  421. },
  422. };
  423. static const struct freq_tbl ftbl_gcc_emac_clk_src[] = {
  424. F(2500000, P_BI_TCXO, 1, 25, 192),
  425. F(5000000, P_BI_TCXO, 1, 25, 96),
  426. F(19200000, P_BI_TCXO, 1, 0, 0),
  427. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  428. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  429. F(250000000, P_GPLL4_OUT_EVEN, 2, 0, 0),
  430. { }
  431. };
  432. static struct clk_rcg2 gcc_emac_clk_src = {
  433. .cmd_rcgr = 0x47020,
  434. .mnd_width = 8,
  435. .hid_width = 5,
  436. .parent_map = gcc_parent_map_5,
  437. .freq_tbl = ftbl_gcc_emac_clk_src,
  438. .clkr.hw.init = &(struct clk_init_data){
  439. .name = "gcc_emac_clk_src",
  440. .parent_data = gcc_parents_5,
  441. .num_parents = ARRAY_SIZE(gcc_parents_5),
  442. .ops = &clk_rcg2_ops,
  443. },
  444. };
  445. static const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = {
  446. F(19200000, P_BI_TCXO, 1, 0, 0),
  447. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  448. F(230400000, P_GPLL5_OUT_MAIN, 3.5, 0, 0),
  449. { }
  450. };
  451. static struct clk_rcg2 gcc_emac_ptp_clk_src = {
  452. .cmd_rcgr = 0x47038,
  453. .mnd_width = 0,
  454. .hid_width = 5,
  455. .parent_map = gcc_parent_map_2,
  456. .freq_tbl = ftbl_gcc_emac_ptp_clk_src,
  457. .clkr.hw.init = &(struct clk_init_data){
  458. .name = "gcc_emac_ptp_clk_src",
  459. .parent_data = gcc_parents_2,
  460. .num_parents = ARRAY_SIZE(gcc_parents_2),
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  465. F(19200000, P_BI_TCXO, 1, 0, 0),
  466. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  467. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  468. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  469. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  470. { }
  471. };
  472. static struct clk_rcg2 gcc_gp1_clk_src = {
  473. .cmd_rcgr = 0x2b004,
  474. .mnd_width = 8,
  475. .hid_width = 5,
  476. .parent_map = gcc_parent_map_3,
  477. .freq_tbl = ftbl_gcc_gp1_clk_src,
  478. .clkr.hw.init = &(struct clk_init_data){
  479. .name = "gcc_gp1_clk_src",
  480. .parent_data = gcc_parents_3,
  481. .num_parents = ARRAY_SIZE(gcc_parents_3),
  482. .ops = &clk_rcg2_ops,
  483. },
  484. };
  485. static struct clk_rcg2 gcc_gp2_clk_src = {
  486. .cmd_rcgr = 0x2c004,
  487. .mnd_width = 8,
  488. .hid_width = 5,
  489. .parent_map = gcc_parent_map_3,
  490. .freq_tbl = ftbl_gcc_gp1_clk_src,
  491. .clkr.hw.init = &(struct clk_init_data){
  492. .name = "gcc_gp2_clk_src",
  493. .parent_data = gcc_parents_3,
  494. .num_parents = ARRAY_SIZE(gcc_parents_3),
  495. .ops = &clk_rcg2_ops,
  496. },
  497. };
  498. static struct clk_rcg2 gcc_gp3_clk_src = {
  499. .cmd_rcgr = 0x2d004,
  500. .mnd_width = 8,
  501. .hid_width = 5,
  502. .parent_map = gcc_parent_map_3,
  503. .freq_tbl = ftbl_gcc_gp1_clk_src,
  504. .clkr.hw.init = &(struct clk_init_data){
  505. .name = "gcc_gp3_clk_src",
  506. .parent_data = gcc_parents_3,
  507. .num_parents = ARRAY_SIZE(gcc_parents_3),
  508. .ops = &clk_rcg2_ops,
  509. },
  510. };
  511. static struct clk_rcg2 gcc_pcie_aux_phy_clk_src = {
  512. .cmd_rcgr = 0x37034,
  513. .mnd_width = 16,
  514. .hid_width = 5,
  515. .parent_map = gcc_parent_map_4,
  516. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  517. .clkr.hw.init = &(struct clk_init_data){
  518. .name = "gcc_pcie_aux_phy_clk_src",
  519. .parent_data = gcc_parents_4,
  520. .num_parents = ARRAY_SIZE(gcc_parents_4),
  521. .ops = &clk_rcg2_ops,
  522. },
  523. };
  524. static const struct freq_tbl ftbl_gcc_pcie_rchng_phy_clk_src[] = {
  525. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  526. { }
  527. };
  528. static struct clk_rcg2 gcc_pcie_rchng_phy_clk_src = {
  529. .cmd_rcgr = 0x37050,
  530. .mnd_width = 0,
  531. .hid_width = 5,
  532. .parent_map = gcc_parent_map_3,
  533. .freq_tbl = ftbl_gcc_pcie_rchng_phy_clk_src,
  534. .clkr.hw.init = &(struct clk_init_data){
  535. .name = "gcc_pcie_rchng_phy_clk_src",
  536. .parent_data = gcc_parents_3,
  537. .num_parents = ARRAY_SIZE(gcc_parents_3),
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  542. F(9600000, P_BI_TCXO, 2, 0, 0),
  543. F(19200000, P_BI_TCXO, 1, 0, 0),
  544. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  545. { }
  546. };
  547. static struct clk_rcg2 gcc_pdm2_clk_src = {
  548. .cmd_rcgr = 0x19010,
  549. .mnd_width = 0,
  550. .hid_width = 5,
  551. .parent_map = gcc_parent_map_0,
  552. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  553. .clkr.hw.init = &(struct clk_init_data){
  554. .name = "gcc_pdm2_clk_src",
  555. .parent_data = gcc_parents_0,
  556. .num_parents = ARRAY_SIZE(gcc_parents_0),
  557. .ops = &clk_rcg2_ops,
  558. },
  559. };
  560. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  561. .cmd_rcgr = 0xf00c,
  562. .mnd_width = 8,
  563. .hid_width = 5,
  564. .parent_map = gcc_parent_map_0,
  565. .freq_tbl = ftbl_gcc_gp1_clk_src,
  566. .clkr.hw.init = &(struct clk_init_data){
  567. .name = "gcc_sdcc1_apps_clk_src",
  568. .parent_data = gcc_parents_0,
  569. .num_parents = ARRAY_SIZE(gcc_parents_0),
  570. .ops = &clk_rcg2_ops,
  571. },
  572. };
  573. static const struct freq_tbl ftbl_gcc_usb30_master_clk_src[] = {
  574. F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0),
  575. { }
  576. };
  577. static struct clk_rcg2 gcc_usb30_master_clk_src = {
  578. .cmd_rcgr = 0xb024,
  579. .mnd_width = 8,
  580. .hid_width = 5,
  581. .parent_map = gcc_parent_map_0,
  582. .freq_tbl = ftbl_gcc_usb30_master_clk_src,
  583. .clkr.hw.init = &(struct clk_init_data){
  584. .name = "gcc_usb30_master_clk_src",
  585. .parent_data = gcc_parents_0,
  586. .num_parents = ARRAY_SIZE(gcc_parents_0),
  587. .ops = &clk_rcg2_ops,
  588. },
  589. };
  590. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk_src[] = {
  591. F(19200000, P_BI_TCXO, 1, 0, 0),
  592. { }
  593. };
  594. static struct clk_rcg2 gcc_usb30_mock_utmi_clk_src = {
  595. .cmd_rcgr = 0xb03c,
  596. .mnd_width = 0,
  597. .hid_width = 5,
  598. .parent_map = gcc_parent_map_0,
  599. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk_src,
  600. .clkr.hw.init = &(struct clk_init_data){
  601. .name = "gcc_usb30_mock_utmi_clk_src",
  602. .parent_data = gcc_parents_0,
  603. .num_parents = ARRAY_SIZE(gcc_parents_0),
  604. .ops = &clk_rcg2_ops,
  605. },
  606. };
  607. static const struct freq_tbl ftbl_gcc_usb3_phy_aux_clk_src[] = {
  608. F(1000000, P_BI_TCXO, 1, 5, 96),
  609. F(19200000, P_BI_TCXO, 1, 0, 0),
  610. { }
  611. };
  612. static struct clk_rcg2 gcc_usb3_phy_aux_clk_src = {
  613. .cmd_rcgr = 0xb064,
  614. .mnd_width = 16,
  615. .hid_width = 5,
  616. .parent_map = gcc_parent_map_4,
  617. .freq_tbl = ftbl_gcc_usb3_phy_aux_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "gcc_usb3_phy_aux_clk_src",
  620. .parent_data = gcc_parents_4,
  621. .num_parents = ARRAY_SIZE(gcc_parents_4),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_branch gcc_ahb_pcie_link_clk = {
  626. .halt_reg = 0x22004,
  627. .halt_check = BRANCH_HALT,
  628. .clkr = {
  629. .enable_reg = 0x22004,
  630. .enable_mask = BIT(0),
  631. .hw.init = &(struct clk_init_data){
  632. .name = "gcc_ahb_pcie_link_clk",
  633. .ops = &clk_branch2_ops,
  634. },
  635. },
  636. };
  637. static struct clk_branch gcc_blsp1_ahb_clk = {
  638. .halt_reg = 0x10004,
  639. .halt_check = BRANCH_HALT_VOTED,
  640. .clkr = {
  641. .enable_reg = 0x6d008,
  642. .enable_mask = BIT(14),
  643. .hw.init = &(struct clk_init_data){
  644. .name = "gcc_blsp1_ahb_clk",
  645. .ops = &clk_branch2_ops,
  646. },
  647. },
  648. };
  649. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  650. .halt_reg = 0x11008,
  651. .halt_check = BRANCH_HALT,
  652. .clkr = {
  653. .enable_reg = 0x11008,
  654. .enable_mask = BIT(0),
  655. .hw.init = &(struct clk_init_data){
  656. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  657. .parent_hws = (const struct clk_hw *[]){
  658. &gcc_blsp1_qup1_i2c_apps_clk_src.clkr.hw },
  659. .num_parents = 1,
  660. .flags = CLK_SET_RATE_PARENT,
  661. .ops = &clk_branch2_ops,
  662. },
  663. },
  664. };
  665. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  666. .halt_reg = 0x11004,
  667. .halt_check = BRANCH_HALT,
  668. .clkr = {
  669. .enable_reg = 0x11004,
  670. .enable_mask = BIT(0),
  671. .hw.init = &(struct clk_init_data){
  672. .name = "gcc_blsp1_qup1_spi_apps_clk",
  673. .parent_hws = (const struct clk_hw *[]){
  674. &gcc_blsp1_qup1_spi_apps_clk_src.clkr.hw },
  675. .num_parents = 1,
  676. .flags = CLK_SET_RATE_PARENT,
  677. .ops = &clk_branch2_ops,
  678. },
  679. },
  680. };
  681. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  682. .halt_reg = 0x13008,
  683. .halt_check = BRANCH_HALT,
  684. .clkr = {
  685. .enable_reg = 0x13008,
  686. .enable_mask = BIT(0),
  687. .hw.init = &(struct clk_init_data){
  688. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  689. .parent_hws = (const struct clk_hw *[]){
  690. &gcc_blsp1_qup2_i2c_apps_clk_src.clkr.hw },
  691. .num_parents = 1,
  692. .flags = CLK_SET_RATE_PARENT,
  693. .ops = &clk_branch2_ops,
  694. },
  695. },
  696. };
  697. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  698. .halt_reg = 0x13004,
  699. .halt_check = BRANCH_HALT,
  700. .clkr = {
  701. .enable_reg = 0x13004,
  702. .enable_mask = BIT(0),
  703. .hw.init = &(struct clk_init_data){
  704. .name = "gcc_blsp1_qup2_spi_apps_clk",
  705. .parent_hws = (const struct clk_hw *[]){
  706. &gcc_blsp1_qup2_spi_apps_clk_src.clkr.hw },
  707. .num_parents = 1,
  708. .flags = CLK_SET_RATE_PARENT,
  709. .ops = &clk_branch2_ops,
  710. },
  711. },
  712. };
  713. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  714. .halt_reg = 0x15008,
  715. .halt_check = BRANCH_HALT,
  716. .clkr = {
  717. .enable_reg = 0x15008,
  718. .enable_mask = BIT(0),
  719. .hw.init = &(struct clk_init_data){
  720. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  721. .parent_hws = (const struct clk_hw *[]){
  722. &gcc_blsp1_qup3_i2c_apps_clk_src.clkr.hw },
  723. .num_parents = 1,
  724. .flags = CLK_SET_RATE_PARENT,
  725. .ops = &clk_branch2_ops,
  726. },
  727. },
  728. };
  729. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  730. .halt_reg = 0x15004,
  731. .halt_check = BRANCH_HALT,
  732. .clkr = {
  733. .enable_reg = 0x15004,
  734. .enable_mask = BIT(0),
  735. .hw.init = &(struct clk_init_data){
  736. .name = "gcc_blsp1_qup3_spi_apps_clk",
  737. .parent_hws = (const struct clk_hw *[]){
  738. &gcc_blsp1_qup3_spi_apps_clk_src.clkr.hw },
  739. .num_parents = 1,
  740. .flags = CLK_SET_RATE_PARENT,
  741. .ops = &clk_branch2_ops,
  742. },
  743. },
  744. };
  745. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  746. .halt_reg = 0x17008,
  747. .halt_check = BRANCH_HALT,
  748. .clkr = {
  749. .enable_reg = 0x17008,
  750. .enable_mask = BIT(0),
  751. .hw.init = &(struct clk_init_data){
  752. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  753. .parent_hws = (const struct clk_hw *[]){
  754. &gcc_blsp1_qup4_i2c_apps_clk_src.clkr.hw },
  755. .num_parents = 1,
  756. .flags = CLK_SET_RATE_PARENT,
  757. .ops = &clk_branch2_ops,
  758. },
  759. },
  760. };
  761. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  762. .halt_reg = 0x17004,
  763. .halt_check = BRANCH_HALT,
  764. .clkr = {
  765. .enable_reg = 0x17004,
  766. .enable_mask = BIT(0),
  767. .hw.init = &(struct clk_init_data){
  768. .name = "gcc_blsp1_qup4_spi_apps_clk",
  769. .parent_hws = (const struct clk_hw *[]){
  770. &gcc_blsp1_qup4_spi_apps_clk_src.clkr.hw },
  771. .num_parents = 1,
  772. .flags = CLK_SET_RATE_PARENT,
  773. .ops = &clk_branch2_ops,
  774. },
  775. },
  776. };
  777. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  778. .halt_reg = 0x12004,
  779. .halt_check = BRANCH_HALT,
  780. .clkr = {
  781. .enable_reg = 0x12004,
  782. .enable_mask = BIT(0),
  783. .hw.init = &(struct clk_init_data){
  784. .name = "gcc_blsp1_uart1_apps_clk",
  785. .parent_hws = (const struct clk_hw *[]){
  786. &gcc_blsp1_uart1_apps_clk_src.clkr.hw },
  787. .num_parents = 1,
  788. .flags = CLK_SET_RATE_PARENT,
  789. .ops = &clk_branch2_ops,
  790. },
  791. },
  792. };
  793. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  794. .halt_reg = 0x14004,
  795. .halt_check = BRANCH_HALT,
  796. .clkr = {
  797. .enable_reg = 0x14004,
  798. .enable_mask = BIT(0),
  799. .hw.init = &(struct clk_init_data){
  800. .name = "gcc_blsp1_uart2_apps_clk",
  801. .parent_hws = (const struct clk_hw *[]){
  802. &gcc_blsp1_uart2_apps_clk_src.clkr.hw },
  803. .num_parents = 1,
  804. .flags = CLK_SET_RATE_PARENT,
  805. .ops = &clk_branch2_ops,
  806. },
  807. },
  808. };
  809. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  810. .halt_reg = 0x16004,
  811. .halt_check = BRANCH_HALT,
  812. .clkr = {
  813. .enable_reg = 0x16004,
  814. .enable_mask = BIT(0),
  815. .hw.init = &(struct clk_init_data){
  816. .name = "gcc_blsp1_uart3_apps_clk",
  817. .parent_hws = (const struct clk_hw *[]){
  818. &gcc_blsp1_uart3_apps_clk_src.clkr.hw },
  819. .num_parents = 1,
  820. .flags = CLK_SET_RATE_PARENT,
  821. .ops = &clk_branch2_ops,
  822. },
  823. },
  824. };
  825. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  826. .halt_reg = 0x18004,
  827. .halt_check = BRANCH_HALT,
  828. .clkr = {
  829. .enable_reg = 0x18004,
  830. .enable_mask = BIT(0),
  831. .hw.init = &(struct clk_init_data){
  832. .name = "gcc_blsp1_uart4_apps_clk",
  833. .parent_hws = (const struct clk_hw *[]){
  834. &gcc_blsp1_uart4_apps_clk_src.clkr.hw },
  835. .num_parents = 1,
  836. .flags = CLK_SET_RATE_PARENT,
  837. .ops = &clk_branch2_ops,
  838. },
  839. },
  840. };
  841. static struct clk_branch gcc_boot_rom_ahb_clk = {
  842. .halt_reg = 0x1c004,
  843. .halt_check = BRANCH_HALT_VOTED,
  844. .hwcg_reg = 0x1c004,
  845. .hwcg_bit = 1,
  846. .clkr = {
  847. .enable_reg = 0x6d008,
  848. .enable_mask = BIT(10),
  849. .hw.init = &(struct clk_init_data){
  850. .name = "gcc_boot_rom_ahb_clk",
  851. .ops = &clk_branch2_ops,
  852. },
  853. },
  854. };
  855. static struct clk_branch gcc_ce1_ahb_clk = {
  856. .halt_reg = 0x2100c,
  857. .halt_check = BRANCH_HALT_VOTED,
  858. .hwcg_reg = 0x2100c,
  859. .hwcg_bit = 1,
  860. .clkr = {
  861. .enable_reg = 0x6d008,
  862. .enable_mask = BIT(3),
  863. .hw.init = &(struct clk_init_data){
  864. .name = "gcc_ce1_ahb_clk",
  865. .ops = &clk_branch2_ops,
  866. },
  867. },
  868. };
  869. static struct clk_branch gcc_ce1_axi_clk = {
  870. .halt_reg = 0x21008,
  871. .halt_check = BRANCH_HALT_VOTED,
  872. .clkr = {
  873. .enable_reg = 0x6d008,
  874. .enable_mask = BIT(4),
  875. .hw.init = &(struct clk_init_data){
  876. .name = "gcc_ce1_axi_clk",
  877. .ops = &clk_branch2_ops,
  878. },
  879. },
  880. };
  881. static struct clk_branch gcc_ce1_clk = {
  882. .halt_reg = 0x21004,
  883. .halt_check = BRANCH_HALT_VOTED,
  884. .clkr = {
  885. .enable_reg = 0x6d008,
  886. .enable_mask = BIT(5),
  887. .hw.init = &(struct clk_init_data){
  888. .name = "gcc_ce1_clk",
  889. .ops = &clk_branch2_ops,
  890. },
  891. },
  892. };
  893. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  894. .halt_reg = 0x24008,
  895. .halt_check = BRANCH_HALT,
  896. .clkr = {
  897. .enable_reg = 0x24008,
  898. .enable_mask = BIT(0),
  899. .hw.init = &(struct clk_init_data){
  900. .name = "gcc_cpuss_rbcpr_clk",
  901. .parent_hws = (const struct clk_hw *[]){
  902. &gcc_cpuss_rbcpr_clk_src.clkr.hw },
  903. .num_parents = 1,
  904. .flags = CLK_SET_RATE_PARENT,
  905. .ops = &clk_branch2_ops,
  906. },
  907. },
  908. };
  909. static struct clk_branch gcc_eth_axi_clk = {
  910. .halt_reg = 0x4701c,
  911. .halt_check = BRANCH_HALT,
  912. .clkr = {
  913. .enable_reg = 0x4701c,
  914. .enable_mask = BIT(0),
  915. .hw.init = &(struct clk_init_data){
  916. .name = "gcc_eth_axi_clk",
  917. .ops = &clk_branch2_ops,
  918. },
  919. },
  920. };
  921. static struct clk_branch gcc_eth_ptp_clk = {
  922. .halt_reg = 0x47018,
  923. .halt_check = BRANCH_HALT,
  924. .clkr = {
  925. .enable_reg = 0x47018,
  926. .enable_mask = BIT(0),
  927. .hw.init = &(struct clk_init_data){
  928. .name = "gcc_eth_ptp_clk",
  929. .parent_hws = (const struct clk_hw *[]){
  930. &gcc_emac_ptp_clk_src.clkr.hw },
  931. .num_parents = 1,
  932. .flags = CLK_SET_RATE_PARENT,
  933. .ops = &clk_branch2_ops,
  934. },
  935. },
  936. };
  937. static struct clk_branch gcc_eth_rgmii_clk = {
  938. .halt_reg = 0x47010,
  939. .halt_check = BRANCH_HALT,
  940. .clkr = {
  941. .enable_reg = 0x47010,
  942. .enable_mask = BIT(0),
  943. .hw.init = &(struct clk_init_data){
  944. .name = "gcc_eth_rgmii_clk",
  945. .parent_hws = (const struct clk_hw *[]){
  946. &gcc_emac_clk_src.clkr.hw },
  947. .num_parents = 1,
  948. .flags = CLK_SET_RATE_PARENT,
  949. .ops = &clk_branch2_ops,
  950. },
  951. },
  952. };
  953. static struct clk_branch gcc_eth_slave_ahb_clk = {
  954. .halt_reg = 0x47014,
  955. .halt_check = BRANCH_HALT,
  956. .clkr = {
  957. .enable_reg = 0x47014,
  958. .enable_mask = BIT(0),
  959. .hw.init = &(struct clk_init_data){
  960. .name = "gcc_eth_slave_ahb_clk",
  961. .ops = &clk_branch2_ops,
  962. },
  963. },
  964. };
  965. static struct clk_branch gcc_gp1_clk = {
  966. .halt_reg = 0x2b000,
  967. .halt_check = BRANCH_HALT,
  968. .clkr = {
  969. .enable_reg = 0x2b000,
  970. .enable_mask = BIT(0),
  971. .hw.init = &(struct clk_init_data){
  972. .name = "gcc_gp1_clk",
  973. .parent_hws = (const struct clk_hw *[]){
  974. &gcc_gp1_clk_src.clkr.hw },
  975. .num_parents = 1,
  976. .flags = CLK_SET_RATE_PARENT,
  977. .ops = &clk_branch2_ops,
  978. },
  979. },
  980. };
  981. static struct clk_branch gcc_gp2_clk = {
  982. .halt_reg = 0x2c000,
  983. .halt_check = BRANCH_HALT,
  984. .clkr = {
  985. .enable_reg = 0x2c000,
  986. .enable_mask = BIT(0),
  987. .hw.init = &(struct clk_init_data){
  988. .name = "gcc_gp2_clk",
  989. .parent_hws = (const struct clk_hw *[]){
  990. &gcc_gp2_clk_src.clkr.hw },
  991. .num_parents = 1,
  992. .flags = CLK_SET_RATE_PARENT,
  993. .ops = &clk_branch2_ops,
  994. },
  995. },
  996. };
  997. static struct clk_branch gcc_gp3_clk = {
  998. .halt_reg = 0x2d000,
  999. .halt_check = BRANCH_HALT,
  1000. .clkr = {
  1001. .enable_reg = 0x2d000,
  1002. .enable_mask = BIT(0),
  1003. .hw.init = &(struct clk_init_data){
  1004. .name = "gcc_gp3_clk",
  1005. .parent_hws = (const struct clk_hw *[]){
  1006. &gcc_gp3_clk_src.clkr.hw },
  1007. .num_parents = 1,
  1008. .flags = CLK_SET_RATE_PARENT,
  1009. .ops = &clk_branch2_ops,
  1010. },
  1011. },
  1012. };
  1013. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1014. .halt_reg = 0x88004,
  1015. .halt_check = BRANCH_HALT_DELAY,
  1016. .clkr = {
  1017. .enable_reg = 0x88004,
  1018. .enable_mask = BIT(0),
  1019. .hw.init = &(struct clk_init_data){
  1020. .name = "gcc_pcie_0_clkref_clk",
  1021. .ops = &clk_branch2_ops,
  1022. },
  1023. },
  1024. };
  1025. static struct clk_branch gcc_pcie_aux_clk = {
  1026. .halt_reg = 0x37024,
  1027. .halt_check = BRANCH_HALT_DELAY,
  1028. .clkr = {
  1029. .enable_reg = 0x6d010,
  1030. .enable_mask = BIT(3),
  1031. .hw.init = &(struct clk_init_data){
  1032. .name = "gcc_pcie_aux_clk",
  1033. .ops = &clk_branch2_ops,
  1034. },
  1035. },
  1036. };
  1037. static struct clk_branch gcc_pcie_cfg_ahb_clk = {
  1038. .halt_reg = 0x3701c,
  1039. .halt_check = BRANCH_HALT_VOTED,
  1040. .clkr = {
  1041. .enable_reg = 0x6d010,
  1042. .enable_mask = BIT(2),
  1043. .hw.init = &(struct clk_init_data){
  1044. .name = "gcc_pcie_cfg_ahb_clk",
  1045. .ops = &clk_branch2_ops,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch gcc_pcie_mstr_axi_clk = {
  1050. .halt_reg = 0x37018,
  1051. .halt_check = BRANCH_HALT_VOTED,
  1052. .clkr = {
  1053. .enable_reg = 0x6d010,
  1054. .enable_mask = BIT(1),
  1055. .hw.init = &(struct clk_init_data){
  1056. .name = "gcc_pcie_mstr_axi_clk",
  1057. .ops = &clk_branch2_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch gcc_pcie_pipe_clk = {
  1062. .halt_reg = 0x3702c,
  1063. .halt_check = BRANCH_HALT_DELAY,
  1064. .clkr = {
  1065. .enable_reg = 0x6d010,
  1066. .enable_mask = BIT(4),
  1067. .hw.init = &(struct clk_init_data){
  1068. .name = "gcc_pcie_pipe_clk",
  1069. .ops = &clk_branch2_ops,
  1070. },
  1071. },
  1072. };
  1073. static struct clk_branch gcc_pcie_rchng_phy_clk = {
  1074. .halt_reg = 0x37020,
  1075. .halt_check = BRANCH_HALT_VOTED,
  1076. .clkr = {
  1077. .enable_reg = 0x6d010,
  1078. .enable_mask = BIT(7),
  1079. .hw.init = &(struct clk_init_data){
  1080. .name = "gcc_pcie_rchng_phy_clk",
  1081. .parent_hws = (const struct clk_hw *[]){
  1082. &gcc_pcie_rchng_phy_clk_src.clkr.hw },
  1083. .num_parents = 1,
  1084. .flags = CLK_SET_RATE_PARENT,
  1085. .ops = &clk_branch2_ops,
  1086. },
  1087. },
  1088. };
  1089. static struct clk_branch gcc_pcie_sleep_clk = {
  1090. .halt_reg = 0x37028,
  1091. .halt_check = BRANCH_HALT_VOTED,
  1092. .clkr = {
  1093. .enable_reg = 0x6d010,
  1094. .enable_mask = BIT(6),
  1095. .hw.init = &(struct clk_init_data){
  1096. .name = "gcc_pcie_sleep_clk",
  1097. .parent_hws = (const struct clk_hw *[]){
  1098. &gcc_pcie_aux_phy_clk_src.clkr.hw },
  1099. .num_parents = 1,
  1100. .flags = CLK_SET_RATE_PARENT,
  1101. .ops = &clk_branch2_ops,
  1102. },
  1103. },
  1104. };
  1105. static struct clk_branch gcc_pcie_slv_axi_clk = {
  1106. .halt_reg = 0x37014,
  1107. .halt_check = BRANCH_HALT_VOTED,
  1108. .hwcg_reg = 0x37014,
  1109. .hwcg_bit = 1,
  1110. .clkr = {
  1111. .enable_reg = 0x6d010,
  1112. .enable_mask = BIT(0),
  1113. .hw.init = &(struct clk_init_data){
  1114. .name = "gcc_pcie_slv_axi_clk",
  1115. .ops = &clk_branch2_ops,
  1116. },
  1117. },
  1118. };
  1119. static struct clk_branch gcc_pcie_slv_q2a_axi_clk = {
  1120. .halt_reg = 0x37010,
  1121. .halt_check = BRANCH_HALT_VOTED,
  1122. .clkr = {
  1123. .enable_reg = 0x6d010,
  1124. .enable_mask = BIT(5),
  1125. .hw.init = &(struct clk_init_data){
  1126. .name = "gcc_pcie_slv_q2a_axi_clk",
  1127. .ops = &clk_branch2_ops,
  1128. },
  1129. },
  1130. };
  1131. static struct clk_branch gcc_pdm2_clk = {
  1132. .halt_reg = 0x1900c,
  1133. .halt_check = BRANCH_HALT,
  1134. .clkr = {
  1135. .enable_reg = 0x1900c,
  1136. .enable_mask = BIT(0),
  1137. .hw.init = &(struct clk_init_data){
  1138. .name = "gcc_pdm2_clk",
  1139. .parent_hws = (const struct clk_hw *[]){
  1140. &gcc_pdm2_clk_src.clkr.hw },
  1141. .num_parents = 1,
  1142. .flags = CLK_SET_RATE_PARENT,
  1143. .ops = &clk_branch2_ops,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_branch gcc_pdm_ahb_clk = {
  1148. .halt_reg = 0x19004,
  1149. .halt_check = BRANCH_HALT,
  1150. .hwcg_reg = 0x19004,
  1151. .hwcg_bit = 1,
  1152. .clkr = {
  1153. .enable_reg = 0x19004,
  1154. .enable_mask = BIT(0),
  1155. .hw.init = &(struct clk_init_data){
  1156. .name = "gcc_pdm_ahb_clk",
  1157. .ops = &clk_branch2_ops,
  1158. },
  1159. },
  1160. };
  1161. static struct clk_branch gcc_pdm_xo4_clk = {
  1162. .halt_reg = 0x19008,
  1163. .halt_check = BRANCH_HALT,
  1164. .clkr = {
  1165. .enable_reg = 0x19008,
  1166. .enable_mask = BIT(0),
  1167. .hw.init = &(struct clk_init_data){
  1168. .name = "gcc_pdm_xo4_clk",
  1169. .ops = &clk_branch2_ops,
  1170. },
  1171. },
  1172. };
  1173. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1174. .halt_reg = 0xf008,
  1175. .halt_check = BRANCH_HALT,
  1176. .clkr = {
  1177. .enable_reg = 0xf008,
  1178. .enable_mask = BIT(0),
  1179. .hw.init = &(struct clk_init_data){
  1180. .name = "gcc_sdcc1_ahb_clk",
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_sdcc1_apps_clk = {
  1186. .halt_reg = 0xf004,
  1187. .halt_check = BRANCH_HALT,
  1188. .clkr = {
  1189. .enable_reg = 0xf004,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gcc_sdcc1_apps_clk",
  1193. .parent_hws = (const struct clk_hw *[]){
  1194. &gcc_sdcc1_apps_clk_src.clkr.hw },
  1195. .num_parents = 1,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. .ops = &clk_branch2_ops,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_branch gcc_usb30_master_clk = {
  1202. .halt_reg = 0xb010,
  1203. .halt_check = BRANCH_HALT,
  1204. .clkr = {
  1205. .enable_reg = 0xb010,
  1206. .enable_mask = BIT(0),
  1207. .hw.init = &(struct clk_init_data){
  1208. .name = "gcc_usb30_master_clk",
  1209. .parent_hws = (const struct clk_hw *[]){
  1210. &gcc_usb30_master_clk_src.clkr.hw },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1218. .halt_reg = 0xb020,
  1219. .halt_check = BRANCH_HALT,
  1220. .clkr = {
  1221. .enable_reg = 0xb020,
  1222. .enable_mask = BIT(0),
  1223. .hw.init = &(struct clk_init_data){
  1224. .name = "gcc_usb30_mock_utmi_clk",
  1225. .parent_hws = (const struct clk_hw *[]){
  1226. &gcc_usb30_mock_utmi_clk_src.clkr.hw },
  1227. .num_parents = 1,
  1228. .flags = CLK_SET_RATE_PARENT,
  1229. .ops = &clk_branch2_ops,
  1230. },
  1231. },
  1232. };
  1233. static struct clk_branch gcc_usb30_mstr_axi_clk = {
  1234. .halt_reg = 0xb014,
  1235. .halt_check = BRANCH_HALT,
  1236. .clkr = {
  1237. .enable_reg = 0xb014,
  1238. .enable_mask = BIT(0),
  1239. .hw.init = &(struct clk_init_data){
  1240. .name = "gcc_usb30_mstr_axi_clk",
  1241. .ops = &clk_branch2_ops,
  1242. },
  1243. },
  1244. };
  1245. static struct clk_branch gcc_usb30_sleep_clk = {
  1246. .halt_reg = 0xb01c,
  1247. .halt_check = BRANCH_HALT,
  1248. .clkr = {
  1249. .enable_reg = 0xb01c,
  1250. .enable_mask = BIT(0),
  1251. .hw.init = &(struct clk_init_data){
  1252. .name = "gcc_usb30_sleep_clk",
  1253. .ops = &clk_branch2_ops,
  1254. },
  1255. },
  1256. };
  1257. static struct clk_branch gcc_usb30_slv_ahb_clk = {
  1258. .halt_reg = 0xb018,
  1259. .halt_check = BRANCH_HALT,
  1260. .clkr = {
  1261. .enable_reg = 0xb018,
  1262. .enable_mask = BIT(0),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "gcc_usb30_slv_ahb_clk",
  1265. .ops = &clk_branch2_ops,
  1266. },
  1267. },
  1268. };
  1269. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1270. .halt_reg = 0xb058,
  1271. .halt_check = BRANCH_HALT,
  1272. .clkr = {
  1273. .enable_reg = 0xb058,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "gcc_usb3_phy_aux_clk",
  1277. .parent_hws = (const struct clk_hw *[]){
  1278. &gcc_usb3_phy_aux_clk_src.clkr.hw },
  1279. .num_parents = 1,
  1280. .flags = CLK_SET_RATE_PARENT,
  1281. .ops = &clk_branch2_ops,
  1282. },
  1283. },
  1284. };
  1285. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1286. .halt_reg = 0xb05c,
  1287. .halt_check = BRANCH_HALT_DELAY,
  1288. .clkr = {
  1289. .enable_reg = 0xb05c,
  1290. .enable_mask = BIT(0),
  1291. .hw.init = &(struct clk_init_data){
  1292. .name = "gcc_usb3_phy_pipe_clk",
  1293. .ops = &clk_branch2_ops,
  1294. },
  1295. },
  1296. };
  1297. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  1298. .halt_reg = 0x88000,
  1299. .halt_check = BRANCH_HALT_DELAY,
  1300. .clkr = {
  1301. .enable_reg = 0x88000,
  1302. .enable_mask = BIT(0),
  1303. .hw.init = &(struct clk_init_data){
  1304. .name = "gcc_usb3_prim_clkref_clk",
  1305. .ops = &clk_branch2_ops,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1310. .halt_reg = 0xe004,
  1311. .halt_check = BRANCH_HALT,
  1312. .hwcg_reg = 0xe004,
  1313. .hwcg_bit = 1,
  1314. .clkr = {
  1315. .enable_reg = 0xe004,
  1316. .enable_mask = BIT(0),
  1317. .hw.init = &(struct clk_init_data){
  1318. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1319. .ops = &clk_branch2_ops,
  1320. },
  1321. },
  1322. };
  1323. static struct clk_branch gcc_xo_pcie_link_clk = {
  1324. .halt_reg = 0x22008,
  1325. .halt_check = BRANCH_HALT,
  1326. .clkr = {
  1327. .enable_reg = 0x22008,
  1328. .enable_mask = BIT(0),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "gcc_xo_pcie_link_clk",
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct gdsc usb30_gdsc = {
  1336. .gdscr = 0x0b004,
  1337. .pd = {
  1338. .name = "usb30_gdsc",
  1339. },
  1340. .pwrsts = PWRSTS_OFF_ON,
  1341. };
  1342. static struct gdsc pcie_gdsc = {
  1343. .gdscr = 0x37004,
  1344. .pd = {
  1345. .name = "pcie_gdsc",
  1346. },
  1347. .pwrsts = PWRSTS_OFF_ON,
  1348. };
  1349. static struct gdsc emac_gdsc = {
  1350. .gdscr = 0x47004,
  1351. .pd = {
  1352. .name = "emac_gdsc",
  1353. },
  1354. .pwrsts = PWRSTS_OFF_ON,
  1355. };
  1356. static struct clk_regmap *gcc_sdx55_clocks[] = {
  1357. [GCC_AHB_PCIE_LINK_CLK] = &gcc_ahb_pcie_link_clk.clkr,
  1358. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  1359. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  1360. [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] =
  1361. &gcc_blsp1_qup1_i2c_apps_clk_src.clkr,
  1362. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  1363. [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] =
  1364. &gcc_blsp1_qup1_spi_apps_clk_src.clkr,
  1365. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  1366. [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] =
  1367. &gcc_blsp1_qup2_i2c_apps_clk_src.clkr,
  1368. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  1369. [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] =
  1370. &gcc_blsp1_qup2_spi_apps_clk_src.clkr,
  1371. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  1372. [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] =
  1373. &gcc_blsp1_qup3_i2c_apps_clk_src.clkr,
  1374. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  1375. [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] =
  1376. &gcc_blsp1_qup3_spi_apps_clk_src.clkr,
  1377. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  1378. [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] =
  1379. &gcc_blsp1_qup4_i2c_apps_clk_src.clkr,
  1380. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  1381. [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] =
  1382. &gcc_blsp1_qup4_spi_apps_clk_src.clkr,
  1383. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  1384. [GCC_BLSP1_UART1_APPS_CLK_SRC] = &gcc_blsp1_uart1_apps_clk_src.clkr,
  1385. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  1386. [GCC_BLSP1_UART2_APPS_CLK_SRC] = &gcc_blsp1_uart2_apps_clk_src.clkr,
  1387. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  1388. [GCC_BLSP1_UART3_APPS_CLK_SRC] = &gcc_blsp1_uart3_apps_clk_src.clkr,
  1389. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  1390. [GCC_BLSP1_UART4_APPS_CLK_SRC] = &gcc_blsp1_uart4_apps_clk_src.clkr,
  1391. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  1392. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  1393. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  1394. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  1395. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  1396. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  1397. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
  1398. [GCC_EMAC_CLK_SRC] = &gcc_emac_clk_src.clkr,
  1399. [GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr,
  1400. [GCC_ETH_AXI_CLK] = &gcc_eth_axi_clk.clkr,
  1401. [GCC_ETH_PTP_CLK] = &gcc_eth_ptp_clk.clkr,
  1402. [GCC_ETH_RGMII_CLK] = &gcc_eth_rgmii_clk.clkr,
  1403. [GCC_ETH_SLAVE_AHB_CLK] = &gcc_eth_slave_ahb_clk.clkr,
  1404. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  1405. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  1406. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  1407. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  1408. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  1409. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  1410. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  1411. [GCC_PCIE_AUX_CLK] = &gcc_pcie_aux_clk.clkr,
  1412. [GCC_PCIE_AUX_PHY_CLK_SRC] = &gcc_pcie_aux_phy_clk_src.clkr,
  1413. [GCC_PCIE_CFG_AHB_CLK] = &gcc_pcie_cfg_ahb_clk.clkr,
  1414. [GCC_PCIE_MSTR_AXI_CLK] = &gcc_pcie_mstr_axi_clk.clkr,
  1415. [GCC_PCIE_PIPE_CLK] = &gcc_pcie_pipe_clk.clkr,
  1416. [GCC_PCIE_RCHNG_PHY_CLK] = &gcc_pcie_rchng_phy_clk.clkr,
  1417. [GCC_PCIE_RCHNG_PHY_CLK_SRC] = &gcc_pcie_rchng_phy_clk_src.clkr,
  1418. [GCC_PCIE_SLEEP_CLK] = &gcc_pcie_sleep_clk.clkr,
  1419. [GCC_PCIE_SLV_AXI_CLK] = &gcc_pcie_slv_axi_clk.clkr,
  1420. [GCC_PCIE_SLV_Q2A_AXI_CLK] = &gcc_pcie_slv_q2a_axi_clk.clkr,
  1421. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  1422. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  1423. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  1424. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  1425. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  1426. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  1427. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  1428. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  1429. [GCC_USB30_MASTER_CLK_SRC] = &gcc_usb30_master_clk_src.clkr,
  1430. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  1431. [GCC_USB30_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mock_utmi_clk_src.clkr,
  1432. [GCC_USB30_MSTR_AXI_CLK] = &gcc_usb30_mstr_axi_clk.clkr,
  1433. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  1434. [GCC_USB30_SLV_AHB_CLK] = &gcc_usb30_slv_ahb_clk.clkr,
  1435. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  1436. [GCC_USB3_PHY_AUX_CLK_SRC] = &gcc_usb3_phy_aux_clk_src.clkr,
  1437. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  1438. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  1439. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  1440. [GCC_XO_PCIE_LINK_CLK] = &gcc_xo_pcie_link_clk.clkr,
  1441. [GPLL0] = &gpll0.clkr,
  1442. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  1443. [GPLL4] = &gpll4.clkr,
  1444. [GPLL4_OUT_EVEN] = &gpll4_out_even.clkr,
  1445. [GPLL5] = &gpll5.clkr,
  1446. };
  1447. static const struct qcom_reset_map gcc_sdx55_resets[] = {
  1448. [GCC_EMAC_BCR] = { 0x47000 },
  1449. [GCC_PCIE_BCR] = { 0x37000 },
  1450. [GCC_PCIE_LINK_DOWN_BCR] = { 0x77000 },
  1451. [GCC_PCIE_PHY_BCR] = { 0x39000 },
  1452. [GCC_PCIE_PHY_COM_BCR] = { 0x78004 },
  1453. [GCC_QUSB2PHY_BCR] = { 0xd000 },
  1454. [GCC_USB30_BCR] = { 0xb000 },
  1455. [GCC_USB3_PHY_BCR] = { 0xc000 },
  1456. [GCC_USB3PHY_PHY_BCR] = { 0xc004 },
  1457. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0xe000 },
  1458. };
  1459. static struct gdsc *gcc_sdx55_gdscs[] = {
  1460. [USB30_GDSC] = &usb30_gdsc,
  1461. [PCIE_GDSC] = &pcie_gdsc,
  1462. [EMAC_GDSC] = &emac_gdsc,
  1463. };
  1464. static const struct regmap_config gcc_sdx55_regmap_config = {
  1465. .reg_bits = 32,
  1466. .reg_stride = 4,
  1467. .val_bits = 32,
  1468. .max_register = 0x9b040,
  1469. .fast_io = true,
  1470. };
  1471. static const struct qcom_cc_desc gcc_sdx55_desc = {
  1472. .config = &gcc_sdx55_regmap_config,
  1473. .clks = gcc_sdx55_clocks,
  1474. .num_clks = ARRAY_SIZE(gcc_sdx55_clocks),
  1475. .resets = gcc_sdx55_resets,
  1476. .num_resets = ARRAY_SIZE(gcc_sdx55_resets),
  1477. .gdscs = gcc_sdx55_gdscs,
  1478. .num_gdscs = ARRAY_SIZE(gcc_sdx55_gdscs),
  1479. };
  1480. static const struct of_device_id gcc_sdx55_match_table[] = {
  1481. { .compatible = "qcom,gcc-sdx55" },
  1482. { }
  1483. };
  1484. MODULE_DEVICE_TABLE(of, gcc_sdx55_match_table);
  1485. static int gcc_sdx55_probe(struct platform_device *pdev)
  1486. {
  1487. struct regmap *regmap;
  1488. regmap = qcom_cc_map(pdev, &gcc_sdx55_desc);
  1489. if (IS_ERR(regmap))
  1490. return PTR_ERR(regmap);
  1491. /* Keep some clocks always-on */
  1492. qcom_branch_set_clk_en(regmap, 0x6d008); /* GCC_SYS_NOC_CPUSS_AHB_CLK */
  1493. regmap_update_bits(regmap, 0x6d008, BIT(21), BIT(21)); /* GCC_CPUSS_AHB_CLK */
  1494. regmap_update_bits(regmap, 0x6d008, BIT(22), BIT(22)); /* GCC_CPUSS_GNOC_CLK */
  1495. return qcom_cc_really_probe(&pdev->dev, &gcc_sdx55_desc, regmap);
  1496. }
  1497. static struct platform_driver gcc_sdx55_driver = {
  1498. .probe = gcc_sdx55_probe,
  1499. .driver = {
  1500. .name = "gcc-sdx55",
  1501. .of_match_table = gcc_sdx55_match_table,
  1502. },
  1503. };
  1504. static int __init gcc_sdx55_init(void)
  1505. {
  1506. return platform_driver_register(&gcc_sdx55_driver);
  1507. }
  1508. subsys_initcall(gcc_sdx55_init);
  1509. static void __exit gcc_sdx55_exit(void)
  1510. {
  1511. platform_driver_unregister(&gcc_sdx55_driver);
  1512. }
  1513. module_exit(gcc_sdx55_exit);
  1514. MODULE_DESCRIPTION("QTI GCC SDX55 Driver");
  1515. MODULE_LICENSE("GPL v2");