gcc-sdx65.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,gcc-sdx65.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "clk-regmap-mux.h"
  19. #include "common.h"
  20. #include "gdsc.h"
  21. #include "reset.h"
  22. enum {
  23. P_BI_TCXO,
  24. P_GPLL0_OUT_EVEN,
  25. P_GPLL0_OUT_MAIN,
  26. P_PCIE_PIPE_CLK,
  27. P_SLEEP_CLK,
  28. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  29. };
  30. static struct clk_alpha_pll gpll0 = {
  31. .offset = 0x0,
  32. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  33. .clkr = {
  34. .enable_reg = 0x6d000,
  35. .enable_mask = BIT(0),
  36. .hw.init = &(struct clk_init_data){
  37. .name = "gpll0",
  38. .parent_data = &(const struct clk_parent_data){
  39. .fw_name = "bi_tcxo",
  40. },
  41. .num_parents = 1,
  42. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  43. },
  44. },
  45. };
  46. static const struct clk_div_table post_div_table_gpll0_out_even[] = {
  47. { 0x1, 2 },
  48. { }
  49. };
  50. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  51. .offset = 0x0,
  52. .post_div_shift = 10,
  53. .post_div_table = post_div_table_gpll0_out_even,
  54. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
  55. .width = 4,
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  57. .clkr.hw.init = &(struct clk_init_data){
  58. .name = "gpll0_out_even",
  59. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  60. .num_parents = 1,
  61. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  62. },
  63. };
  64. static const struct parent_map gcc_parent_map_0[] = {
  65. { P_BI_TCXO, 0 },
  66. { P_GPLL0_OUT_MAIN, 1 },
  67. { P_GPLL0_OUT_EVEN, 6 },
  68. };
  69. static const struct clk_parent_data gcc_parent_data_0[] = {
  70. { .fw_name = "bi_tcxo" },
  71. { .hw = &gpll0.clkr.hw },
  72. { .hw = &gpll0_out_even.clkr.hw },
  73. };
  74. static const struct clk_parent_data gcc_parent_data_0_ao[] = {
  75. { .fw_name = "bi_tcxo_ao" },
  76. { .hw = &gpll0.clkr.hw },
  77. { .hw = &gpll0_out_even.clkr.hw },
  78. };
  79. static const struct parent_map gcc_parent_map_2[] = {
  80. { P_BI_TCXO, 0 },
  81. { P_GPLL0_OUT_MAIN, 1 },
  82. { P_SLEEP_CLK, 5 },
  83. { P_GPLL0_OUT_EVEN, 6 },
  84. };
  85. static const struct clk_parent_data gcc_parent_data_2[] = {
  86. { .fw_name = "bi_tcxo" },
  87. { .hw = &gpll0.clkr.hw },
  88. { .fw_name = "sleep_clk" },
  89. { .hw = &gpll0_out_even.clkr.hw },
  90. };
  91. static const struct parent_map gcc_parent_map_3[] = {
  92. { P_BI_TCXO, 0 },
  93. { P_SLEEP_CLK, 5 },
  94. };
  95. static const struct clk_parent_data gcc_parent_data_3[] = {
  96. { .fw_name = "bi_tcxo" },
  97. { .fw_name = "sleep_clk" },
  98. };
  99. static const struct parent_map gcc_parent_map_4[] = {
  100. { P_BI_TCXO, 2 },
  101. };
  102. static const struct parent_map gcc_parent_map_5[] = {
  103. { P_PCIE_PIPE_CLK, 0 },
  104. { P_BI_TCXO, 2 },
  105. };
  106. static const struct clk_parent_data gcc_parent_data_5[] = {
  107. { .fw_name = "pcie_pipe_clk"},
  108. { .fw_name = "bi_tcxo"},
  109. };
  110. static const struct parent_map gcc_parent_map_6[] = {
  111. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  112. { P_BI_TCXO, 2 },
  113. };
  114. static const struct clk_parent_data gcc_parent_data_6[] = {
  115. { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk"},
  116. { .fw_name = "bi_tcxo"},
  117. };
  118. static struct clk_regmap_mux gcc_pcie_aux_clk_src = {
  119. .reg = 0x43060,
  120. .shift = 0,
  121. .width = 2,
  122. .parent_map = gcc_parent_map_4,
  123. .clkr = {
  124. .hw.init = &(struct clk_init_data){
  125. .name = "gcc_pcie_aux_clk_src",
  126. .parent_data = &(const struct clk_parent_data){
  127. .fw_name = "bi_tcxo",
  128. },
  129. .num_parents = 1,
  130. .ops = &clk_regmap_mux_closest_ops,
  131. },
  132. },
  133. };
  134. static struct clk_regmap_mux gcc_pcie_pipe_clk_src = {
  135. .reg = 0x43044,
  136. .shift = 0,
  137. .width = 2,
  138. .parent_map = gcc_parent_map_5,
  139. .clkr = {
  140. .hw.init = &(struct clk_init_data){
  141. .name = "gcc_pcie_pipe_clk_src",
  142. .parent_data = gcc_parent_data_5,
  143. .num_parents = 2,
  144. .ops = &clk_regmap_mux_closest_ops,
  145. },
  146. },
  147. };
  148. static struct clk_regmap_mux gcc_usb3_phy_pipe_clk_src = {
  149. .reg = 0x1706c,
  150. .shift = 0,
  151. .width = 2,
  152. .parent_map = gcc_parent_map_6,
  153. .clkr = {
  154. .hw.init = &(struct clk_init_data){
  155. .name = "gcc_usb3_phy_pipe_clk_src",
  156. .parent_data = gcc_parent_data_6,
  157. .num_parents = 2,
  158. .ops = &clk_regmap_mux_closest_ops,
  159. },
  160. },
  161. };
  162. static const struct freq_tbl ftbl_gcc_blsp1_qup1_i2c_apps_clk_src[] = {
  163. F(9600000, P_BI_TCXO, 2, 0, 0),
  164. F(19200000, P_BI_TCXO, 1, 0, 0),
  165. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  166. { }
  167. };
  168. static struct clk_rcg2 gcc_blsp1_qup1_i2c_apps_clk_src = {
  169. .cmd_rcgr = 0x1c024,
  170. .mnd_width = 8,
  171. .hid_width = 5,
  172. .parent_map = gcc_parent_map_0,
  173. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  174. .clkr.hw.init = &(struct clk_init_data){
  175. .name = "gcc_blsp1_qup1_i2c_apps_clk_src",
  176. .parent_data = gcc_parent_data_0,
  177. .num_parents = 3,
  178. .flags = CLK_SET_RATE_PARENT,
  179. .ops = &clk_rcg2_ops,
  180. },
  181. };
  182. static const struct freq_tbl ftbl_gcc_blsp1_qup1_spi_apps_clk_src[] = {
  183. F(960000, P_BI_TCXO, 10, 1, 2),
  184. F(4800000, P_BI_TCXO, 4, 0, 0),
  185. F(9600000, P_BI_TCXO, 2, 0, 0),
  186. F(15000000, P_GPLL0_OUT_EVEN, 5, 1, 4),
  187. F(19200000, P_BI_TCXO, 1, 0, 0),
  188. F(24000000, P_GPLL0_OUT_MAIN, 12.5, 1, 2),
  189. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  190. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  191. { }
  192. };
  193. static struct clk_rcg2 gcc_blsp1_qup1_spi_apps_clk_src = {
  194. .cmd_rcgr = 0x1c00c,
  195. .mnd_width = 8,
  196. .hid_width = 5,
  197. .parent_map = gcc_parent_map_0,
  198. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  199. .clkr.hw.init = &(struct clk_init_data){
  200. .name = "gcc_blsp1_qup1_spi_apps_clk_src",
  201. .parent_data = gcc_parent_data_0,
  202. .num_parents = 3,
  203. .flags = CLK_SET_RATE_PARENT,
  204. .ops = &clk_rcg2_ops,
  205. },
  206. };
  207. static struct clk_rcg2 gcc_blsp1_qup2_i2c_apps_clk_src = {
  208. .cmd_rcgr = 0x1e024,
  209. .mnd_width = 8,
  210. .hid_width = 5,
  211. .parent_map = gcc_parent_map_0,
  212. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  213. .clkr.hw.init = &(struct clk_init_data){
  214. .name = "gcc_blsp1_qup2_i2c_apps_clk_src",
  215. .parent_data = gcc_parent_data_0,
  216. .num_parents = 3,
  217. .flags = CLK_SET_RATE_PARENT,
  218. .ops = &clk_rcg2_ops,
  219. },
  220. };
  221. static struct clk_rcg2 gcc_blsp1_qup2_spi_apps_clk_src = {
  222. .cmd_rcgr = 0x1e00c,
  223. .mnd_width = 8,
  224. .hid_width = 5,
  225. .parent_map = gcc_parent_map_0,
  226. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .name = "gcc_blsp1_qup2_spi_apps_clk_src",
  229. .parent_data = gcc_parent_data_0,
  230. .num_parents = 3,
  231. .flags = CLK_SET_RATE_PARENT,
  232. .ops = &clk_rcg2_ops,
  233. },
  234. };
  235. static struct clk_rcg2 gcc_blsp1_qup3_i2c_apps_clk_src = {
  236. .cmd_rcgr = 0x20024,
  237. .mnd_width = 8,
  238. .hid_width = 5,
  239. .parent_map = gcc_parent_map_0,
  240. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  241. .clkr.hw.init = &(struct clk_init_data){
  242. .name = "gcc_blsp1_qup3_i2c_apps_clk_src",
  243. .parent_data = gcc_parent_data_0,
  244. .num_parents = 3,
  245. .flags = CLK_SET_RATE_PARENT,
  246. .ops = &clk_rcg2_ops,
  247. },
  248. };
  249. static struct clk_rcg2 gcc_blsp1_qup3_spi_apps_clk_src = {
  250. .cmd_rcgr = 0x2000c,
  251. .mnd_width = 8,
  252. .hid_width = 5,
  253. .parent_map = gcc_parent_map_0,
  254. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  255. .clkr.hw.init = &(struct clk_init_data){
  256. .name = "gcc_blsp1_qup3_spi_apps_clk_src",
  257. .parent_data = gcc_parent_data_0,
  258. .num_parents = 3,
  259. .flags = CLK_SET_RATE_PARENT,
  260. .ops = &clk_rcg2_ops,
  261. },
  262. };
  263. static struct clk_rcg2 gcc_blsp1_qup4_i2c_apps_clk_src = {
  264. .cmd_rcgr = 0x22024,
  265. .mnd_width = 8,
  266. .hid_width = 5,
  267. .parent_map = gcc_parent_map_0,
  268. .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "gcc_blsp1_qup4_i2c_apps_clk_src",
  271. .parent_data = gcc_parent_data_0,
  272. .num_parents = 3,
  273. .flags = CLK_SET_RATE_PARENT,
  274. .ops = &clk_rcg2_ops,
  275. },
  276. };
  277. static struct clk_rcg2 gcc_blsp1_qup4_spi_apps_clk_src = {
  278. .cmd_rcgr = 0x2200c,
  279. .mnd_width = 8,
  280. .hid_width = 5,
  281. .parent_map = gcc_parent_map_0,
  282. .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "gcc_blsp1_qup4_spi_apps_clk_src",
  285. .parent_data = gcc_parent_data_0,
  286. .num_parents = 3,
  287. .flags = CLK_SET_RATE_PARENT,
  288. .ops = &clk_rcg2_ops,
  289. },
  290. };
  291. static const struct freq_tbl ftbl_gcc_blsp1_uart1_apps_clk_src[] = {
  292. F(3686400, P_GPLL0_OUT_EVEN, 1, 192, 15625),
  293. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  294. F(9600000, P_BI_TCXO, 2, 0, 0),
  295. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  296. F(16000000, P_GPLL0_OUT_EVEN, 1, 4, 75),
  297. F(19200000, P_BI_TCXO, 1, 0, 0),
  298. F(19354839, P_GPLL0_OUT_MAIN, 15.5, 1, 2),
  299. F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
  300. F(20689655, P_GPLL0_OUT_MAIN, 14.5, 1, 2),
  301. F(21428571, P_GPLL0_OUT_MAIN, 14, 1, 2),
  302. F(22222222, P_GPLL0_OUT_MAIN, 13.5, 1, 2),
  303. F(23076923, P_GPLL0_OUT_MAIN, 13, 1, 2),
  304. F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
  305. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  306. F(26086957, P_GPLL0_OUT_MAIN, 11.5, 1, 2),
  307. F(27272727, P_GPLL0_OUT_MAIN, 11, 1, 2),
  308. F(28571429, P_GPLL0_OUT_MAIN, 10.5, 1, 2),
  309. F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
  310. F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
  311. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
  312. F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  313. F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
  314. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
  315. F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
  316. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  317. F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
  318. { }
  319. };
  320. static struct clk_rcg2 gcc_blsp1_uart1_apps_clk_src = {
  321. .cmd_rcgr = 0x1d00c,
  322. .mnd_width = 16,
  323. .hid_width = 5,
  324. .parent_map = gcc_parent_map_0,
  325. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  326. .clkr.hw.init = &(struct clk_init_data){
  327. .name = "gcc_blsp1_uart1_apps_clk_src",
  328. .parent_data = gcc_parent_data_0,
  329. .num_parents = 3,
  330. .flags = CLK_SET_RATE_PARENT,
  331. .ops = &clk_rcg2_ops,
  332. },
  333. };
  334. static struct clk_rcg2 gcc_blsp1_uart2_apps_clk_src = {
  335. .cmd_rcgr = 0x1f00c,
  336. .mnd_width = 16,
  337. .hid_width = 5,
  338. .parent_map = gcc_parent_map_0,
  339. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "gcc_blsp1_uart2_apps_clk_src",
  342. .parent_data = gcc_parent_data_0,
  343. .num_parents = 3,
  344. .flags = CLK_SET_RATE_PARENT,
  345. .ops = &clk_rcg2_ops,
  346. },
  347. };
  348. static struct clk_rcg2 gcc_blsp1_uart3_apps_clk_src = {
  349. .cmd_rcgr = 0x2100c,
  350. .mnd_width = 16,
  351. .hid_width = 5,
  352. .parent_map = gcc_parent_map_0,
  353. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  354. .clkr.hw.init = &(struct clk_init_data){
  355. .name = "gcc_blsp1_uart3_apps_clk_src",
  356. .parent_data = gcc_parent_data_0,
  357. .num_parents = 3,
  358. .flags = CLK_SET_RATE_PARENT,
  359. .ops = &clk_rcg2_ops,
  360. },
  361. };
  362. static struct clk_rcg2 gcc_blsp1_uart4_apps_clk_src = {
  363. .cmd_rcgr = 0x2300c,
  364. .mnd_width = 16,
  365. .hid_width = 5,
  366. .parent_map = gcc_parent_map_0,
  367. .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "gcc_blsp1_uart4_apps_clk_src",
  370. .parent_data = gcc_parent_data_0,
  371. .num_parents = 3,
  372. .flags = CLK_SET_RATE_PARENT,
  373. .ops = &clk_rcg2_ops,
  374. },
  375. };
  376. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  377. F(19200000, P_BI_TCXO, 1, 0, 0),
  378. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  379. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  380. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  381. { }
  382. };
  383. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  384. .cmd_rcgr = 0x3000c,
  385. .mnd_width = 0,
  386. .hid_width = 5,
  387. .parent_map = gcc_parent_map_0,
  388. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  389. .clkr.hw.init = &(struct clk_init_data){
  390. .name = "gcc_cpuss_ahb_clk_src",
  391. .parent_data = gcc_parent_data_0_ao,
  392. .num_parents = 3,
  393. .flags = CLK_SET_RATE_PARENT,
  394. .ops = &clk_rcg2_ops,
  395. },
  396. };
  397. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  398. F(19200000, P_BI_TCXO, 1, 0, 0),
  399. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  400. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  401. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  402. { }
  403. };
  404. static struct clk_rcg2 gcc_gp1_clk_src = {
  405. .cmd_rcgr = 0x37004,
  406. .mnd_width = 16,
  407. .hid_width = 5,
  408. .parent_map = gcc_parent_map_2,
  409. .freq_tbl = ftbl_gcc_gp1_clk_src,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "gcc_gp1_clk_src",
  412. .parent_data = gcc_parent_data_2,
  413. .num_parents = 4,
  414. .flags = CLK_SET_RATE_PARENT,
  415. .ops = &clk_rcg2_ops,
  416. },
  417. };
  418. static struct clk_rcg2 gcc_gp2_clk_src = {
  419. .cmd_rcgr = 0x38004,
  420. .mnd_width = 16,
  421. .hid_width = 5,
  422. .parent_map = gcc_parent_map_2,
  423. .freq_tbl = ftbl_gcc_gp1_clk_src,
  424. .clkr.hw.init = &(struct clk_init_data){
  425. .name = "gcc_gp2_clk_src",
  426. .parent_data = gcc_parent_data_2,
  427. .num_parents = 4,
  428. .flags = CLK_SET_RATE_PARENT,
  429. .ops = &clk_rcg2_ops,
  430. },
  431. };
  432. static struct clk_rcg2 gcc_gp3_clk_src = {
  433. .cmd_rcgr = 0x39004,
  434. .mnd_width = 16,
  435. .hid_width = 5,
  436. .parent_map = gcc_parent_map_2,
  437. .freq_tbl = ftbl_gcc_gp1_clk_src,
  438. .clkr.hw.init = &(struct clk_init_data){
  439. .name = "gcc_gp3_clk_src",
  440. .parent_data = gcc_parent_data_2,
  441. .num_parents = 4,
  442. .flags = CLK_SET_RATE_PARENT,
  443. .ops = &clk_rcg2_ops,
  444. },
  445. };
  446. static const struct freq_tbl ftbl_gcc_pcie_aux_phy_clk_src[] = {
  447. F(19200000, P_BI_TCXO, 1, 0, 0),
  448. { }
  449. };
  450. static struct clk_rcg2 gcc_pcie_aux_phy_clk_src = {
  451. .cmd_rcgr = 0x43048,
  452. .mnd_width = 16,
  453. .hid_width = 5,
  454. .parent_map = gcc_parent_map_3,
  455. .freq_tbl = ftbl_gcc_pcie_aux_phy_clk_src,
  456. .clkr.hw.init = &(struct clk_init_data){
  457. .name = "gcc_pcie_aux_phy_clk_src",
  458. .parent_data = gcc_parent_data_3,
  459. .num_parents = 2,
  460. .flags = CLK_SET_RATE_PARENT,
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static const struct freq_tbl ftbl_gcc_pcie_rchng_phy_clk_src[] = {
  465. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  466. { }
  467. };
  468. static struct clk_rcg2 gcc_pcie_rchng_phy_clk_src = {
  469. .cmd_rcgr = 0x43064,
  470. .mnd_width = 0,
  471. .hid_width = 5,
  472. .parent_map = gcc_parent_map_2,
  473. .freq_tbl = ftbl_gcc_pcie_rchng_phy_clk_src,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "gcc_pcie_rchng_phy_clk_src",
  476. .parent_data = gcc_parent_data_2,
  477. .num_parents = 4,
  478. .flags = CLK_SET_RATE_PARENT,
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  483. F(19200000, P_BI_TCXO, 1, 0, 0),
  484. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  485. { }
  486. };
  487. static struct clk_rcg2 gcc_pdm2_clk_src = {
  488. .cmd_rcgr = 0x24010,
  489. .mnd_width = 0,
  490. .hid_width = 5,
  491. .parent_map = gcc_parent_map_0,
  492. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  493. .clkr.hw.init = &(struct clk_init_data){
  494. .name = "gcc_pdm2_clk_src",
  495. .parent_data = gcc_parent_data_0,
  496. .num_parents = 3,
  497. .flags = CLK_SET_RATE_PARENT,
  498. .ops = &clk_rcg2_ops,
  499. },
  500. };
  501. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  502. F(400000, P_BI_TCXO, 12, 1, 4),
  503. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  504. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  505. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  506. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  507. { }
  508. };
  509. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  510. .cmd_rcgr = 0x1a010,
  511. .mnd_width = 8,
  512. .hid_width = 5,
  513. .parent_map = gcc_parent_map_0,
  514. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "gcc_sdcc1_apps_clk_src",
  517. .parent_data = gcc_parent_data_0,
  518. .num_parents = 3,
  519. .flags = CLK_SET_RATE_PARENT,
  520. .ops = &clk_rcg2_ops,
  521. },
  522. };
  523. static const struct freq_tbl ftbl_gcc_usb30_master_clk_src[] = {
  524. F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0),
  525. { }
  526. };
  527. static struct clk_rcg2 gcc_usb30_master_clk_src = {
  528. .cmd_rcgr = 0x17030,
  529. .mnd_width = 8,
  530. .hid_width = 5,
  531. .parent_map = gcc_parent_map_0,
  532. .freq_tbl = ftbl_gcc_usb30_master_clk_src,
  533. .clkr.hw.init = &(struct clk_init_data){
  534. .name = "gcc_usb30_master_clk_src",
  535. .parent_data = gcc_parent_data_0,
  536. .num_parents = 3,
  537. .flags = CLK_SET_RATE_PARENT,
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static struct clk_rcg2 gcc_usb30_mock_utmi_clk_src = {
  542. .cmd_rcgr = 0x17048,
  543. .mnd_width = 0,
  544. .hid_width = 5,
  545. .parent_map = gcc_parent_map_0,
  546. .freq_tbl = ftbl_gcc_pcie_aux_phy_clk_src,
  547. .clkr.hw.init = &(struct clk_init_data){
  548. .name = "gcc_usb30_mock_utmi_clk_src",
  549. .parent_data = gcc_parent_data_0,
  550. .num_parents = 3,
  551. .flags = CLK_SET_RATE_PARENT,
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static const struct freq_tbl ftbl_gcc_usb3_phy_aux_clk_src[] = {
  556. F(1000000, P_BI_TCXO, 1, 5, 96),
  557. F(19200000, P_BI_TCXO, 1, 0, 0),
  558. { }
  559. };
  560. static struct clk_rcg2 gcc_usb3_phy_aux_clk_src = {
  561. .cmd_rcgr = 0x17070,
  562. .mnd_width = 16,
  563. .hid_width = 5,
  564. .parent_map = gcc_parent_map_3,
  565. .freq_tbl = ftbl_gcc_usb3_phy_aux_clk_src,
  566. .clkr.hw.init = &(struct clk_init_data){
  567. .name = "gcc_usb3_phy_aux_clk_src",
  568. .parent_data = gcc_parent_data_3,
  569. .num_parents = 2,
  570. .flags = CLK_SET_RATE_PARENT,
  571. .ops = &clk_rcg2_ops,
  572. },
  573. };
  574. static struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = {
  575. .reg = 0x30024,
  576. .shift = 0,
  577. .width = 4,
  578. .clkr.hw.init = &(struct clk_init_data) {
  579. .name = "gcc_cpuss_ahb_postdiv_clk_src",
  580. .parent_hws = (const struct clk_hw*[]) {
  581. &gcc_cpuss_ahb_clk_src.clkr.hw,
  582. },
  583. .num_parents = 1,
  584. .flags = CLK_SET_RATE_PARENT,
  585. .ops = &clk_regmap_div_ro_ops,
  586. },
  587. };
  588. static struct clk_regmap_div gcc_usb30_mock_utmi_postdiv_clk_src = {
  589. .reg = 0x17060,
  590. .shift = 0,
  591. .width = 4,
  592. .clkr.hw.init = &(struct clk_init_data) {
  593. .name = "gcc_usb30_mock_utmi_postdiv_clk_src",
  594. .parent_hws = (const struct clk_hw*[]) {
  595. &gcc_usb30_mock_utmi_clk_src.clkr.hw,
  596. },
  597. .num_parents = 1,
  598. .flags = CLK_SET_RATE_PARENT,
  599. .ops = &clk_regmap_div_ro_ops,
  600. },
  601. };
  602. static struct clk_branch gcc_ahb_pcie_link_clk = {
  603. .halt_reg = 0x2e004,
  604. .halt_check = BRANCH_HALT,
  605. .clkr = {
  606. .enable_reg = 0x2e004,
  607. .enable_mask = BIT(0),
  608. .hw.init = &(struct clk_init_data){
  609. .name = "gcc_ahb_pcie_link_clk",
  610. .ops = &clk_branch2_ops,
  611. },
  612. },
  613. };
  614. static struct clk_branch gcc_blsp1_ahb_clk = {
  615. .halt_reg = 0x1b004,
  616. .halt_check = BRANCH_HALT_VOTED,
  617. .clkr = {
  618. .enable_reg = 0x6d008,
  619. .enable_mask = BIT(14),
  620. .hw.init = &(struct clk_init_data){
  621. .name = "gcc_blsp1_ahb_clk",
  622. .ops = &clk_branch2_ops,
  623. },
  624. },
  625. };
  626. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  627. .halt_reg = 0x1c008,
  628. .halt_check = BRANCH_HALT,
  629. .clkr = {
  630. .enable_reg = 0x1c008,
  631. .enable_mask = BIT(0),
  632. .hw.init = &(struct clk_init_data){
  633. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  634. .parent_hws = (const struct clk_hw*[]) {
  635. &gcc_blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  636. },
  637. .num_parents = 1,
  638. .flags = CLK_SET_RATE_PARENT,
  639. .ops = &clk_branch2_ops,
  640. },
  641. },
  642. };
  643. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  644. .halt_reg = 0x1c004,
  645. .halt_check = BRANCH_HALT,
  646. .clkr = {
  647. .enable_reg = 0x1c004,
  648. .enable_mask = BIT(0),
  649. .hw.init = &(struct clk_init_data){
  650. .name = "gcc_blsp1_qup1_spi_apps_clk",
  651. .parent_hws = (const struct clk_hw*[]) {
  652. &gcc_blsp1_qup1_spi_apps_clk_src.clkr.hw,
  653. },
  654. .num_parents = 1,
  655. .flags = CLK_SET_RATE_PARENT,
  656. .ops = &clk_branch2_ops,
  657. },
  658. },
  659. };
  660. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  661. .halt_reg = 0x1e008,
  662. .halt_check = BRANCH_HALT,
  663. .clkr = {
  664. .enable_reg = 0x1e008,
  665. .enable_mask = BIT(0),
  666. .hw.init = &(struct clk_init_data){
  667. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  668. .parent_hws = (const struct clk_hw*[]) {
  669. &gcc_blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  670. },
  671. .num_parents = 1,
  672. .flags = CLK_SET_RATE_PARENT,
  673. .ops = &clk_branch2_ops,
  674. },
  675. },
  676. };
  677. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  678. .halt_reg = 0x1e004,
  679. .halt_check = BRANCH_HALT,
  680. .clkr = {
  681. .enable_reg = 0x1e004,
  682. .enable_mask = BIT(0),
  683. .hw.init = &(struct clk_init_data){
  684. .name = "gcc_blsp1_qup2_spi_apps_clk",
  685. .parent_hws = (const struct clk_hw*[]) {
  686. &gcc_blsp1_qup2_spi_apps_clk_src.clkr.hw,
  687. },
  688. .num_parents = 1,
  689. .flags = CLK_SET_RATE_PARENT,
  690. .ops = &clk_branch2_ops,
  691. },
  692. },
  693. };
  694. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  695. .halt_reg = 0x20008,
  696. .halt_check = BRANCH_HALT,
  697. .clkr = {
  698. .enable_reg = 0x20008,
  699. .enable_mask = BIT(0),
  700. .hw.init = &(struct clk_init_data){
  701. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  702. .parent_hws = (const struct clk_hw*[]) {
  703. &gcc_blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  704. },
  705. .num_parents = 1,
  706. .flags = CLK_SET_RATE_PARENT,
  707. .ops = &clk_branch2_ops,
  708. },
  709. },
  710. };
  711. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  712. .halt_reg = 0x20004,
  713. .halt_check = BRANCH_HALT,
  714. .clkr = {
  715. .enable_reg = 0x20004,
  716. .enable_mask = BIT(0),
  717. .hw.init = &(struct clk_init_data){
  718. .name = "gcc_blsp1_qup3_spi_apps_clk",
  719. .parent_hws = (const struct clk_hw*[]) {
  720. &gcc_blsp1_qup3_spi_apps_clk_src.clkr.hw,
  721. },
  722. .num_parents = 1,
  723. .flags = CLK_SET_RATE_PARENT,
  724. .ops = &clk_branch2_ops,
  725. },
  726. },
  727. };
  728. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  729. .halt_reg = 0x22008,
  730. .halt_check = BRANCH_HALT,
  731. .clkr = {
  732. .enable_reg = 0x22008,
  733. .enable_mask = BIT(0),
  734. .hw.init = &(struct clk_init_data){
  735. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  736. .parent_hws = (const struct clk_hw*[]) {
  737. &gcc_blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  738. },
  739. .num_parents = 1,
  740. .flags = CLK_SET_RATE_PARENT,
  741. .ops = &clk_branch2_ops,
  742. },
  743. },
  744. };
  745. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  746. .halt_reg = 0x22004,
  747. .halt_check = BRANCH_HALT,
  748. .clkr = {
  749. .enable_reg = 0x22004,
  750. .enable_mask = BIT(0),
  751. .hw.init = &(struct clk_init_data){
  752. .name = "gcc_blsp1_qup4_spi_apps_clk",
  753. .parent_hws = (const struct clk_hw*[]) {
  754. &gcc_blsp1_qup4_spi_apps_clk_src.clkr.hw,
  755. },
  756. .num_parents = 1,
  757. .flags = CLK_SET_RATE_PARENT,
  758. .ops = &clk_branch2_ops,
  759. },
  760. },
  761. };
  762. static struct clk_branch gcc_blsp1_sleep_clk = {
  763. .halt_reg = 0x1b00c,
  764. .halt_check = BRANCH_HALT_VOTED,
  765. .clkr = {
  766. .enable_reg = 0x6d008,
  767. .enable_mask = BIT(15),
  768. .hw.init = &(struct clk_init_data){
  769. .name = "gcc_blsp1_sleep_clk",
  770. .ops = &clk_branch2_ops,
  771. },
  772. },
  773. };
  774. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  775. .halt_reg = 0x1d004,
  776. .halt_check = BRANCH_HALT,
  777. .clkr = {
  778. .enable_reg = 0x1d004,
  779. .enable_mask = BIT(0),
  780. .hw.init = &(struct clk_init_data){
  781. .name = "gcc_blsp1_uart1_apps_clk",
  782. .parent_hws = (const struct clk_hw*[]) {
  783. &gcc_blsp1_uart1_apps_clk_src.clkr.hw,
  784. },
  785. .num_parents = 1,
  786. .flags = CLK_SET_RATE_PARENT,
  787. .ops = &clk_branch2_ops,
  788. },
  789. },
  790. };
  791. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  792. .halt_reg = 0x1f004,
  793. .halt_check = BRANCH_HALT,
  794. .clkr = {
  795. .enable_reg = 0x1f004,
  796. .enable_mask = BIT(0),
  797. .hw.init = &(struct clk_init_data){
  798. .name = "gcc_blsp1_uart2_apps_clk",
  799. .parent_hws = (const struct clk_hw*[]) {
  800. &gcc_blsp1_uart2_apps_clk_src.clkr.hw,
  801. },
  802. .num_parents = 1,
  803. .flags = CLK_SET_RATE_PARENT,
  804. .ops = &clk_branch2_ops,
  805. },
  806. },
  807. };
  808. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  809. .halt_reg = 0x21004,
  810. .halt_check = BRANCH_HALT,
  811. .clkr = {
  812. .enable_reg = 0x21004,
  813. .enable_mask = BIT(0),
  814. .hw.init = &(struct clk_init_data){
  815. .name = "gcc_blsp1_uart3_apps_clk",
  816. .parent_hws = (const struct clk_hw*[]) {
  817. &gcc_blsp1_uart3_apps_clk_src.clkr.hw,
  818. },
  819. .num_parents = 1,
  820. .flags = CLK_SET_RATE_PARENT,
  821. .ops = &clk_branch2_ops,
  822. },
  823. },
  824. };
  825. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  826. .halt_reg = 0x23004,
  827. .halt_check = BRANCH_HALT,
  828. .clkr = {
  829. .enable_reg = 0x23004,
  830. .enable_mask = BIT(0),
  831. .hw.init = &(struct clk_init_data){
  832. .name = "gcc_blsp1_uart4_apps_clk",
  833. .parent_hws = (const struct clk_hw*[]) {
  834. &gcc_blsp1_uart4_apps_clk_src.clkr.hw,
  835. },
  836. .num_parents = 1,
  837. .flags = CLK_SET_RATE_PARENT,
  838. .ops = &clk_branch2_ops,
  839. },
  840. },
  841. };
  842. static struct clk_branch gcc_boot_rom_ahb_clk = {
  843. .halt_reg = 0x27004,
  844. .halt_check = BRANCH_HALT_VOTED,
  845. .hwcg_reg = 0x27004,
  846. .hwcg_bit = 1,
  847. .clkr = {
  848. .enable_reg = 0x6d008,
  849. .enable_mask = BIT(10),
  850. .hw.init = &(struct clk_init_data){
  851. .name = "gcc_boot_rom_ahb_clk",
  852. .ops = &clk_branch2_ops,
  853. },
  854. },
  855. };
  856. static struct clk_branch gcc_gp1_clk = {
  857. .halt_reg = 0x37000,
  858. .halt_check = BRANCH_HALT,
  859. .clkr = {
  860. .enable_reg = 0x37000,
  861. .enable_mask = BIT(0),
  862. .hw.init = &(struct clk_init_data){
  863. .name = "gcc_gp1_clk",
  864. .parent_hws = (const struct clk_hw*[]) {
  865. &gcc_gp1_clk_src.clkr.hw,
  866. },
  867. .num_parents = 1,
  868. .flags = CLK_SET_RATE_PARENT,
  869. .ops = &clk_branch2_ops,
  870. },
  871. },
  872. };
  873. static struct clk_branch gcc_gp2_clk = {
  874. .halt_reg = 0x38000,
  875. .halt_check = BRANCH_HALT,
  876. .clkr = {
  877. .enable_reg = 0x38000,
  878. .enable_mask = BIT(0),
  879. .hw.init = &(struct clk_init_data){
  880. .name = "gcc_gp2_clk",
  881. .parent_hws = (const struct clk_hw*[]) {
  882. &gcc_gp2_clk_src.clkr.hw,
  883. },
  884. .num_parents = 1,
  885. .flags = CLK_SET_RATE_PARENT,
  886. .ops = &clk_branch2_ops,
  887. },
  888. },
  889. };
  890. static struct clk_branch gcc_gp3_clk = {
  891. .halt_reg = 0x39000,
  892. .halt_check = BRANCH_HALT,
  893. .clkr = {
  894. .enable_reg = 0x39000,
  895. .enable_mask = BIT(0),
  896. .hw.init = &(struct clk_init_data){
  897. .name = "gcc_gp3_clk",
  898. .parent_hws = (const struct clk_hw*[]) {
  899. &gcc_gp3_clk_src.clkr.hw,
  900. },
  901. .num_parents = 1,
  902. .flags = CLK_SET_RATE_PARENT,
  903. .ops = &clk_branch2_ops,
  904. },
  905. },
  906. };
  907. static struct clk_branch gcc_pcie_0_clkref_en = {
  908. .halt_reg = 0x88004,
  909. /*
  910. * The clock controller does not handle the status bit for
  911. * the clocks with gdscs(powerdomains) in hw controlled mode
  912. * and hence avoid checking for the status bit of those clocks
  913. * by setting the BRANCH_HALT_DELAY flag
  914. */
  915. .halt_check = BRANCH_HALT_DELAY,
  916. .clkr = {
  917. .enable_reg = 0x88004,
  918. .enable_mask = BIT(0),
  919. .hw.init = &(struct clk_init_data){
  920. .name = "gcc_pcie_0_clkref_en",
  921. .ops = &clk_branch2_ops,
  922. },
  923. },
  924. };
  925. static struct clk_branch gcc_pcie_aux_clk = {
  926. .halt_reg = 0x43034,
  927. /*
  928. * The clock controller does not handle the status bit for
  929. * the clocks with gdscs(powerdomains) in hw controlled mode
  930. * and hence avoid checking for the status bit of those clocks
  931. * by setting the BRANCH_HALT_DELAY flag
  932. */
  933. .halt_check = BRANCH_HALT_DELAY,
  934. .hwcg_reg = 0x43034,
  935. .hwcg_bit = 1,
  936. .clkr = {
  937. .enable_reg = 0x6d010,
  938. .enable_mask = BIT(3),
  939. .hw.init = &(struct clk_init_data){
  940. .name = "gcc_pcie_aux_clk",
  941. .parent_hws = (const struct clk_hw*[]) {
  942. &gcc_pcie_aux_clk_src.clkr.hw,
  943. },
  944. .num_parents = 1,
  945. .flags = CLK_SET_RATE_PARENT,
  946. .ops = &clk_branch2_ops,
  947. },
  948. },
  949. };
  950. static struct clk_branch gcc_pcie_cfg_ahb_clk = {
  951. .halt_reg = 0x4302c,
  952. .halt_check = BRANCH_HALT_VOTED,
  953. .hwcg_reg = 0x4302c,
  954. .hwcg_bit = 1,
  955. .clkr = {
  956. .enable_reg = 0x6d010,
  957. .enable_mask = BIT(2),
  958. .hw.init = &(struct clk_init_data){
  959. .name = "gcc_pcie_cfg_ahb_clk",
  960. .ops = &clk_branch2_ops,
  961. },
  962. },
  963. };
  964. static struct clk_branch gcc_pcie_mstr_axi_clk = {
  965. .halt_reg = 0x43024,
  966. .halt_check = BRANCH_HALT_VOTED,
  967. .hwcg_reg = 0x43024,
  968. .hwcg_bit = 1,
  969. .clkr = {
  970. .enable_reg = 0x6d010,
  971. .enable_mask = BIT(1),
  972. .hw.init = &(struct clk_init_data){
  973. .name = "gcc_pcie_mstr_axi_clk",
  974. .ops = &clk_branch2_ops,
  975. },
  976. },
  977. };
  978. static struct clk_branch gcc_pcie_pipe_clk = {
  979. .halt_reg = 0x4303c,
  980. /*
  981. * The clock controller does not handle the status bit for
  982. * the clocks with gdscs(powerdomains) in hw controlled mode
  983. * and hence avoid checking for the status bit of those clocks
  984. * by setting the BRANCH_HALT_DELAY flag
  985. */
  986. .halt_check = BRANCH_HALT_DELAY,
  987. .hwcg_reg = 0x4303c,
  988. .hwcg_bit = 1,
  989. .clkr = {
  990. .enable_reg = 0x6d010,
  991. .enable_mask = BIT(4),
  992. .hw.init = &(struct clk_init_data){
  993. .name = "gcc_pcie_pipe_clk",
  994. .parent_hws = (const struct clk_hw*[]) {
  995. &gcc_pcie_pipe_clk_src.clkr.hw,
  996. },
  997. .num_parents = 1,
  998. .flags = CLK_SET_RATE_PARENT,
  999. .ops = &clk_branch2_ops,
  1000. },
  1001. },
  1002. };
  1003. static struct clk_branch gcc_pcie_rchng_phy_clk = {
  1004. .halt_reg = 0x43030,
  1005. .halt_check = BRANCH_HALT_VOTED,
  1006. .hwcg_reg = 0x43030,
  1007. .hwcg_bit = 1,
  1008. .clkr = {
  1009. .enable_reg = 0x6d010,
  1010. .enable_mask = BIT(7),
  1011. .hw.init = &(struct clk_init_data){
  1012. .name = "gcc_pcie_rchng_phy_clk",
  1013. .parent_hws = (const struct clk_hw*[]) {
  1014. &gcc_pcie_rchng_phy_clk_src.clkr.hw,
  1015. },
  1016. .num_parents = 1,
  1017. .flags = CLK_SET_RATE_PARENT,
  1018. .ops = &clk_branch2_ops,
  1019. },
  1020. },
  1021. };
  1022. static struct clk_branch gcc_pcie_sleep_clk = {
  1023. .halt_reg = 0x43038,
  1024. .halt_check = BRANCH_HALT_VOTED,
  1025. .hwcg_reg = 0x43038,
  1026. .hwcg_bit = 1,
  1027. .clkr = {
  1028. .enable_reg = 0x6d010,
  1029. .enable_mask = BIT(6),
  1030. .hw.init = &(struct clk_init_data){
  1031. .name = "gcc_pcie_sleep_clk",
  1032. .parent_hws = (const struct clk_hw*[]) {
  1033. &gcc_pcie_aux_phy_clk_src.clkr.hw,
  1034. },
  1035. .num_parents = 1,
  1036. .flags = CLK_SET_RATE_PARENT,
  1037. .ops = &clk_branch2_ops,
  1038. },
  1039. },
  1040. };
  1041. static struct clk_branch gcc_pcie_slv_axi_clk = {
  1042. .halt_reg = 0x4301c,
  1043. .halt_check = BRANCH_HALT_VOTED,
  1044. .hwcg_reg = 0x4301c,
  1045. .hwcg_bit = 1,
  1046. .clkr = {
  1047. .enable_reg = 0x6d010,
  1048. .enable_mask = BIT(0),
  1049. .hw.init = &(struct clk_init_data){
  1050. .name = "gcc_pcie_slv_axi_clk",
  1051. .ops = &clk_branch2_ops,
  1052. },
  1053. },
  1054. };
  1055. static struct clk_branch gcc_pcie_slv_q2a_axi_clk = {
  1056. .halt_reg = 0x43018,
  1057. .halt_check = BRANCH_HALT_VOTED,
  1058. .hwcg_reg = 0x43018,
  1059. .hwcg_bit = 1,
  1060. .clkr = {
  1061. .enable_reg = 0x6d010,
  1062. .enable_mask = BIT(5),
  1063. .hw.init = &(struct clk_init_data){
  1064. .name = "gcc_pcie_slv_q2a_axi_clk",
  1065. .ops = &clk_branch2_ops,
  1066. },
  1067. },
  1068. };
  1069. static struct clk_branch gcc_pdm2_clk = {
  1070. .halt_reg = 0x2400c,
  1071. .halt_check = BRANCH_HALT,
  1072. .clkr = {
  1073. .enable_reg = 0x2400c,
  1074. .enable_mask = BIT(0),
  1075. .hw.init = &(struct clk_init_data){
  1076. .name = "gcc_pdm2_clk",
  1077. .parent_hws = (const struct clk_hw*[]) {
  1078. &gcc_pdm2_clk_src.clkr.hw,
  1079. },
  1080. .num_parents = 1,
  1081. .flags = CLK_SET_RATE_PARENT,
  1082. .ops = &clk_branch2_ops,
  1083. },
  1084. },
  1085. };
  1086. static struct clk_branch gcc_pdm_ahb_clk = {
  1087. .halt_reg = 0x24004,
  1088. .halt_check = BRANCH_HALT,
  1089. .hwcg_reg = 0x24004,
  1090. .hwcg_bit = 1,
  1091. .clkr = {
  1092. .enable_reg = 0x24004,
  1093. .enable_mask = BIT(0),
  1094. .hw.init = &(struct clk_init_data){
  1095. .name = "gcc_pdm_ahb_clk",
  1096. .ops = &clk_branch2_ops,
  1097. },
  1098. },
  1099. };
  1100. static struct clk_branch gcc_pdm_xo4_clk = {
  1101. .halt_reg = 0x24008,
  1102. .halt_check = BRANCH_HALT,
  1103. .clkr = {
  1104. .enable_reg = 0x24008,
  1105. .enable_mask = BIT(0),
  1106. .hw.init = &(struct clk_init_data){
  1107. .name = "gcc_pdm_xo4_clk",
  1108. .ops = &clk_branch2_ops,
  1109. },
  1110. },
  1111. };
  1112. static struct clk_branch gcc_rx1_usb2_clkref_en = {
  1113. .halt_reg = 0x88008,
  1114. .halt_check = BRANCH_HALT,
  1115. .clkr = {
  1116. .enable_reg = 0x88008,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data){
  1119. .name = "gcc_rx1_usb2_clkref_en",
  1120. .ops = &clk_branch2_ops,
  1121. },
  1122. },
  1123. };
  1124. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1125. .halt_reg = 0x1a00c,
  1126. .halt_check = BRANCH_HALT,
  1127. .clkr = {
  1128. .enable_reg = 0x1a00c,
  1129. .enable_mask = BIT(0),
  1130. .hw.init = &(struct clk_init_data){
  1131. .name = "gcc_sdcc1_ahb_clk",
  1132. .ops = &clk_branch2_ops,
  1133. },
  1134. },
  1135. };
  1136. static struct clk_branch gcc_sdcc1_apps_clk = {
  1137. .halt_reg = 0x1a004,
  1138. .halt_check = BRANCH_HALT,
  1139. .clkr = {
  1140. .enable_reg = 0x1a004,
  1141. .enable_mask = BIT(0),
  1142. .hw.init = &(struct clk_init_data){
  1143. .name = "gcc_sdcc1_apps_clk",
  1144. .parent_hws = (const struct clk_hw*[]) {
  1145. &gcc_sdcc1_apps_clk_src.clkr.hw,
  1146. },
  1147. .num_parents = 1,
  1148. .flags = CLK_SET_RATE_PARENT,
  1149. .ops = &clk_branch2_ops,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_branch gcc_usb30_master_clk = {
  1154. .halt_reg = 0x17018,
  1155. .halt_check = BRANCH_HALT,
  1156. .clkr = {
  1157. .enable_reg = 0x17018,
  1158. .enable_mask = BIT(0),
  1159. .hw.init = &(struct clk_init_data){
  1160. .name = "gcc_usb30_master_clk",
  1161. .parent_hws = (const struct clk_hw*[]) {
  1162. &gcc_usb30_master_clk_src.clkr.hw,
  1163. },
  1164. .num_parents = 1,
  1165. .flags = CLK_SET_RATE_PARENT,
  1166. .ops = &clk_branch2_ops,
  1167. },
  1168. },
  1169. };
  1170. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1171. .halt_reg = 0x1702c,
  1172. .halt_check = BRANCH_HALT,
  1173. .clkr = {
  1174. .enable_reg = 0x1702c,
  1175. .enable_mask = BIT(0),
  1176. .hw.init = &(struct clk_init_data){
  1177. .name = "gcc_usb30_mock_utmi_clk",
  1178. .parent_hws = (const struct clk_hw*[]) {
  1179. &gcc_usb30_mock_utmi_postdiv_clk_src.clkr.hw,
  1180. },
  1181. .num_parents = 1,
  1182. .flags = CLK_SET_RATE_PARENT,
  1183. .ops = &clk_branch2_ops,
  1184. },
  1185. },
  1186. };
  1187. static struct clk_branch gcc_usb30_mstr_axi_clk = {
  1188. .halt_reg = 0x17020,
  1189. .halt_check = BRANCH_HALT,
  1190. .clkr = {
  1191. .enable_reg = 0x17020,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "gcc_usb30_mstr_axi_clk",
  1195. .ops = &clk_branch2_ops,
  1196. },
  1197. },
  1198. };
  1199. static struct clk_branch gcc_usb30_sleep_clk = {
  1200. .halt_reg = 0x17028,
  1201. .halt_check = BRANCH_HALT,
  1202. .clkr = {
  1203. .enable_reg = 0x17028,
  1204. .enable_mask = BIT(0),
  1205. .hw.init = &(struct clk_init_data){
  1206. .name = "gcc_usb30_sleep_clk",
  1207. .ops = &clk_branch2_ops,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch gcc_usb30_slv_ahb_clk = {
  1212. .halt_reg = 0x17024,
  1213. .halt_check = BRANCH_HALT,
  1214. .clkr = {
  1215. .enable_reg = 0x17024,
  1216. .enable_mask = BIT(0),
  1217. .hw.init = &(struct clk_init_data){
  1218. .name = "gcc_usb30_slv_ahb_clk",
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1224. .halt_reg = 0x17064,
  1225. .halt_check = BRANCH_HALT,
  1226. .clkr = {
  1227. .enable_reg = 0x17064,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_usb3_phy_aux_clk",
  1231. .parent_hws = (const struct clk_hw*[]) {
  1232. &gcc_usb3_phy_aux_clk_src.clkr.hw,
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct gdsc usb30_gdsc = {
  1241. .gdscr = 0x17004,
  1242. .pd = {
  1243. .name = "usb30_gdsc",
  1244. },
  1245. .pwrsts = PWRSTS_OFF_ON,
  1246. };
  1247. static struct gdsc pcie_gdsc = {
  1248. .gdscr = 0x43004,
  1249. .pd = {
  1250. .name = "pcie_gdsc",
  1251. },
  1252. .pwrsts = PWRSTS_OFF_ON,
  1253. };
  1254. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1255. .halt_reg = 0x17068,
  1256. /*
  1257. * The clock controller does not handle the status bit for
  1258. * the clocks with gdscs(powerdomains) in hw controlled mode
  1259. * and hence avoid checking for the status bit of those clocks
  1260. * by setting the BRANCH_HALT_DELAY flag
  1261. */
  1262. .halt_check = BRANCH_HALT_DELAY,
  1263. .hwcg_reg = 0x17068,
  1264. .hwcg_bit = 1,
  1265. .clkr = {
  1266. .enable_reg = 0x17068,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "gcc_usb3_phy_pipe_clk",
  1270. .parent_hws = (const struct clk_hw*[]) {
  1271. &gcc_usb3_phy_pipe_clk_src.clkr.hw,
  1272. },
  1273. .num_parents = 1,
  1274. .flags = CLK_SET_RATE_PARENT,
  1275. .ops = &clk_branch2_ops,
  1276. },
  1277. },
  1278. };
  1279. static struct clk_branch gcc_usb3_prim_clkref_en = {
  1280. .halt_reg = 0x88000,
  1281. .halt_check = BRANCH_HALT,
  1282. .clkr = {
  1283. .enable_reg = 0x88000,
  1284. .enable_mask = BIT(0),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "gcc_usb3_prim_clkref_en",
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1292. .halt_reg = 0x19008,
  1293. .halt_check = BRANCH_HALT,
  1294. .hwcg_reg = 0x19008,
  1295. .hwcg_bit = 1,
  1296. .clkr = {
  1297. .enable_reg = 0x19008,
  1298. .enable_mask = BIT(0),
  1299. .hw.init = &(struct clk_init_data){
  1300. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_xo_div4_clk = {
  1306. .halt_reg = 0x2e010,
  1307. .halt_check = BRANCH_HALT,
  1308. .clkr = {
  1309. .enable_reg = 0x2e010,
  1310. .enable_mask = BIT(0),
  1311. .hw.init = &(struct clk_init_data){
  1312. .name = "gcc_xo_div4_clk",
  1313. .ops = &clk_branch2_ops,
  1314. },
  1315. },
  1316. };
  1317. static struct clk_branch gcc_xo_pcie_link_clk = {
  1318. .halt_reg = 0x2e008,
  1319. .halt_check = BRANCH_HALT,
  1320. .hwcg_reg = 0x2e008,
  1321. .hwcg_bit = 1,
  1322. .clkr = {
  1323. .enable_reg = 0x2e008,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_xo_pcie_link_clk",
  1327. .ops = &clk_branch2_ops,
  1328. },
  1329. },
  1330. };
  1331. static struct clk_regmap *gcc_sdx65_clocks[] = {
  1332. [GCC_AHB_PCIE_LINK_CLK] = &gcc_ahb_pcie_link_clk.clkr,
  1333. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  1334. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  1335. [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup1_i2c_apps_clk_src.clkr,
  1336. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  1337. [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup1_spi_apps_clk_src.clkr,
  1338. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  1339. [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup2_i2c_apps_clk_src.clkr,
  1340. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  1341. [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup2_spi_apps_clk_src.clkr,
  1342. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  1343. [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup3_i2c_apps_clk_src.clkr,
  1344. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  1345. [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup3_spi_apps_clk_src.clkr,
  1346. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  1347. [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup4_i2c_apps_clk_src.clkr,
  1348. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  1349. [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup4_spi_apps_clk_src.clkr,
  1350. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  1351. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  1352. [GCC_BLSP1_UART1_APPS_CLK_SRC] = &gcc_blsp1_uart1_apps_clk_src.clkr,
  1353. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  1354. [GCC_BLSP1_UART2_APPS_CLK_SRC] = &gcc_blsp1_uart2_apps_clk_src.clkr,
  1355. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  1356. [GCC_BLSP1_UART3_APPS_CLK_SRC] = &gcc_blsp1_uart3_apps_clk_src.clkr,
  1357. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  1358. [GCC_BLSP1_UART4_APPS_CLK_SRC] = &gcc_blsp1_uart4_apps_clk_src.clkr,
  1359. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  1360. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  1361. [GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr,
  1362. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  1363. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  1364. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  1365. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  1366. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  1367. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  1368. [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr,
  1369. [GCC_PCIE_AUX_CLK] = &gcc_pcie_aux_clk.clkr,
  1370. [GCC_PCIE_AUX_CLK_SRC] = &gcc_pcie_aux_clk_src.clkr,
  1371. [GCC_PCIE_AUX_PHY_CLK_SRC] = &gcc_pcie_aux_phy_clk_src.clkr,
  1372. [GCC_PCIE_CFG_AHB_CLK] = &gcc_pcie_cfg_ahb_clk.clkr,
  1373. [GCC_PCIE_MSTR_AXI_CLK] = &gcc_pcie_mstr_axi_clk.clkr,
  1374. [GCC_PCIE_PIPE_CLK] = &gcc_pcie_pipe_clk.clkr,
  1375. [GCC_PCIE_PIPE_CLK_SRC] = &gcc_pcie_pipe_clk_src.clkr,
  1376. [GCC_PCIE_RCHNG_PHY_CLK] = &gcc_pcie_rchng_phy_clk.clkr,
  1377. [GCC_PCIE_RCHNG_PHY_CLK_SRC] = &gcc_pcie_rchng_phy_clk_src.clkr,
  1378. [GCC_PCIE_SLEEP_CLK] = &gcc_pcie_sleep_clk.clkr,
  1379. [GCC_PCIE_SLV_AXI_CLK] = &gcc_pcie_slv_axi_clk.clkr,
  1380. [GCC_PCIE_SLV_Q2A_AXI_CLK] = &gcc_pcie_slv_q2a_axi_clk.clkr,
  1381. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  1382. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  1383. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  1384. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  1385. [GCC_RX1_USB2_CLKREF_EN] = &gcc_rx1_usb2_clkref_en.clkr,
  1386. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  1387. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  1388. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  1389. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  1390. [GCC_USB30_MASTER_CLK_SRC] = &gcc_usb30_master_clk_src.clkr,
  1391. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  1392. [GCC_USB30_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mock_utmi_clk_src.clkr,
  1393. [GCC_USB30_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_mock_utmi_postdiv_clk_src.clkr,
  1394. [GCC_USB30_MSTR_AXI_CLK] = &gcc_usb30_mstr_axi_clk.clkr,
  1395. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  1396. [GCC_USB30_SLV_AHB_CLK] = &gcc_usb30_slv_ahb_clk.clkr,
  1397. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  1398. [GCC_USB3_PHY_AUX_CLK_SRC] = &gcc_usb3_phy_aux_clk_src.clkr,
  1399. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  1400. [GCC_USB3_PHY_PIPE_CLK_SRC] = &gcc_usb3_phy_pipe_clk_src.clkr,
  1401. [GCC_USB3_PRIM_CLKREF_EN] = &gcc_usb3_prim_clkref_en.clkr,
  1402. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  1403. [GCC_XO_DIV4_CLK] = &gcc_xo_div4_clk.clkr,
  1404. [GCC_XO_PCIE_LINK_CLK] = &gcc_xo_pcie_link_clk.clkr,
  1405. [GPLL0] = &gpll0.clkr,
  1406. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  1407. };
  1408. static const struct qcom_reset_map gcc_sdx65_resets[] = {
  1409. [GCC_BLSP1_QUP1_BCR] = { 0x1c000 },
  1410. [GCC_BLSP1_QUP2_BCR] = { 0x1e000 },
  1411. [GCC_BLSP1_QUP3_BCR] = { 0x20000 },
  1412. [GCC_BLSP1_QUP4_BCR] = { 0x22000 },
  1413. [GCC_BLSP1_UART1_BCR] = { 0x1d000 },
  1414. [GCC_BLSP1_UART2_BCR] = { 0x1f000 },
  1415. [GCC_BLSP1_UART3_BCR] = { 0x21000 },
  1416. [GCC_BLSP1_UART4_BCR] = { 0x23000 },
  1417. [GCC_PCIE_BCR] = { 0x43000 },
  1418. [GCC_PCIE_LINK_DOWN_BCR] = { 0x77000 },
  1419. [GCC_PCIE_NOCSR_COM_PHY_BCR] = { 0x78008 },
  1420. [GCC_PCIE_PHY_BCR] = { 0x44000 },
  1421. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x78000 },
  1422. [GCC_PCIE_PHY_COM_BCR] = { 0x78004 },
  1423. [GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x7800c },
  1424. [GCC_PDM_BCR] = { 0x24000 },
  1425. [GCC_QUSB2PHY_BCR] = { 0x19000 },
  1426. [GCC_SDCC1_BCR] = { 0x1a000 },
  1427. [GCC_TCSR_PCIE_BCR] = { 0x57000 },
  1428. [GCC_USB30_BCR] = { 0x17000 },
  1429. [GCC_USB3_PHY_BCR] = { 0x18000 },
  1430. [GCC_USB3PHY_PHY_BCR] = { 0x18004 },
  1431. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x19004 },
  1432. };
  1433. static struct gdsc *gcc_sdx65_gdscs[] = {
  1434. [USB30_GDSC] = &usb30_gdsc,
  1435. [PCIE_GDSC] = &pcie_gdsc,
  1436. };
  1437. static const struct regmap_config gcc_sdx65_regmap_config = {
  1438. .reg_bits = 32,
  1439. .reg_stride = 4,
  1440. .val_bits = 32,
  1441. .max_register = 0x1f101c,
  1442. .fast_io = true,
  1443. };
  1444. static const struct qcom_cc_desc gcc_sdx65_desc = {
  1445. .config = &gcc_sdx65_regmap_config,
  1446. .clks = gcc_sdx65_clocks,
  1447. .num_clks = ARRAY_SIZE(gcc_sdx65_clocks),
  1448. .resets = gcc_sdx65_resets,
  1449. .num_resets = ARRAY_SIZE(gcc_sdx65_resets),
  1450. .gdscs = gcc_sdx65_gdscs,
  1451. .num_gdscs = ARRAY_SIZE(gcc_sdx65_gdscs),
  1452. };
  1453. static const struct of_device_id gcc_sdx65_match_table[] = {
  1454. { .compatible = "qcom,gcc-sdx65" },
  1455. { }
  1456. };
  1457. MODULE_DEVICE_TABLE(of, gcc_sdx65_match_table);
  1458. static int gcc_sdx65_probe(struct platform_device *pdev)
  1459. {
  1460. struct regmap *regmap;
  1461. regmap = qcom_cc_map(pdev, &gcc_sdx65_desc);
  1462. if (IS_ERR(regmap))
  1463. return PTR_ERR(regmap);
  1464. /* Keep some clocks always-on */
  1465. qcom_branch_set_clk_en(regmap, 0x6d008); /* GCC_SYS_NOC_CPUSS_AHB_CLK */
  1466. regmap_update_bits(regmap, 0x6d008, BIT(21), BIT(21)); /* GCC_CPUSS_AHB_CLK */
  1467. regmap_update_bits(regmap, 0x6d008, BIT(22), BIT(22)); /* GCC_CPUSS_GNOC_CLK */
  1468. return qcom_cc_really_probe(&pdev->dev, &gcc_sdx65_desc, regmap);
  1469. }
  1470. static struct platform_driver gcc_sdx65_driver = {
  1471. .probe = gcc_sdx65_probe,
  1472. .driver = {
  1473. .name = "gcc-sdx65",
  1474. .of_match_table = gcc_sdx65_match_table,
  1475. },
  1476. };
  1477. static int __init gcc_sdx65_init(void)
  1478. {
  1479. return platform_driver_register(&gcc_sdx65_driver);
  1480. }
  1481. subsys_initcall(gcc_sdx65_init);
  1482. static void __exit gcc_sdx65_exit(void)
  1483. {
  1484. platform_driver_unregister(&gcc_sdx65_driver);
  1485. }
  1486. module_exit(gcc_sdx65_exit);
  1487. MODULE_DESCRIPTION("QTI GCC SDX65 Driver");
  1488. MODULE_LICENSE("GPL v2");