| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #include <linux/clk-provider.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,gcc-sdx65.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "clk-regmap-divider.h"
- #include "clk-regmap-mux.h"
- #include "common.h"
- #include "gdsc.h"
- #include "reset.h"
- enum {
- P_BI_TCXO,
- P_GPLL0_OUT_EVEN,
- P_GPLL0_OUT_MAIN,
- P_PCIE_PIPE_CLK,
- P_SLEEP_CLK,
- P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
- };
- static struct clk_alpha_pll gpll0 = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
- .clkr = {
- .enable_reg = 0x6d000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gpll0",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gpll0_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gpll0_out_even = {
- .offset = 0x0,
- .post_div_shift = 10,
- .post_div_table = post_div_table_gpll0_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll0_out_even",
- .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
- },
- };
- static const struct parent_map gcc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_0[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_even.clkr.hw },
- };
- static const struct clk_parent_data gcc_parent_data_0_ao[] = {
- { .fw_name = "bi_tcxo_ao" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_MAIN, 1 },
- { P_SLEEP_CLK, 5 },
- { P_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_2[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .fw_name = "sleep_clk" },
- { .hw = &gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_SLEEP_CLK, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_3[] = {
- { .fw_name = "bi_tcxo" },
- { .fw_name = "sleep_clk" },
- };
- static const struct parent_map gcc_parent_map_4[] = {
- { P_BI_TCXO, 2 },
- };
- static const struct parent_map gcc_parent_map_5[] = {
- { P_PCIE_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_5[] = {
- { .fw_name = "pcie_pipe_clk"},
- { .fw_name = "bi_tcxo"},
- };
- static const struct parent_map gcc_parent_map_6[] = {
- { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_6[] = {
- { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk"},
- { .fw_name = "bi_tcxo"},
- };
- static struct clk_regmap_mux gcc_pcie_aux_clk_src = {
- .reg = 0x43060,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_4,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_aux_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_pcie_pipe_clk_src = {
- .reg = 0x43044,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_5,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_pipe_clk_src",
- .parent_data = gcc_parent_data_5,
- .num_parents = 2,
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb3_phy_pipe_clk_src = {
- .reg = 0x1706c,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_6,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_phy_pipe_clk_src",
- .parent_data = gcc_parent_data_6,
- .num_parents = 2,
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_gcc_blsp1_qup1_i2c_apps_clk_src[] = {
- F(9600000, P_BI_TCXO, 2, 0, 0),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_blsp1_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0x1c024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_blsp1_qup1_spi_apps_clk_src[] = {
- F(960000, P_BI_TCXO, 10, 1, 2),
- F(4800000, P_BI_TCXO, 4, 0, 0),
- F(9600000, P_BI_TCXO, 2, 0, 0),
- F(15000000, P_GPLL0_OUT_EVEN, 5, 1, 4),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(24000000, P_GPLL0_OUT_MAIN, 12.5, 1, 2),
- F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
- F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_blsp1_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0x1c00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_spi_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0x1e024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0x1e00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_spi_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0x20024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0x2000c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_spi_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_qup4_i2c_apps_clk_src = {
- .cmd_rcgr = 0x22024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_qup4_spi_apps_clk_src = {
- .cmd_rcgr = 0x2200c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_spi_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_blsp1_uart1_apps_clk_src[] = {
- F(3686400, P_GPLL0_OUT_EVEN, 1, 192, 15625),
- F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(9600000, P_BI_TCXO, 2, 0, 0),
- F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(16000000, P_GPLL0_OUT_EVEN, 1, 4, 75),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(19354839, P_GPLL0_OUT_MAIN, 15.5, 1, 2),
- F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
- F(20689655, P_GPLL0_OUT_MAIN, 14.5, 1, 2),
- F(21428571, P_GPLL0_OUT_MAIN, 14, 1, 2),
- F(22222222, P_GPLL0_OUT_MAIN, 13.5, 1, 2),
- F(23076923, P_GPLL0_OUT_MAIN, 13, 1, 2),
- F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
- F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
- F(26086957, P_GPLL0_OUT_MAIN, 11.5, 1, 2),
- F(27272727, P_GPLL0_OUT_MAIN, 11, 1, 2),
- F(28571429, P_GPLL0_OUT_MAIN, 10.5, 1, 2),
- F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
- F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
- F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
- F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
- F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
- F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
- F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
- F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_blsp1_uart1_apps_clk_src = {
- .cmd_rcgr = 0x1d00c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart1_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_uart2_apps_clk_src = {
- .cmd_rcgr = 0x1f00c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart2_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_uart3_apps_clk_src = {
- .cmd_rcgr = 0x2100c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart3_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_blsp1_uart4_apps_clk_src = {
- .cmd_rcgr = 0x2300c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart4_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
- .cmd_rcgr = 0x3000c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_cpuss_ahb_clk_src",
- .parent_data = gcc_parent_data_0_ao,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_gp1_clk_src = {
- .cmd_rcgr = 0x37004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_gp1_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = 4,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_gp2_clk_src = {
- .cmd_rcgr = 0x38004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_gp2_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = 4,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_gp3_clk_src = {
- .cmd_rcgr = 0x39004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_gp3_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = 4,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_aux_phy_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_aux_phy_clk_src = {
- .cmd_rcgr = 0x43048,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_pcie_aux_phy_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_aux_phy_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = 2,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_rchng_phy_clk_src[] = {
- F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_rchng_phy_clk_src = {
- .cmd_rcgr = 0x43064,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_pcie_rchng_phy_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_rchng_phy_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = 4,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pdm2_clk_src = {
- .cmd_rcgr = 0x24010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pdm2_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_pdm2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
- F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
- F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
- F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
- .cmd_rcgr = 0x1a010,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb30_master_clk_src[] = {
- F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb30_master_clk_src = {
- .cmd_rcgr = 0x17030,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_master_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_master_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_mock_utmi_clk_src = {
- .cmd_rcgr = 0x17048,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_aux_phy_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = 3,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb3_phy_aux_clk_src[] = {
- F(1000000, P_BI_TCXO, 1, 5, 96),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb3_phy_aux_clk_src = {
- .cmd_rcgr = 0x17070,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_usb3_phy_aux_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_phy_aux_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = 2,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = {
- .reg = 0x30024,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gcc_cpuss_ahb_postdiv_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_cpuss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_usb30_mock_utmi_postdiv_clk_src = {
- .reg = 0x17060,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gcc_usb30_mock_utmi_postdiv_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_branch gcc_ahb_pcie_link_clk = {
- .halt_reg = 0x2e004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2e004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ahb_pcie_link_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_ahb_clk = {
- .halt_reg = 0x1b004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x6d008,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
- .halt_reg = 0x1c008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1c008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
- .halt_reg = 0x1c004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1c004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
- .halt_reg = 0x1e008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1e008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
- .halt_reg = 0x1e004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1e004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
- .halt_reg = 0x20008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x20008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
- .halt_reg = 0x20004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x20004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
- .halt_reg = 0x22008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x22008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup4_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
- .halt_reg = 0x22004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x22004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_qup4_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_sleep_clk = {
- .halt_reg = 0x1b00c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x6d008,
- .enable_mask = BIT(15),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart1_apps_clk = {
- .halt_reg = 0x1d004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1d004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart1_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart2_apps_clk = {
- .halt_reg = 0x1f004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1f004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart2_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart3_apps_clk = {
- .halt_reg = 0x21004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x21004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart3_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_uart3_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart4_apps_clk = {
- .halt_reg = 0x23004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x23004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart4_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_blsp1_uart4_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x27004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x27004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d008,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_boot_rom_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x37000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x37000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x38000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x38000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x39000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_clkref_en = {
- .halt_reg = 0x88004,
- /*
- * The clock controller does not handle the status bit for
- * the clocks with gdscs(powerdomains) in hw controlled mode
- * and hence avoid checking for the status bit of those clocks
- * by setting the BRANCH_HALT_DELAY flag
- */
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x88004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_0_clkref_en",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_aux_clk = {
- .halt_reg = 0x43034,
- /*
- * The clock controller does not handle the status bit for
- * the clocks with gdscs(powerdomains) in hw controlled mode
- * and hence avoid checking for the status bit of those clocks
- * by setting the BRANCH_HALT_DELAY flag
- */
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x43034,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_cfg_ahb_clk = {
- .halt_reg = 0x4302c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x4302c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_mstr_axi_clk = {
- .halt_reg = 0x43024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x43024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_pipe_clk = {
- .halt_reg = 0x4303c,
- /*
- * The clock controller does not handle the status bit for
- * the clocks with gdscs(powerdomains) in hw controlled mode
- * and hence avoid checking for the status bit of those clocks
- * by setting the BRANCH_HALT_DELAY flag
- */
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x4303c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_pipe_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_rchng_phy_clk = {
- .halt_reg = 0x43030,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x43030,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_rchng_phy_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_rchng_phy_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_sleep_clk = {
- .halt_reg = 0x43038,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x43038,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_sleep_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_aux_phy_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_slv_axi_clk = {
- .halt_reg = 0x4301c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x4301c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_slv_q2a_axi_clk = {
- .halt_reg = 0x43018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x43018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6d010,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pcie_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x2400c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2400c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pdm2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x24004,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x24004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x24004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_xo4_clk = {
- .halt_reg = 0x24008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x24008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm_xo4_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_rx1_usb2_clkref_en = {
- .halt_reg = 0x88008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x88008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_rx1_usb2_clkref_en",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ahb_clk = {
- .halt_reg = 0x1a00c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a00c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_apps_clk = {
- .halt_reg = 0x1a004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_sdcc1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_master_clk = {
- .halt_reg = 0x17018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_master_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_mock_utmi_clk = {
- .halt_reg = 0x1702c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1702c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_mock_utmi_postdiv_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_mstr_axi_clk = {
- .halt_reg = 0x17020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_sleep_clk = {
- .halt_reg = 0x17028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_slv_ahb_clk = {
- .halt_reg = 0x17024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_slv_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_phy_aux_clk = {
- .halt_reg = 0x17064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17064,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb3_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc usb30_gdsc = {
- .gdscr = 0x17004,
- .pd = {
- .name = "usb30_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc pcie_gdsc = {
- .gdscr = 0x43004,
- .pd = {
- .name = "pcie_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct clk_branch gcc_usb3_phy_pipe_clk = {
- .halt_reg = 0x17068,
- /*
- * The clock controller does not handle the status bit for
- * the clocks with gdscs(powerdomains) in hw controlled mode
- * and hence avoid checking for the status bit of those clocks
- * by setting the BRANCH_HALT_DELAY flag
- */
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x17068,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x17068,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_phy_pipe_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb3_phy_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_clkref_en = {
- .halt_reg = 0x88000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x88000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_prim_clkref_en",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
- .halt_reg = 0x19008,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x19008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x19008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb_phy_cfg_ahb2phy_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_xo_div4_clk = {
- .halt_reg = 0x2e010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2e010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_xo_div4_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_xo_pcie_link_clk = {
- .halt_reg = 0x2e008,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x2e008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2e008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_xo_pcie_link_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_regmap *gcc_sdx65_clocks[] = {
- [GCC_AHB_PCIE_LINK_CLK] = &gcc_ahb_pcie_link_clk.clkr,
- [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
- [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup1_i2c_apps_clk_src.clkr,
- [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup1_spi_apps_clk_src.clkr,
- [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup2_i2c_apps_clk_src.clkr,
- [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup2_spi_apps_clk_src.clkr,
- [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup3_i2c_apps_clk_src.clkr,
- [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup3_spi_apps_clk_src.clkr,
- [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] = &gcc_blsp1_qup4_i2c_apps_clk_src.clkr,
- [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup4_spi_apps_clk_src.clkr,
- [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
- [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
- [GCC_BLSP1_UART1_APPS_CLK_SRC] = &gcc_blsp1_uart1_apps_clk_src.clkr,
- [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
- [GCC_BLSP1_UART2_APPS_CLK_SRC] = &gcc_blsp1_uart2_apps_clk_src.clkr,
- [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
- [GCC_BLSP1_UART3_APPS_CLK_SRC] = &gcc_blsp1_uart3_apps_clk_src.clkr,
- [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
- [GCC_BLSP1_UART4_APPS_CLK_SRC] = &gcc_blsp1_uart4_apps_clk_src.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
- [GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
- [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr,
- [GCC_PCIE_AUX_CLK] = &gcc_pcie_aux_clk.clkr,
- [GCC_PCIE_AUX_CLK_SRC] = &gcc_pcie_aux_clk_src.clkr,
- [GCC_PCIE_AUX_PHY_CLK_SRC] = &gcc_pcie_aux_phy_clk_src.clkr,
- [GCC_PCIE_CFG_AHB_CLK] = &gcc_pcie_cfg_ahb_clk.clkr,
- [GCC_PCIE_MSTR_AXI_CLK] = &gcc_pcie_mstr_axi_clk.clkr,
- [GCC_PCIE_PIPE_CLK] = &gcc_pcie_pipe_clk.clkr,
- [GCC_PCIE_PIPE_CLK_SRC] = &gcc_pcie_pipe_clk_src.clkr,
- [GCC_PCIE_RCHNG_PHY_CLK] = &gcc_pcie_rchng_phy_clk.clkr,
- [GCC_PCIE_RCHNG_PHY_CLK_SRC] = &gcc_pcie_rchng_phy_clk_src.clkr,
- [GCC_PCIE_SLEEP_CLK] = &gcc_pcie_sleep_clk.clkr,
- [GCC_PCIE_SLV_AXI_CLK] = &gcc_pcie_slv_axi_clk.clkr,
- [GCC_PCIE_SLV_Q2A_AXI_CLK] = &gcc_pcie_slv_q2a_axi_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
- [GCC_RX1_USB2_CLKREF_EN] = &gcc_rx1_usb2_clkref_en.clkr,
- [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
- [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
- [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
- [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
- [GCC_USB30_MASTER_CLK_SRC] = &gcc_usb30_master_clk_src.clkr,
- [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
- [GCC_USB30_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mock_utmi_clk_src.clkr,
- [GCC_USB30_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_mock_utmi_postdiv_clk_src.clkr,
- [GCC_USB30_MSTR_AXI_CLK] = &gcc_usb30_mstr_axi_clk.clkr,
- [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
- [GCC_USB30_SLV_AHB_CLK] = &gcc_usb30_slv_ahb_clk.clkr,
- [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
- [GCC_USB3_PHY_AUX_CLK_SRC] = &gcc_usb3_phy_aux_clk_src.clkr,
- [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
- [GCC_USB3_PHY_PIPE_CLK_SRC] = &gcc_usb3_phy_pipe_clk_src.clkr,
- [GCC_USB3_PRIM_CLKREF_EN] = &gcc_usb3_prim_clkref_en.clkr,
- [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
- [GCC_XO_DIV4_CLK] = &gcc_xo_div4_clk.clkr,
- [GCC_XO_PCIE_LINK_CLK] = &gcc_xo_pcie_link_clk.clkr,
- [GPLL0] = &gpll0.clkr,
- [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
- };
- static const struct qcom_reset_map gcc_sdx65_resets[] = {
- [GCC_BLSP1_QUP1_BCR] = { 0x1c000 },
- [GCC_BLSP1_QUP2_BCR] = { 0x1e000 },
- [GCC_BLSP1_QUP3_BCR] = { 0x20000 },
- [GCC_BLSP1_QUP4_BCR] = { 0x22000 },
- [GCC_BLSP1_UART1_BCR] = { 0x1d000 },
- [GCC_BLSP1_UART2_BCR] = { 0x1f000 },
- [GCC_BLSP1_UART3_BCR] = { 0x21000 },
- [GCC_BLSP1_UART4_BCR] = { 0x23000 },
- [GCC_PCIE_BCR] = { 0x43000 },
- [GCC_PCIE_LINK_DOWN_BCR] = { 0x77000 },
- [GCC_PCIE_NOCSR_COM_PHY_BCR] = { 0x78008 },
- [GCC_PCIE_PHY_BCR] = { 0x44000 },
- [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x78000 },
- [GCC_PCIE_PHY_COM_BCR] = { 0x78004 },
- [GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x7800c },
- [GCC_PDM_BCR] = { 0x24000 },
- [GCC_QUSB2PHY_BCR] = { 0x19000 },
- [GCC_SDCC1_BCR] = { 0x1a000 },
- [GCC_TCSR_PCIE_BCR] = { 0x57000 },
- [GCC_USB30_BCR] = { 0x17000 },
- [GCC_USB3_PHY_BCR] = { 0x18000 },
- [GCC_USB3PHY_PHY_BCR] = { 0x18004 },
- [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x19004 },
- };
- static struct gdsc *gcc_sdx65_gdscs[] = {
- [USB30_GDSC] = &usb30_gdsc,
- [PCIE_GDSC] = &pcie_gdsc,
- };
- static const struct regmap_config gcc_sdx65_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x1f101c,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_sdx65_desc = {
- .config = &gcc_sdx65_regmap_config,
- .clks = gcc_sdx65_clocks,
- .num_clks = ARRAY_SIZE(gcc_sdx65_clocks),
- .resets = gcc_sdx65_resets,
- .num_resets = ARRAY_SIZE(gcc_sdx65_resets),
- .gdscs = gcc_sdx65_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_sdx65_gdscs),
- };
- static const struct of_device_id gcc_sdx65_match_table[] = {
- { .compatible = "qcom,gcc-sdx65" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_sdx65_match_table);
- static int gcc_sdx65_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- regmap = qcom_cc_map(pdev, &gcc_sdx65_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- /* Keep some clocks always-on */
- qcom_branch_set_clk_en(regmap, 0x6d008); /* GCC_SYS_NOC_CPUSS_AHB_CLK */
- regmap_update_bits(regmap, 0x6d008, BIT(21), BIT(21)); /* GCC_CPUSS_AHB_CLK */
- regmap_update_bits(regmap, 0x6d008, BIT(22), BIT(22)); /* GCC_CPUSS_GNOC_CLK */
- return qcom_cc_really_probe(&pdev->dev, &gcc_sdx65_desc, regmap);
- }
- static struct platform_driver gcc_sdx65_driver = {
- .probe = gcc_sdx65_probe,
- .driver = {
- .name = "gcc-sdx65",
- .of_match_table = gcc_sdx65_match_table,
- },
- };
- static int __init gcc_sdx65_init(void)
- {
- return platform_driver_register(&gcc_sdx65_driver);
- }
- subsys_initcall(gcc_sdx65_init);
- static void __exit gcc_sdx65_exit(void)
- {
- platform_driver_unregister(&gcc_sdx65_driver);
- }
- module_exit(gcc_sdx65_exit);
- MODULE_DESCRIPTION("QTI GCC SDX65 Driver");
- MODULE_LICENSE("GPL v2");
|