gcc-sdx75.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,sdx75-gcc.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap.h"
  15. #include "clk-regmap-divider.h"
  16. #include "clk-regmap-mux.h"
  17. #include "clk-regmap-phy-mux.h"
  18. #include "gdsc.h"
  19. #include "reset.h"
  20. enum {
  21. DT_BI_TCXO,
  22. DT_SLEEP_CLK,
  23. DT_EMAC0_SGMIIPHY_MAC_RCLK,
  24. DT_EMAC0_SGMIIPHY_MAC_TCLK,
  25. DT_EMAC0_SGMIIPHY_RCLK,
  26. DT_EMAC0_SGMIIPHY_TCLK,
  27. DT_EMAC1_SGMIIPHY_MAC_RCLK,
  28. DT_EMAC1_SGMIIPHY_MAC_TCLK,
  29. DT_EMAC1_SGMIIPHY_RCLK,
  30. DT_EMAC1_SGMIIPHY_TCLK,
  31. DT_PCIE20_PHY_AUX_CLK,
  32. DT_PCIE_1_PIPE_CLK,
  33. DT_PCIE_2_PIPE_CLK,
  34. DT_PCIE_PIPE_CLK,
  35. DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  36. };
  37. enum {
  38. P_BI_TCXO,
  39. P_EMAC0_SGMIIPHY_MAC_RCLK,
  40. P_EMAC0_SGMIIPHY_MAC_TCLK,
  41. P_EMAC0_SGMIIPHY_RCLK,
  42. P_EMAC0_SGMIIPHY_TCLK,
  43. P_EMAC1_SGMIIPHY_MAC_RCLK,
  44. P_EMAC1_SGMIIPHY_MAC_TCLK,
  45. P_EMAC1_SGMIIPHY_RCLK,
  46. P_EMAC1_SGMIIPHY_TCLK,
  47. P_GPLL0_OUT_EVEN,
  48. P_GPLL0_OUT_MAIN,
  49. P_GPLL4_OUT_MAIN,
  50. P_GPLL5_OUT_MAIN,
  51. P_GPLL6_OUT_MAIN,
  52. P_GPLL8_OUT_MAIN,
  53. P_PCIE20_PHY_AUX_CLK,
  54. P_PCIE_1_PIPE_CLK,
  55. P_PCIE_2_PIPE_CLK,
  56. P_PCIE_PIPE_CLK,
  57. P_SLEEP_CLK,
  58. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  59. };
  60. static struct clk_alpha_pll gpll0 = {
  61. .offset = 0x0,
  62. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  63. .clkr = {
  64. .enable_reg = 0x7d000,
  65. .enable_mask = BIT(0),
  66. .hw.init = &(const struct clk_init_data) {
  67. .name = "gpll0",
  68. .parent_data = &(const struct clk_parent_data) {
  69. .index = DT_BI_TCXO,
  70. },
  71. .num_parents = 1,
  72. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  73. },
  74. },
  75. };
  76. static const struct clk_div_table post_div_table_gpll0_out_even[] = {
  77. { 0x1, 2 },
  78. { }
  79. };
  80. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  81. .offset = 0x0,
  82. .post_div_shift = 10,
  83. .post_div_table = post_div_table_gpll0_out_even,
  84. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
  85. .width = 4,
  86. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  87. .clkr.hw.init = &(const struct clk_init_data) {
  88. .name = "gpll0_out_even",
  89. .parent_hws = (const struct clk_hw*[]) {
  90. &gpll0.clkr.hw,
  91. },
  92. .num_parents = 1,
  93. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  94. },
  95. };
  96. static struct clk_alpha_pll gpll4 = {
  97. .offset = 0x4000,
  98. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  99. .clkr = {
  100. .enable_reg = 0x7d000,
  101. .enable_mask = BIT(4),
  102. .hw.init = &(const struct clk_init_data) {
  103. .name = "gpll4",
  104. .parent_data = &(const struct clk_parent_data) {
  105. .index = DT_BI_TCXO,
  106. },
  107. .num_parents = 1,
  108. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  109. },
  110. },
  111. };
  112. static struct clk_alpha_pll gpll5 = {
  113. .offset = 0x5000,
  114. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  115. .clkr = {
  116. .enable_reg = 0x7d000,
  117. .enable_mask = BIT(5),
  118. .hw.init = &(const struct clk_init_data) {
  119. .name = "gpll5",
  120. .parent_data = &(const struct clk_parent_data) {
  121. .index = DT_BI_TCXO,
  122. },
  123. .num_parents = 1,
  124. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  125. },
  126. },
  127. };
  128. static struct clk_alpha_pll gpll6 = {
  129. .offset = 0x6000,
  130. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  131. .clkr = {
  132. .enable_reg = 0x7d000,
  133. .enable_mask = BIT(6),
  134. .hw.init = &(const struct clk_init_data) {
  135. .name = "gpll6",
  136. .parent_data = &(const struct clk_parent_data) {
  137. .index = DT_BI_TCXO,
  138. },
  139. .num_parents = 1,
  140. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  141. },
  142. },
  143. };
  144. static struct clk_alpha_pll gpll8 = {
  145. .offset = 0x8000,
  146. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  147. .clkr = {
  148. .enable_reg = 0x7d000,
  149. .enable_mask = BIT(8),
  150. .hw.init = &(const struct clk_init_data) {
  151. .name = "gpll8",
  152. .parent_data = &(const struct clk_parent_data) {
  153. .index = DT_BI_TCXO,
  154. },
  155. .num_parents = 1,
  156. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  157. },
  158. },
  159. };
  160. static const struct parent_map gcc_parent_map_0[] = {
  161. { P_BI_TCXO, 0 },
  162. { P_GPLL0_OUT_MAIN, 1 },
  163. { P_GPLL0_OUT_EVEN, 6 },
  164. };
  165. static const struct clk_parent_data gcc_parent_data_0[] = {
  166. { .index = DT_BI_TCXO },
  167. { .hw = &gpll0.clkr.hw },
  168. { .hw = &gpll0_out_even.clkr.hw },
  169. };
  170. static const struct parent_map gcc_parent_map_1[] = {
  171. { P_BI_TCXO, 0 },
  172. { P_GPLL0_OUT_MAIN, 1 },
  173. { P_GPLL4_OUT_MAIN, 2 },
  174. { P_GPLL5_OUT_MAIN, 5 },
  175. { P_GPLL0_OUT_EVEN, 6 },
  176. };
  177. static const struct clk_parent_data gcc_parent_data_1[] = {
  178. { .index = DT_BI_TCXO },
  179. { .hw = &gpll0.clkr.hw },
  180. { .hw = &gpll4.clkr.hw },
  181. { .hw = &gpll5.clkr.hw },
  182. { .hw = &gpll0_out_even.clkr.hw },
  183. };
  184. static const struct parent_map gcc_parent_map_2[] = {
  185. { P_BI_TCXO, 0 },
  186. { P_GPLL0_OUT_MAIN, 1 },
  187. { P_SLEEP_CLK, 5 },
  188. { P_GPLL0_OUT_EVEN, 6 },
  189. };
  190. static const struct clk_parent_data gcc_parent_data_2[] = {
  191. { .index = DT_BI_TCXO },
  192. { .hw = &gpll0.clkr.hw },
  193. { .index = DT_SLEEP_CLK },
  194. { .hw = &gpll0_out_even.clkr.hw },
  195. };
  196. static const struct parent_map gcc_parent_map_3[] = {
  197. { P_BI_TCXO, 0 },
  198. { P_SLEEP_CLK, 5 },
  199. };
  200. static const struct clk_parent_data gcc_parent_data_3[] = {
  201. { .index = DT_BI_TCXO },
  202. { .index = DT_SLEEP_CLK },
  203. };
  204. static const struct parent_map gcc_parent_map_4[] = {
  205. { P_BI_TCXO, 0 },
  206. { P_GPLL0_OUT_MAIN, 1 },
  207. { P_SLEEP_CLK, 5 },
  208. };
  209. static const struct clk_parent_data gcc_parent_data_4[] = {
  210. { .index = DT_BI_TCXO },
  211. { .hw = &gpll0.clkr.hw },
  212. { .index = DT_SLEEP_CLK },
  213. };
  214. static const struct parent_map gcc_parent_map_5[] = {
  215. { P_EMAC0_SGMIIPHY_RCLK, 0 },
  216. { P_BI_TCXO, 2 },
  217. };
  218. static const struct clk_parent_data gcc_parent_data_5[] = {
  219. { .index = DT_EMAC0_SGMIIPHY_RCLK },
  220. { .index = DT_BI_TCXO },
  221. };
  222. static const struct parent_map gcc_parent_map_6[] = {
  223. { P_EMAC0_SGMIIPHY_TCLK, 0 },
  224. { P_BI_TCXO, 2 },
  225. };
  226. static const struct clk_parent_data gcc_parent_data_6[] = {
  227. { .index = DT_EMAC0_SGMIIPHY_TCLK },
  228. { .index = DT_BI_TCXO },
  229. };
  230. static const struct parent_map gcc_parent_map_7[] = {
  231. { P_EMAC0_SGMIIPHY_MAC_RCLK, 0 },
  232. { P_BI_TCXO, 2 },
  233. };
  234. static const struct clk_parent_data gcc_parent_data_7[] = {
  235. { .index = DT_EMAC0_SGMIIPHY_MAC_RCLK },
  236. { .index = DT_BI_TCXO },
  237. };
  238. static const struct parent_map gcc_parent_map_8[] = {
  239. { P_EMAC0_SGMIIPHY_MAC_TCLK, 0 },
  240. { P_BI_TCXO, 2 },
  241. };
  242. static const struct clk_parent_data gcc_parent_data_8[] = {
  243. { .index = DT_EMAC0_SGMIIPHY_MAC_TCLK },
  244. { .index = DT_BI_TCXO },
  245. };
  246. static const struct parent_map gcc_parent_map_9[] = {
  247. { P_EMAC1_SGMIIPHY_RCLK, 0 },
  248. { P_BI_TCXO, 2 },
  249. };
  250. static const struct clk_parent_data gcc_parent_data_9[] = {
  251. { .index = DT_EMAC1_SGMIIPHY_RCLK },
  252. { .index = DT_BI_TCXO },
  253. };
  254. static const struct parent_map gcc_parent_map_10[] = {
  255. { P_EMAC1_SGMIIPHY_TCLK, 0 },
  256. { P_BI_TCXO, 2 },
  257. };
  258. static const struct clk_parent_data gcc_parent_data_10[] = {
  259. { .index = DT_EMAC1_SGMIIPHY_TCLK },
  260. { .index = DT_BI_TCXO },
  261. };
  262. static const struct parent_map gcc_parent_map_11[] = {
  263. { P_EMAC1_SGMIIPHY_MAC_RCLK, 0 },
  264. { P_BI_TCXO, 2 },
  265. };
  266. static const struct clk_parent_data gcc_parent_data_11[] = {
  267. { .index = DT_EMAC1_SGMIIPHY_MAC_RCLK },
  268. { .index = DT_BI_TCXO },
  269. };
  270. static const struct parent_map gcc_parent_map_12[] = {
  271. { P_EMAC1_SGMIIPHY_MAC_TCLK, 0 },
  272. { P_BI_TCXO, 2 },
  273. };
  274. static const struct clk_parent_data gcc_parent_data_12[] = {
  275. { .index = DT_EMAC1_SGMIIPHY_MAC_TCLK },
  276. { .index = DT_BI_TCXO },
  277. };
  278. static const struct parent_map gcc_parent_map_15[] = {
  279. { P_PCIE20_PHY_AUX_CLK, 0 },
  280. { P_BI_TCXO, 2 },
  281. };
  282. static const struct clk_parent_data gcc_parent_data_15[] = {
  283. { .index = DT_PCIE20_PHY_AUX_CLK },
  284. { .index = DT_BI_TCXO },
  285. };
  286. static const struct parent_map gcc_parent_map_17[] = {
  287. { P_BI_TCXO, 0 },
  288. { P_GPLL0_OUT_MAIN, 1 },
  289. { P_GPLL6_OUT_MAIN, 2 },
  290. { P_GPLL0_OUT_EVEN, 6 },
  291. };
  292. static const struct clk_parent_data gcc_parent_data_17[] = {
  293. { .index = DT_BI_TCXO },
  294. { .hw = &gpll0.clkr.hw },
  295. { .hw = &gpll6.clkr.hw },
  296. { .hw = &gpll0_out_even.clkr.hw },
  297. };
  298. static const struct parent_map gcc_parent_map_18[] = {
  299. { P_BI_TCXO, 0 },
  300. { P_GPLL0_OUT_MAIN, 1 },
  301. { P_GPLL8_OUT_MAIN, 2 },
  302. { P_GPLL0_OUT_EVEN, 6 },
  303. };
  304. static const struct clk_parent_data gcc_parent_data_18[] = {
  305. { .index = DT_BI_TCXO },
  306. { .hw = &gpll0.clkr.hw },
  307. { .hw = &gpll8.clkr.hw },
  308. { .hw = &gpll0_out_even.clkr.hw },
  309. };
  310. static const struct parent_map gcc_parent_map_19[] = {
  311. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  312. { P_BI_TCXO, 2 },
  313. };
  314. static const struct clk_parent_data gcc_parent_data_19[] = {
  315. { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK },
  316. { .index = DT_BI_TCXO },
  317. };
  318. static struct clk_regmap_mux gcc_emac0_cc_sgmiiphy_rx_clk_src = {
  319. .reg = 0x71060,
  320. .shift = 0,
  321. .width = 2,
  322. .parent_map = gcc_parent_map_5,
  323. .clkr = {
  324. .hw.init = &(const struct clk_init_data) {
  325. .name = "gcc_emac0_cc_sgmiiphy_rx_clk_src",
  326. .parent_data = gcc_parent_data_5,
  327. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  328. .ops = &clk_regmap_mux_closest_ops,
  329. },
  330. },
  331. };
  332. static struct clk_regmap_mux gcc_emac0_cc_sgmiiphy_tx_clk_src = {
  333. .reg = 0x71058,
  334. .shift = 0,
  335. .width = 2,
  336. .parent_map = gcc_parent_map_6,
  337. .clkr = {
  338. .hw.init = &(const struct clk_init_data) {
  339. .name = "gcc_emac0_cc_sgmiiphy_tx_clk_src",
  340. .parent_data = gcc_parent_data_6,
  341. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  342. .ops = &clk_regmap_mux_closest_ops,
  343. },
  344. },
  345. };
  346. static struct clk_regmap_mux gcc_emac0_sgmiiphy_mac_rclk_src = {
  347. .reg = 0x71098,
  348. .shift = 0,
  349. .width = 2,
  350. .parent_map = gcc_parent_map_7,
  351. .clkr = {
  352. .hw.init = &(const struct clk_init_data) {
  353. .name = "gcc_emac0_sgmiiphy_mac_rclk_src",
  354. .parent_data = gcc_parent_data_7,
  355. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  356. .ops = &clk_regmap_mux_closest_ops,
  357. },
  358. },
  359. };
  360. static struct clk_regmap_mux gcc_emac0_sgmiiphy_mac_tclk_src = {
  361. .reg = 0x71094,
  362. .shift = 0,
  363. .width = 2,
  364. .parent_map = gcc_parent_map_8,
  365. .clkr = {
  366. .hw.init = &(const struct clk_init_data) {
  367. .name = "gcc_emac0_sgmiiphy_mac_tclk_src",
  368. .parent_data = gcc_parent_data_8,
  369. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  370. .ops = &clk_regmap_mux_closest_ops,
  371. },
  372. },
  373. };
  374. static struct clk_regmap_mux gcc_emac1_cc_sgmiiphy_rx_clk_src = {
  375. .reg = 0x72060,
  376. .shift = 0,
  377. .width = 2,
  378. .parent_map = gcc_parent_map_9,
  379. .clkr = {
  380. .hw.init = &(const struct clk_init_data) {
  381. .name = "gcc_emac1_cc_sgmiiphy_rx_clk_src",
  382. .parent_data = gcc_parent_data_9,
  383. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  384. .ops = &clk_regmap_mux_closest_ops,
  385. },
  386. },
  387. };
  388. static struct clk_regmap_mux gcc_emac1_cc_sgmiiphy_tx_clk_src = {
  389. .reg = 0x72058,
  390. .shift = 0,
  391. .width = 2,
  392. .parent_map = gcc_parent_map_10,
  393. .clkr = {
  394. .hw.init = &(const struct clk_init_data) {
  395. .name = "gcc_emac1_cc_sgmiiphy_tx_clk_src",
  396. .parent_data = gcc_parent_data_10,
  397. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  398. .ops = &clk_regmap_mux_closest_ops,
  399. },
  400. },
  401. };
  402. static struct clk_regmap_mux gcc_emac1_sgmiiphy_mac_rclk_src = {
  403. .reg = 0x72098,
  404. .shift = 0,
  405. .width = 2,
  406. .parent_map = gcc_parent_map_11,
  407. .clkr = {
  408. .hw.init = &(const struct clk_init_data) {
  409. .name = "gcc_emac1_sgmiiphy_mac_rclk_src",
  410. .parent_data = gcc_parent_data_11,
  411. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  412. .ops = &clk_regmap_mux_closest_ops,
  413. },
  414. },
  415. };
  416. static struct clk_regmap_mux gcc_emac1_sgmiiphy_mac_tclk_src = {
  417. .reg = 0x72094,
  418. .shift = 0,
  419. .width = 2,
  420. .parent_map = gcc_parent_map_12,
  421. .clkr = {
  422. .hw.init = &(const struct clk_init_data) {
  423. .name = "gcc_emac1_sgmiiphy_mac_tclk_src",
  424. .parent_data = gcc_parent_data_12,
  425. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  426. .ops = &clk_regmap_mux_closest_ops,
  427. },
  428. },
  429. };
  430. static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
  431. .reg = 0x67084,
  432. .clkr = {
  433. .hw.init = &(const struct clk_init_data) {
  434. .name = "gcc_pcie_1_pipe_clk_src",
  435. .parent_data = &(const struct clk_parent_data) {
  436. .index = DT_PCIE_1_PIPE_CLK,
  437. },
  438. .num_parents = 1,
  439. .ops = &clk_regmap_phy_mux_ops,
  440. },
  441. },
  442. };
  443. static struct clk_regmap_phy_mux gcc_pcie_2_pipe_clk_src = {
  444. .reg = 0x68050,
  445. .clkr = {
  446. .hw.init = &(const struct clk_init_data) {
  447. .name = "gcc_pcie_2_pipe_clk_src",
  448. .parent_data = &(const struct clk_parent_data) {
  449. .index = DT_PCIE_2_PIPE_CLK,
  450. },
  451. .num_parents = 1,
  452. .ops = &clk_regmap_phy_mux_ops,
  453. },
  454. },
  455. };
  456. static struct clk_regmap_mux gcc_pcie_aux_clk_src = {
  457. .reg = 0x53074,
  458. .shift = 0,
  459. .width = 2,
  460. .parent_map = gcc_parent_map_15,
  461. .clkr = {
  462. .hw.init = &(const struct clk_init_data) {
  463. .name = "gcc_pcie_aux_clk_src",
  464. .parent_data = gcc_parent_data_15,
  465. .num_parents = ARRAY_SIZE(gcc_parent_data_15),
  466. .ops = &clk_regmap_mux_closest_ops,
  467. },
  468. },
  469. };
  470. static struct clk_regmap_phy_mux gcc_pcie_pipe_clk_src = {
  471. .reg = 0x53058,
  472. .clkr = {
  473. .hw.init = &(const struct clk_init_data) {
  474. .name = "gcc_pcie_pipe_clk_src",
  475. .parent_data = &(const struct clk_parent_data) {
  476. .index = DT_PCIE_PIPE_CLK,
  477. },
  478. .num_parents = 1,
  479. .ops = &clk_regmap_phy_mux_ops,
  480. },
  481. },
  482. };
  483. static struct clk_regmap_mux gcc_usb3_phy_pipe_clk_src = {
  484. .reg = 0x27070,
  485. .shift = 0,
  486. .width = 2,
  487. .parent_map = gcc_parent_map_19,
  488. .clkr = {
  489. .hw.init = &(const struct clk_init_data) {
  490. .name = "gcc_usb3_phy_pipe_clk_src",
  491. .parent_data = gcc_parent_data_19,
  492. .num_parents = ARRAY_SIZE(gcc_parent_data_19),
  493. .ops = &clk_regmap_mux_closest_ops,
  494. },
  495. },
  496. };
  497. static const struct freq_tbl ftbl_gcc_eee_emac0_clk_src[] = {
  498. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  499. { }
  500. };
  501. static struct clk_rcg2 gcc_eee_emac0_clk_src = {
  502. .cmd_rcgr = 0x710b0,
  503. .mnd_width = 16,
  504. .hid_width = 5,
  505. .parent_map = gcc_parent_map_2,
  506. .freq_tbl = ftbl_gcc_eee_emac0_clk_src,
  507. .clkr.hw.init = &(const struct clk_init_data) {
  508. .name = "gcc_eee_emac0_clk_src",
  509. .parent_data = gcc_parent_data_2,
  510. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  511. .ops = &clk_rcg2_shared_ops,
  512. },
  513. };
  514. static struct clk_rcg2 gcc_eee_emac1_clk_src = {
  515. .cmd_rcgr = 0x720b0,
  516. .mnd_width = 16,
  517. .hid_width = 5,
  518. .parent_map = gcc_parent_map_2,
  519. .freq_tbl = ftbl_gcc_eee_emac0_clk_src,
  520. .clkr.hw.init = &(const struct clk_init_data) {
  521. .name = "gcc_eee_emac1_clk_src",
  522. .parent_data = gcc_parent_data_2,
  523. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  524. .ops = &clk_rcg2_shared_ops,
  525. },
  526. };
  527. static const struct freq_tbl ftbl_gcc_emac0_phy_aux_clk_src[] = {
  528. F(19200000, P_BI_TCXO, 1, 0, 0),
  529. { }
  530. };
  531. static struct clk_rcg2 gcc_emac0_phy_aux_clk_src = {
  532. .cmd_rcgr = 0x7102c,
  533. .mnd_width = 0,
  534. .hid_width = 5,
  535. .parent_map = gcc_parent_map_4,
  536. .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
  537. .clkr.hw.init = &(const struct clk_init_data) {
  538. .name = "gcc_emac0_phy_aux_clk_src",
  539. .parent_data = gcc_parent_data_4,
  540. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  541. .ops = &clk_rcg2_shared_ops,
  542. },
  543. };
  544. static const struct freq_tbl ftbl_gcc_emac0_ptp_clk_src[] = {
  545. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  546. F(125000000, P_GPLL4_OUT_MAIN, 4, 0, 0),
  547. F(230400000, P_GPLL5_OUT_MAIN, 3.5, 0, 0),
  548. { }
  549. };
  550. static struct clk_rcg2 gcc_emac0_ptp_clk_src = {
  551. .cmd_rcgr = 0x7107c,
  552. .mnd_width = 16,
  553. .hid_width = 5,
  554. .parent_map = gcc_parent_map_1,
  555. .freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
  556. .clkr.hw.init = &(const struct clk_init_data) {
  557. .name = "gcc_emac0_ptp_clk_src",
  558. .parent_data = gcc_parent_data_1,
  559. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  560. .ops = &clk_rcg2_shared_ops,
  561. },
  562. };
  563. static const struct freq_tbl ftbl_gcc_emac0_rgmii_clk_src[] = {
  564. F(5000000, P_GPLL0_OUT_EVEN, 10, 1, 6),
  565. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  566. F(125000000, P_GPLL4_OUT_MAIN, 4, 0, 0),
  567. F(250000000, P_GPLL4_OUT_MAIN, 2, 0, 0),
  568. { }
  569. };
  570. static struct clk_rcg2 gcc_emac0_rgmii_clk_src = {
  571. .cmd_rcgr = 0x71064,
  572. .mnd_width = 16,
  573. .hid_width = 5,
  574. .parent_map = gcc_parent_map_1,
  575. .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
  576. .clkr.hw.init = &(const struct clk_init_data) {
  577. .name = "gcc_emac0_rgmii_clk_src",
  578. .parent_data = gcc_parent_data_1,
  579. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  580. .ops = &clk_rcg2_shared_ops,
  581. },
  582. };
  583. static struct clk_rcg2 gcc_emac1_phy_aux_clk_src = {
  584. .cmd_rcgr = 0x7202c,
  585. .mnd_width = 0,
  586. .hid_width = 5,
  587. .parent_map = gcc_parent_map_4,
  588. .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
  589. .clkr.hw.init = &(const struct clk_init_data) {
  590. .name = "gcc_emac1_phy_aux_clk_src",
  591. .parent_data = gcc_parent_data_4,
  592. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  593. .ops = &clk_rcg2_shared_ops,
  594. },
  595. };
  596. static struct clk_rcg2 gcc_emac1_ptp_clk_src = {
  597. .cmd_rcgr = 0x7207c,
  598. .mnd_width = 16,
  599. .hid_width = 5,
  600. .parent_map = gcc_parent_map_1,
  601. .freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
  602. .clkr.hw.init = &(const struct clk_init_data) {
  603. .name = "gcc_emac1_ptp_clk_src",
  604. .parent_data = gcc_parent_data_1,
  605. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  606. .ops = &clk_rcg2_shared_ops,
  607. },
  608. };
  609. static struct clk_rcg2 gcc_emac1_rgmii_clk_src = {
  610. .cmd_rcgr = 0x72064,
  611. .mnd_width = 16,
  612. .hid_width = 5,
  613. .parent_map = gcc_parent_map_1,
  614. .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
  615. .clkr.hw.init = &(const struct clk_init_data) {
  616. .name = "gcc_emac1_rgmii_clk_src",
  617. .parent_data = gcc_parent_data_1,
  618. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  619. .ops = &clk_rcg2_shared_ops,
  620. },
  621. };
  622. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  623. F(19200000, P_BI_TCXO, 1, 0, 0),
  624. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  625. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  626. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  627. { }
  628. };
  629. static struct clk_rcg2 gcc_gp1_clk_src = {
  630. .cmd_rcgr = 0x47004,
  631. .mnd_width = 16,
  632. .hid_width = 5,
  633. .parent_map = gcc_parent_map_2,
  634. .freq_tbl = ftbl_gcc_gp1_clk_src,
  635. .clkr.hw.init = &(const struct clk_init_data) {
  636. .name = "gcc_gp1_clk_src",
  637. .parent_data = gcc_parent_data_2,
  638. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  639. .ops = &clk_rcg2_shared_ops,
  640. },
  641. };
  642. static struct clk_rcg2 gcc_gp2_clk_src = {
  643. .cmd_rcgr = 0x48004,
  644. .mnd_width = 16,
  645. .hid_width = 5,
  646. .parent_map = gcc_parent_map_2,
  647. .freq_tbl = ftbl_gcc_gp1_clk_src,
  648. .clkr.hw.init = &(const struct clk_init_data) {
  649. .name = "gcc_gp2_clk_src",
  650. .parent_data = gcc_parent_data_2,
  651. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  652. .ops = &clk_rcg2_shared_ops,
  653. },
  654. };
  655. static struct clk_rcg2 gcc_gp3_clk_src = {
  656. .cmd_rcgr = 0x49004,
  657. .mnd_width = 16,
  658. .hid_width = 5,
  659. .parent_map = gcc_parent_map_2,
  660. .freq_tbl = ftbl_gcc_gp1_clk_src,
  661. .clkr.hw.init = &(const struct clk_init_data) {
  662. .name = "gcc_gp3_clk_src",
  663. .parent_data = gcc_parent_data_2,
  664. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  665. .ops = &clk_rcg2_shared_ops,
  666. },
  667. };
  668. static struct clk_rcg2 gcc_pcie_1_aux_phy_clk_src = {
  669. .cmd_rcgr = 0x67044,
  670. .mnd_width = 16,
  671. .hid_width = 5,
  672. .parent_map = gcc_parent_map_3,
  673. .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
  674. .clkr.hw.init = &(const struct clk_init_data) {
  675. .name = "gcc_pcie_1_aux_phy_clk_src",
  676. .parent_data = gcc_parent_data_3,
  677. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  678. .ops = &clk_rcg2_shared_ops,
  679. },
  680. };
  681. static const struct freq_tbl ftbl_gcc_pcie_1_phy_rchng_clk_src[] = {
  682. F(19200000, P_BI_TCXO, 1, 0, 0),
  683. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  684. { }
  685. };
  686. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  687. .cmd_rcgr = 0x6706c,
  688. .mnd_width = 0,
  689. .hid_width = 5,
  690. .parent_map = gcc_parent_map_2,
  691. .freq_tbl = ftbl_gcc_pcie_1_phy_rchng_clk_src,
  692. .clkr.hw.init = &(const struct clk_init_data) {
  693. .name = "gcc_pcie_1_phy_rchng_clk_src",
  694. .parent_data = gcc_parent_data_2,
  695. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  696. .ops = &clk_rcg2_shared_ops,
  697. },
  698. };
  699. static struct clk_rcg2 gcc_pcie_2_aux_phy_clk_src = {
  700. .cmd_rcgr = 0x68064,
  701. .mnd_width = 16,
  702. .hid_width = 5,
  703. .parent_map = gcc_parent_map_3,
  704. .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
  705. .clkr.hw.init = &(const struct clk_init_data) {
  706. .name = "gcc_pcie_2_aux_phy_clk_src",
  707. .parent_data = gcc_parent_data_3,
  708. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  709. .ops = &clk_rcg2_shared_ops,
  710. },
  711. };
  712. static struct clk_rcg2 gcc_pcie_2_phy_rchng_clk_src = {
  713. .cmd_rcgr = 0x68038,
  714. .mnd_width = 0,
  715. .hid_width = 5,
  716. .parent_map = gcc_parent_map_2,
  717. .freq_tbl = ftbl_gcc_pcie_1_phy_rchng_clk_src,
  718. .clkr.hw.init = &(const struct clk_init_data) {
  719. .name = "gcc_pcie_2_phy_rchng_clk_src",
  720. .parent_data = gcc_parent_data_2,
  721. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  722. .ops = &clk_rcg2_shared_ops,
  723. },
  724. };
  725. static struct clk_rcg2 gcc_pcie_aux_phy_clk_src = {
  726. .cmd_rcgr = 0x5305c,
  727. .mnd_width = 16,
  728. .hid_width = 5,
  729. .parent_map = gcc_parent_map_3,
  730. .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
  731. .clkr.hw.init = &(const struct clk_init_data) {
  732. .name = "gcc_pcie_aux_phy_clk_src",
  733. .parent_data = gcc_parent_data_3,
  734. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  735. .ops = &clk_rcg2_shared_ops,
  736. },
  737. };
  738. static struct clk_rcg2 gcc_pcie_rchng_phy_clk_src = {
  739. .cmd_rcgr = 0x53078,
  740. .mnd_width = 0,
  741. .hid_width = 5,
  742. .parent_map = gcc_parent_map_2,
  743. .freq_tbl = ftbl_gcc_pcie_1_phy_rchng_clk_src,
  744. .clkr.hw.init = &(const struct clk_init_data) {
  745. .name = "gcc_pcie_rchng_phy_clk_src",
  746. .parent_data = gcc_parent_data_2,
  747. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  748. .ops = &clk_rcg2_shared_ops,
  749. },
  750. };
  751. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  752. F(19200000, P_BI_TCXO, 1, 0, 0),
  753. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  754. { }
  755. };
  756. static struct clk_rcg2 gcc_pdm2_clk_src = {
  757. .cmd_rcgr = 0x34010,
  758. .mnd_width = 0,
  759. .hid_width = 5,
  760. .parent_map = gcc_parent_map_0,
  761. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  762. .clkr.hw.init = &(const struct clk_init_data) {
  763. .name = "gcc_pdm2_clk_src",
  764. .parent_data = gcc_parent_data_0,
  765. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  766. .ops = &clk_rcg2_shared_ops,
  767. },
  768. };
  769. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  770. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  771. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  772. F(19200000, P_BI_TCXO, 1, 0, 0),
  773. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  774. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  775. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  776. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  777. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  778. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  779. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  780. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  781. { }
  782. };
  783. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  784. .name = "gcc_qupv3_wrap0_s0_clk_src",
  785. .parent_data = gcc_parent_data_0,
  786. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  787. .ops = &clk_rcg2_shared_ops,
  788. };
  789. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  790. .cmd_rcgr = 0x6c010,
  791. .mnd_width = 16,
  792. .hid_width = 5,
  793. .parent_map = gcc_parent_map_0,
  794. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  795. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  796. };
  797. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  798. .name = "gcc_qupv3_wrap0_s1_clk_src",
  799. .parent_data = gcc_parent_data_0,
  800. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  801. .ops = &clk_rcg2_shared_ops,
  802. };
  803. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  804. .cmd_rcgr = 0x6c148,
  805. .mnd_width = 16,
  806. .hid_width = 5,
  807. .parent_map = gcc_parent_map_0,
  808. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  809. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  810. };
  811. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  812. .name = "gcc_qupv3_wrap0_s2_clk_src",
  813. .parent_data = gcc_parent_data_0,
  814. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  815. .ops = &clk_rcg2_shared_ops,
  816. };
  817. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  818. .cmd_rcgr = 0x6c280,
  819. .mnd_width = 16,
  820. .hid_width = 5,
  821. .parent_map = gcc_parent_map_0,
  822. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  823. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  824. };
  825. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  826. .name = "gcc_qupv3_wrap0_s3_clk_src",
  827. .parent_data = gcc_parent_data_0,
  828. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  829. .ops = &clk_rcg2_shared_ops,
  830. };
  831. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  832. .cmd_rcgr = 0x6c3b8,
  833. .mnd_width = 16,
  834. .hid_width = 5,
  835. .parent_map = gcc_parent_map_0,
  836. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  837. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  838. };
  839. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  840. .name = "gcc_qupv3_wrap0_s4_clk_src",
  841. .parent_data = gcc_parent_data_0,
  842. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  843. .ops = &clk_rcg2_shared_ops,
  844. };
  845. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  846. .cmd_rcgr = 0x6c4f0,
  847. .mnd_width = 16,
  848. .hid_width = 5,
  849. .parent_map = gcc_parent_map_0,
  850. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  851. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  852. };
  853. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  854. .name = "gcc_qupv3_wrap0_s5_clk_src",
  855. .parent_data = gcc_parent_data_0,
  856. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  857. .ops = &clk_rcg2_shared_ops,
  858. };
  859. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  860. .cmd_rcgr = 0x6c628,
  861. .mnd_width = 16,
  862. .hid_width = 5,
  863. .parent_map = gcc_parent_map_0,
  864. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  865. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  866. };
  867. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  868. .name = "gcc_qupv3_wrap0_s6_clk_src",
  869. .parent_data = gcc_parent_data_0,
  870. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  871. .ops = &clk_rcg2_shared_ops,
  872. };
  873. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  874. .cmd_rcgr = 0x6c760,
  875. .mnd_width = 16,
  876. .hid_width = 5,
  877. .parent_map = gcc_parent_map_0,
  878. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  879. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  880. };
  881. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  882. .name = "gcc_qupv3_wrap0_s7_clk_src",
  883. .parent_data = gcc_parent_data_0,
  884. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  885. .ops = &clk_rcg2_shared_ops,
  886. };
  887. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  888. .cmd_rcgr = 0x6c898,
  889. .mnd_width = 16,
  890. .hid_width = 5,
  891. .parent_map = gcc_parent_map_0,
  892. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  893. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  894. };
  895. static struct clk_init_data gcc_qupv3_wrap0_s8_clk_src_init = {
  896. .name = "gcc_qupv3_wrap0_s8_clk_src",
  897. .parent_data = gcc_parent_data_0,
  898. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  899. .ops = &clk_rcg2_shared_ops,
  900. };
  901. static struct clk_rcg2 gcc_qupv3_wrap0_s8_clk_src = {
  902. .cmd_rcgr = 0x6c9d0,
  903. .mnd_width = 16,
  904. .hid_width = 5,
  905. .parent_map = gcc_parent_map_0,
  906. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  907. .clkr.hw.init = &gcc_qupv3_wrap0_s8_clk_src_init,
  908. };
  909. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  910. F(144000, P_BI_TCXO, 16, 3, 25),
  911. F(400000, P_BI_TCXO, 12, 1, 4),
  912. F(19200000, P_BI_TCXO, 1, 0, 0),
  913. F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
  914. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  915. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  916. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  917. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  918. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  919. { }
  920. };
  921. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  922. .cmd_rcgr = 0x6b014,
  923. .mnd_width = 8,
  924. .hid_width = 5,
  925. .parent_map = gcc_parent_map_17,
  926. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  927. .clkr.hw.init = &(const struct clk_init_data) {
  928. .name = "gcc_sdcc1_apps_clk_src",
  929. .parent_data = gcc_parent_data_17,
  930. .num_parents = ARRAY_SIZE(gcc_parent_data_17),
  931. .ops = &clk_rcg2_floor_ops,
  932. },
  933. };
  934. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  935. F(400000, P_BI_TCXO, 12, 1, 4),
  936. F(19200000, P_BI_TCXO, 1, 0, 0),
  937. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  938. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  939. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  940. F(202000000, P_GPLL8_OUT_MAIN, 4, 0, 0),
  941. { }
  942. };
  943. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  944. .cmd_rcgr = 0x6a018,
  945. .mnd_width = 8,
  946. .hid_width = 5,
  947. .parent_map = gcc_parent_map_18,
  948. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  949. .clkr.hw.init = &(const struct clk_init_data) {
  950. .name = "gcc_sdcc2_apps_clk_src",
  951. .parent_data = gcc_parent_data_18,
  952. .num_parents = ARRAY_SIZE(gcc_parent_data_18),
  953. .ops = &clk_rcg2_floor_ops,
  954. },
  955. };
  956. static const struct freq_tbl ftbl_gcc_usb30_master_clk_src[] = {
  957. F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0),
  958. { }
  959. };
  960. static struct clk_rcg2 gcc_usb30_master_clk_src = {
  961. .cmd_rcgr = 0x27034,
  962. .mnd_width = 8,
  963. .hid_width = 5,
  964. .parent_map = gcc_parent_map_0,
  965. .freq_tbl = ftbl_gcc_usb30_master_clk_src,
  966. .clkr.hw.init = &(const struct clk_init_data) {
  967. .name = "gcc_usb30_master_clk_src",
  968. .parent_data = gcc_parent_data_0,
  969. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  970. .ops = &clk_rcg2_shared_ops,
  971. },
  972. };
  973. static struct clk_rcg2 gcc_usb30_mock_utmi_clk_src = {
  974. .cmd_rcgr = 0x2704c,
  975. .mnd_width = 0,
  976. .hid_width = 5,
  977. .parent_map = gcc_parent_map_0,
  978. .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
  979. .clkr.hw.init = &(const struct clk_init_data) {
  980. .name = "gcc_usb30_mock_utmi_clk_src",
  981. .parent_data = gcc_parent_data_0,
  982. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  983. .ops = &clk_rcg2_shared_ops,
  984. },
  985. };
  986. static const struct freq_tbl ftbl_gcc_usb3_phy_aux_clk_src[] = {
  987. F(1000000, P_BI_TCXO, 1, 5, 96),
  988. F(19200000, P_BI_TCXO, 1, 0, 0),
  989. { }
  990. };
  991. static struct clk_rcg2 gcc_usb3_phy_aux_clk_src = {
  992. .cmd_rcgr = 0x27074,
  993. .mnd_width = 16,
  994. .hid_width = 5,
  995. .parent_map = gcc_parent_map_3,
  996. .freq_tbl = ftbl_gcc_usb3_phy_aux_clk_src,
  997. .clkr.hw.init = &(const struct clk_init_data) {
  998. .name = "gcc_usb3_phy_aux_clk_src",
  999. .parent_data = gcc_parent_data_3,
  1000. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1001. .ops = &clk_rcg2_shared_ops,
  1002. },
  1003. };
  1004. static struct clk_regmap_div gcc_pcie_1_pipe_div2_clk_src = {
  1005. .reg = 0x67088,
  1006. .shift = 0,
  1007. .width = 4,
  1008. .clkr.hw.init = &(const struct clk_init_data) {
  1009. .name = "gcc_pcie_1_pipe_div2_clk_src",
  1010. .parent_hws = (const struct clk_hw*[]) {
  1011. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1012. },
  1013. .num_parents = 1,
  1014. .flags = CLK_SET_RATE_PARENT,
  1015. .ops = &clk_regmap_div_ro_ops,
  1016. },
  1017. };
  1018. static struct clk_regmap_div gcc_pcie_2_pipe_div2_clk_src = {
  1019. .reg = 0x68088,
  1020. .shift = 0,
  1021. .width = 4,
  1022. .clkr.hw.init = &(const struct clk_init_data) {
  1023. .name = "gcc_pcie_2_pipe_div2_clk_src",
  1024. .parent_hws = (const struct clk_hw*[]) {
  1025. &gcc_pcie_2_pipe_clk_src.clkr.hw,
  1026. },
  1027. .num_parents = 1,
  1028. .flags = CLK_SET_RATE_PARENT,
  1029. .ops = &clk_regmap_div_ro_ops,
  1030. },
  1031. };
  1032. static struct clk_regmap_div gcc_usb30_mock_utmi_postdiv_clk_src = {
  1033. .reg = 0x27064,
  1034. .shift = 0,
  1035. .width = 4,
  1036. .clkr.hw.init = &(const struct clk_init_data) {
  1037. .name = "gcc_usb30_mock_utmi_postdiv_clk_src",
  1038. .parent_hws = (const struct clk_hw*[]) {
  1039. &gcc_usb30_mock_utmi_clk_src.clkr.hw,
  1040. },
  1041. .num_parents = 1,
  1042. .flags = CLK_SET_RATE_PARENT,
  1043. .ops = &clk_regmap_div_ro_ops,
  1044. },
  1045. };
  1046. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1047. .halt_reg = 0x37004,
  1048. .halt_check = BRANCH_HALT_VOTED,
  1049. .hwcg_reg = 0x37004,
  1050. .hwcg_bit = 1,
  1051. .clkr = {
  1052. .enable_reg = 0x7d008,
  1053. .enable_mask = BIT(26),
  1054. .hw.init = &(const struct clk_init_data) {
  1055. .name = "gcc_boot_rom_ahb_clk",
  1056. .ops = &clk_branch2_ops,
  1057. },
  1058. },
  1059. };
  1060. static struct clk_branch gcc_eee_emac0_clk = {
  1061. .halt_reg = 0x710ac,
  1062. .halt_check = BRANCH_HALT,
  1063. .clkr = {
  1064. .enable_reg = 0x710ac,
  1065. .enable_mask = BIT(0),
  1066. .hw.init = &(const struct clk_init_data) {
  1067. .name = "gcc_eee_emac0_clk",
  1068. .parent_hws = (const struct clk_hw*[]) {
  1069. &gcc_eee_emac0_clk_src.clkr.hw,
  1070. },
  1071. .num_parents = 1,
  1072. .flags = CLK_SET_RATE_PARENT,
  1073. .ops = &clk_branch2_ops,
  1074. },
  1075. },
  1076. };
  1077. static struct clk_branch gcc_eee_emac1_clk = {
  1078. .halt_reg = 0x720ac,
  1079. .halt_check = BRANCH_HALT,
  1080. .clkr = {
  1081. .enable_reg = 0x720ac,
  1082. .enable_mask = BIT(0),
  1083. .hw.init = &(const struct clk_init_data) {
  1084. .name = "gcc_eee_emac1_clk",
  1085. .parent_hws = (const struct clk_hw*[]) {
  1086. &gcc_eee_emac1_clk_src.clkr.hw,
  1087. },
  1088. .num_parents = 1,
  1089. .flags = CLK_SET_RATE_PARENT,
  1090. .ops = &clk_branch2_ops,
  1091. },
  1092. },
  1093. };
  1094. static struct clk_branch gcc_emac0_axi_clk = {
  1095. .halt_reg = 0x71018,
  1096. .halt_check = BRANCH_HALT_VOTED,
  1097. .hwcg_reg = 0x71018,
  1098. .hwcg_bit = 1,
  1099. .clkr = {
  1100. .enable_reg = 0x71018,
  1101. .enable_mask = BIT(0),
  1102. .hw.init = &(const struct clk_init_data) {
  1103. .name = "gcc_emac0_axi_clk",
  1104. .ops = &clk_branch2_ops,
  1105. },
  1106. },
  1107. };
  1108. static struct clk_branch gcc_emac0_cc_sgmiiphy_rx_clk = {
  1109. .halt_reg = 0x7105c,
  1110. .halt_check = BRANCH_HALT_DELAY,
  1111. .clkr = {
  1112. .enable_reg = 0x7105c,
  1113. .enable_mask = BIT(0),
  1114. .hw.init = &(const struct clk_init_data) {
  1115. .name = "gcc_emac0_cc_sgmiiphy_rx_clk",
  1116. .parent_hws = (const struct clk_hw*[]) {
  1117. &gcc_emac0_cc_sgmiiphy_rx_clk_src.clkr.hw,
  1118. },
  1119. .num_parents = 1,
  1120. .flags = CLK_SET_RATE_PARENT,
  1121. .ops = &clk_branch2_ops,
  1122. },
  1123. },
  1124. };
  1125. static struct clk_branch gcc_emac0_cc_sgmiiphy_tx_clk = {
  1126. .halt_reg = 0x71054,
  1127. .halt_check = BRANCH_HALT_DELAY,
  1128. .clkr = {
  1129. .enable_reg = 0x71054,
  1130. .enable_mask = BIT(0),
  1131. .hw.init = &(const struct clk_init_data) {
  1132. .name = "gcc_emac0_cc_sgmiiphy_tx_clk",
  1133. .parent_hws = (const struct clk_hw*[]) {
  1134. &gcc_emac0_cc_sgmiiphy_tx_clk_src.clkr.hw,
  1135. },
  1136. .num_parents = 1,
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. .ops = &clk_branch2_ops,
  1139. },
  1140. },
  1141. };
  1142. static struct clk_branch gcc_emac0_phy_aux_clk = {
  1143. .halt_reg = 0x71028,
  1144. .halt_check = BRANCH_HALT,
  1145. .clkr = {
  1146. .enable_reg = 0x71028,
  1147. .enable_mask = BIT(0),
  1148. .hw.init = &(const struct clk_init_data) {
  1149. .name = "gcc_emac0_phy_aux_clk",
  1150. .parent_hws = (const struct clk_hw*[]) {
  1151. &gcc_emac0_phy_aux_clk_src.clkr.hw,
  1152. },
  1153. .num_parents = 1,
  1154. .flags = CLK_SET_RATE_PARENT,
  1155. .ops = &clk_branch2_ops,
  1156. },
  1157. },
  1158. };
  1159. static struct clk_branch gcc_emac0_ptp_clk = {
  1160. .halt_reg = 0x71044,
  1161. .halt_check = BRANCH_HALT,
  1162. .clkr = {
  1163. .enable_reg = 0x71044,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(const struct clk_init_data) {
  1166. .name = "gcc_emac0_ptp_clk",
  1167. .parent_hws = (const struct clk_hw*[]) {
  1168. &gcc_emac0_ptp_clk_src.clkr.hw,
  1169. },
  1170. .num_parents = 1,
  1171. .flags = CLK_SET_RATE_PARENT,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch gcc_emac0_rgmii_clk = {
  1177. .halt_reg = 0x71050,
  1178. .halt_check = BRANCH_HALT,
  1179. .clkr = {
  1180. .enable_reg = 0x71050,
  1181. .enable_mask = BIT(0),
  1182. .hw.init = &(const struct clk_init_data) {
  1183. .name = "gcc_emac0_rgmii_clk",
  1184. .parent_hws = (const struct clk_hw*[]) {
  1185. &gcc_emac0_rgmii_clk_src.clkr.hw,
  1186. },
  1187. .num_parents = 1,
  1188. .flags = CLK_SET_RATE_PARENT,
  1189. .ops = &clk_branch2_ops,
  1190. },
  1191. },
  1192. };
  1193. static struct clk_branch gcc_emac0_rpcs_rx_clk = {
  1194. .halt_reg = 0x710a0,
  1195. .halt_check = BRANCH_HALT_DELAY,
  1196. .clkr = {
  1197. .enable_reg = 0x710a0,
  1198. .enable_mask = BIT(0),
  1199. .hw.init = &(const struct clk_init_data) {
  1200. .name = "gcc_emac0_rpcs_rx_clk",
  1201. .parent_hws = (const struct clk_hw*[]) {
  1202. &gcc_emac0_sgmiiphy_mac_rclk_src.clkr.hw,
  1203. },
  1204. .num_parents = 1,
  1205. .flags = CLK_SET_RATE_PARENT,
  1206. .ops = &clk_branch2_ops,
  1207. },
  1208. },
  1209. };
  1210. static struct clk_branch gcc_emac0_rpcs_tx_clk = {
  1211. .halt_reg = 0x7109c,
  1212. .halt_check = BRANCH_HALT_DELAY,
  1213. .clkr = {
  1214. .enable_reg = 0x7109c,
  1215. .enable_mask = BIT(0),
  1216. .hw.init = &(const struct clk_init_data) {
  1217. .name = "gcc_emac0_rpcs_tx_clk",
  1218. .parent_hws = (const struct clk_hw*[]) {
  1219. &gcc_emac0_sgmiiphy_mac_tclk_src.clkr.hw,
  1220. },
  1221. .num_parents = 1,
  1222. .flags = CLK_SET_RATE_PARENT,
  1223. .ops = &clk_branch2_ops,
  1224. },
  1225. },
  1226. };
  1227. static struct clk_branch gcc_emac0_slv_ahb_clk = {
  1228. .halt_reg = 0x71024,
  1229. .halt_check = BRANCH_HALT_VOTED,
  1230. .hwcg_reg = 0x71024,
  1231. .hwcg_bit = 1,
  1232. .clkr = {
  1233. .enable_reg = 0x71024,
  1234. .enable_mask = BIT(0),
  1235. .hw.init = &(const struct clk_init_data) {
  1236. .name = "gcc_emac0_slv_ahb_clk",
  1237. .ops = &clk_branch2_ops,
  1238. },
  1239. },
  1240. };
  1241. static struct clk_branch gcc_emac0_xgxs_rx_clk = {
  1242. .halt_reg = 0x710a8,
  1243. .halt_check = BRANCH_HALT_DELAY,
  1244. .clkr = {
  1245. .enable_reg = 0x710a8,
  1246. .enable_mask = BIT(0),
  1247. .hw.init = &(const struct clk_init_data) {
  1248. .name = "gcc_emac0_xgxs_rx_clk",
  1249. .parent_hws = (const struct clk_hw*[]) {
  1250. &gcc_emac0_sgmiiphy_mac_rclk_src.clkr.hw,
  1251. },
  1252. .num_parents = 1,
  1253. .flags = CLK_SET_RATE_PARENT,
  1254. .ops = &clk_branch2_ops,
  1255. },
  1256. },
  1257. };
  1258. static struct clk_branch gcc_emac0_xgxs_tx_clk = {
  1259. .halt_reg = 0x710a4,
  1260. .halt_check = BRANCH_HALT_DELAY,
  1261. .clkr = {
  1262. .enable_reg = 0x710a4,
  1263. .enable_mask = BIT(0),
  1264. .hw.init = &(const struct clk_init_data) {
  1265. .name = "gcc_emac0_xgxs_tx_clk",
  1266. .parent_hws = (const struct clk_hw*[]) {
  1267. &gcc_emac0_sgmiiphy_mac_tclk_src.clkr.hw,
  1268. },
  1269. .num_parents = 1,
  1270. .flags = CLK_SET_RATE_PARENT,
  1271. .ops = &clk_branch2_ops,
  1272. },
  1273. },
  1274. };
  1275. static struct clk_branch gcc_emac1_axi_clk = {
  1276. .halt_reg = 0x72018,
  1277. .halt_check = BRANCH_HALT_VOTED,
  1278. .hwcg_reg = 0x72018,
  1279. .hwcg_bit = 1,
  1280. .clkr = {
  1281. .enable_reg = 0x72018,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(const struct clk_init_data) {
  1284. .name = "gcc_emac1_axi_clk",
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_emac1_cc_sgmiiphy_rx_clk = {
  1290. .halt_reg = 0x7205c,
  1291. .halt_check = BRANCH_HALT_DELAY,
  1292. .clkr = {
  1293. .enable_reg = 0x7205c,
  1294. .enable_mask = BIT(0),
  1295. .hw.init = &(const struct clk_init_data) {
  1296. .name = "gcc_emac1_cc_sgmiiphy_rx_clk",
  1297. .parent_hws = (const struct clk_hw*[]) {
  1298. &gcc_emac1_cc_sgmiiphy_rx_clk_src.clkr.hw,
  1299. },
  1300. .num_parents = 1,
  1301. .flags = CLK_SET_RATE_PARENT,
  1302. .ops = &clk_branch2_ops,
  1303. },
  1304. },
  1305. };
  1306. static struct clk_branch gcc_emac1_cc_sgmiiphy_tx_clk = {
  1307. .halt_reg = 0x72054,
  1308. .halt_check = BRANCH_HALT_DELAY,
  1309. .clkr = {
  1310. .enable_reg = 0x72054,
  1311. .enable_mask = BIT(0),
  1312. .hw.init = &(const struct clk_init_data) {
  1313. .name = "gcc_emac1_cc_sgmiiphy_tx_clk",
  1314. .parent_hws = (const struct clk_hw*[]) {
  1315. &gcc_emac1_cc_sgmiiphy_tx_clk_src.clkr.hw,
  1316. },
  1317. .num_parents = 1,
  1318. .flags = CLK_SET_RATE_PARENT,
  1319. .ops = &clk_branch2_ops,
  1320. },
  1321. },
  1322. };
  1323. static struct clk_branch gcc_emac1_phy_aux_clk = {
  1324. .halt_reg = 0x72028,
  1325. .halt_check = BRANCH_HALT,
  1326. .clkr = {
  1327. .enable_reg = 0x72028,
  1328. .enable_mask = BIT(0),
  1329. .hw.init = &(const struct clk_init_data) {
  1330. .name = "gcc_emac1_phy_aux_clk",
  1331. .parent_hws = (const struct clk_hw*[]) {
  1332. &gcc_emac1_phy_aux_clk_src.clkr.hw,
  1333. },
  1334. .num_parents = 1,
  1335. .flags = CLK_SET_RATE_PARENT,
  1336. .ops = &clk_branch2_ops,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch gcc_emac1_ptp_clk = {
  1341. .halt_reg = 0x72044,
  1342. .halt_check = BRANCH_HALT,
  1343. .clkr = {
  1344. .enable_reg = 0x72044,
  1345. .enable_mask = BIT(0),
  1346. .hw.init = &(const struct clk_init_data) {
  1347. .name = "gcc_emac1_ptp_clk",
  1348. .parent_hws = (const struct clk_hw*[]) {
  1349. &gcc_emac1_ptp_clk_src.clkr.hw,
  1350. },
  1351. .num_parents = 1,
  1352. .flags = CLK_SET_RATE_PARENT,
  1353. .ops = &clk_branch2_ops,
  1354. },
  1355. },
  1356. };
  1357. static struct clk_branch gcc_emac1_rgmii_clk = {
  1358. .halt_reg = 0x72050,
  1359. .halt_check = BRANCH_HALT,
  1360. .clkr = {
  1361. .enable_reg = 0x72050,
  1362. .enable_mask = BIT(0),
  1363. .hw.init = &(const struct clk_init_data) {
  1364. .name = "gcc_emac1_rgmii_clk",
  1365. .parent_hws = (const struct clk_hw*[]) {
  1366. &gcc_emac1_rgmii_clk_src.clkr.hw,
  1367. },
  1368. .num_parents = 1,
  1369. .flags = CLK_SET_RATE_PARENT,
  1370. .ops = &clk_branch2_ops,
  1371. },
  1372. },
  1373. };
  1374. static struct clk_branch gcc_emac1_rpcs_rx_clk = {
  1375. .halt_reg = 0x720a0,
  1376. .halt_check = BRANCH_HALT_DELAY,
  1377. .clkr = {
  1378. .enable_reg = 0x720a0,
  1379. .enable_mask = BIT(0),
  1380. .hw.init = &(const struct clk_init_data) {
  1381. .name = "gcc_emac1_rpcs_rx_clk",
  1382. .parent_hws = (const struct clk_hw*[]) {
  1383. &gcc_emac1_sgmiiphy_mac_rclk_src.clkr.hw,
  1384. },
  1385. .num_parents = 1,
  1386. .flags = CLK_SET_RATE_PARENT,
  1387. .ops = &clk_branch2_ops,
  1388. },
  1389. },
  1390. };
  1391. static struct clk_branch gcc_emac1_rpcs_tx_clk = {
  1392. .halt_reg = 0x7209c,
  1393. .halt_check = BRANCH_HALT_DELAY,
  1394. .clkr = {
  1395. .enable_reg = 0x7209c,
  1396. .enable_mask = BIT(0),
  1397. .hw.init = &(const struct clk_init_data) {
  1398. .name = "gcc_emac1_rpcs_tx_clk",
  1399. .parent_hws = (const struct clk_hw*[]) {
  1400. &gcc_emac1_sgmiiphy_mac_tclk_src.clkr.hw,
  1401. },
  1402. .num_parents = 1,
  1403. .flags = CLK_SET_RATE_PARENT,
  1404. .ops = &clk_branch2_ops,
  1405. },
  1406. },
  1407. };
  1408. static struct clk_branch gcc_emac1_slv_ahb_clk = {
  1409. .halt_reg = 0x72024,
  1410. .halt_check = BRANCH_HALT_VOTED,
  1411. .hwcg_reg = 0x72024,
  1412. .hwcg_bit = 1,
  1413. .clkr = {
  1414. .enable_reg = 0x72024,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(const struct clk_init_data) {
  1417. .name = "gcc_emac1_slv_ahb_clk",
  1418. .ops = &clk_branch2_ops,
  1419. },
  1420. },
  1421. };
  1422. static struct clk_branch gcc_emac1_xgxs_rx_clk = {
  1423. .halt_reg = 0x720a8,
  1424. .halt_check = BRANCH_HALT_DELAY,
  1425. .clkr = {
  1426. .enable_reg = 0x720a8,
  1427. .enable_mask = BIT(0),
  1428. .hw.init = &(const struct clk_init_data) {
  1429. .name = "gcc_emac1_xgxs_rx_clk",
  1430. .parent_hws = (const struct clk_hw*[]) {
  1431. &gcc_emac1_sgmiiphy_mac_rclk_src.clkr.hw,
  1432. },
  1433. .num_parents = 1,
  1434. .flags = CLK_SET_RATE_PARENT,
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch gcc_emac1_xgxs_tx_clk = {
  1440. .halt_reg = 0x720a4,
  1441. .halt_check = BRANCH_HALT_DELAY,
  1442. .clkr = {
  1443. .enable_reg = 0x720a4,
  1444. .enable_mask = BIT(0),
  1445. .hw.init = &(const struct clk_init_data) {
  1446. .name = "gcc_emac1_xgxs_tx_clk",
  1447. .parent_hws = (const struct clk_hw*[]) {
  1448. &gcc_emac1_sgmiiphy_mac_tclk_src.clkr.hw,
  1449. },
  1450. .num_parents = 1,
  1451. .flags = CLK_SET_RATE_PARENT,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch gcc_emac_0_clkref_en = {
  1457. .halt_reg = 0x98108,
  1458. .halt_check = BRANCH_HALT_ENABLE,
  1459. .clkr = {
  1460. .enable_reg = 0x98108,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(const struct clk_init_data) {
  1463. .name = "gcc_emac_0_clkref_en",
  1464. .ops = &clk_branch2_ops,
  1465. },
  1466. },
  1467. };
  1468. static struct clk_branch gcc_emac_1_clkref_en = {
  1469. .halt_reg = 0x9810c,
  1470. .halt_check = BRANCH_HALT_ENABLE,
  1471. .clkr = {
  1472. .enable_reg = 0x9810c,
  1473. .enable_mask = BIT(0),
  1474. .hw.init = &(const struct clk_init_data) {
  1475. .name = "gcc_emac_1_clkref_en",
  1476. .ops = &clk_branch2_ops,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch gcc_gp1_clk = {
  1481. .halt_reg = 0x47000,
  1482. .halt_check = BRANCH_HALT,
  1483. .clkr = {
  1484. .enable_reg = 0x47000,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(const struct clk_init_data) {
  1487. .name = "gcc_gp1_clk",
  1488. .parent_hws = (const struct clk_hw*[]) {
  1489. &gcc_gp1_clk_src.clkr.hw,
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch gcc_gp2_clk = {
  1498. .halt_reg = 0x48000,
  1499. .halt_check = BRANCH_HALT,
  1500. .clkr = {
  1501. .enable_reg = 0x48000,
  1502. .enable_mask = BIT(0),
  1503. .hw.init = &(const struct clk_init_data) {
  1504. .name = "gcc_gp2_clk",
  1505. .parent_hws = (const struct clk_hw*[]) {
  1506. &gcc_gp2_clk_src.clkr.hw,
  1507. },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_gp3_clk = {
  1515. .halt_reg = 0x49000,
  1516. .halt_check = BRANCH_HALT,
  1517. .clkr = {
  1518. .enable_reg = 0x49000,
  1519. .enable_mask = BIT(0),
  1520. .hw.init = &(const struct clk_init_data) {
  1521. .name = "gcc_gp3_clk",
  1522. .parent_hws = (const struct clk_hw*[]) {
  1523. &gcc_gp3_clk_src.clkr.hw,
  1524. },
  1525. .num_parents = 1,
  1526. .flags = CLK_SET_RATE_PARENT,
  1527. .ops = &clk_branch2_ops,
  1528. },
  1529. },
  1530. };
  1531. static struct clk_branch gcc_pcie_0_clkref_en = {
  1532. .halt_reg = 0x98004,
  1533. .halt_check = BRANCH_HALT_ENABLE,
  1534. .clkr = {
  1535. .enable_reg = 0x98004,
  1536. .enable_mask = BIT(0),
  1537. .hw.init = &(const struct clk_init_data) {
  1538. .name = "gcc_pcie_0_clkref_en",
  1539. .ops = &clk_branch2_ops,
  1540. },
  1541. },
  1542. };
  1543. static struct clk_branch gcc_pcie_1_aux_clk = {
  1544. .halt_reg = 0x67038,
  1545. .halt_check = BRANCH_HALT_DELAY,
  1546. .clkr = {
  1547. .enable_reg = 0x7d010,
  1548. .enable_mask = BIT(22),
  1549. .hw.init = &(const struct clk_init_data) {
  1550. .name = "gcc_pcie_1_aux_clk",
  1551. .parent_hws = (const struct clk_hw*[]) {
  1552. &gcc_pcie_1_aux_phy_clk_src.clkr.hw,
  1553. },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1561. .halt_reg = 0x67034,
  1562. .halt_check = BRANCH_HALT_VOTED,
  1563. .hwcg_reg = 0x67034,
  1564. .hwcg_bit = 1,
  1565. .clkr = {
  1566. .enable_reg = 0x7d010,
  1567. .enable_mask = BIT(21),
  1568. .hw.init = &(const struct clk_init_data) {
  1569. .name = "gcc_pcie_1_cfg_ahb_clk",
  1570. .ops = &clk_branch2_ops,
  1571. },
  1572. },
  1573. };
  1574. static struct clk_branch gcc_pcie_1_clkref_en = {
  1575. .halt_reg = 0x98114,
  1576. .halt_check = BRANCH_HALT_ENABLE,
  1577. .clkr = {
  1578. .enable_reg = 0x98114,
  1579. .enable_mask = BIT(0),
  1580. .hw.init = &(const struct clk_init_data) {
  1581. .name = "gcc_pcie_1_clkref_en",
  1582. .ops = &clk_branch2_ops,
  1583. },
  1584. },
  1585. };
  1586. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1587. .halt_reg = 0x67028,
  1588. .halt_check = BRANCH_HALT_VOTED,
  1589. .clkr = {
  1590. .enable_reg = 0x7d010,
  1591. .enable_mask = BIT(20),
  1592. .hw.init = &(const struct clk_init_data) {
  1593. .name = "gcc_pcie_1_mstr_axi_clk",
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch gcc_pcie_1_phy_rchng_clk = {
  1599. .halt_reg = 0x67068,
  1600. .halt_check = BRANCH_HALT_VOTED,
  1601. .clkr = {
  1602. .enable_reg = 0x7d010,
  1603. .enable_mask = BIT(24),
  1604. .hw.init = &(const struct clk_init_data) {
  1605. .name = "gcc_pcie_1_phy_rchng_clk",
  1606. .parent_hws = (const struct clk_hw*[]) {
  1607. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  1608. },
  1609. .num_parents = 1,
  1610. .flags = CLK_SET_RATE_PARENT,
  1611. .ops = &clk_branch2_ops,
  1612. },
  1613. },
  1614. };
  1615. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1616. .halt_reg = 0x6705c,
  1617. .halt_check = BRANCH_HALT_DELAY,
  1618. .clkr = {
  1619. .enable_reg = 0x7d010,
  1620. .enable_mask = BIT(23),
  1621. .hw.init = &(const struct clk_init_data) {
  1622. .name = "gcc_pcie_1_pipe_clk",
  1623. .parent_hws = (const struct clk_hw*[]) {
  1624. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1625. },
  1626. .num_parents = 1,
  1627. .flags = CLK_SET_RATE_PARENT,
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch gcc_pcie_1_pipe_div2_clk = {
  1633. .halt_reg = 0x6708c,
  1634. .halt_check = BRANCH_HALT_DELAY,
  1635. .clkr = {
  1636. .enable_reg = 0x7d020,
  1637. .enable_mask = BIT(3),
  1638. .hw.init = &(const struct clk_init_data) {
  1639. .name = "gcc_pcie_1_pipe_div2_clk",
  1640. .parent_hws = (const struct clk_hw*[]) {
  1641. &gcc_pcie_1_pipe_div2_clk_src.clkr.hw,
  1642. },
  1643. .num_parents = 1,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1650. .halt_reg = 0x6701c,
  1651. .halt_check = BRANCH_HALT_VOTED,
  1652. .clkr = {
  1653. .enable_reg = 0x7d010,
  1654. .enable_mask = BIT(19),
  1655. .hw.init = &(const struct clk_init_data) {
  1656. .name = "gcc_pcie_1_slv_axi_clk",
  1657. .ops = &clk_branch2_ops,
  1658. },
  1659. },
  1660. };
  1661. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1662. .halt_reg = 0x67018,
  1663. .halt_check = BRANCH_HALT_VOTED,
  1664. .clkr = {
  1665. .enable_reg = 0x7d010,
  1666. .enable_mask = BIT(18),
  1667. .hw.init = &(const struct clk_init_data) {
  1668. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_pcie_2_aux_clk = {
  1674. .halt_reg = 0x68058,
  1675. .halt_check = BRANCH_HALT_DELAY,
  1676. .clkr = {
  1677. .enable_reg = 0x7d010,
  1678. .enable_mask = BIT(29),
  1679. .hw.init = &(const struct clk_init_data) {
  1680. .name = "gcc_pcie_2_aux_clk",
  1681. .parent_hws = (const struct clk_hw*[]) {
  1682. &gcc_pcie_2_aux_phy_clk_src.clkr.hw,
  1683. },
  1684. .num_parents = 1,
  1685. .flags = CLK_SET_RATE_PARENT,
  1686. .ops = &clk_branch2_ops,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  1691. .halt_reg = 0x68034,
  1692. .halt_check = BRANCH_HALT_VOTED,
  1693. .hwcg_reg = 0x68034,
  1694. .hwcg_bit = 1,
  1695. .clkr = {
  1696. .enable_reg = 0x7d010,
  1697. .enable_mask = BIT(28),
  1698. .hw.init = &(const struct clk_init_data) {
  1699. .name = "gcc_pcie_2_cfg_ahb_clk",
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch gcc_pcie_2_clkref_en = {
  1705. .halt_reg = 0x98110,
  1706. .halt_check = BRANCH_HALT_ENABLE,
  1707. .clkr = {
  1708. .enable_reg = 0x98110,
  1709. .enable_mask = BIT(0),
  1710. .hw.init = &(const struct clk_init_data) {
  1711. .name = "gcc_pcie_2_clkref_en",
  1712. .ops = &clk_branch2_ops,
  1713. },
  1714. },
  1715. };
  1716. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  1717. .halt_reg = 0x68028,
  1718. .halt_check = BRANCH_HALT_VOTED,
  1719. .clkr = {
  1720. .enable_reg = 0x7d008,
  1721. .enable_mask = BIT(8),
  1722. .hw.init = &(const struct clk_init_data) {
  1723. .name = "gcc_pcie_2_mstr_axi_clk",
  1724. .ops = &clk_branch2_ops,
  1725. },
  1726. },
  1727. };
  1728. static struct clk_branch gcc_pcie_2_phy_rchng_clk = {
  1729. .halt_reg = 0x68098,
  1730. .halt_check = BRANCH_HALT_VOTED,
  1731. .clkr = {
  1732. .enable_reg = 0x7d010,
  1733. .enable_mask = BIT(31),
  1734. .hw.init = &(const struct clk_init_data) {
  1735. .name = "gcc_pcie_2_phy_rchng_clk",
  1736. .parent_hws = (const struct clk_hw*[]) {
  1737. &gcc_pcie_2_phy_rchng_clk_src.clkr.hw,
  1738. },
  1739. .num_parents = 1,
  1740. .flags = CLK_SET_RATE_PARENT,
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch gcc_pcie_2_pipe_clk = {
  1746. .halt_reg = 0x6807c,
  1747. .halt_check = BRANCH_HALT_DELAY,
  1748. .clkr = {
  1749. .enable_reg = 0x7d010,
  1750. .enable_mask = BIT(30),
  1751. .hw.init = &(const struct clk_init_data) {
  1752. .name = "gcc_pcie_2_pipe_clk",
  1753. .parent_hws = (const struct clk_hw*[]) {
  1754. &gcc_pcie_2_pipe_clk_src.clkr.hw,
  1755. },
  1756. .num_parents = 1,
  1757. .flags = CLK_SET_RATE_PARENT,
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch gcc_pcie_2_pipe_div2_clk = {
  1763. .halt_reg = 0x6808c,
  1764. .halt_check = BRANCH_HALT_DELAY,
  1765. .clkr = {
  1766. .enable_reg = 0x7d020,
  1767. .enable_mask = BIT(4),
  1768. .hw.init = &(const struct clk_init_data) {
  1769. .name = "gcc_pcie_2_pipe_div2_clk",
  1770. .parent_hws = (const struct clk_hw*[]) {
  1771. &gcc_pcie_2_pipe_div2_clk_src.clkr.hw,
  1772. },
  1773. .num_parents = 1,
  1774. .flags = CLK_SET_RATE_PARENT,
  1775. .ops = &clk_branch2_ops,
  1776. },
  1777. },
  1778. };
  1779. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  1780. .halt_reg = 0x6801c,
  1781. .halt_check = BRANCH_HALT_VOTED,
  1782. .clkr = {
  1783. .enable_reg = 0x7d010,
  1784. .enable_mask = BIT(26),
  1785. .hw.init = &(const struct clk_init_data) {
  1786. .name = "gcc_pcie_2_slv_axi_clk",
  1787. .ops = &clk_branch2_ops,
  1788. },
  1789. },
  1790. };
  1791. static struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = {
  1792. .halt_reg = 0x68018,
  1793. .halt_check = BRANCH_HALT_VOTED,
  1794. .clkr = {
  1795. .enable_reg = 0x7d010,
  1796. .enable_mask = BIT(25),
  1797. .hw.init = &(const struct clk_init_data) {
  1798. .name = "gcc_pcie_2_slv_q2a_axi_clk",
  1799. .ops = &clk_branch2_ops,
  1800. },
  1801. },
  1802. };
  1803. static struct clk_branch gcc_pcie_aux_clk = {
  1804. .halt_reg = 0x5303c,
  1805. .halt_check = BRANCH_HALT_DELAY,
  1806. .hwcg_reg = 0x5303c,
  1807. .hwcg_bit = 1,
  1808. .clkr = {
  1809. .enable_reg = 0x7d010,
  1810. .enable_mask = BIT(15),
  1811. .hw.init = &(const struct clk_init_data) {
  1812. .name = "gcc_pcie_aux_clk",
  1813. .parent_hws = (const struct clk_hw*[]) {
  1814. &gcc_pcie_aux_clk_src.clkr.hw,
  1815. },
  1816. .num_parents = 1,
  1817. .flags = CLK_SET_RATE_PARENT,
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch gcc_pcie_cfg_ahb_clk = {
  1823. .halt_reg = 0x53034,
  1824. .halt_check = BRANCH_HALT_VOTED,
  1825. .hwcg_reg = 0x53034,
  1826. .hwcg_bit = 1,
  1827. .clkr = {
  1828. .enable_reg = 0x7d010,
  1829. .enable_mask = BIT(13),
  1830. .hw.init = &(const struct clk_init_data) {
  1831. .name = "gcc_pcie_cfg_ahb_clk",
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch gcc_pcie_mstr_axi_clk = {
  1837. .halt_reg = 0x53028,
  1838. .halt_check = BRANCH_HALT_VOTED,
  1839. .hwcg_reg = 0x53028,
  1840. .hwcg_bit = 1,
  1841. .clkr = {
  1842. .enable_reg = 0x7d010,
  1843. .enable_mask = BIT(12),
  1844. .hw.init = &(const struct clk_init_data) {
  1845. .name = "gcc_pcie_mstr_axi_clk",
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch gcc_pcie_pipe_clk = {
  1851. .halt_reg = 0x5304c,
  1852. .halt_check = BRANCH_HALT_DELAY,
  1853. .hwcg_reg = 0x5304c,
  1854. .hwcg_bit = 1,
  1855. .clkr = {
  1856. .enable_reg = 0x7d010,
  1857. .enable_mask = BIT(17),
  1858. .hw.init = &(const struct clk_init_data) {
  1859. .name = "gcc_pcie_pipe_clk",
  1860. .parent_hws = (const struct clk_hw*[]) {
  1861. &gcc_pcie_pipe_clk_src.clkr.hw,
  1862. },
  1863. .num_parents = 1,
  1864. .flags = CLK_SET_RATE_PARENT,
  1865. .ops = &clk_branch2_ops,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_branch gcc_pcie_rchng_phy_clk = {
  1870. .halt_reg = 0x53038,
  1871. .halt_check = BRANCH_HALT_VOTED,
  1872. .hwcg_reg = 0x53038,
  1873. .hwcg_bit = 1,
  1874. .clkr = {
  1875. .enable_reg = 0x7d010,
  1876. .enable_mask = BIT(14),
  1877. .hw.init = &(const struct clk_init_data) {
  1878. .name = "gcc_pcie_rchng_phy_clk",
  1879. .parent_hws = (const struct clk_hw*[]) {
  1880. &gcc_pcie_rchng_phy_clk_src.clkr.hw,
  1881. },
  1882. .num_parents = 1,
  1883. .flags = CLK_SET_RATE_PARENT,
  1884. .ops = &clk_branch2_ops,
  1885. },
  1886. },
  1887. };
  1888. static struct clk_branch gcc_pcie_sleep_clk = {
  1889. .halt_reg = 0x53048,
  1890. .halt_check = BRANCH_HALT_VOTED,
  1891. .hwcg_reg = 0x53048,
  1892. .hwcg_bit = 1,
  1893. .clkr = {
  1894. .enable_reg = 0x7d010,
  1895. .enable_mask = BIT(16),
  1896. .hw.init = &(const struct clk_init_data) {
  1897. .name = "gcc_pcie_sleep_clk",
  1898. .parent_hws = (const struct clk_hw*[]) {
  1899. &gcc_pcie_aux_phy_clk_src.clkr.hw,
  1900. },
  1901. .num_parents = 1,
  1902. .flags = CLK_SET_RATE_PARENT,
  1903. .ops = &clk_branch2_ops,
  1904. },
  1905. },
  1906. };
  1907. static struct clk_branch gcc_pcie_slv_axi_clk = {
  1908. .halt_reg = 0x5301c,
  1909. .halt_check = BRANCH_HALT_VOTED,
  1910. .clkr = {
  1911. .enable_reg = 0x7d010,
  1912. .enable_mask = BIT(11),
  1913. .hw.init = &(const struct clk_init_data) {
  1914. .name = "gcc_pcie_slv_axi_clk",
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch gcc_pcie_slv_q2a_axi_clk = {
  1920. .halt_reg = 0x53018,
  1921. .halt_check = BRANCH_HALT_VOTED,
  1922. .hwcg_reg = 0x53018,
  1923. .hwcg_bit = 1,
  1924. .clkr = {
  1925. .enable_reg = 0x7d010,
  1926. .enable_mask = BIT(10),
  1927. .hw.init = &(const struct clk_init_data) {
  1928. .name = "gcc_pcie_slv_q2a_axi_clk",
  1929. .ops = &clk_branch2_ops,
  1930. },
  1931. },
  1932. };
  1933. static struct clk_branch gcc_pdm2_clk = {
  1934. .halt_reg = 0x3400c,
  1935. .halt_check = BRANCH_HALT,
  1936. .clkr = {
  1937. .enable_reg = 0x3400c,
  1938. .enable_mask = BIT(0),
  1939. .hw.init = &(const struct clk_init_data) {
  1940. .name = "gcc_pdm2_clk",
  1941. .parent_hws = (const struct clk_hw*[]) {
  1942. &gcc_pdm2_clk_src.clkr.hw,
  1943. },
  1944. .num_parents = 1,
  1945. .flags = CLK_SET_RATE_PARENT,
  1946. .ops = &clk_branch2_ops,
  1947. },
  1948. },
  1949. };
  1950. static struct clk_branch gcc_pdm_ahb_clk = {
  1951. .halt_reg = 0x34004,
  1952. .halt_check = BRANCH_HALT,
  1953. .clkr = {
  1954. .enable_reg = 0x34004,
  1955. .enable_mask = BIT(0),
  1956. .hw.init = &(const struct clk_init_data) {
  1957. .name = "gcc_pdm_ahb_clk",
  1958. .ops = &clk_branch2_ops,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch gcc_pdm_xo4_clk = {
  1963. .halt_reg = 0x34008,
  1964. .halt_check = BRANCH_HALT,
  1965. .clkr = {
  1966. .enable_reg = 0x34008,
  1967. .enable_mask = BIT(0),
  1968. .hw.init = &(const struct clk_init_data) {
  1969. .name = "gcc_pdm_xo4_clk",
  1970. .ops = &clk_branch2_ops,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1975. .halt_reg = 0x2d018,
  1976. .halt_check = BRANCH_HALT_VOTED,
  1977. .clkr = {
  1978. .enable_reg = 0x7d008,
  1979. .enable_mask = BIT(15),
  1980. .hw.init = &(const struct clk_init_data) {
  1981. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1987. .halt_reg = 0x2d008,
  1988. .halt_check = BRANCH_HALT_VOTED,
  1989. .clkr = {
  1990. .enable_reg = 0x7d008,
  1991. .enable_mask = BIT(14),
  1992. .hw.init = &(const struct clk_init_data) {
  1993. .name = "gcc_qupv3_wrap0_core_clk",
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1999. .halt_reg = 0x6c004,
  2000. .halt_check = BRANCH_HALT_VOTED,
  2001. .clkr = {
  2002. .enable_reg = 0x7d008,
  2003. .enable_mask = BIT(16),
  2004. .hw.init = &(const struct clk_init_data) {
  2005. .name = "gcc_qupv3_wrap0_s0_clk",
  2006. .parent_hws = (const struct clk_hw*[]) {
  2007. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  2008. },
  2009. .num_parents = 1,
  2010. .flags = CLK_SET_RATE_PARENT,
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2016. .halt_reg = 0x6c13c,
  2017. .halt_check = BRANCH_HALT_VOTED,
  2018. .clkr = {
  2019. .enable_reg = 0x7d008,
  2020. .enable_mask = BIT(17),
  2021. .hw.init = &(const struct clk_init_data) {
  2022. .name = "gcc_qupv3_wrap0_s1_clk",
  2023. .parent_hws = (const struct clk_hw*[]) {
  2024. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2025. },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2033. .halt_reg = 0x6c274,
  2034. .halt_check = BRANCH_HALT_VOTED,
  2035. .clkr = {
  2036. .enable_reg = 0x7d008,
  2037. .enable_mask = BIT(18),
  2038. .hw.init = &(const struct clk_init_data) {
  2039. .name = "gcc_qupv3_wrap0_s2_clk",
  2040. .parent_hws = (const struct clk_hw*[]) {
  2041. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2042. },
  2043. .num_parents = 1,
  2044. .flags = CLK_SET_RATE_PARENT,
  2045. .ops = &clk_branch2_ops,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2050. .halt_reg = 0x6c3ac,
  2051. .halt_check = BRANCH_HALT_VOTED,
  2052. .clkr = {
  2053. .enable_reg = 0x7d008,
  2054. .enable_mask = BIT(19),
  2055. .hw.init = &(const struct clk_init_data) {
  2056. .name = "gcc_qupv3_wrap0_s3_clk",
  2057. .parent_hws = (const struct clk_hw*[]) {
  2058. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2067. .halt_reg = 0x6c4e4,
  2068. .halt_check = BRANCH_HALT_VOTED,
  2069. .clkr = {
  2070. .enable_reg = 0x7d008,
  2071. .enable_mask = BIT(20),
  2072. .hw.init = &(const struct clk_init_data) {
  2073. .name = "gcc_qupv3_wrap0_s4_clk",
  2074. .parent_hws = (const struct clk_hw*[]) {
  2075. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2076. },
  2077. .num_parents = 1,
  2078. .flags = CLK_SET_RATE_PARENT,
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2084. .halt_reg = 0x6c61c,
  2085. .halt_check = BRANCH_HALT_VOTED,
  2086. .clkr = {
  2087. .enable_reg = 0x7d008,
  2088. .enable_mask = BIT(21),
  2089. .hw.init = &(const struct clk_init_data) {
  2090. .name = "gcc_qupv3_wrap0_s5_clk",
  2091. .parent_hws = (const struct clk_hw*[]) {
  2092. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2093. },
  2094. .num_parents = 1,
  2095. .flags = CLK_SET_RATE_PARENT,
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2101. .halt_reg = 0x6c754,
  2102. .halt_check = BRANCH_HALT_VOTED,
  2103. .clkr = {
  2104. .enable_reg = 0x7d008,
  2105. .enable_mask = BIT(22),
  2106. .hw.init = &(const struct clk_init_data) {
  2107. .name = "gcc_qupv3_wrap0_s6_clk",
  2108. .parent_hws = (const struct clk_hw*[]) {
  2109. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  2110. },
  2111. .num_parents = 1,
  2112. .flags = CLK_SET_RATE_PARENT,
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  2118. .halt_reg = 0x6c88c,
  2119. .halt_check = BRANCH_HALT_VOTED,
  2120. .clkr = {
  2121. .enable_reg = 0x7d008,
  2122. .enable_mask = BIT(23),
  2123. .hw.init = &(const struct clk_init_data) {
  2124. .name = "gcc_qupv3_wrap0_s7_clk",
  2125. .parent_hws = (const struct clk_hw*[]) {
  2126. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch gcc_qupv3_wrap0_s8_clk = {
  2135. .halt_reg = 0x6c9c4,
  2136. .halt_check = BRANCH_HALT_VOTED,
  2137. .clkr = {
  2138. .enable_reg = 0x7d020,
  2139. .enable_mask = BIT(7),
  2140. .hw.init = &(const struct clk_init_data) {
  2141. .name = "gcc_qupv3_wrap0_s8_clk",
  2142. .parent_hws = (const struct clk_hw*[]) {
  2143. &gcc_qupv3_wrap0_s8_clk_src.clkr.hw,
  2144. },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2152. .halt_reg = 0x2d000,
  2153. .halt_check = BRANCH_HALT_VOTED,
  2154. .hwcg_reg = 0x2d000,
  2155. .hwcg_bit = 1,
  2156. .clkr = {
  2157. .enable_reg = 0x7d008,
  2158. .enable_mask = BIT(12),
  2159. .hw.init = &(const struct clk_init_data) {
  2160. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2161. .ops = &clk_branch2_ops,
  2162. },
  2163. },
  2164. };
  2165. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2166. .halt_reg = 0x2d004,
  2167. .halt_check = BRANCH_HALT_VOTED,
  2168. .hwcg_reg = 0x2d004,
  2169. .hwcg_bit = 1,
  2170. .clkr = {
  2171. .enable_reg = 0x7d008,
  2172. .enable_mask = BIT(13),
  2173. .hw.init = &(const struct clk_init_data) {
  2174. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2180. .halt_reg = 0x6b004,
  2181. .halt_check = BRANCH_HALT,
  2182. .clkr = {
  2183. .enable_reg = 0x6b004,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(const struct clk_init_data) {
  2186. .name = "gcc_sdcc1_ahb_clk",
  2187. .ops = &clk_branch2_ops,
  2188. },
  2189. },
  2190. };
  2191. static struct clk_branch gcc_sdcc1_apps_clk = {
  2192. .halt_reg = 0x6b008,
  2193. .halt_check = BRANCH_HALT,
  2194. .clkr = {
  2195. .enable_reg = 0x6b008,
  2196. .enable_mask = BIT(0),
  2197. .hw.init = &(const struct clk_init_data) {
  2198. .name = "gcc_sdcc1_apps_clk",
  2199. .parent_hws = (const struct clk_hw*[]) {
  2200. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2201. },
  2202. .num_parents = 1,
  2203. .flags = CLK_SET_RATE_PARENT,
  2204. .ops = &clk_branch2_ops,
  2205. },
  2206. },
  2207. };
  2208. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2209. .halt_reg = 0x6a010,
  2210. .halt_check = BRANCH_HALT,
  2211. .clkr = {
  2212. .enable_reg = 0x6a010,
  2213. .enable_mask = BIT(0),
  2214. .hw.init = &(const struct clk_init_data) {
  2215. .name = "gcc_sdcc2_ahb_clk",
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_sdcc2_apps_clk = {
  2221. .halt_reg = 0x6a004,
  2222. .halt_check = BRANCH_HALT,
  2223. .clkr = {
  2224. .enable_reg = 0x6a004,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(const struct clk_init_data) {
  2227. .name = "gcc_sdcc2_apps_clk",
  2228. .parent_hws = (const struct clk_hw*[]) {
  2229. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2230. },
  2231. .num_parents = 1,
  2232. .flags = CLK_SET_RATE_PARENT,
  2233. .ops = &clk_branch2_ops,
  2234. },
  2235. },
  2236. };
  2237. static struct clk_branch gcc_usb2_clkref_en = {
  2238. .halt_reg = 0x98008,
  2239. .halt_check = BRANCH_HALT_ENABLE,
  2240. .clkr = {
  2241. .enable_reg = 0x98008,
  2242. .enable_mask = BIT(0),
  2243. .hw.init = &(const struct clk_init_data) {
  2244. .name = "gcc_usb2_clkref_en",
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_usb30_master_clk = {
  2250. .halt_reg = 0x27018,
  2251. .halt_check = BRANCH_HALT,
  2252. .clkr = {
  2253. .enable_reg = 0x27018,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(const struct clk_init_data) {
  2256. .name = "gcc_usb30_master_clk",
  2257. .parent_hws = (const struct clk_hw*[]) {
  2258. &gcc_usb30_master_clk_src.clkr.hw,
  2259. },
  2260. .num_parents = 1,
  2261. .flags = CLK_SET_RATE_PARENT,
  2262. .ops = &clk_branch2_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2267. .halt_reg = 0x27030,
  2268. .halt_check = BRANCH_HALT,
  2269. .clkr = {
  2270. .enable_reg = 0x27030,
  2271. .enable_mask = BIT(0),
  2272. .hw.init = &(const struct clk_init_data) {
  2273. .name = "gcc_usb30_mock_utmi_clk",
  2274. .parent_hws = (const struct clk_hw*[]) {
  2275. &gcc_usb30_mock_utmi_postdiv_clk_src.clkr.hw,
  2276. },
  2277. .num_parents = 1,
  2278. .flags = CLK_SET_RATE_PARENT,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch gcc_usb30_mstr_axi_clk = {
  2284. .halt_reg = 0x27024,
  2285. .halt_check = BRANCH_HALT,
  2286. .clkr = {
  2287. .enable_reg = 0x27024,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(const struct clk_init_data) {
  2290. .name = "gcc_usb30_mstr_axi_clk",
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch gcc_usb30_sleep_clk = {
  2296. .halt_reg = 0x2702c,
  2297. .halt_check = BRANCH_HALT,
  2298. .clkr = {
  2299. .enable_reg = 0x2702c,
  2300. .enable_mask = BIT(0),
  2301. .hw.init = &(const struct clk_init_data) {
  2302. .name = "gcc_usb30_sleep_clk",
  2303. .ops = &clk_branch2_ops,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch gcc_usb30_slv_ahb_clk = {
  2308. .halt_reg = 0x27028,
  2309. .halt_check = BRANCH_HALT,
  2310. .clkr = {
  2311. .enable_reg = 0x27028,
  2312. .enable_mask = BIT(0),
  2313. .hw.init = &(const struct clk_init_data) {
  2314. .name = "gcc_usb30_slv_ahb_clk",
  2315. .ops = &clk_branch2_ops,
  2316. },
  2317. },
  2318. };
  2319. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2320. .halt_reg = 0x27068,
  2321. .halt_check = BRANCH_HALT,
  2322. .clkr = {
  2323. .enable_reg = 0x27068,
  2324. .enable_mask = BIT(0),
  2325. .hw.init = &(const struct clk_init_data) {
  2326. .name = "gcc_usb3_phy_aux_clk",
  2327. .parent_hws = (const struct clk_hw*[]) {
  2328. &gcc_usb3_phy_aux_clk_src.clkr.hw,
  2329. },
  2330. .num_parents = 1,
  2331. .flags = CLK_SET_RATE_PARENT,
  2332. .ops = &clk_branch2_ops,
  2333. },
  2334. },
  2335. };
  2336. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2337. .halt_reg = 0x2706c,
  2338. .halt_check = BRANCH_HALT_DELAY,
  2339. .hwcg_reg = 0x2706c,
  2340. .hwcg_bit = 1,
  2341. .clkr = {
  2342. .enable_reg = 0x2706c,
  2343. .enable_mask = BIT(0),
  2344. .hw.init = &(const struct clk_init_data) {
  2345. .name = "gcc_usb3_phy_pipe_clk",
  2346. .parent_hws = (const struct clk_hw*[]) {
  2347. &gcc_usb3_phy_pipe_clk_src.clkr.hw,
  2348. },
  2349. .num_parents = 1,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch gcc_usb3_prim_clkref_en = {
  2356. .halt_reg = 0x98000,
  2357. .halt_check = BRANCH_HALT_ENABLE,
  2358. .clkr = {
  2359. .enable_reg = 0x98000,
  2360. .enable_mask = BIT(0),
  2361. .hw.init = &(const struct clk_init_data) {
  2362. .name = "gcc_usb3_prim_clkref_en",
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2368. .halt_reg = 0x29004,
  2369. .halt_check = BRANCH_HALT,
  2370. .hwcg_reg = 0x29004,
  2371. .hwcg_bit = 1,
  2372. .clkr = {
  2373. .enable_reg = 0x29004,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(const struct clk_init_data) {
  2376. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2377. .ops = &clk_branch2_aon_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct gdsc gcc_emac0_gdsc = {
  2382. .gdscr = 0x71004,
  2383. .en_rest_wait_val = 0x2,
  2384. .en_few_wait_val = 0x2,
  2385. .clk_dis_wait_val = 0xf,
  2386. .pd = {
  2387. .name = "gcc_emac0_gdsc",
  2388. },
  2389. .pwrsts = PWRSTS_OFF_ON,
  2390. .flags = RETAIN_FF_ENABLE,
  2391. };
  2392. static struct gdsc gcc_emac1_gdsc = {
  2393. .gdscr = 0x72004,
  2394. .en_rest_wait_val = 0x2,
  2395. .en_few_wait_val = 0x2,
  2396. .clk_dis_wait_val = 0xf,
  2397. .pd = {
  2398. .name = "gcc_emac1_gdsc",
  2399. },
  2400. .pwrsts = PWRSTS_OFF_ON,
  2401. .flags = RETAIN_FF_ENABLE,
  2402. };
  2403. static struct gdsc gcc_pcie_1_gdsc = {
  2404. .gdscr = 0x67004,
  2405. .en_rest_wait_val = 0x2,
  2406. .en_few_wait_val = 0x2,
  2407. .clk_dis_wait_val = 0xf,
  2408. .pd = {
  2409. .name = "gcc_pcie_1_gdsc",
  2410. },
  2411. .pwrsts = PWRSTS_OFF_ON,
  2412. .flags = RETAIN_FF_ENABLE,
  2413. };
  2414. static struct gdsc gcc_pcie_1_phy_gdsc = {
  2415. .gdscr = 0x56004,
  2416. .en_rest_wait_val = 0x2,
  2417. .en_few_wait_val = 0x2,
  2418. .clk_dis_wait_val = 0x2,
  2419. .pd = {
  2420. .name = "gcc_pcie_1_phy_gdsc",
  2421. },
  2422. .pwrsts = PWRSTS_OFF_ON,
  2423. .flags = RETAIN_FF_ENABLE,
  2424. };
  2425. static struct gdsc gcc_pcie_2_gdsc = {
  2426. .gdscr = 0x68004,
  2427. .en_rest_wait_val = 0x2,
  2428. .en_few_wait_val = 0x2,
  2429. .clk_dis_wait_val = 0xf,
  2430. .pd = {
  2431. .name = "gcc_pcie_2_gdsc",
  2432. },
  2433. .pwrsts = PWRSTS_OFF_ON,
  2434. .flags = RETAIN_FF_ENABLE,
  2435. };
  2436. static struct gdsc gcc_pcie_2_phy_gdsc = {
  2437. .gdscr = 0x6e004,
  2438. .en_rest_wait_val = 0x2,
  2439. .en_few_wait_val = 0x2,
  2440. .clk_dis_wait_val = 0x2,
  2441. .pd = {
  2442. .name = "gcc_pcie_2_phy_gdsc",
  2443. },
  2444. .pwrsts = PWRSTS_OFF_ON,
  2445. .flags = RETAIN_FF_ENABLE,
  2446. };
  2447. static struct gdsc gcc_pcie_gdsc = {
  2448. .gdscr = 0x53004,
  2449. .en_rest_wait_val = 0x2,
  2450. .en_few_wait_val = 0x2,
  2451. .clk_dis_wait_val = 0xf,
  2452. .pd = {
  2453. .name = "gcc_pcie_gdsc",
  2454. },
  2455. .pwrsts = PWRSTS_OFF_ON,
  2456. .flags = RETAIN_FF_ENABLE,
  2457. };
  2458. static struct gdsc gcc_pcie_phy_gdsc = {
  2459. .gdscr = 0x54004,
  2460. .en_rest_wait_val = 0x2,
  2461. .en_few_wait_val = 0x2,
  2462. .clk_dis_wait_val = 0x2,
  2463. .pd = {
  2464. .name = "gcc_pcie_phy_gdsc",
  2465. },
  2466. .pwrsts = PWRSTS_OFF_ON,
  2467. .flags = RETAIN_FF_ENABLE,
  2468. };
  2469. static struct gdsc gcc_usb30_gdsc = {
  2470. .gdscr = 0x27004,
  2471. .en_rest_wait_val = 0x2,
  2472. .en_few_wait_val = 0x2,
  2473. .clk_dis_wait_val = 0xf,
  2474. .pd = {
  2475. .name = "gcc_usb30_gdsc",
  2476. },
  2477. .pwrsts = PWRSTS_OFF_ON,
  2478. .flags = RETAIN_FF_ENABLE,
  2479. };
  2480. static struct gdsc gcc_usb3_phy_gdsc = {
  2481. .gdscr = 0x28008,
  2482. .en_rest_wait_val = 0x2,
  2483. .en_few_wait_val = 0x2,
  2484. .clk_dis_wait_val = 0x2,
  2485. .pd = {
  2486. .name = "gcc_usb3_phy_gdsc",
  2487. },
  2488. .pwrsts = PWRSTS_OFF_ON,
  2489. .flags = RETAIN_FF_ENABLE,
  2490. };
  2491. static struct clk_regmap *gcc_sdx75_clocks[] = {
  2492. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2493. [GCC_EEE_EMAC0_CLK] = &gcc_eee_emac0_clk.clkr,
  2494. [GCC_EEE_EMAC0_CLK_SRC] = &gcc_eee_emac0_clk_src.clkr,
  2495. [GCC_EEE_EMAC1_CLK] = &gcc_eee_emac1_clk.clkr,
  2496. [GCC_EEE_EMAC1_CLK_SRC] = &gcc_eee_emac1_clk_src.clkr,
  2497. [GCC_EMAC0_AXI_CLK] = &gcc_emac0_axi_clk.clkr,
  2498. [GCC_EMAC0_CC_SGMIIPHY_RX_CLK] = &gcc_emac0_cc_sgmiiphy_rx_clk.clkr,
  2499. [GCC_EMAC0_CC_SGMIIPHY_RX_CLK_SRC] = &gcc_emac0_cc_sgmiiphy_rx_clk_src.clkr,
  2500. [GCC_EMAC0_CC_SGMIIPHY_TX_CLK] = &gcc_emac0_cc_sgmiiphy_tx_clk.clkr,
  2501. [GCC_EMAC0_CC_SGMIIPHY_TX_CLK_SRC] = &gcc_emac0_cc_sgmiiphy_tx_clk_src.clkr,
  2502. [GCC_EMAC0_PHY_AUX_CLK] = &gcc_emac0_phy_aux_clk.clkr,
  2503. [GCC_EMAC0_PHY_AUX_CLK_SRC] = &gcc_emac0_phy_aux_clk_src.clkr,
  2504. [GCC_EMAC0_PTP_CLK] = &gcc_emac0_ptp_clk.clkr,
  2505. [GCC_EMAC0_PTP_CLK_SRC] = &gcc_emac0_ptp_clk_src.clkr,
  2506. [GCC_EMAC0_RGMII_CLK] = &gcc_emac0_rgmii_clk.clkr,
  2507. [GCC_EMAC0_RGMII_CLK_SRC] = &gcc_emac0_rgmii_clk_src.clkr,
  2508. [GCC_EMAC0_RPCS_RX_CLK] = &gcc_emac0_rpcs_rx_clk.clkr,
  2509. [GCC_EMAC0_RPCS_TX_CLK] = &gcc_emac0_rpcs_tx_clk.clkr,
  2510. [GCC_EMAC0_SGMIIPHY_MAC_RCLK_SRC] = &gcc_emac0_sgmiiphy_mac_rclk_src.clkr,
  2511. [GCC_EMAC0_SGMIIPHY_MAC_TCLK_SRC] = &gcc_emac0_sgmiiphy_mac_tclk_src.clkr,
  2512. [GCC_EMAC0_SLV_AHB_CLK] = &gcc_emac0_slv_ahb_clk.clkr,
  2513. [GCC_EMAC0_XGXS_RX_CLK] = &gcc_emac0_xgxs_rx_clk.clkr,
  2514. [GCC_EMAC0_XGXS_TX_CLK] = &gcc_emac0_xgxs_tx_clk.clkr,
  2515. [GCC_EMAC1_AXI_CLK] = &gcc_emac1_axi_clk.clkr,
  2516. [GCC_EMAC1_CC_SGMIIPHY_RX_CLK] = &gcc_emac1_cc_sgmiiphy_rx_clk.clkr,
  2517. [GCC_EMAC1_CC_SGMIIPHY_RX_CLK_SRC] = &gcc_emac1_cc_sgmiiphy_rx_clk_src.clkr,
  2518. [GCC_EMAC1_CC_SGMIIPHY_TX_CLK] = &gcc_emac1_cc_sgmiiphy_tx_clk.clkr,
  2519. [GCC_EMAC1_CC_SGMIIPHY_TX_CLK_SRC] = &gcc_emac1_cc_sgmiiphy_tx_clk_src.clkr,
  2520. [GCC_EMAC1_PHY_AUX_CLK] = &gcc_emac1_phy_aux_clk.clkr,
  2521. [GCC_EMAC1_PHY_AUX_CLK_SRC] = &gcc_emac1_phy_aux_clk_src.clkr,
  2522. [GCC_EMAC1_PTP_CLK] = &gcc_emac1_ptp_clk.clkr,
  2523. [GCC_EMAC1_PTP_CLK_SRC] = &gcc_emac1_ptp_clk_src.clkr,
  2524. [GCC_EMAC1_RGMII_CLK] = &gcc_emac1_rgmii_clk.clkr,
  2525. [GCC_EMAC1_RGMII_CLK_SRC] = &gcc_emac1_rgmii_clk_src.clkr,
  2526. [GCC_EMAC1_RPCS_RX_CLK] = &gcc_emac1_rpcs_rx_clk.clkr,
  2527. [GCC_EMAC1_RPCS_TX_CLK] = &gcc_emac1_rpcs_tx_clk.clkr,
  2528. [GCC_EMAC1_SGMIIPHY_MAC_RCLK_SRC] = &gcc_emac1_sgmiiphy_mac_rclk_src.clkr,
  2529. [GCC_EMAC1_SGMIIPHY_MAC_TCLK_SRC] = &gcc_emac1_sgmiiphy_mac_tclk_src.clkr,
  2530. [GCC_EMAC1_SLV_AHB_CLK] = &gcc_emac1_slv_ahb_clk.clkr,
  2531. [GCC_EMAC1_XGXS_RX_CLK] = &gcc_emac1_xgxs_rx_clk.clkr,
  2532. [GCC_EMAC1_XGXS_TX_CLK] = &gcc_emac1_xgxs_tx_clk.clkr,
  2533. [GCC_EMAC_0_CLKREF_EN] = &gcc_emac_0_clkref_en.clkr,
  2534. [GCC_EMAC_1_CLKREF_EN] = &gcc_emac_1_clkref_en.clkr,
  2535. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2536. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2537. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2538. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2539. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2540. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2541. [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr,
  2542. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2543. [GCC_PCIE_1_AUX_PHY_CLK_SRC] = &gcc_pcie_1_aux_phy_clk_src.clkr,
  2544. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  2545. [GCC_PCIE_1_CLKREF_EN] = &gcc_pcie_1_clkref_en.clkr,
  2546. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  2547. [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
  2548. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  2549. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2550. [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
  2551. [GCC_PCIE_1_PIPE_DIV2_CLK] = &gcc_pcie_1_pipe_div2_clk.clkr,
  2552. [GCC_PCIE_1_PIPE_DIV2_CLK_SRC] = &gcc_pcie_1_pipe_div2_clk_src.clkr,
  2553. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  2554. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  2555. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  2556. [GCC_PCIE_2_AUX_PHY_CLK_SRC] = &gcc_pcie_2_aux_phy_clk_src.clkr,
  2557. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  2558. [GCC_PCIE_2_CLKREF_EN] = &gcc_pcie_2_clkref_en.clkr,
  2559. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  2560. [GCC_PCIE_2_PHY_RCHNG_CLK] = &gcc_pcie_2_phy_rchng_clk.clkr,
  2561. [GCC_PCIE_2_PHY_RCHNG_CLK_SRC] = &gcc_pcie_2_phy_rchng_clk_src.clkr,
  2562. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  2563. [GCC_PCIE_2_PIPE_CLK_SRC] = &gcc_pcie_2_pipe_clk_src.clkr,
  2564. [GCC_PCIE_2_PIPE_DIV2_CLK] = &gcc_pcie_2_pipe_div2_clk.clkr,
  2565. [GCC_PCIE_2_PIPE_DIV2_CLK_SRC] = &gcc_pcie_2_pipe_div2_clk_src.clkr,
  2566. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  2567. [GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr,
  2568. [GCC_PCIE_AUX_CLK] = &gcc_pcie_aux_clk.clkr,
  2569. [GCC_PCIE_AUX_CLK_SRC] = &gcc_pcie_aux_clk_src.clkr,
  2570. [GCC_PCIE_AUX_PHY_CLK_SRC] = &gcc_pcie_aux_phy_clk_src.clkr,
  2571. [GCC_PCIE_CFG_AHB_CLK] = &gcc_pcie_cfg_ahb_clk.clkr,
  2572. [GCC_PCIE_MSTR_AXI_CLK] = &gcc_pcie_mstr_axi_clk.clkr,
  2573. [GCC_PCIE_PIPE_CLK] = &gcc_pcie_pipe_clk.clkr,
  2574. [GCC_PCIE_PIPE_CLK_SRC] = &gcc_pcie_pipe_clk_src.clkr,
  2575. [GCC_PCIE_RCHNG_PHY_CLK] = &gcc_pcie_rchng_phy_clk.clkr,
  2576. [GCC_PCIE_RCHNG_PHY_CLK_SRC] = &gcc_pcie_rchng_phy_clk_src.clkr,
  2577. [GCC_PCIE_SLEEP_CLK] = &gcc_pcie_sleep_clk.clkr,
  2578. [GCC_PCIE_SLV_AXI_CLK] = &gcc_pcie_slv_axi_clk.clkr,
  2579. [GCC_PCIE_SLV_Q2A_AXI_CLK] = &gcc_pcie_slv_q2a_axi_clk.clkr,
  2580. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2581. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2582. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2583. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2584. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  2585. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  2586. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  2587. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  2588. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  2589. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  2590. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  2591. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  2592. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  2593. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  2594. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  2595. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  2596. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  2597. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  2598. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  2599. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  2600. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  2601. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  2602. [GCC_QUPV3_WRAP0_S8_CLK] = &gcc_qupv3_wrap0_s8_clk.clkr,
  2603. [GCC_QUPV3_WRAP0_S8_CLK_SRC] = &gcc_qupv3_wrap0_s8_clk_src.clkr,
  2604. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  2605. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  2606. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2607. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2608. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  2609. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2610. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2611. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2612. [GCC_USB2_CLKREF_EN] = &gcc_usb2_clkref_en.clkr,
  2613. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2614. [GCC_USB30_MASTER_CLK_SRC] = &gcc_usb30_master_clk_src.clkr,
  2615. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2616. [GCC_USB30_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mock_utmi_clk_src.clkr,
  2617. [GCC_USB30_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_mock_utmi_postdiv_clk_src.clkr,
  2618. [GCC_USB30_MSTR_AXI_CLK] = &gcc_usb30_mstr_axi_clk.clkr,
  2619. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2620. [GCC_USB30_SLV_AHB_CLK] = &gcc_usb30_slv_ahb_clk.clkr,
  2621. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2622. [GCC_USB3_PHY_AUX_CLK_SRC] = &gcc_usb3_phy_aux_clk_src.clkr,
  2623. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2624. [GCC_USB3_PHY_PIPE_CLK_SRC] = &gcc_usb3_phy_pipe_clk_src.clkr,
  2625. [GCC_USB3_PRIM_CLKREF_EN] = &gcc_usb3_prim_clkref_en.clkr,
  2626. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2627. [GPLL0] = &gpll0.clkr,
  2628. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  2629. [GPLL4] = &gpll4.clkr,
  2630. [GPLL5] = &gpll5.clkr,
  2631. [GPLL6] = &gpll6.clkr,
  2632. [GPLL8] = &gpll8.clkr,
  2633. };
  2634. static struct gdsc *gcc_sdx75_gdscs[] = {
  2635. [GCC_EMAC0_GDSC] = &gcc_emac0_gdsc,
  2636. [GCC_EMAC1_GDSC] = &gcc_emac1_gdsc,
  2637. [GCC_PCIE_1_GDSC] = &gcc_pcie_1_gdsc,
  2638. [GCC_PCIE_1_PHY_GDSC] = &gcc_pcie_1_phy_gdsc,
  2639. [GCC_PCIE_2_GDSC] = &gcc_pcie_2_gdsc,
  2640. [GCC_PCIE_2_PHY_GDSC] = &gcc_pcie_2_phy_gdsc,
  2641. [GCC_PCIE_GDSC] = &gcc_pcie_gdsc,
  2642. [GCC_PCIE_PHY_GDSC] = &gcc_pcie_phy_gdsc,
  2643. [GCC_USB30_GDSC] = &gcc_usb30_gdsc,
  2644. [GCC_USB3_PHY_GDSC] = &gcc_usb3_phy_gdsc,
  2645. };
  2646. static const struct qcom_reset_map gcc_sdx75_resets[] = {
  2647. [GCC_EMAC0_BCR] = { 0x71000 },
  2648. [GCC_EMAC0_RGMII_CLK_ARES] = { 0x71050, 2 },
  2649. [GCC_EMAC1_BCR] = { 0x72000 },
  2650. [GCC_EMMC_BCR] = { 0x6b000 },
  2651. [GCC_PCIE_1_BCR] = { 0x67000 },
  2652. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x9e700 },
  2653. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x56120 },
  2654. [GCC_PCIE_1_PHY_BCR] = { 0x56000 },
  2655. [GCC_PCIE_2_BCR] = { 0x68000 },
  2656. [GCC_PCIE_2_LINK_DOWN_BCR] = { 0x9f700 },
  2657. [GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0x6e130 },
  2658. [GCC_PCIE_2_PHY_BCR] = { 0x6e000 },
  2659. [GCC_PCIE_BCR] = { 0x53000 },
  2660. [GCC_PCIE_LINK_DOWN_BCR] = { 0x87000 },
  2661. [GCC_PCIE_NOCSR_COM_PHY_BCR] = { 0x88008 },
  2662. [GCC_PCIE_PHY_BCR] = { 0x54000 },
  2663. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x88000 },
  2664. [GCC_PCIE_PHY_COM_BCR] = { 0x88004 },
  2665. [GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x8800c },
  2666. [GCC_QUSB2PHY_BCR] = { 0x2a000 },
  2667. [GCC_TCSR_PCIE_BCR] = { 0x84000 },
  2668. [GCC_USB30_BCR] = { 0x27000 },
  2669. [GCC_USB3_PHY_BCR] = { 0x28000 },
  2670. [GCC_USB3PHY_PHY_BCR] = { 0x28004 },
  2671. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x29000 },
  2672. };
  2673. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  2674. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  2675. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  2676. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  2677. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  2678. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  2679. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  2680. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  2681. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  2682. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s8_clk_src),
  2683. };
  2684. static const struct regmap_config gcc_sdx75_regmap_config = {
  2685. .reg_bits = 32,
  2686. .reg_stride = 4,
  2687. .val_bits = 32,
  2688. .max_register = 0x1f41f0,
  2689. .fast_io = true,
  2690. };
  2691. static const struct qcom_cc_desc gcc_sdx75_desc = {
  2692. .config = &gcc_sdx75_regmap_config,
  2693. .clks = gcc_sdx75_clocks,
  2694. .num_clks = ARRAY_SIZE(gcc_sdx75_clocks),
  2695. .resets = gcc_sdx75_resets,
  2696. .num_resets = ARRAY_SIZE(gcc_sdx75_resets),
  2697. .gdscs = gcc_sdx75_gdscs,
  2698. .num_gdscs = ARRAY_SIZE(gcc_sdx75_gdscs),
  2699. };
  2700. static const struct of_device_id gcc_sdx75_match_table[] = {
  2701. { .compatible = "qcom,sdx75-gcc" },
  2702. { }
  2703. };
  2704. MODULE_DEVICE_TABLE(of, gcc_sdx75_match_table);
  2705. static int gcc_sdx75_probe(struct platform_device *pdev)
  2706. {
  2707. struct regmap *regmap;
  2708. int ret;
  2709. regmap = qcom_cc_map(pdev, &gcc_sdx75_desc);
  2710. if (IS_ERR(regmap))
  2711. return PTR_ERR(regmap);
  2712. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  2713. ARRAY_SIZE(gcc_dfs_clocks));
  2714. if (ret)
  2715. return ret;
  2716. /* Keep some clocks always-on */
  2717. qcom_branch_set_clk_en(regmap, 0x3e004); /* GCC_AHB_PCIE_LINK_CLK */
  2718. qcom_branch_set_clk_en(regmap, 0x3e008); /* GCC_XO_PCIE_LINK_CLK */
  2719. return qcom_cc_really_probe(&pdev->dev, &gcc_sdx75_desc, regmap);
  2720. }
  2721. static struct platform_driver gcc_sdx75_driver = {
  2722. .probe = gcc_sdx75_probe,
  2723. .driver = {
  2724. .name = "gcc-sdx75",
  2725. .of_match_table = gcc_sdx75_match_table,
  2726. },
  2727. };
  2728. static int __init gcc_sdx75_init(void)
  2729. {
  2730. return platform_driver_register(&gcc_sdx75_driver);
  2731. }
  2732. subsys_initcall(gcc_sdx75_init);
  2733. static void __exit gcc_sdx75_exit(void)
  2734. {
  2735. platform_driver_unregister(&gcc_sdx75_driver);
  2736. }
  2737. module_exit(gcc_sdx75_exit);
  2738. MODULE_DESCRIPTION("QTI GCC SDX75 Driver");
  2739. MODULE_LICENSE("GPL");