gcc-sm4450.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,sm4450-gcc.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap.h"
  15. #include "clk-regmap-divider.h"
  16. #include "clk-regmap-mux.h"
  17. #include "clk-regmap-phy-mux.h"
  18. #include "gdsc.h"
  19. #include "reset.h"
  20. enum {
  21. DT_BI_TCXO,
  22. DT_SLEEP_CLK,
  23. DT_PCIE_0_PIPE_CLK,
  24. DT_UFS_PHY_RX_SYMBOL_0_CLK,
  25. DT_UFS_PHY_RX_SYMBOL_1_CLK,
  26. DT_UFS_PHY_TX_SYMBOL_0_CLK,
  27. DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  28. };
  29. enum {
  30. P_BI_TCXO,
  31. P_GCC_GPLL0_OUT_EVEN,
  32. P_GCC_GPLL0_OUT_MAIN,
  33. P_GCC_GPLL0_OUT_ODD,
  34. P_GCC_GPLL1_OUT_MAIN,
  35. P_GCC_GPLL3_OUT_MAIN,
  36. P_GCC_GPLL4_OUT_MAIN,
  37. P_GCC_GPLL9_OUT_MAIN,
  38. P_GCC_GPLL10_OUT_MAIN,
  39. P_SLEEP_CLK,
  40. P_UFS_PHY_RX_SYMBOL_0_CLK,
  41. P_UFS_PHY_RX_SYMBOL_1_CLK,
  42. P_UFS_PHY_TX_SYMBOL_0_CLK,
  43. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  44. };
  45. static const struct pll_vco lucid_evo_vco[] = {
  46. { 249600000, 2020000000, 0 },
  47. };
  48. static struct clk_alpha_pll gcc_gpll0 = {
  49. .offset = 0x0,
  50. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  51. .clkr = {
  52. .enable_reg = 0x62018,
  53. .enable_mask = BIT(0),
  54. .hw.init = &(const struct clk_init_data) {
  55. .name = "gcc_gpll0",
  56. .parent_data = &(const struct clk_parent_data) {
  57. .index = DT_BI_TCXO,
  58. },
  59. .num_parents = 1,
  60. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  61. },
  62. },
  63. };
  64. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  65. { 0x1, 2 },
  66. { }
  67. };
  68. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  69. .offset = 0x0,
  70. .post_div_shift = 10,
  71. .post_div_table = post_div_table_gcc_gpll0_out_even,
  72. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  73. .width = 4,
  74. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  75. .clkr.hw.init = &(const struct clk_init_data) {
  76. .name = "gcc_gpll0_out_even",
  77. .parent_hws = (const struct clk_hw*[]) {
  78. &gcc_gpll0.clkr.hw,
  79. },
  80. .num_parents = 1,
  81. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  82. },
  83. };
  84. static const struct clk_div_table post_div_table_gcc_gpll0_out_odd[] = {
  85. { 0x2, 3 },
  86. { }
  87. };
  88. static struct clk_alpha_pll_postdiv gcc_gpll0_out_odd = {
  89. .offset = 0x0,
  90. .post_div_shift = 14,
  91. .post_div_table = post_div_table_gcc_gpll0_out_odd,
  92. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_odd),
  93. .width = 4,
  94. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  95. .clkr.hw.init = &(const struct clk_init_data) {
  96. .name = "gcc_gpll0_out_odd",
  97. .parent_hws = (const struct clk_hw*[]) {
  98. &gcc_gpll0.clkr.hw,
  99. },
  100. .num_parents = 1,
  101. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  102. },
  103. };
  104. static struct clk_alpha_pll gcc_gpll1 = {
  105. .offset = 0x1000,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  107. .clkr = {
  108. .enable_reg = 0x62018,
  109. .enable_mask = BIT(1),
  110. .hw.init = &(const struct clk_init_data) {
  111. .name = "gcc_gpll1",
  112. .parent_data = &(const struct clk_parent_data) {
  113. .index = DT_BI_TCXO,
  114. },
  115. .num_parents = 1,
  116. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  117. },
  118. },
  119. };
  120. static const struct alpha_pll_config gcc_gpll3_config = {
  121. .l = 0x14,
  122. .alpha = 0xd555,
  123. .config_ctl_val = 0x20485699,
  124. .config_ctl_hi_val = 0x00182261,
  125. .config_ctl_hi1_val = 0x32aa299c,
  126. .user_ctl_val = 0x00000000,
  127. .user_ctl_hi_val = 0x00000805,
  128. };
  129. static struct clk_alpha_pll gcc_gpll3 = {
  130. .offset = 0x3000,
  131. .vco_table = lucid_evo_vco,
  132. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  133. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  134. .clkr = {
  135. .enable_reg = 0x62018,
  136. .enable_mask = BIT(3),
  137. .hw.init = &(const struct clk_init_data) {
  138. .name = "gcc_gpll3",
  139. .parent_data = &(const struct clk_parent_data) {
  140. .index = DT_BI_TCXO,
  141. },
  142. .num_parents = 1,
  143. .ops = &clk_alpha_pll_lucid_evo_ops,
  144. },
  145. },
  146. };
  147. static struct clk_alpha_pll gcc_gpll4 = {
  148. .offset = 0x4000,
  149. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  150. .clkr = {
  151. .enable_reg = 0x62018,
  152. .enable_mask = BIT(4),
  153. .hw.init = &(const struct clk_init_data) {
  154. .name = "gcc_gpll4",
  155. .parent_data = &(const struct clk_parent_data) {
  156. .index = DT_BI_TCXO,
  157. },
  158. .num_parents = 1,
  159. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  160. },
  161. },
  162. };
  163. static struct clk_alpha_pll gcc_gpll9 = {
  164. .offset = 0x9000,
  165. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  166. .clkr = {
  167. .enable_reg = 0x62018,
  168. .enable_mask = BIT(9),
  169. .hw.init = &(const struct clk_init_data) {
  170. .name = "gcc_gpll9",
  171. .parent_data = &(const struct clk_parent_data) {
  172. .index = DT_BI_TCXO,
  173. },
  174. .num_parents = 1,
  175. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  176. },
  177. },
  178. };
  179. static struct clk_alpha_pll gcc_gpll10 = {
  180. .offset = 0xa000,
  181. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  182. .clkr = {
  183. .enable_reg = 0x62018,
  184. .enable_mask = BIT(10),
  185. .hw.init = &(const struct clk_init_data) {
  186. .name = "gcc_gpll10",
  187. .parent_data = &(const struct clk_parent_data) {
  188. .index = DT_BI_TCXO,
  189. },
  190. .num_parents = 1,
  191. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  192. },
  193. },
  194. };
  195. static const struct parent_map gcc_parent_map_0[] = {
  196. { P_BI_TCXO, 0 },
  197. { P_GCC_GPLL0_OUT_MAIN, 1 },
  198. { P_GCC_GPLL0_OUT_EVEN, 6 },
  199. };
  200. static const struct clk_parent_data gcc_parent_data_0[] = {
  201. { .index = DT_BI_TCXO },
  202. { .hw = &gcc_gpll0.clkr.hw },
  203. { .hw = &gcc_gpll0_out_even.clkr.hw },
  204. };
  205. static const struct parent_map gcc_parent_map_1[] = {
  206. { P_BI_TCXO, 0 },
  207. { P_GCC_GPLL0_OUT_MAIN, 1 },
  208. { P_SLEEP_CLK, 5 },
  209. { P_GCC_GPLL0_OUT_EVEN, 6 },
  210. };
  211. static const struct clk_parent_data gcc_parent_data_1[] = {
  212. { .index = DT_BI_TCXO },
  213. { .hw = &gcc_gpll0.clkr.hw },
  214. { .index = DT_SLEEP_CLK },
  215. { .hw = &gcc_gpll0_out_even.clkr.hw },
  216. };
  217. static const struct parent_map gcc_parent_map_2[] = {
  218. { P_BI_TCXO, 0 },
  219. { P_GCC_GPLL0_OUT_MAIN, 1 },
  220. { P_GCC_GPLL1_OUT_MAIN, 4 },
  221. { P_GCC_GPLL4_OUT_MAIN, 5 },
  222. { P_GCC_GPLL0_OUT_EVEN, 6 },
  223. };
  224. static const struct clk_parent_data gcc_parent_data_2[] = {
  225. { .index = DT_BI_TCXO },
  226. { .hw = &gcc_gpll0.clkr.hw },
  227. { .hw = &gcc_gpll1.clkr.hw },
  228. { .hw = &gcc_gpll4.clkr.hw },
  229. { .hw = &gcc_gpll0_out_even.clkr.hw },
  230. };
  231. static const struct parent_map gcc_parent_map_3[] = {
  232. { P_BI_TCXO, 0 },
  233. { P_SLEEP_CLK, 5 },
  234. };
  235. static const struct clk_parent_data gcc_parent_data_3[] = {
  236. { .index = DT_BI_TCXO },
  237. { .index = DT_SLEEP_CLK },
  238. };
  239. static const struct parent_map gcc_parent_map_4[] = {
  240. { P_BI_TCXO, 0 },
  241. { P_GCC_GPLL0_OUT_MAIN, 1 },
  242. { P_GCC_GPLL0_OUT_ODD, 2 },
  243. { P_GCC_GPLL10_OUT_MAIN, 3 },
  244. { P_GCC_GPLL0_OUT_EVEN, 6 },
  245. };
  246. static const struct clk_parent_data gcc_parent_data_4[] = {
  247. { .index = DT_BI_TCXO },
  248. { .hw = &gcc_gpll0.clkr.hw },
  249. { .hw = &gcc_gpll0_out_odd.clkr.hw },
  250. { .hw = &gcc_gpll10.clkr.hw },
  251. { .hw = &gcc_gpll0_out_even.clkr.hw },
  252. };
  253. static const struct parent_map gcc_parent_map_5[] = {
  254. { P_BI_TCXO, 0 },
  255. };
  256. static const struct clk_parent_data gcc_parent_data_5[] = {
  257. { .index = DT_BI_TCXO },
  258. };
  259. static const struct parent_map gcc_parent_map_6[] = {
  260. { P_BI_TCXO, 0 },
  261. { P_GCC_GPLL0_OUT_MAIN, 1 },
  262. { P_GCC_GPLL9_OUT_MAIN, 2 },
  263. { P_GCC_GPLL4_OUT_MAIN, 5 },
  264. { P_GCC_GPLL0_OUT_EVEN, 6 },
  265. };
  266. static const struct clk_parent_data gcc_parent_data_6[] = {
  267. { .index = DT_BI_TCXO },
  268. { .hw = &gcc_gpll0.clkr.hw },
  269. { .hw = &gcc_gpll9.clkr.hw },
  270. { .hw = &gcc_gpll4.clkr.hw },
  271. { .hw = &gcc_gpll0_out_even.clkr.hw },
  272. };
  273. static const struct parent_map gcc_parent_map_7[] = {
  274. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  275. { P_BI_TCXO, 2 },
  276. };
  277. static const struct clk_parent_data gcc_parent_data_7[] = {
  278. { .index = DT_UFS_PHY_RX_SYMBOL_0_CLK },
  279. { .index = DT_BI_TCXO },
  280. };
  281. static const struct parent_map gcc_parent_map_8[] = {
  282. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  283. { P_BI_TCXO, 2 },
  284. };
  285. static const struct clk_parent_data gcc_parent_data_8[] = {
  286. { .index = DT_UFS_PHY_RX_SYMBOL_1_CLK },
  287. { .index = DT_BI_TCXO },
  288. };
  289. static const struct parent_map gcc_parent_map_9[] = {
  290. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  291. { P_BI_TCXO, 2 },
  292. };
  293. static const struct clk_parent_data gcc_parent_data_9[] = {
  294. { .index = DT_UFS_PHY_TX_SYMBOL_0_CLK },
  295. { .index = DT_BI_TCXO },
  296. };
  297. static const struct parent_map gcc_parent_map_10[] = {
  298. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  299. { P_BI_TCXO, 2 },
  300. };
  301. static const struct clk_parent_data gcc_parent_data_10[] = {
  302. { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK },
  303. { .index = DT_BI_TCXO },
  304. };
  305. static const struct parent_map gcc_parent_map_11[] = {
  306. { P_BI_TCXO, 0 },
  307. { P_GCC_GPLL0_OUT_MAIN, 1 },
  308. { P_GCC_GPLL3_OUT_MAIN, 5 },
  309. };
  310. static const struct clk_parent_data gcc_parent_data_11[] = {
  311. { .index = DT_BI_TCXO },
  312. { .hw = &gcc_gpll0.clkr.hw },
  313. { .hw = &gcc_gpll3.clkr.hw },
  314. };
  315. static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
  316. .reg = 0x7b060,
  317. .clkr = {
  318. .hw.init = &(const struct clk_init_data) {
  319. .name = "gcc_pcie_0_pipe_clk_src",
  320. .parent_data = &(const struct clk_parent_data) {
  321. .index = DT_PCIE_0_PIPE_CLK,
  322. },
  323. .num_parents = 1,
  324. .ops = &clk_regmap_phy_mux_ops,
  325. },
  326. },
  327. };
  328. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  329. .reg = 0x87060,
  330. .shift = 0,
  331. .width = 2,
  332. .parent_map = gcc_parent_map_7,
  333. .clkr = {
  334. .hw.init = &(const struct clk_init_data) {
  335. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  336. .parent_data = gcc_parent_data_7,
  337. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  338. .ops = &clk_regmap_mux_closest_ops,
  339. },
  340. },
  341. };
  342. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  343. .reg = 0x870d0,
  344. .shift = 0,
  345. .width = 2,
  346. .parent_map = gcc_parent_map_8,
  347. .clkr = {
  348. .hw.init = &(const struct clk_init_data) {
  349. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  350. .parent_data = gcc_parent_data_8,
  351. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  352. .ops = &clk_regmap_mux_closest_ops,
  353. },
  354. },
  355. };
  356. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  357. .reg = 0x87050,
  358. .shift = 0,
  359. .width = 2,
  360. .parent_map = gcc_parent_map_9,
  361. .clkr = {
  362. .hw.init = &(const struct clk_init_data) {
  363. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  364. .parent_data = gcc_parent_data_9,
  365. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  366. .ops = &clk_regmap_mux_closest_ops,
  367. },
  368. },
  369. };
  370. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  371. .reg = 0x49068,
  372. .shift = 0,
  373. .width = 2,
  374. .parent_map = gcc_parent_map_10,
  375. .clkr = {
  376. .hw.init = &(const struct clk_init_data) {
  377. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  378. .parent_data = gcc_parent_data_10,
  379. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  380. .ops = &clk_regmap_mux_closest_ops,
  381. },
  382. },
  383. };
  384. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  385. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  386. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  387. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  388. { }
  389. };
  390. static struct clk_rcg2 gcc_gp1_clk_src = {
  391. .cmd_rcgr = 0x74004,
  392. .mnd_width = 16,
  393. .hid_width = 5,
  394. .parent_map = gcc_parent_map_1,
  395. .freq_tbl = ftbl_gcc_gp1_clk_src,
  396. .clkr.hw.init = &(const struct clk_init_data) {
  397. .name = "gcc_gp1_clk_src",
  398. .parent_data = gcc_parent_data_1,
  399. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  400. .flags = CLK_SET_RATE_PARENT,
  401. .ops = &clk_rcg2_shared_ops,
  402. },
  403. };
  404. static struct clk_rcg2 gcc_gp2_clk_src = {
  405. .cmd_rcgr = 0x75004,
  406. .mnd_width = 16,
  407. .hid_width = 5,
  408. .parent_map = gcc_parent_map_1,
  409. .freq_tbl = ftbl_gcc_gp1_clk_src,
  410. .clkr.hw.init = &(const struct clk_init_data) {
  411. .name = "gcc_gp2_clk_src",
  412. .parent_data = gcc_parent_data_1,
  413. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  414. .flags = CLK_SET_RATE_PARENT,
  415. .ops = &clk_rcg2_shared_ops,
  416. },
  417. };
  418. static struct clk_rcg2 gcc_gp3_clk_src = {
  419. .cmd_rcgr = 0x76004,
  420. .mnd_width = 16,
  421. .hid_width = 5,
  422. .parent_map = gcc_parent_map_1,
  423. .freq_tbl = ftbl_gcc_gp1_clk_src,
  424. .clkr.hw.init = &(const struct clk_init_data) {
  425. .name = "gcc_gp3_clk_src",
  426. .parent_data = gcc_parent_data_1,
  427. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  428. .flags = CLK_SET_RATE_PARENT,
  429. .ops = &clk_rcg2_shared_ops,
  430. },
  431. };
  432. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  433. F(9600000, P_BI_TCXO, 2, 0, 0),
  434. F(19200000, P_BI_TCXO, 1, 0, 0),
  435. { }
  436. };
  437. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  438. .cmd_rcgr = 0x7b064,
  439. .mnd_width = 16,
  440. .hid_width = 5,
  441. .parent_map = gcc_parent_map_3,
  442. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  443. .clkr.hw.init = &(const struct clk_init_data) {
  444. .name = "gcc_pcie_0_aux_clk_src",
  445. .parent_data = gcc_parent_data_3,
  446. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  447. .flags = CLK_SET_RATE_PARENT,
  448. .ops = &clk_rcg2_shared_ops,
  449. },
  450. };
  451. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  452. F(19200000, P_BI_TCXO, 1, 0, 0),
  453. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  454. { }
  455. };
  456. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  457. .cmd_rcgr = 0x7b048,
  458. .mnd_width = 0,
  459. .hid_width = 5,
  460. .parent_map = gcc_parent_map_0,
  461. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  462. .clkr.hw.init = &(const struct clk_init_data) {
  463. .name = "gcc_pcie_0_phy_rchng_clk_src",
  464. .parent_data = gcc_parent_data_0,
  465. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  466. .flags = CLK_SET_RATE_PARENT,
  467. .ops = &clk_rcg2_shared_ops,
  468. },
  469. };
  470. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  471. F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
  472. { }
  473. };
  474. static struct clk_rcg2 gcc_pdm2_clk_src = {
  475. .cmd_rcgr = 0x43010,
  476. .mnd_width = 0,
  477. .hid_width = 5,
  478. .parent_map = gcc_parent_map_0,
  479. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  480. .clkr.hw.init = &(const struct clk_init_data) {
  481. .name = "gcc_pdm2_clk_src",
  482. .parent_data = gcc_parent_data_0,
  483. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  484. .flags = CLK_SET_RATE_PARENT,
  485. .ops = &clk_rcg2_shared_ops,
  486. },
  487. };
  488. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  489. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  490. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  491. F(19200000, P_BI_TCXO, 1, 0, 0),
  492. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  493. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  494. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  495. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  496. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  497. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  498. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  499. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  500. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  501. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  502. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  503. F(120000000, P_GCC_GPLL0_OUT_EVEN, 2.5, 0, 0),
  504. { }
  505. };
  506. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  507. .name = "gcc_qupv3_wrap0_s0_clk_src",
  508. .parent_data = gcc_parent_data_0,
  509. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  510. .flags = CLK_SET_RATE_PARENT,
  511. .ops = &clk_rcg2_shared_ops,
  512. };
  513. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  514. .cmd_rcgr = 0x27014,
  515. .mnd_width = 16,
  516. .hid_width = 5,
  517. .parent_map = gcc_parent_map_0,
  518. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  519. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  520. };
  521. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s1_clk_src[] = {
  522. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  523. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  524. F(19200000, P_BI_TCXO, 1, 0, 0),
  525. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  526. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  527. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  528. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  529. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  530. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  531. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  532. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  533. { }
  534. };
  535. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  536. .name = "gcc_qupv3_wrap0_s1_clk_src",
  537. .parent_data = gcc_parent_data_0,
  538. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  539. .flags = CLK_SET_RATE_PARENT,
  540. .ops = &clk_rcg2_shared_ops,
  541. };
  542. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  543. .cmd_rcgr = 0x27148,
  544. .mnd_width = 16,
  545. .hid_width = 5,
  546. .parent_map = gcc_parent_map_0,
  547. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  548. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  549. };
  550. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  551. .name = "gcc_qupv3_wrap0_s2_clk_src",
  552. .parent_data = gcc_parent_data_0,
  553. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  554. .flags = CLK_SET_RATE_PARENT,
  555. .ops = &clk_rcg2_shared_ops,
  556. };
  557. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  558. .cmd_rcgr = 0x2727c,
  559. .mnd_width = 16,
  560. .hid_width = 5,
  561. .parent_map = gcc_parent_map_0,
  562. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  563. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  564. };
  565. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  566. .name = "gcc_qupv3_wrap0_s3_clk_src",
  567. .parent_data = gcc_parent_data_0,
  568. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  569. .flags = CLK_SET_RATE_PARENT,
  570. .ops = &clk_rcg2_shared_ops,
  571. };
  572. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  573. .cmd_rcgr = 0x273b0,
  574. .mnd_width = 16,
  575. .hid_width = 5,
  576. .parent_map = gcc_parent_map_0,
  577. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  578. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  579. };
  580. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  581. .name = "gcc_qupv3_wrap0_s4_clk_src",
  582. .parent_data = gcc_parent_data_0,
  583. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  584. .flags = CLK_SET_RATE_PARENT,
  585. .ops = &clk_rcg2_shared_ops,
  586. };
  587. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  588. .cmd_rcgr = 0x274e4,
  589. .mnd_width = 16,
  590. .hid_width = 5,
  591. .parent_map = gcc_parent_map_0,
  592. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  593. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  594. };
  595. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  596. .name = "gcc_qupv3_wrap1_s0_clk_src",
  597. .parent_data = gcc_parent_data_0,
  598. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  599. .flags = CLK_SET_RATE_PARENT,
  600. .ops = &clk_rcg2_shared_ops,
  601. };
  602. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  603. .cmd_rcgr = 0x28014,
  604. .mnd_width = 16,
  605. .hid_width = 5,
  606. .parent_map = gcc_parent_map_0,
  607. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  608. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  609. };
  610. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  611. .name = "gcc_qupv3_wrap1_s1_clk_src",
  612. .parent_data = gcc_parent_data_0,
  613. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  614. .flags = CLK_SET_RATE_PARENT,
  615. .ops = &clk_rcg2_shared_ops,
  616. };
  617. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  618. .cmd_rcgr = 0x28148,
  619. .mnd_width = 16,
  620. .hid_width = 5,
  621. .parent_map = gcc_parent_map_0,
  622. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  623. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  624. };
  625. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  626. .name = "gcc_qupv3_wrap1_s2_clk_src",
  627. .parent_data = gcc_parent_data_0,
  628. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  629. .flags = CLK_SET_RATE_PARENT,
  630. .ops = &clk_rcg2_shared_ops,
  631. };
  632. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  633. .cmd_rcgr = 0x2827c,
  634. .mnd_width = 16,
  635. .hid_width = 5,
  636. .parent_map = gcc_parent_map_0,
  637. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  638. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  639. };
  640. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  641. .name = "gcc_qupv3_wrap1_s3_clk_src",
  642. .parent_data = gcc_parent_data_0,
  643. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  644. .flags = CLK_SET_RATE_PARENT,
  645. .ops = &clk_rcg2_shared_ops,
  646. };
  647. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  648. .cmd_rcgr = 0x283b0,
  649. .mnd_width = 16,
  650. .hid_width = 5,
  651. .parent_map = gcc_parent_map_0,
  652. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  653. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  654. };
  655. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  656. .name = "gcc_qupv3_wrap1_s4_clk_src",
  657. .parent_data = gcc_parent_data_0,
  658. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  659. .flags = CLK_SET_RATE_PARENT,
  660. .ops = &clk_rcg2_shared_ops,
  661. };
  662. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  663. .cmd_rcgr = 0x284e4,
  664. .mnd_width = 16,
  665. .hid_width = 5,
  666. .parent_map = gcc_parent_map_0,
  667. .freq_tbl = ftbl_gcc_qupv3_wrap0_s1_clk_src,
  668. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  669. };
  670. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  671. F(144000, P_BI_TCXO, 16, 3, 25),
  672. F(400000, P_BI_TCXO, 12, 1, 4),
  673. F(20000000, P_GCC_GPLL0_OUT_EVEN, 5, 1, 3),
  674. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  675. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  676. F(100000000, P_GCC_GPLL0_OUT_ODD, 2, 0, 0),
  677. F(192000000, P_GCC_GPLL10_OUT_MAIN, 2, 0, 0),
  678. F(384000000, P_GCC_GPLL10_OUT_MAIN, 1, 0, 0),
  679. { }
  680. };
  681. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  682. .cmd_rcgr = 0xb3010,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = gcc_parent_map_4,
  686. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  687. .clkr.hw.init = &(const struct clk_init_data) {
  688. .name = "gcc_sdcc1_apps_clk_src",
  689. .parent_data = gcc_parent_data_4,
  690. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  691. .flags = CLK_SET_RATE_PARENT,
  692. .ops = &clk_rcg2_floor_ops,
  693. },
  694. };
  695. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  696. F(100000000, P_GCC_GPLL0_OUT_ODD, 2, 0, 0),
  697. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  698. F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
  699. { }
  700. };
  701. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  702. .cmd_rcgr = 0xb3030,
  703. .mnd_width = 0,
  704. .hid_width = 5,
  705. .parent_map = gcc_parent_map_4,
  706. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  707. .clkr.hw.init = &(const struct clk_init_data) {
  708. .name = "gcc_sdcc1_ice_core_clk_src",
  709. .parent_data = gcc_parent_data_4,
  710. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  711. .flags = CLK_SET_RATE_PARENT,
  712. .ops = &clk_rcg2_floor_ops,
  713. },
  714. };
  715. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  716. F(400000, P_BI_TCXO, 12, 1, 4),
  717. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  718. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  719. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  720. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  721. { }
  722. };
  723. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  724. .cmd_rcgr = 0x24014,
  725. .mnd_width = 8,
  726. .hid_width = 5,
  727. .parent_map = gcc_parent_map_6,
  728. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  729. .clkr.hw.init = &(const struct clk_init_data) {
  730. .name = "gcc_sdcc2_apps_clk_src",
  731. .parent_data = gcc_parent_data_6,
  732. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  733. .flags = CLK_SET_RATE_PARENT,
  734. .ops = &clk_rcg2_floor_ops,
  735. },
  736. };
  737. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  738. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  739. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  740. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  741. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  742. { }
  743. };
  744. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  745. .cmd_rcgr = 0x8702c,
  746. .mnd_width = 8,
  747. .hid_width = 5,
  748. .parent_map = gcc_parent_map_0,
  749. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  750. .clkr.hw.init = &(const struct clk_init_data) {
  751. .name = "gcc_ufs_phy_axi_clk_src",
  752. .parent_data = gcc_parent_data_0,
  753. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  754. .flags = CLK_SET_RATE_PARENT,
  755. .ops = &clk_rcg2_shared_ops,
  756. },
  757. };
  758. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  759. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  760. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  761. F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
  762. { }
  763. };
  764. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  765. .cmd_rcgr = 0x87074,
  766. .mnd_width = 0,
  767. .hid_width = 5,
  768. .parent_map = gcc_parent_map_2,
  769. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  770. .clkr.hw.init = &(const struct clk_init_data) {
  771. .name = "gcc_ufs_phy_ice_core_clk_src",
  772. .parent_data = gcc_parent_data_2,
  773. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  774. .flags = CLK_SET_RATE_PARENT,
  775. .ops = &clk_rcg2_shared_ops,
  776. },
  777. };
  778. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  779. .cmd_rcgr = 0x870a8,
  780. .mnd_width = 0,
  781. .hid_width = 5,
  782. .parent_map = gcc_parent_map_5,
  783. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  784. .clkr.hw.init = &(const struct clk_init_data) {
  785. .name = "gcc_ufs_phy_phy_aux_clk_src",
  786. .parent_data = gcc_parent_data_5,
  787. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  788. .flags = CLK_SET_RATE_PARENT,
  789. .ops = &clk_rcg2_shared_ops,
  790. },
  791. };
  792. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  793. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  794. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  795. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  796. { }
  797. };
  798. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  799. .cmd_rcgr = 0x8708c,
  800. .mnd_width = 0,
  801. .hid_width = 5,
  802. .parent_map = gcc_parent_map_0,
  803. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  804. .clkr.hw.init = &(const struct clk_init_data) {
  805. .name = "gcc_ufs_phy_unipro_core_clk_src",
  806. .parent_data = gcc_parent_data_0,
  807. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  808. .flags = CLK_SET_RATE_PARENT,
  809. .ops = &clk_rcg2_shared_ops,
  810. },
  811. };
  812. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  813. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  814. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  815. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  816. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  817. { }
  818. };
  819. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  820. .cmd_rcgr = 0x49028,
  821. .mnd_width = 8,
  822. .hid_width = 5,
  823. .parent_map = gcc_parent_map_0,
  824. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  825. .clkr.hw.init = &(const struct clk_init_data) {
  826. .name = "gcc_usb30_prim_master_clk_src",
  827. .parent_data = gcc_parent_data_0,
  828. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  829. .flags = CLK_SET_RATE_PARENT,
  830. .ops = &clk_rcg2_shared_ops,
  831. },
  832. };
  833. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  834. F(19200000, P_BI_TCXO, 1, 0, 0),
  835. { }
  836. };
  837. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  838. .cmd_rcgr = 0x49040,
  839. .mnd_width = 0,
  840. .hid_width = 5,
  841. .parent_map = gcc_parent_map_0,
  842. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  843. .clkr.hw.init = &(const struct clk_init_data) {
  844. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  845. .parent_data = gcc_parent_data_0,
  846. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  847. .flags = CLK_SET_RATE_PARENT,
  848. .ops = &clk_rcg2_shared_ops,
  849. },
  850. };
  851. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  852. .cmd_rcgr = 0x4906c,
  853. .mnd_width = 0,
  854. .hid_width = 5,
  855. .parent_map = gcc_parent_map_3,
  856. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  857. .clkr.hw.init = &(const struct clk_init_data) {
  858. .name = "gcc_usb3_prim_phy_aux_clk_src",
  859. .parent_data = gcc_parent_data_3,
  860. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  861. .flags = CLK_SET_RATE_PARENT,
  862. .ops = &clk_rcg2_shared_ops,
  863. },
  864. };
  865. static const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
  866. F(133333333, P_GCC_GPLL3_OUT_MAIN, 3, 0, 0),
  867. F(240000000, P_GCC_GPLL3_OUT_MAIN, 2, 0, 0),
  868. F(365000000, P_GCC_GPLL3_OUT_MAIN, 2, 0, 0),
  869. F(384000000, P_GCC_GPLL3_OUT_MAIN, 2, 0, 0),
  870. { }
  871. };
  872. static struct clk_rcg2 gcc_video_venus_clk_src = {
  873. .cmd_rcgr = 0xb6004,
  874. .mnd_width = 0,
  875. .hid_width = 5,
  876. .parent_map = gcc_parent_map_11,
  877. .freq_tbl = ftbl_gcc_video_venus_clk_src,
  878. .clkr.hw.init = &(const struct clk_init_data) {
  879. .name = "gcc_video_venus_clk_src",
  880. .parent_data = gcc_parent_data_11,
  881. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  882. .flags = CLK_SET_RATE_PARENT,
  883. .ops = &clk_rcg2_shared_ops,
  884. },
  885. };
  886. static struct clk_regmap_div gcc_pcie_0_pipe_div2_clk_src = {
  887. .reg = 0x7b084,
  888. .shift = 0,
  889. .width = 4,
  890. .clkr.hw.init = &(const struct clk_init_data) {
  891. .name = "gcc_pcie_0_pipe_div2_clk_src",
  892. .parent_hws = (const struct clk_hw*[]) {
  893. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  894. },
  895. .num_parents = 1,
  896. .flags = CLK_SET_RATE_PARENT,
  897. .ops = &clk_regmap_div_ro_ops,
  898. },
  899. };
  900. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  901. .reg = 0x49058,
  902. .shift = 0,
  903. .width = 4,
  904. .clkr.hw.init = &(const struct clk_init_data) {
  905. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  906. .parent_hws = (const struct clk_hw*[]) {
  907. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  908. },
  909. .num_parents = 1,
  910. .flags = CLK_SET_RATE_PARENT,
  911. .ops = &clk_regmap_div_ro_ops,
  912. },
  913. };
  914. static struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = {
  915. .halt_reg = 0x7b08c,
  916. .halt_check = BRANCH_HALT_SKIP,
  917. .hwcg_reg = 0x7b08c,
  918. .hwcg_bit = 1,
  919. .clkr = {
  920. .enable_reg = 0x62000,
  921. .enable_mask = BIT(12),
  922. .hw.init = &(const struct clk_init_data) {
  923. .name = "gcc_aggre_noc_pcie_0_axi_clk",
  924. .ops = &clk_branch2_ops,
  925. },
  926. },
  927. };
  928. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  929. .halt_reg = 0x870d4,
  930. .halt_check = BRANCH_HALT_VOTED,
  931. .hwcg_reg = 0x870d4,
  932. .hwcg_bit = 1,
  933. .clkr = {
  934. .enable_reg = 0x870d4,
  935. .enable_mask = BIT(0),
  936. .hw.init = &(const struct clk_init_data) {
  937. .name = "gcc_aggre_ufs_phy_axi_clk",
  938. .parent_hws = (const struct clk_hw*[]) {
  939. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  940. },
  941. .num_parents = 1,
  942. .flags = CLK_SET_RATE_PARENT,
  943. .ops = &clk_branch2_ops,
  944. },
  945. },
  946. };
  947. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  948. .halt_reg = 0x870d4,
  949. .halt_check = BRANCH_HALT_VOTED,
  950. .hwcg_reg = 0x870d4,
  951. .hwcg_bit = 1,
  952. .clkr = {
  953. .enable_reg = 0x870d4,
  954. .enable_mask = BIT(1),
  955. .hw.init = &(const struct clk_init_data) {
  956. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  957. .parent_hws = (const struct clk_hw*[]) {
  958. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  959. },
  960. .num_parents = 1,
  961. .flags = CLK_SET_RATE_PARENT,
  962. .ops = &clk_branch2_ops,
  963. },
  964. },
  965. };
  966. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  967. .halt_reg = 0x49088,
  968. .halt_check = BRANCH_HALT_VOTED,
  969. .hwcg_reg = 0x49088,
  970. .hwcg_bit = 1,
  971. .clkr = {
  972. .enable_reg = 0x49088,
  973. .enable_mask = BIT(0),
  974. .hw.init = &(const struct clk_init_data) {
  975. .name = "gcc_aggre_usb3_prim_axi_clk",
  976. .parent_hws = (const struct clk_hw*[]) {
  977. &gcc_usb30_prim_master_clk_src.clkr.hw,
  978. },
  979. .num_parents = 1,
  980. .flags = CLK_SET_RATE_PARENT,
  981. .ops = &clk_branch2_ops,
  982. },
  983. },
  984. };
  985. static struct clk_branch gcc_boot_rom_ahb_clk = {
  986. .halt_reg = 0x48004,
  987. .halt_check = BRANCH_HALT_VOTED,
  988. .hwcg_reg = 0x48004,
  989. .hwcg_bit = 1,
  990. .clkr = {
  991. .enable_reg = 0x62000,
  992. .enable_mask = BIT(10),
  993. .hw.init = &(const struct clk_init_data) {
  994. .name = "gcc_boot_rom_ahb_clk",
  995. .ops = &clk_branch2_ops,
  996. },
  997. },
  998. };
  999. static struct clk_branch gcc_camera_hf_axi_clk = {
  1000. .halt_reg = 0x36010,
  1001. .halt_check = BRANCH_HALT_SKIP,
  1002. .hwcg_reg = 0x36010,
  1003. .hwcg_bit = 1,
  1004. .clkr = {
  1005. .enable_reg = 0x36010,
  1006. .enable_mask = BIT(0),
  1007. .hw.init = &(const struct clk_init_data) {
  1008. .name = "gcc_camera_hf_axi_clk",
  1009. .ops = &clk_branch2_ops,
  1010. },
  1011. },
  1012. };
  1013. static struct clk_branch gcc_camera_sf_axi_clk = {
  1014. .halt_reg = 0x36014,
  1015. .halt_check = BRANCH_HALT_SKIP,
  1016. .hwcg_reg = 0x36014,
  1017. .hwcg_bit = 1,
  1018. .clkr = {
  1019. .enable_reg = 0x36014,
  1020. .enable_mask = BIT(0),
  1021. .hw.init = &(const struct clk_init_data) {
  1022. .name = "gcc_camera_sf_axi_clk",
  1023. .ops = &clk_branch2_ops,
  1024. },
  1025. },
  1026. };
  1027. static struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
  1028. .halt_reg = 0x20030,
  1029. .halt_check = BRANCH_HALT_VOTED,
  1030. .hwcg_reg = 0x20030,
  1031. .hwcg_bit = 1,
  1032. .clkr = {
  1033. .enable_reg = 0x62000,
  1034. .enable_mask = BIT(20),
  1035. .hw.init = &(const struct clk_init_data) {
  1036. .name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
  1037. .ops = &clk_branch2_ops,
  1038. },
  1039. },
  1040. };
  1041. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1042. .halt_reg = 0x49084,
  1043. .halt_check = BRANCH_HALT_VOTED,
  1044. .hwcg_reg = 0x49084,
  1045. .hwcg_bit = 1,
  1046. .clkr = {
  1047. .enable_reg = 0x49084,
  1048. .enable_mask = BIT(0),
  1049. .hw.init = &(const struct clk_init_data) {
  1050. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1051. .parent_hws = (const struct clk_hw*[]) {
  1052. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1053. },
  1054. .num_parents = 1,
  1055. .flags = CLK_SET_RATE_PARENT,
  1056. .ops = &clk_branch2_ops,
  1057. },
  1058. },
  1059. };
  1060. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1061. .halt_reg = 0x81154,
  1062. .halt_check = BRANCH_HALT_SKIP,
  1063. .hwcg_reg = 0x81154,
  1064. .hwcg_bit = 1,
  1065. .clkr = {
  1066. .enable_reg = 0x81154,
  1067. .enable_mask = BIT(0),
  1068. .hw.init = &(const struct clk_init_data) {
  1069. .name = "gcc_ddrss_gpu_axi_clk",
  1070. .ops = &clk_branch2_aon_ops,
  1071. },
  1072. },
  1073. };
  1074. static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
  1075. .halt_reg = 0x7b090,
  1076. .halt_check = BRANCH_HALT_SKIP,
  1077. .hwcg_reg = 0x7b090,
  1078. .hwcg_bit = 1,
  1079. .clkr = {
  1080. .enable_reg = 0x62000,
  1081. .enable_mask = BIT(19),
  1082. .hw.init = &(const struct clk_init_data) {
  1083. .name = "gcc_ddrss_pcie_sf_tbu_clk",
  1084. .ops = &clk_branch2_ops,
  1085. },
  1086. },
  1087. };
  1088. static struct clk_branch gcc_disp_hf_axi_clk = {
  1089. .halt_reg = 0x3700c,
  1090. .halt_check = BRANCH_HALT_SKIP,
  1091. .hwcg_reg = 0x3700c,
  1092. .hwcg_bit = 1,
  1093. .clkr = {
  1094. .enable_reg = 0x3700c,
  1095. .enable_mask = BIT(0),
  1096. .hw.init = &(const struct clk_init_data) {
  1097. .name = "gcc_disp_hf_axi_clk",
  1098. .ops = &clk_branch2_ops,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch gcc_eusb3_0_clkref_en = {
  1103. .halt_reg = 0x9c00c,
  1104. .halt_check = BRANCH_HALT_DELAY,
  1105. .clkr = {
  1106. .enable_reg = 0x9c00c,
  1107. .enable_mask = BIT(0),
  1108. .hw.init = &(const struct clk_init_data) {
  1109. .name = "gcc_eusb3_0_clkref_en",
  1110. .ops = &clk_branch2_ops,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_branch gcc_gp1_clk = {
  1115. .halt_reg = 0x74000,
  1116. .halt_check = BRANCH_HALT,
  1117. .clkr = {
  1118. .enable_reg = 0x74000,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(const struct clk_init_data) {
  1121. .name = "gcc_gp1_clk",
  1122. .parent_hws = (const struct clk_hw*[]) {
  1123. &gcc_gp1_clk_src.clkr.hw,
  1124. },
  1125. .num_parents = 1,
  1126. .flags = CLK_SET_RATE_PARENT,
  1127. .ops = &clk_branch2_ops,
  1128. },
  1129. },
  1130. };
  1131. static struct clk_branch gcc_gp2_clk = {
  1132. .halt_reg = 0x75000,
  1133. .halt_check = BRANCH_HALT,
  1134. .clkr = {
  1135. .enable_reg = 0x75000,
  1136. .enable_mask = BIT(0),
  1137. .hw.init = &(const struct clk_init_data) {
  1138. .name = "gcc_gp2_clk",
  1139. .parent_hws = (const struct clk_hw*[]) {
  1140. &gcc_gp2_clk_src.clkr.hw,
  1141. },
  1142. .num_parents = 1,
  1143. .flags = CLK_SET_RATE_PARENT,
  1144. .ops = &clk_branch2_ops,
  1145. },
  1146. },
  1147. };
  1148. static struct clk_branch gcc_gp3_clk = {
  1149. .halt_reg = 0x76000,
  1150. .halt_check = BRANCH_HALT,
  1151. .clkr = {
  1152. .enable_reg = 0x76000,
  1153. .enable_mask = BIT(0),
  1154. .hw.init = &(const struct clk_init_data) {
  1155. .name = "gcc_gp3_clk",
  1156. .parent_hws = (const struct clk_hw*[]) {
  1157. &gcc_gp3_clk_src.clkr.hw,
  1158. },
  1159. .num_parents = 1,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. .ops = &clk_branch2_ops,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1166. .halt_check = BRANCH_HALT_DELAY,
  1167. .clkr = {
  1168. .enable_reg = 0x62000,
  1169. .enable_mask = BIT(15),
  1170. .hw.init = &(const struct clk_init_data) {
  1171. .name = "gcc_gpu_gpll0_clk_src",
  1172. .parent_hws = (const struct clk_hw*[]) {
  1173. &gcc_gpll0.clkr.hw,
  1174. },
  1175. .num_parents = 1,
  1176. .flags = CLK_SET_RATE_PARENT,
  1177. .ops = &clk_branch2_ops,
  1178. },
  1179. },
  1180. };
  1181. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1182. .halt_check = BRANCH_HALT_DELAY,
  1183. .clkr = {
  1184. .enable_reg = 0x62000,
  1185. .enable_mask = BIT(16),
  1186. .hw.init = &(const struct clk_init_data) {
  1187. .name = "gcc_gpu_gpll0_div_clk_src",
  1188. .parent_hws = (const struct clk_hw*[]) {
  1189. &gcc_gpll0_out_even.clkr.hw,
  1190. },
  1191. .num_parents = 1,
  1192. .flags = CLK_SET_RATE_PARENT,
  1193. .ops = &clk_branch2_ops,
  1194. },
  1195. },
  1196. };
  1197. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1198. .halt_reg = 0x81010,
  1199. .halt_check = BRANCH_HALT_VOTED,
  1200. .hwcg_reg = 0x81010,
  1201. .hwcg_bit = 1,
  1202. .clkr = {
  1203. .enable_reg = 0x81010,
  1204. .enable_mask = BIT(0),
  1205. .hw.init = &(const struct clk_init_data) {
  1206. .name = "gcc_gpu_memnoc_gfx_clk",
  1207. .ops = &clk_branch2_ops,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1212. .halt_reg = 0x81018,
  1213. .halt_check = BRANCH_HALT_DELAY,
  1214. .clkr = {
  1215. .enable_reg = 0x81018,
  1216. .enable_mask = BIT(0),
  1217. .hw.init = &(const struct clk_init_data) {
  1218. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_hlos1_vote_aggre_noc_mmu_audio_tbu_clk = {
  1224. .halt_reg = 0x8d004,
  1225. .halt_check = BRANCH_HALT_VOTED,
  1226. .clkr = {
  1227. .enable_reg = 0x8d004,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(const struct clk_init_data){
  1230. .name = "gcc_hlos1_vote_aggre_noc_mmu_audio_tbu_clk",
  1231. .ops = &clk_branch2_ops,
  1232. },
  1233. },
  1234. };
  1235. static struct clk_branch gcc_hlos1_vote_aggre_noc_mmu_pcie_tbu_clk = {
  1236. .halt_reg = 0x8d010,
  1237. .halt_check = BRANCH_HALT_VOTED,
  1238. .clkr = {
  1239. .enable_reg = 0x8d010,
  1240. .enable_mask = BIT(0),
  1241. .hw.init = &(const struct clk_init_data){
  1242. .name = "gcc_hlos1_vote_aggre_noc_mmu_pcie_tbu_clk",
  1243. .ops = &clk_branch2_ops,
  1244. },
  1245. },
  1246. };
  1247. static struct clk_branch gcc_hlos1_vote_aggre_noc_mmu_tbu1_clk = {
  1248. .halt_reg = 0x8d008,
  1249. .halt_check = BRANCH_HALT_VOTED,
  1250. .clkr = {
  1251. .enable_reg = 0x8d008,
  1252. .enable_mask = BIT(0),
  1253. .hw.init = &(const struct clk_init_data){
  1254. .name = "gcc_hlos1_vote_aggre_noc_mmu_tbu1_clk",
  1255. .ops = &clk_branch2_ops,
  1256. },
  1257. },
  1258. };
  1259. static struct clk_branch gcc_hlos1_vote_aggre_noc_mmu_tbu2_clk = {
  1260. .halt_reg = 0x8d00c,
  1261. .halt_check = BRANCH_HALT_VOTED,
  1262. .clkr = {
  1263. .enable_reg = 0x8d00c,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(const struct clk_init_data){
  1266. .name = "gcc_hlos1_vote_aggre_noc_mmu_tbu2_clk",
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_branch gcc_hlos1_vote_mmnoc_mmu_tbu_hf0_clk = {
  1272. .halt_reg = 0x8d018,
  1273. .halt_check = BRANCH_HALT_VOTED,
  1274. .clkr = {
  1275. .enable_reg = 0x8d018,
  1276. .enable_mask = BIT(0),
  1277. .hw.init = &(const struct clk_init_data){
  1278. .name = "gcc_hlos1_vote_mmnoc_mmu_tbu_hf0_clk",
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch gcc_hlos1_vote_mmnoc_mmu_tbu_hf1_clk = {
  1284. .halt_reg = 0x8d01c,
  1285. .halt_check = BRANCH_HALT_VOTED,
  1286. .clkr = {
  1287. .enable_reg = 0x8d01c,
  1288. .enable_mask = BIT(0),
  1289. .hw.init = &(const struct clk_init_data){
  1290. .name = "gcc_hlos1_vote_mmnoc_mmu_tbu_hf1_clk",
  1291. .ops = &clk_branch2_ops,
  1292. },
  1293. },
  1294. };
  1295. static struct clk_branch gcc_hlos1_vote_mmnoc_mmu_tbu_sf0_clk = {
  1296. .halt_reg = 0x8d014,
  1297. .halt_check = BRANCH_HALT_VOTED,
  1298. .clkr = {
  1299. .enable_reg = 0x8d014,
  1300. .enable_mask = BIT(0),
  1301. .hw.init = &(const struct clk_init_data){
  1302. .name = "gcc_hlos1_vote_mmnoc_mmu_tbu_sf0_clk",
  1303. .ops = &clk_branch2_ops,
  1304. },
  1305. },
  1306. };
  1307. static struct clk_branch gcc_hlos1_vote_mmu_tcu_clk = {
  1308. .halt_reg = 0x8d02c,
  1309. .halt_check = BRANCH_HALT_VOTED,
  1310. .clkr = {
  1311. .enable_reg = 0x8d02c,
  1312. .enable_mask = BIT(0),
  1313. .hw.init = &(const struct clk_init_data){
  1314. .name = "gcc_hlos1_vote_mmu_tcu_clk",
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch gcc_pcie_0_aux_clk = {
  1320. .halt_reg = 0x7b034,
  1321. .halt_check = BRANCH_HALT_VOTED,
  1322. .clkr = {
  1323. .enable_reg = 0x62008,
  1324. .enable_mask = BIT(3),
  1325. .hw.init = &(const struct clk_init_data) {
  1326. .name = "gcc_pcie_0_aux_clk",
  1327. .parent_hws = (const struct clk_hw*[]) {
  1328. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1329. },
  1330. .num_parents = 1,
  1331. .flags = CLK_SET_RATE_PARENT,
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1337. .halt_reg = 0x7b030,
  1338. .halt_check = BRANCH_HALT_VOTED,
  1339. .hwcg_reg = 0x7b030,
  1340. .hwcg_bit = 1,
  1341. .clkr = {
  1342. .enable_reg = 0x62008,
  1343. .enable_mask = BIT(2),
  1344. .hw.init = &(const struct clk_init_data) {
  1345. .name = "gcc_pcie_0_cfg_ahb_clk",
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch gcc_pcie_0_clkref_en = {
  1351. .halt_reg = 0x9c004,
  1352. .halt_check = BRANCH_HALT_DELAY,
  1353. .clkr = {
  1354. .enable_reg = 0x9c004,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(const struct clk_init_data) {
  1357. .name = "gcc_pcie_0_clkref_en",
  1358. .ops = &clk_branch2_ops,
  1359. },
  1360. },
  1361. };
  1362. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1363. .halt_reg = 0x7b028,
  1364. .halt_check = BRANCH_HALT_SKIP,
  1365. .clkr = {
  1366. .enable_reg = 0x62008,
  1367. .enable_mask = BIT(1),
  1368. .hw.init = &(const struct clk_init_data) {
  1369. .name = "gcc_pcie_0_mstr_axi_clk",
  1370. .ops = &clk_branch2_ops,
  1371. },
  1372. },
  1373. };
  1374. static struct clk_branch gcc_pcie_0_phy_rchng_clk = {
  1375. .halt_reg = 0x7b044,
  1376. .halt_check = BRANCH_HALT_VOTED,
  1377. .clkr = {
  1378. .enable_reg = 0x62000,
  1379. .enable_mask = BIT(22),
  1380. .hw.init = &(const struct clk_init_data) {
  1381. .name = "gcc_pcie_0_phy_rchng_clk",
  1382. .parent_hws = (const struct clk_hw*[]) {
  1383. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  1384. },
  1385. .num_parents = 1,
  1386. .flags = CLK_SET_RATE_PARENT,
  1387. .ops = &clk_branch2_ops,
  1388. },
  1389. },
  1390. };
  1391. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1392. .halt_reg = 0x7b03c,
  1393. .halt_check = BRANCH_HALT_SKIP,
  1394. .clkr = {
  1395. .enable_reg = 0x62008,
  1396. .enable_mask = BIT(4),
  1397. .hw.init = &(const struct clk_init_data) {
  1398. .name = "gcc_pcie_0_pipe_clk",
  1399. .parent_hws = (const struct clk_hw*[]) {
  1400. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1401. },
  1402. .num_parents = 1,
  1403. .flags = CLK_SET_RATE_PARENT,
  1404. .ops = &clk_branch2_ops,
  1405. },
  1406. },
  1407. };
  1408. static struct clk_branch gcc_pcie_0_pipe_div2_clk = {
  1409. .halt_reg = 0x7b094,
  1410. .halt_check = BRANCH_HALT_SKIP,
  1411. .clkr = {
  1412. .enable_reg = 0x62010,
  1413. .enable_mask = BIT(26),
  1414. .hw.init = &(const struct clk_init_data) {
  1415. .name = "gcc_pcie_0_pipe_div2_clk",
  1416. .parent_hws = (const struct clk_hw*[]) {
  1417. &gcc_pcie_0_pipe_div2_clk_src.clkr.hw,
  1418. },
  1419. .num_parents = 1,
  1420. .flags = CLK_SET_RATE_PARENT,
  1421. .ops = &clk_branch2_ops,
  1422. },
  1423. },
  1424. };
  1425. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1426. .halt_reg = 0x7b020,
  1427. .halt_check = BRANCH_HALT_VOTED,
  1428. .hwcg_reg = 0x7b020,
  1429. .hwcg_bit = 1,
  1430. .clkr = {
  1431. .enable_reg = 0x62008,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(const struct clk_init_data) {
  1434. .name = "gcc_pcie_0_slv_axi_clk",
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1440. .halt_reg = 0x7b01c,
  1441. .halt_check = BRANCH_HALT_VOTED,
  1442. .clkr = {
  1443. .enable_reg = 0x62008,
  1444. .enable_mask = BIT(5),
  1445. .hw.init = &(const struct clk_init_data) {
  1446. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1447. .ops = &clk_branch2_ops,
  1448. },
  1449. },
  1450. };
  1451. static struct clk_branch gcc_pdm2_clk = {
  1452. .halt_reg = 0x4300c,
  1453. .halt_check = BRANCH_HALT,
  1454. .clkr = {
  1455. .enable_reg = 0x4300c,
  1456. .enable_mask = BIT(0),
  1457. .hw.init = &(const struct clk_init_data) {
  1458. .name = "gcc_pdm2_clk",
  1459. .parent_hws = (const struct clk_hw*[]) {
  1460. &gcc_pdm2_clk_src.clkr.hw,
  1461. },
  1462. .num_parents = 1,
  1463. .flags = CLK_SET_RATE_PARENT,
  1464. .ops = &clk_branch2_ops,
  1465. },
  1466. },
  1467. };
  1468. static struct clk_branch gcc_pdm_ahb_clk = {
  1469. .halt_reg = 0x43004,
  1470. .halt_check = BRANCH_HALT_VOTED,
  1471. .hwcg_reg = 0x43004,
  1472. .hwcg_bit = 1,
  1473. .clkr = {
  1474. .enable_reg = 0x43004,
  1475. .enable_mask = BIT(0),
  1476. .hw.init = &(const struct clk_init_data) {
  1477. .name = "gcc_pdm_ahb_clk",
  1478. .ops = &clk_branch2_ops,
  1479. },
  1480. },
  1481. };
  1482. static struct clk_branch gcc_pdm_xo4_clk = {
  1483. .halt_reg = 0x43008,
  1484. .halt_check = BRANCH_HALT,
  1485. .clkr = {
  1486. .enable_reg = 0x43008,
  1487. .enable_mask = BIT(0),
  1488. .hw.init = &(const struct clk_init_data) {
  1489. .name = "gcc_pdm_xo4_clk",
  1490. .ops = &clk_branch2_ops,
  1491. },
  1492. },
  1493. };
  1494. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1495. .halt_reg = 0x36008,
  1496. .halt_check = BRANCH_HALT_VOTED,
  1497. .hwcg_reg = 0x36008,
  1498. .hwcg_bit = 1,
  1499. .clkr = {
  1500. .enable_reg = 0x36008,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(const struct clk_init_data) {
  1503. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1504. .ops = &clk_branch2_ops,
  1505. },
  1506. },
  1507. };
  1508. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1509. .halt_reg = 0x3600c,
  1510. .halt_check = BRANCH_HALT_VOTED,
  1511. .hwcg_reg = 0x3600c,
  1512. .hwcg_bit = 1,
  1513. .clkr = {
  1514. .enable_reg = 0x3600c,
  1515. .enable_mask = BIT(0),
  1516. .hw.init = &(const struct clk_init_data) {
  1517. .name = "gcc_qmip_camera_rt_ahb_clk",
  1518. .ops = &clk_branch2_ops,
  1519. },
  1520. },
  1521. };
  1522. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1523. .halt_reg = 0x37008,
  1524. .halt_check = BRANCH_HALT_VOTED,
  1525. .hwcg_reg = 0x37008,
  1526. .hwcg_bit = 1,
  1527. .clkr = {
  1528. .enable_reg = 0x37008,
  1529. .enable_mask = BIT(0),
  1530. .hw.init = &(const struct clk_init_data) {
  1531. .name = "gcc_qmip_disp_ahb_clk",
  1532. .ops = &clk_branch2_ops,
  1533. },
  1534. },
  1535. };
  1536. static struct clk_branch gcc_qmip_gpu_ahb_clk = {
  1537. .halt_reg = 0x81008,
  1538. .halt_check = BRANCH_HALT_VOTED,
  1539. .hwcg_reg = 0x81008,
  1540. .hwcg_bit = 1,
  1541. .clkr = {
  1542. .enable_reg = 0x81008,
  1543. .enable_mask = BIT(0),
  1544. .hw.init = &(const struct clk_init_data) {
  1545. .name = "gcc_qmip_gpu_ahb_clk",
  1546. .ops = &clk_branch2_ops,
  1547. },
  1548. },
  1549. };
  1550. static struct clk_branch gcc_qmip_pcie_ahb_clk = {
  1551. .halt_reg = 0x7b018,
  1552. .halt_check = BRANCH_HALT_VOTED,
  1553. .hwcg_reg = 0x7b018,
  1554. .hwcg_bit = 1,
  1555. .clkr = {
  1556. .enable_reg = 0x7b018,
  1557. .enable_mask = BIT(0),
  1558. .hw.init = &(const struct clk_init_data) {
  1559. .name = "gcc_qmip_pcie_ahb_clk",
  1560. .ops = &clk_branch2_ops,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  1565. .halt_reg = 0x42008,
  1566. .halt_check = BRANCH_HALT_VOTED,
  1567. .hwcg_reg = 0x42008,
  1568. .hwcg_bit = 1,
  1569. .clkr = {
  1570. .enable_reg = 0x42008,
  1571. .enable_mask = BIT(0),
  1572. .hw.init = &(const struct clk_init_data) {
  1573. .name = "gcc_qmip_video_vcodec_ahb_clk",
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1579. .halt_reg = 0x3300c,
  1580. .halt_check = BRANCH_HALT_VOTED,
  1581. .clkr = {
  1582. .enable_reg = 0x62008,
  1583. .enable_mask = BIT(9),
  1584. .hw.init = &(const struct clk_init_data) {
  1585. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1586. .ops = &clk_branch2_ops,
  1587. },
  1588. },
  1589. };
  1590. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1591. .halt_reg = 0x33000,
  1592. .halt_check = BRANCH_HALT_VOTED,
  1593. .clkr = {
  1594. .enable_reg = 0x62008,
  1595. .enable_mask = BIT(8),
  1596. .hw.init = &(const struct clk_init_data) {
  1597. .name = "gcc_qupv3_wrap0_core_clk",
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1603. .halt_reg = 0x2700c,
  1604. .halt_check = BRANCH_HALT_VOTED,
  1605. .clkr = {
  1606. .enable_reg = 0x62008,
  1607. .enable_mask = BIT(10),
  1608. .hw.init = &(const struct clk_init_data) {
  1609. .name = "gcc_qupv3_wrap0_s0_clk",
  1610. .parent_hws = (const struct clk_hw*[]) {
  1611. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1612. },
  1613. .num_parents = 1,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1620. .halt_reg = 0x27140,
  1621. .halt_check = BRANCH_HALT_VOTED,
  1622. .clkr = {
  1623. .enable_reg = 0x62008,
  1624. .enable_mask = BIT(11),
  1625. .hw.init = &(const struct clk_init_data) {
  1626. .name = "gcc_qupv3_wrap0_s1_clk",
  1627. .parent_hws = (const struct clk_hw*[]) {
  1628. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  1629. },
  1630. .num_parents = 1,
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1637. .halt_reg = 0x27274,
  1638. .halt_check = BRANCH_HALT_VOTED,
  1639. .clkr = {
  1640. .enable_reg = 0x62008,
  1641. .enable_mask = BIT(12),
  1642. .hw.init = &(const struct clk_init_data) {
  1643. .name = "gcc_qupv3_wrap0_s2_clk",
  1644. .parent_hws = (const struct clk_hw*[]) {
  1645. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  1646. },
  1647. .num_parents = 1,
  1648. .flags = CLK_SET_RATE_PARENT,
  1649. .ops = &clk_branch2_ops,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1654. .halt_reg = 0x273a8,
  1655. .halt_check = BRANCH_HALT_VOTED,
  1656. .clkr = {
  1657. .enable_reg = 0x62008,
  1658. .enable_mask = BIT(13),
  1659. .hw.init = &(const struct clk_init_data) {
  1660. .name = "gcc_qupv3_wrap0_s3_clk",
  1661. .parent_hws = (const struct clk_hw*[]) {
  1662. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  1663. },
  1664. .num_parents = 1,
  1665. .flags = CLK_SET_RATE_PARENT,
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1671. .halt_reg = 0x274dc,
  1672. .halt_check = BRANCH_HALT_VOTED,
  1673. .clkr = {
  1674. .enable_reg = 0x62008,
  1675. .enable_mask = BIT(14),
  1676. .hw.init = &(const struct clk_init_data) {
  1677. .name = "gcc_qupv3_wrap0_s4_clk",
  1678. .parent_hws = (const struct clk_hw*[]) {
  1679. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  1680. },
  1681. .num_parents = 1,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. .ops = &clk_branch2_ops,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  1688. .halt_reg = 0x3314c,
  1689. .halt_check = BRANCH_HALT_VOTED,
  1690. .clkr = {
  1691. .enable_reg = 0x62008,
  1692. .enable_mask = BIT(18),
  1693. .hw.init = &(const struct clk_init_data) {
  1694. .name = "gcc_qupv3_wrap1_core_2x_clk",
  1695. .ops = &clk_branch2_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  1700. .halt_reg = 0x33140,
  1701. .halt_check = BRANCH_HALT_VOTED,
  1702. .clkr = {
  1703. .enable_reg = 0x62008,
  1704. .enable_mask = BIT(19),
  1705. .hw.init = &(const struct clk_init_data) {
  1706. .name = "gcc_qupv3_wrap1_core_clk",
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  1712. .halt_reg = 0x2800c,
  1713. .halt_check = BRANCH_HALT_VOTED,
  1714. .clkr = {
  1715. .enable_reg = 0x62008,
  1716. .enable_mask = BIT(22),
  1717. .hw.init = &(const struct clk_init_data) {
  1718. .name = "gcc_qupv3_wrap1_s0_clk",
  1719. .parent_hws = (const struct clk_hw*[]) {
  1720. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  1721. },
  1722. .num_parents = 1,
  1723. .flags = CLK_SET_RATE_PARENT,
  1724. .ops = &clk_branch2_ops,
  1725. },
  1726. },
  1727. };
  1728. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  1729. .halt_reg = 0x28140,
  1730. .halt_check = BRANCH_HALT_VOTED,
  1731. .clkr = {
  1732. .enable_reg = 0x62008,
  1733. .enable_mask = BIT(23),
  1734. .hw.init = &(const struct clk_init_data) {
  1735. .name = "gcc_qupv3_wrap1_s1_clk",
  1736. .parent_hws = (const struct clk_hw*[]) {
  1737. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  1738. },
  1739. .num_parents = 1,
  1740. .flags = CLK_SET_RATE_PARENT,
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  1746. .halt_reg = 0x28274,
  1747. .halt_check = BRANCH_HALT_VOTED,
  1748. .clkr = {
  1749. .enable_reg = 0x62008,
  1750. .enable_mask = BIT(24),
  1751. .hw.init = &(const struct clk_init_data) {
  1752. .name = "gcc_qupv3_wrap1_s2_clk",
  1753. .parent_hws = (const struct clk_hw*[]) {
  1754. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  1755. },
  1756. .num_parents = 1,
  1757. .flags = CLK_SET_RATE_PARENT,
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  1763. .halt_reg = 0x283a8,
  1764. .halt_check = BRANCH_HALT_VOTED,
  1765. .clkr = {
  1766. .enable_reg = 0x62008,
  1767. .enable_mask = BIT(25),
  1768. .hw.init = &(const struct clk_init_data) {
  1769. .name = "gcc_qupv3_wrap1_s3_clk",
  1770. .parent_hws = (const struct clk_hw*[]) {
  1771. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  1772. },
  1773. .num_parents = 1,
  1774. .flags = CLK_SET_RATE_PARENT,
  1775. .ops = &clk_branch2_ops,
  1776. },
  1777. },
  1778. };
  1779. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  1780. .halt_reg = 0x284dc,
  1781. .halt_check = BRANCH_HALT_VOTED,
  1782. .clkr = {
  1783. .enable_reg = 0x62008,
  1784. .enable_mask = BIT(26),
  1785. .hw.init = &(const struct clk_init_data) {
  1786. .name = "gcc_qupv3_wrap1_s4_clk",
  1787. .parent_hws = (const struct clk_hw*[]) {
  1788. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  1789. },
  1790. .num_parents = 1,
  1791. .flags = CLK_SET_RATE_PARENT,
  1792. .ops = &clk_branch2_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  1797. .halt_reg = 0x27004,
  1798. .halt_check = BRANCH_HALT_VOTED,
  1799. .hwcg_reg = 0x27004,
  1800. .hwcg_bit = 1,
  1801. .clkr = {
  1802. .enable_reg = 0x62008,
  1803. .enable_mask = BIT(6),
  1804. .hw.init = &(const struct clk_init_data) {
  1805. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  1811. .halt_reg = 0x27008,
  1812. .halt_check = BRANCH_HALT_VOTED,
  1813. .hwcg_reg = 0x27008,
  1814. .hwcg_bit = 1,
  1815. .clkr = {
  1816. .enable_reg = 0x62008,
  1817. .enable_mask = BIT(7),
  1818. .hw.init = &(const struct clk_init_data) {
  1819. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  1825. .halt_reg = 0x28004,
  1826. .halt_check = BRANCH_HALT_VOTED,
  1827. .hwcg_reg = 0x28004,
  1828. .hwcg_bit = 1,
  1829. .clkr = {
  1830. .enable_reg = 0x62008,
  1831. .enable_mask = BIT(20),
  1832. .hw.init = &(const struct clk_init_data) {
  1833. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  1839. .halt_reg = 0x28008,
  1840. .halt_check = BRANCH_HALT_VOTED,
  1841. .hwcg_reg = 0x28008,
  1842. .hwcg_bit = 1,
  1843. .clkr = {
  1844. .enable_reg = 0x62008,
  1845. .enable_mask = BIT(21),
  1846. .hw.init = &(const struct clk_init_data) {
  1847. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  1848. .ops = &clk_branch2_ops,
  1849. },
  1850. },
  1851. };
  1852. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1853. .halt_reg = 0xb3004,
  1854. .halt_check = BRANCH_HALT,
  1855. .clkr = {
  1856. .enable_reg = 0xb3004,
  1857. .enable_mask = BIT(0),
  1858. .hw.init = &(const struct clk_init_data) {
  1859. .name = "gcc_sdcc1_ahb_clk",
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_sdcc1_apps_clk = {
  1865. .halt_reg = 0xb3008,
  1866. .halt_check = BRANCH_HALT,
  1867. .clkr = {
  1868. .enable_reg = 0xb3008,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(const struct clk_init_data) {
  1871. .name = "gcc_sdcc1_apps_clk",
  1872. .parent_hws = (const struct clk_hw*[]) {
  1873. &gcc_sdcc1_apps_clk_src.clkr.hw,
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1882. .halt_reg = 0xb3028,
  1883. .halt_check = BRANCH_HALT_VOTED,
  1884. .hwcg_reg = 0xb3028,
  1885. .hwcg_bit = 1,
  1886. .clkr = {
  1887. .enable_reg = 0xb3028,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(const struct clk_init_data) {
  1890. .name = "gcc_sdcc1_ice_core_clk",
  1891. .parent_hws = (const struct clk_hw*[]) {
  1892. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  1893. },
  1894. .num_parents = 1,
  1895. .flags = CLK_SET_RATE_PARENT,
  1896. .ops = &clk_branch2_ops,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1901. .halt_reg = 0x2400c,
  1902. .halt_check = BRANCH_HALT,
  1903. .clkr = {
  1904. .enable_reg = 0x2400c,
  1905. .enable_mask = BIT(0),
  1906. .hw.init = &(const struct clk_init_data) {
  1907. .name = "gcc_sdcc2_ahb_clk",
  1908. .ops = &clk_branch2_ops,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gcc_sdcc2_apps_clk = {
  1913. .halt_reg = 0x24004,
  1914. .halt_check = BRANCH_HALT,
  1915. .clkr = {
  1916. .enable_reg = 0x24004,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(const struct clk_init_data) {
  1919. .name = "gcc_sdcc2_apps_clk",
  1920. .parent_hws = (const struct clk_hw*[]) {
  1921. &gcc_sdcc2_apps_clk_src.clkr.hw,
  1922. },
  1923. .num_parents = 1,
  1924. .flags = CLK_SET_RATE_PARENT,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_ufs_0_clkref_en = {
  1930. .halt_reg = 0x9c000,
  1931. .halt_check = BRANCH_HALT_DELAY,
  1932. .clkr = {
  1933. .enable_reg = 0x9c000,
  1934. .enable_mask = BIT(0),
  1935. .hw.init = &(const struct clk_init_data) {
  1936. .name = "gcc_ufs_0_clkref_en",
  1937. .ops = &clk_branch2_ops,
  1938. },
  1939. },
  1940. };
  1941. static struct clk_branch gcc_ufs_pad_clkref_en = {
  1942. .halt_reg = 0x9c024,
  1943. .halt_check = BRANCH_HALT_DELAY,
  1944. .clkr = {
  1945. .enable_reg = 0x9c024,
  1946. .enable_mask = BIT(0),
  1947. .hw.init = &(const struct clk_init_data) {
  1948. .name = "gcc_ufs_pad_clkref_en",
  1949. .ops = &clk_branch2_ops,
  1950. },
  1951. },
  1952. };
  1953. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  1954. .halt_reg = 0x87020,
  1955. .halt_check = BRANCH_HALT_VOTED,
  1956. .hwcg_reg = 0x87020,
  1957. .hwcg_bit = 1,
  1958. .clkr = {
  1959. .enable_reg = 0x87020,
  1960. .enable_mask = BIT(0),
  1961. .hw.init = &(const struct clk_init_data) {
  1962. .name = "gcc_ufs_phy_ahb_clk",
  1963. .ops = &clk_branch2_ops,
  1964. },
  1965. },
  1966. };
  1967. static struct clk_branch gcc_ufs_phy_axi_clk = {
  1968. .halt_reg = 0x87018,
  1969. .halt_check = BRANCH_HALT_VOTED,
  1970. .hwcg_reg = 0x87018,
  1971. .hwcg_bit = 1,
  1972. .clkr = {
  1973. .enable_reg = 0x87018,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(const struct clk_init_data) {
  1976. .name = "gcc_ufs_phy_axi_clk",
  1977. .parent_hws = (const struct clk_hw*[]) {
  1978. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1979. },
  1980. .num_parents = 1,
  1981. .flags = CLK_SET_RATE_PARENT,
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  1987. .halt_reg = 0x87018,
  1988. .halt_check = BRANCH_HALT_VOTED,
  1989. .hwcg_reg = 0x87018,
  1990. .hwcg_bit = 1,
  1991. .clkr = {
  1992. .enable_reg = 0x87018,
  1993. .enable_mask = BIT(1),
  1994. .hw.init = &(const struct clk_init_data) {
  1995. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  1996. .parent_hws = (const struct clk_hw*[]) {
  1997. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1998. },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2006. .halt_reg = 0x8706c,
  2007. .halt_check = BRANCH_HALT_VOTED,
  2008. .hwcg_reg = 0x8706c,
  2009. .hwcg_bit = 1,
  2010. .clkr = {
  2011. .enable_reg = 0x8706c,
  2012. .enable_mask = BIT(0),
  2013. .hw.init = &(const struct clk_init_data) {
  2014. .name = "gcc_ufs_phy_ice_core_clk",
  2015. .parent_hws = (const struct clk_hw*[]) {
  2016. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2017. },
  2018. .num_parents = 1,
  2019. .flags = CLK_SET_RATE_PARENT,
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2025. .halt_reg = 0x8706c,
  2026. .halt_check = BRANCH_HALT_VOTED,
  2027. .hwcg_reg = 0x8706c,
  2028. .hwcg_bit = 1,
  2029. .clkr = {
  2030. .enable_reg = 0x8706c,
  2031. .enable_mask = BIT(1),
  2032. .hw.init = &(const struct clk_init_data) {
  2033. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2034. .parent_hws = (const struct clk_hw*[]) {
  2035. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2036. },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2044. .halt_reg = 0x870a4,
  2045. .halt_check = BRANCH_HALT_VOTED,
  2046. .hwcg_reg = 0x870a4,
  2047. .hwcg_bit = 1,
  2048. .clkr = {
  2049. .enable_reg = 0x870a4,
  2050. .enable_mask = BIT(0),
  2051. .hw.init = &(const struct clk_init_data) {
  2052. .name = "gcc_ufs_phy_phy_aux_clk",
  2053. .parent_hws = (const struct clk_hw*[]) {
  2054. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2055. },
  2056. .num_parents = 1,
  2057. .flags = CLK_SET_RATE_PARENT,
  2058. .ops = &clk_branch2_ops,
  2059. },
  2060. },
  2061. };
  2062. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2063. .halt_reg = 0x870a4,
  2064. .halt_check = BRANCH_HALT_VOTED,
  2065. .hwcg_reg = 0x870a4,
  2066. .hwcg_bit = 1,
  2067. .clkr = {
  2068. .enable_reg = 0x870a4,
  2069. .enable_mask = BIT(1),
  2070. .hw.init = &(const struct clk_init_data) {
  2071. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2072. .parent_hws = (const struct clk_hw*[]) {
  2073. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2074. },
  2075. .num_parents = 1,
  2076. .flags = CLK_SET_RATE_PARENT,
  2077. .ops = &clk_branch2_ops,
  2078. },
  2079. },
  2080. };
  2081. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2082. .halt_reg = 0x87028,
  2083. .halt_check = BRANCH_HALT_DELAY,
  2084. .clkr = {
  2085. .enable_reg = 0x87028,
  2086. .enable_mask = BIT(0),
  2087. .hw.init = &(const struct clk_init_data) {
  2088. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2089. .parent_hws = (const struct clk_hw*[]) {
  2090. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  2091. },
  2092. .num_parents = 1,
  2093. .flags = CLK_SET_RATE_PARENT,
  2094. .ops = &clk_branch2_ops,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2099. .halt_reg = 0x870c0,
  2100. .halt_check = BRANCH_HALT_DELAY,
  2101. .clkr = {
  2102. .enable_reg = 0x870c0,
  2103. .enable_mask = BIT(0),
  2104. .hw.init = &(const struct clk_init_data) {
  2105. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2106. .parent_hws = (const struct clk_hw*[]) {
  2107. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  2108. },
  2109. .num_parents = 1,
  2110. .flags = CLK_SET_RATE_PARENT,
  2111. .ops = &clk_branch2_ops,
  2112. },
  2113. },
  2114. };
  2115. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2116. .halt_reg = 0x87024,
  2117. .halt_check = BRANCH_HALT_DELAY,
  2118. .clkr = {
  2119. .enable_reg = 0x87024,
  2120. .enable_mask = BIT(0),
  2121. .hw.init = &(const struct clk_init_data) {
  2122. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2123. .parent_hws = (const struct clk_hw*[]) {
  2124. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  2125. },
  2126. .num_parents = 1,
  2127. .flags = CLK_SET_RATE_PARENT,
  2128. .ops = &clk_branch2_ops,
  2129. },
  2130. },
  2131. };
  2132. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2133. .halt_reg = 0x87064,
  2134. .halt_check = BRANCH_HALT_VOTED,
  2135. .hwcg_reg = 0x87064,
  2136. .hwcg_bit = 1,
  2137. .clkr = {
  2138. .enable_reg = 0x87064,
  2139. .enable_mask = BIT(0),
  2140. .hw.init = &(const struct clk_init_data) {
  2141. .name = "gcc_ufs_phy_unipro_core_clk",
  2142. .parent_hws = (const struct clk_hw*[]) {
  2143. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2144. },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  2152. .halt_reg = 0x87064,
  2153. .halt_check = BRANCH_HALT_VOTED,
  2154. .hwcg_reg = 0x87064,
  2155. .hwcg_bit = 1,
  2156. .clkr = {
  2157. .enable_reg = 0x87064,
  2158. .enable_mask = BIT(1),
  2159. .hw.init = &(const struct clk_init_data) {
  2160. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  2161. .parent_hws = (const struct clk_hw*[]) {
  2162. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2163. },
  2164. .num_parents = 1,
  2165. .flags = CLK_SET_RATE_PARENT,
  2166. .ops = &clk_branch2_ops,
  2167. },
  2168. },
  2169. };
  2170. static struct clk_branch gcc_usb30_prim_master_clk = {
  2171. .halt_reg = 0x49018,
  2172. .halt_check = BRANCH_HALT,
  2173. .clkr = {
  2174. .enable_reg = 0x49018,
  2175. .enable_mask = BIT(0),
  2176. .hw.init = &(const struct clk_init_data) {
  2177. .name = "gcc_usb30_prim_master_clk",
  2178. .parent_hws = (const struct clk_hw*[]) {
  2179. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2180. },
  2181. .num_parents = 1,
  2182. .flags = CLK_SET_RATE_PARENT,
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2188. .halt_reg = 0x49024,
  2189. .halt_check = BRANCH_HALT,
  2190. .clkr = {
  2191. .enable_reg = 0x49024,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(const struct clk_init_data) {
  2194. .name = "gcc_usb30_prim_mock_utmi_clk",
  2195. .parent_hws = (const struct clk_hw*[]) {
  2196. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2197. },
  2198. .num_parents = 1,
  2199. .flags = CLK_SET_RATE_PARENT,
  2200. .ops = &clk_branch2_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2205. .halt_reg = 0x49020,
  2206. .halt_check = BRANCH_HALT,
  2207. .clkr = {
  2208. .enable_reg = 0x49020,
  2209. .enable_mask = BIT(0),
  2210. .hw.init = &(const struct clk_init_data) {
  2211. .name = "gcc_usb30_prim_sleep_clk",
  2212. .ops = &clk_branch2_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch gcc_usb3_0_clkref_en = {
  2217. .halt_reg = 0x9c010,
  2218. .halt_check = BRANCH_HALT_DELAY,
  2219. .clkr = {
  2220. .enable_reg = 0x9c010,
  2221. .enable_mask = BIT(0),
  2222. .hw.init = &(const struct clk_init_data) {
  2223. .name = "gcc_usb3_0_clkref_en",
  2224. .ops = &clk_branch2_ops,
  2225. },
  2226. },
  2227. };
  2228. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2229. .halt_reg = 0x4905c,
  2230. .halt_check = BRANCH_HALT,
  2231. .clkr = {
  2232. .enable_reg = 0x4905c,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(const struct clk_init_data) {
  2235. .name = "gcc_usb3_prim_phy_aux_clk",
  2236. .parent_hws = (const struct clk_hw*[]) {
  2237. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2238. },
  2239. .num_parents = 1,
  2240. .flags = CLK_SET_RATE_PARENT,
  2241. .ops = &clk_branch2_ops,
  2242. },
  2243. },
  2244. };
  2245. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2246. .halt_reg = 0x49060,
  2247. .halt_check = BRANCH_HALT,
  2248. .clkr = {
  2249. .enable_reg = 0x49060,
  2250. .enable_mask = BIT(0),
  2251. .hw.init = &(const struct clk_init_data) {
  2252. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2253. .parent_hws = (const struct clk_hw*[]) {
  2254. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2255. },
  2256. .num_parents = 1,
  2257. .flags = CLK_SET_RATE_PARENT,
  2258. .ops = &clk_branch2_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2263. .halt_reg = 0x49064,
  2264. .halt_check = BRANCH_HALT_DELAY,
  2265. .hwcg_reg = 0x49064,
  2266. .hwcg_bit = 1,
  2267. .clkr = {
  2268. .enable_reg = 0x49064,
  2269. .enable_mask = BIT(0),
  2270. .hw.init = &(const struct clk_init_data) {
  2271. .name = "gcc_usb3_prim_phy_pipe_clk",
  2272. .parent_hws = (const struct clk_hw*[]) {
  2273. &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
  2274. },
  2275. .num_parents = 1,
  2276. .flags = CLK_SET_RATE_PARENT,
  2277. .ops = &clk_branch2_ops,
  2278. },
  2279. },
  2280. };
  2281. static struct clk_branch gcc_vcodec0_axi_clk = {
  2282. .halt_reg = 0x42020,
  2283. .halt_check = BRANCH_HALT_SKIP,
  2284. .hwcg_reg = 0x42020,
  2285. .hwcg_bit = 1,
  2286. .clkr = {
  2287. .enable_reg = 0x42020,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(const struct clk_init_data) {
  2290. .name = "gcc_vcodec0_axi_clk",
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch gcc_venus_ctl_axi_clk = {
  2296. .halt_reg = 0x4201c,
  2297. .halt_check = BRANCH_HALT_SKIP,
  2298. .clkr = {
  2299. .enable_reg = 0x4201c,
  2300. .enable_mask = BIT(0),
  2301. .hw.init = &(const struct clk_init_data) {
  2302. .name = "gcc_venus_ctl_axi_clk",
  2303. .ops = &clk_branch2_ops,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch gcc_video_throttle_core_clk = {
  2308. .halt_reg = 0x42014,
  2309. .halt_check = BRANCH_HALT_SKIP,
  2310. .hwcg_reg = 0x42014,
  2311. .hwcg_bit = 1,
  2312. .clkr = {
  2313. .enable_reg = 0x42014,
  2314. .enable_mask = BIT(0),
  2315. .hw.init = &(const struct clk_init_data) {
  2316. .name = "gcc_video_throttle_core_clk",
  2317. .ops = &clk_branch2_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch gcc_video_vcodec0_sys_clk = {
  2322. .halt_reg = 0xb6058,
  2323. .halt_check = BRANCH_HALT_VOTED,
  2324. .hwcg_reg = 0xb6058,
  2325. .hwcg_bit = 1,
  2326. .clkr = {
  2327. .enable_reg = 0xb6058,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(const struct clk_init_data) {
  2330. .name = "gcc_video_vcodec0_sys_clk",
  2331. .parent_hws = (const struct clk_hw*[]) {
  2332. &gcc_video_venus_clk_src.clkr.hw,
  2333. },
  2334. .num_parents = 1,
  2335. .flags = CLK_SET_RATE_PARENT,
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch gcc_video_venus_ctl_clk = {
  2341. .halt_reg = 0xb6038,
  2342. .halt_check = BRANCH_HALT,
  2343. .clkr = {
  2344. .enable_reg = 0xb6038,
  2345. .enable_mask = BIT(0),
  2346. .hw.init = &(const struct clk_init_data) {
  2347. .name = "gcc_video_venus_ctl_clk",
  2348. .parent_hws = (const struct clk_hw*[]) {
  2349. &gcc_video_venus_clk_src.clkr.hw,
  2350. },
  2351. .num_parents = 1,
  2352. .flags = CLK_SET_RATE_PARENT,
  2353. .ops = &clk_branch2_ops,
  2354. },
  2355. },
  2356. };
  2357. static struct gdsc gcc_pcie_0_gdsc = {
  2358. .gdscr = 0x7b004,
  2359. .en_rest_wait_val = 0x2,
  2360. .en_few_wait_val = 0x2,
  2361. .clk_dis_wait_val = 0xf,
  2362. .pd = {
  2363. .name = "gcc_pcie_0_gdsc",
  2364. },
  2365. .pwrsts = PWRSTS_OFF_ON,
  2366. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
  2367. };
  2368. static struct gdsc gcc_ufs_phy_gdsc = {
  2369. .gdscr = 0x87004,
  2370. .en_rest_wait_val = 0x2,
  2371. .en_few_wait_val = 0x2,
  2372. .clk_dis_wait_val = 0xf,
  2373. .pd = {
  2374. .name = "gcc_ufs_phy_gdsc",
  2375. },
  2376. .pwrsts = PWRSTS_OFF_ON,
  2377. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2378. };
  2379. static struct gdsc gcc_usb30_prim_gdsc = {
  2380. .gdscr = 0x49004,
  2381. .en_rest_wait_val = 0x2,
  2382. .en_few_wait_val = 0x2,
  2383. .clk_dis_wait_val = 0xf,
  2384. .pd = {
  2385. .name = "gcc_usb30_prim_gdsc",
  2386. },
  2387. .pwrsts = PWRSTS_OFF_ON,
  2388. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2389. };
  2390. static struct gdsc gcc_vcodec0_gdsc = {
  2391. .gdscr = 0xb6044,
  2392. .en_rest_wait_val = 0x2,
  2393. .en_few_wait_val = 0x2,
  2394. .clk_dis_wait_val = 0xf,
  2395. .pd = {
  2396. .name = "gcc_vcodec0_gdsc",
  2397. },
  2398. .pwrsts = PWRSTS_OFF_ON,
  2399. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | HW_CTRL,
  2400. };
  2401. static struct gdsc gcc_venus_gdsc = {
  2402. .gdscr = 0xb6020,
  2403. .en_rest_wait_val = 0x2,
  2404. .en_few_wait_val = 0x2,
  2405. .clk_dis_wait_val = 0xf,
  2406. .pd = {
  2407. .name = "gcc_venus_gdsc",
  2408. },
  2409. .pwrsts = PWRSTS_OFF_ON,
  2410. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2411. };
  2412. static struct clk_regmap *gcc_sm4450_clocks[] = {
  2413. [GCC_AGGRE_NOC_PCIE_0_AXI_CLK] = &gcc_aggre_noc_pcie_0_axi_clk.clkr,
  2414. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2415. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  2416. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2417. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2418. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  2419. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  2420. [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
  2421. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2422. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2423. [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
  2424. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  2425. [GCC_EUSB3_0_CLKREF_EN] = &gcc_eusb3_0_clkref_en.clkr,
  2426. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2427. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2428. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2429. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2430. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2431. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2432. [GCC_GPLL0] = &gcc_gpll0.clkr,
  2433. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  2434. [GCC_GPLL0_OUT_ODD] = &gcc_gpll0_out_odd.clkr,
  2435. [GCC_GPLL1] = &gcc_gpll1.clkr,
  2436. [GCC_GPLL3] = &gcc_gpll3.clkr,
  2437. [GCC_GPLL4] = &gcc_gpll4.clkr,
  2438. [GCC_GPLL9] = &gcc_gpll9.clkr,
  2439. [GCC_GPLL10] = &gcc_gpll10.clkr,
  2440. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  2441. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  2442. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2443. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2444. [GCC_HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_CLK] =
  2445. &gcc_hlos1_vote_aggre_noc_mmu_audio_tbu_clk.clkr,
  2446. [GCC_HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_CLK] =
  2447. &gcc_hlos1_vote_aggre_noc_mmu_pcie_tbu_clk.clkr,
  2448. [GCC_HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_CLK] = &gcc_hlos1_vote_aggre_noc_mmu_tbu1_clk.clkr,
  2449. [GCC_HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_CLK] = &gcc_hlos1_vote_aggre_noc_mmu_tbu2_clk.clkr,
  2450. [GCC_HLOS1_VOTE_MMNOC_MMU_TBU_HF0_CLK] = &gcc_hlos1_vote_mmnoc_mmu_tbu_hf0_clk.clkr,
  2451. [GCC_HLOS1_VOTE_MMNOC_MMU_TBU_HF1_CLK] = &gcc_hlos1_vote_mmnoc_mmu_tbu_hf1_clk.clkr,
  2452. [GCC_HLOS1_VOTE_MMNOC_MMU_TBU_SF0_CLK] = &gcc_hlos1_vote_mmnoc_mmu_tbu_sf0_clk.clkr,
  2453. [GCC_HLOS1_VOTE_MMU_TCU_CLK] = &gcc_hlos1_vote_mmu_tcu_clk.clkr,
  2454. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2455. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  2456. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2457. [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr,
  2458. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2459. [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
  2460. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  2461. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2462. [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
  2463. [GCC_PCIE_0_PIPE_DIV2_CLK] = &gcc_pcie_0_pipe_div2_clk.clkr,
  2464. [GCC_PCIE_0_PIPE_DIV2_CLK_SRC] = &gcc_pcie_0_pipe_div2_clk_src.clkr,
  2465. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2466. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  2467. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2468. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2469. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2470. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2471. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  2472. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  2473. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  2474. [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
  2475. [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
  2476. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  2477. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  2478. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  2479. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  2480. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  2481. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  2482. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  2483. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  2484. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  2485. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  2486. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  2487. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  2488. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  2489. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  2490. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  2491. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  2492. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  2493. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  2494. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  2495. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  2496. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  2497. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  2498. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  2499. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  2500. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  2501. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  2502. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  2503. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  2504. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  2505. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2506. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2507. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  2508. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2509. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  2510. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2511. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2512. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2513. [GCC_UFS_0_CLKREF_EN] = &gcc_ufs_0_clkref_en.clkr,
  2514. [GCC_UFS_PAD_CLKREF_EN] = &gcc_ufs_pad_clkref_en.clkr,
  2515. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  2516. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  2517. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  2518. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  2519. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  2520. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  2521. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  2522. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  2523. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  2524. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  2525. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  2526. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  2527. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  2528. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  2529. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  2530. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  2531. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  2532. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  2533. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  2534. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  2535. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  2536. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  2537. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  2538. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  2539. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  2540. [GCC_USB3_0_CLKREF_EN] = &gcc_usb3_0_clkref_en.clkr,
  2541. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  2542. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  2543. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  2544. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  2545. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  2546. [GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
  2547. [GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
  2548. [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
  2549. [GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
  2550. [GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
  2551. [GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
  2552. };
  2553. static struct gdsc *gcc_sm4450_gdscs[] = {
  2554. [GCC_PCIE_0_GDSC] = &gcc_pcie_0_gdsc,
  2555. [GCC_UFS_PHY_GDSC] = &gcc_ufs_phy_gdsc,
  2556. [GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc,
  2557. [GCC_VCODEC0_GDSC] = &gcc_vcodec0_gdsc,
  2558. [GCC_VENUS_GDSC] = &gcc_venus_gdsc,
  2559. };
  2560. static const struct qcom_reset_map gcc_sm4450_resets[] = {
  2561. [GCC_CAMERA_BCR] = { 0x36000 },
  2562. [GCC_DISPLAY_BCR] = { 0x37000 },
  2563. [GCC_GPU_BCR] = { 0x81000 },
  2564. [GCC_PCIE_0_BCR] = { 0x7b000 },
  2565. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x7c014 },
  2566. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x7c020 },
  2567. [GCC_PCIE_0_PHY_BCR] = { 0x7c01c },
  2568. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x7c028 },
  2569. [GCC_PCIE_PHY_BCR] = { 0x7f000 },
  2570. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x7f00c },
  2571. [GCC_PCIE_PHY_COM_BCR] = { 0x7f010 },
  2572. [GCC_PDM_BCR] = { 0x43000 },
  2573. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x27000 },
  2574. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x28000 },
  2575. [GCC_QUSB2PHY_PRIM_BCR] = { 0x22000 },
  2576. [GCC_QUSB2PHY_SEC_BCR] = { 0x22004 },
  2577. [GCC_SDCC1_BCR] = { 0xb3000 },
  2578. [GCC_SDCC2_BCR] = { 0x24000 },
  2579. [GCC_UFS_PHY_BCR] = { 0x87000 },
  2580. [GCC_USB30_PRIM_BCR] = { 0x49000 },
  2581. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x60008 },
  2582. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x60014 },
  2583. [GCC_USB3_PHY_PRIM_BCR] = { 0x60000 },
  2584. [GCC_USB3_PHY_SEC_BCR] = { 0x6000c },
  2585. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x60004 },
  2586. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x60010 },
  2587. [GCC_VCODEC0_BCR] = { 0xb6040 },
  2588. [GCC_VENUS_BCR] = { 0xb601c },
  2589. [GCC_VIDEO_BCR] = { 0x42000 },
  2590. [GCC_VIDEO_VENUS_BCR] = { 0xb6000 },
  2591. [GCC_VENUS_CTL_AXI_CLK_ARES] = { .reg = 0x4201c, .bit = 2, .udelay = 400 },
  2592. [GCC_VIDEO_VENUS_CTL_CLK_ARES] = { .reg = 0xb6038, .bit = 2, .udelay = 400 },
  2593. };
  2594. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  2595. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  2596. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  2597. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  2598. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  2599. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  2600. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  2601. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  2602. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  2603. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  2604. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  2605. };
  2606. static const struct regmap_config gcc_sm4450_regmap_config = {
  2607. .reg_bits = 32,
  2608. .reg_stride = 4,
  2609. .val_bits = 32,
  2610. .max_register = 0x1f41f0,
  2611. .fast_io = true,
  2612. };
  2613. static const struct qcom_cc_desc gcc_sm4450_desc = {
  2614. .config = &gcc_sm4450_regmap_config,
  2615. .clks = gcc_sm4450_clocks,
  2616. .num_clks = ARRAY_SIZE(gcc_sm4450_clocks),
  2617. .resets = gcc_sm4450_resets,
  2618. .num_resets = ARRAY_SIZE(gcc_sm4450_resets),
  2619. .gdscs = gcc_sm4450_gdscs,
  2620. .num_gdscs = ARRAY_SIZE(gcc_sm4450_gdscs),
  2621. };
  2622. static const struct of_device_id gcc_sm4450_match_table[] = {
  2623. { .compatible = "qcom,sm4450-gcc" },
  2624. { }
  2625. };
  2626. MODULE_DEVICE_TABLE(of, gcc_sm4450_match_table);
  2627. static int gcc_sm4450_probe(struct platform_device *pdev)
  2628. {
  2629. struct regmap *regmap;
  2630. int ret;
  2631. regmap = qcom_cc_map(pdev, &gcc_sm4450_desc);
  2632. if (IS_ERR(regmap))
  2633. return PTR_ERR(regmap);
  2634. clk_lucid_evo_pll_configure(&gcc_gpll3, regmap, &gcc_gpll3_config);
  2635. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  2636. ARRAY_SIZE(gcc_dfs_clocks));
  2637. if (ret)
  2638. return ret;
  2639. qcom_branch_set_force_mem_core(regmap, gcc_ufs_phy_ice_core_clk, true);
  2640. /* Keep some clocks always-on */
  2641. qcom_branch_set_clk_en(regmap, 0x36004); /* GCC_CAMERA_AHB_CLK */
  2642. qcom_branch_set_clk_en(regmap, 0x36018); /* GCC_CAMERA_SLEEP_CLK */
  2643. qcom_branch_set_clk_en(regmap, 0x3601c); /* GCC_CAMERA_XO_CLK */
  2644. qcom_branch_set_clk_en(regmap, 0x37004); /* GCC_DISP_AHB_CLK */
  2645. qcom_branch_set_clk_en(regmap, 0x37014); /* GCC_DISP_XO_CLK */
  2646. qcom_branch_set_clk_en(regmap, 0x81004); /* GCC_GPU_CFG_AHB_CLK */
  2647. qcom_branch_set_clk_en(regmap, 0x42004); /* GCC_VIDEO_AHB_CLK */
  2648. qcom_branch_set_clk_en(regmap, 0x42018); /* GCC_VIDEO_XO_CLK */
  2649. regmap_update_bits(regmap, 0x4201c, BIT(21), BIT(21));
  2650. return qcom_cc_really_probe(&pdev->dev, &gcc_sm4450_desc, regmap);
  2651. }
  2652. static struct platform_driver gcc_sm4450_driver = {
  2653. .probe = gcc_sm4450_probe,
  2654. .driver = {
  2655. .name = "gcc-sm4450",
  2656. .of_match_table = gcc_sm4450_match_table,
  2657. },
  2658. };
  2659. static int __init gcc_sm4450_init(void)
  2660. {
  2661. return platform_driver_register(&gcc_sm4450_driver);
  2662. }
  2663. subsys_initcall(gcc_sm4450_init);
  2664. static void __exit gcc_sm4450_exit(void)
  2665. {
  2666. platform_driver_unregister(&gcc_sm4450_driver);
  2667. }
  2668. module_exit(gcc_sm4450_exit);
  2669. MODULE_DESCRIPTION("QTI GCC SM4450 Driver");
  2670. MODULE_LICENSE("GPL");