gcc-sm6115.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/err.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/regmap.h>
  12. #include <linux/reset-controller.h>
  13. #include <dt-bindings/clock/qcom,gcc-sm6115.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-pll.h"
  17. #include "clk-rcg.h"
  18. #include "clk-regmap.h"
  19. #include "clk-regmap-divider.h"
  20. #include "common.h"
  21. #include "gdsc.h"
  22. #include "reset.h"
  23. enum {
  24. P_BI_TCXO,
  25. P_GPLL0_OUT_AUX2,
  26. P_GPLL0_OUT_EARLY,
  27. P_GPLL10_OUT_MAIN,
  28. P_GPLL11_OUT_MAIN,
  29. P_GPLL3_OUT_EARLY,
  30. P_GPLL4_OUT_MAIN,
  31. P_GPLL6_OUT_EARLY,
  32. P_GPLL6_OUT_MAIN,
  33. P_GPLL7_OUT_MAIN,
  34. P_GPLL8_OUT_EARLY,
  35. P_GPLL8_OUT_MAIN,
  36. P_GPLL9_OUT_EARLY,
  37. P_GPLL9_OUT_MAIN,
  38. P_SLEEP_CLK,
  39. };
  40. static const struct pll_vco default_vco[] = {
  41. { 500000000, 1000000000, 2 },
  42. };
  43. static const struct pll_vco gpll9_vco[] = {
  44. { 500000000, 1250000000, 0 },
  45. };
  46. static const struct pll_vco gpll10_vco[] = {
  47. { 750000000, 1500000000, 1 },
  48. };
  49. static struct clk_alpha_pll gpll0 = {
  50. .offset = 0x0,
  51. .vco_table = default_vco,
  52. .num_vco = ARRAY_SIZE(default_vco),
  53. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  54. .clkr = {
  55. .enable_reg = 0x79000,
  56. .enable_mask = BIT(0),
  57. .hw.init = &(struct clk_init_data){
  58. .name = "gpll0",
  59. .parent_data = &(const struct clk_parent_data){
  60. .fw_name = "bi_tcxo",
  61. },
  62. .num_parents = 1,
  63. .ops = &clk_alpha_pll_ops,
  64. },
  65. },
  66. };
  67. static const struct clk_div_table post_div_table_gpll0_out_aux2[] = {
  68. { 0x1, 2 },
  69. { }
  70. };
  71. static struct clk_alpha_pll_postdiv gpll0_out_aux2 = {
  72. .offset = 0x0,
  73. .post_div_shift = 8,
  74. .post_div_table = post_div_table_gpll0_out_aux2,
  75. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_aux2),
  76. .width = 4,
  77. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  78. .clkr.hw.init = &(struct clk_init_data){
  79. .name = "gpll0_out_aux2",
  80. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_postdiv_ro_ops,
  83. },
  84. };
  85. static const struct clk_div_table post_div_table_gpll0_out_main[] = {
  86. { 0x0, 1 },
  87. { }
  88. };
  89. static struct clk_alpha_pll_postdiv gpll0_out_main = {
  90. .offset = 0x0,
  91. .post_div_shift = 8,
  92. .post_div_table = post_div_table_gpll0_out_main,
  93. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_main),
  94. .width = 4,
  95. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  96. .clkr.hw.init = &(struct clk_init_data){
  97. .name = "gpll0_out_main",
  98. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  99. .num_parents = 1,
  100. .ops = &clk_alpha_pll_postdiv_ro_ops,
  101. },
  102. };
  103. /* 1152MHz configuration */
  104. static const struct alpha_pll_config gpll10_config = {
  105. .l = 0x3c,
  106. .vco_val = 0x1 << 20,
  107. .vco_mask = GENMASK(21, 20),
  108. .main_output_mask = BIT(0),
  109. .config_ctl_val = 0x4001055b,
  110. .test_ctl_hi1_val = 0x1,
  111. .test_ctl_hi_mask = 0x1,
  112. };
  113. static struct clk_alpha_pll gpll10 = {
  114. .offset = 0xa000,
  115. .vco_table = gpll10_vco,
  116. .num_vco = ARRAY_SIZE(gpll10_vco),
  117. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  118. .clkr = {
  119. .enable_reg = 0x79000,
  120. .enable_mask = BIT(10),
  121. .hw.init = &(struct clk_init_data){
  122. .name = "gpll10",
  123. .parent_data = &(const struct clk_parent_data){
  124. .fw_name = "bi_tcxo",
  125. },
  126. .num_parents = 1,
  127. .ops = &clk_alpha_pll_ops,
  128. },
  129. },
  130. };
  131. static const struct clk_div_table post_div_table_gpll10_out_main[] = {
  132. { 0x0, 1 },
  133. { }
  134. };
  135. static struct clk_alpha_pll_postdiv gpll10_out_main = {
  136. .offset = 0xa000,
  137. .post_div_shift = 8,
  138. .post_div_table = post_div_table_gpll10_out_main,
  139. .num_post_div = ARRAY_SIZE(post_div_table_gpll10_out_main),
  140. .width = 4,
  141. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  142. .clkr.hw.init = &(struct clk_init_data){
  143. .name = "gpll10_out_main",
  144. .parent_hws = (const struct clk_hw *[]){ &gpll10.clkr.hw },
  145. .num_parents = 1,
  146. .flags = CLK_SET_RATE_PARENT,
  147. .ops = &clk_alpha_pll_postdiv_ops,
  148. },
  149. };
  150. /* 600MHz configuration */
  151. static const struct alpha_pll_config gpll11_config = {
  152. .l = 0x1F,
  153. .alpha = 0x0,
  154. .alpha_hi = 0x40,
  155. .alpha_en_mask = BIT(24),
  156. .vco_val = 0x2 << 20,
  157. .vco_mask = GENMASK(21, 20),
  158. .config_ctl_val = 0x4001055b,
  159. .test_ctl_hi1_val = 0x1,
  160. .test_ctl_hi_mask = 0x1,
  161. };
  162. static struct clk_alpha_pll gpll11 = {
  163. .offset = 0xb000,
  164. .vco_table = default_vco,
  165. .num_vco = ARRAY_SIZE(default_vco),
  166. .flags = SUPPORTS_DYNAMIC_UPDATE,
  167. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  168. .clkr = {
  169. .enable_reg = 0x79000,
  170. .enable_mask = BIT(11),
  171. .hw.init = &(struct clk_init_data){
  172. .name = "gpll11",
  173. .parent_data = &(const struct clk_parent_data){
  174. .fw_name = "bi_tcxo",
  175. },
  176. .num_parents = 1,
  177. .ops = &clk_alpha_pll_ops,
  178. },
  179. },
  180. };
  181. static const struct clk_div_table post_div_table_gpll11_out_main[] = {
  182. { 0x0, 1 },
  183. { }
  184. };
  185. static struct clk_alpha_pll_postdiv gpll11_out_main = {
  186. .offset = 0xb000,
  187. .post_div_shift = 8,
  188. .post_div_table = post_div_table_gpll11_out_main,
  189. .num_post_div = ARRAY_SIZE(post_div_table_gpll11_out_main),
  190. .width = 4,
  191. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  192. .clkr.hw.init = &(struct clk_init_data){
  193. .name = "gpll11_out_main",
  194. .parent_hws = (const struct clk_hw *[]){ &gpll11.clkr.hw },
  195. .num_parents = 1,
  196. .flags = CLK_SET_RATE_PARENT,
  197. .ops = &clk_alpha_pll_postdiv_ops,
  198. },
  199. };
  200. static struct clk_alpha_pll gpll3 = {
  201. .offset = 0x3000,
  202. .vco_table = default_vco,
  203. .num_vco = ARRAY_SIZE(default_vco),
  204. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  205. .clkr = {
  206. .enable_reg = 0x79000,
  207. .enable_mask = BIT(3),
  208. .hw.init = &(struct clk_init_data){
  209. .name = "gpll3",
  210. .parent_data = &(const struct clk_parent_data){
  211. .fw_name = "bi_tcxo",
  212. },
  213. .num_parents = 1,
  214. .ops = &clk_alpha_pll_ops,
  215. },
  216. },
  217. };
  218. static struct clk_alpha_pll gpll4 = {
  219. .offset = 0x4000,
  220. .vco_table = default_vco,
  221. .num_vco = ARRAY_SIZE(default_vco),
  222. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  223. .clkr = {
  224. .enable_reg = 0x79000,
  225. .enable_mask = BIT(4),
  226. .hw.init = &(struct clk_init_data){
  227. .name = "gpll4",
  228. .parent_data = &(const struct clk_parent_data){
  229. .fw_name = "bi_tcxo",
  230. },
  231. .num_parents = 1,
  232. .ops = &clk_alpha_pll_ops,
  233. },
  234. },
  235. };
  236. static const struct clk_div_table post_div_table_gpll4_out_main[] = {
  237. { 0x0, 1 },
  238. { }
  239. };
  240. static struct clk_alpha_pll_postdiv gpll4_out_main = {
  241. .offset = 0x4000,
  242. .post_div_shift = 8,
  243. .post_div_table = post_div_table_gpll4_out_main,
  244. .num_post_div = ARRAY_SIZE(post_div_table_gpll4_out_main),
  245. .width = 4,
  246. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "gpll4_out_main",
  249. .parent_hws = (const struct clk_hw *[]){ &gpll4.clkr.hw },
  250. .num_parents = 1,
  251. .ops = &clk_alpha_pll_postdiv_ro_ops,
  252. },
  253. };
  254. static struct clk_alpha_pll gpll6 = {
  255. .offset = 0x6000,
  256. .vco_table = default_vco,
  257. .num_vco = ARRAY_SIZE(default_vco),
  258. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  259. .clkr = {
  260. .enable_reg = 0x79000,
  261. .enable_mask = BIT(6),
  262. .hw.init = &(struct clk_init_data){
  263. .name = "gpll6",
  264. .parent_data = &(const struct clk_parent_data){
  265. .fw_name = "bi_tcxo",
  266. },
  267. .num_parents = 1,
  268. .ops = &clk_alpha_pll_ops,
  269. },
  270. },
  271. };
  272. static const struct clk_div_table post_div_table_gpll6_out_main[] = {
  273. { 0x1, 2 },
  274. { }
  275. };
  276. static struct clk_alpha_pll_postdiv gpll6_out_main = {
  277. .offset = 0x6000,
  278. .post_div_shift = 8,
  279. .post_div_table = post_div_table_gpll6_out_main,
  280. .num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_main),
  281. .width = 4,
  282. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "gpll6_out_main",
  285. .parent_hws = (const struct clk_hw *[]){ &gpll6.clkr.hw },
  286. .num_parents = 1,
  287. .ops = &clk_alpha_pll_postdiv_ro_ops,
  288. },
  289. };
  290. static struct clk_alpha_pll gpll7 = {
  291. .offset = 0x7000,
  292. .vco_table = default_vco,
  293. .num_vco = ARRAY_SIZE(default_vco),
  294. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  295. .clkr = {
  296. .enable_reg = 0x79000,
  297. .enable_mask = BIT(7),
  298. .hw.init = &(struct clk_init_data){
  299. .name = "gpll7",
  300. .parent_data = &(const struct clk_parent_data){
  301. .fw_name = "bi_tcxo",
  302. },
  303. .num_parents = 1,
  304. .ops = &clk_alpha_pll_ops,
  305. },
  306. },
  307. };
  308. static const struct clk_div_table post_div_table_gpll7_out_main[] = {
  309. { 0x0, 1 },
  310. { }
  311. };
  312. static struct clk_alpha_pll_postdiv gpll7_out_main = {
  313. .offset = 0x7000,
  314. .post_div_shift = 8,
  315. .post_div_table = post_div_table_gpll7_out_main,
  316. .num_post_div = ARRAY_SIZE(post_div_table_gpll7_out_main),
  317. .width = 4,
  318. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  319. .clkr.hw.init = &(struct clk_init_data){
  320. .name = "gpll7_out_main",
  321. .parent_hws = (const struct clk_hw *[]){ &gpll7.clkr.hw },
  322. .num_parents = 1,
  323. .ops = &clk_alpha_pll_postdiv_ro_ops,
  324. },
  325. };
  326. /* 800MHz configuration */
  327. static const struct alpha_pll_config gpll8_config = {
  328. .l = 0x29,
  329. .alpha = 0xAAAAAAAA,
  330. .alpha_hi = 0xAA,
  331. .alpha_en_mask = BIT(24),
  332. .vco_val = 0x2 << 20,
  333. .vco_mask = GENMASK(21, 20),
  334. .main_output_mask = BIT(0),
  335. .early_output_mask = BIT(3),
  336. .post_div_val = 0x1 << 8,
  337. .post_div_mask = GENMASK(11, 8),
  338. .config_ctl_val = 0x4001055b,
  339. .test_ctl_hi1_val = 0x1,
  340. .test_ctl_hi_mask = 0x1,
  341. };
  342. static struct clk_alpha_pll gpll8 = {
  343. .offset = 0x8000,
  344. .vco_table = default_vco,
  345. .num_vco = ARRAY_SIZE(default_vco),
  346. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  347. .flags = SUPPORTS_DYNAMIC_UPDATE,
  348. .clkr = {
  349. .enable_reg = 0x79000,
  350. .enable_mask = BIT(8),
  351. .hw.init = &(struct clk_init_data){
  352. .name = "gpll8",
  353. .parent_data = &(const struct clk_parent_data){
  354. .fw_name = "bi_tcxo",
  355. },
  356. .num_parents = 1,
  357. .ops = &clk_alpha_pll_ops,
  358. },
  359. },
  360. };
  361. static const struct clk_div_table post_div_table_gpll8_out_main[] = {
  362. { 0x1, 2 },
  363. { }
  364. };
  365. static struct clk_alpha_pll_postdiv gpll8_out_main = {
  366. .offset = 0x8000,
  367. .post_div_shift = 8,
  368. .post_div_table = post_div_table_gpll8_out_main,
  369. .num_post_div = ARRAY_SIZE(post_div_table_gpll8_out_main),
  370. .width = 4,
  371. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  372. .clkr.hw.init = &(struct clk_init_data){
  373. .name = "gpll8_out_main",
  374. .parent_hws = (const struct clk_hw *[]){ &gpll8.clkr.hw },
  375. .num_parents = 1,
  376. .flags = CLK_SET_RATE_PARENT,
  377. .ops = &clk_alpha_pll_postdiv_ro_ops,
  378. },
  379. };
  380. /* 1152MHz configuration */
  381. static const struct alpha_pll_config gpll9_config = {
  382. .l = 0x3C,
  383. .alpha = 0x0,
  384. .post_div_val = 0x1 << 8,
  385. .post_div_mask = GENMASK(9, 8),
  386. .main_output_mask = BIT(0),
  387. .config_ctl_val = 0x00004289,
  388. .test_ctl_mask = GENMASK(31, 0),
  389. .test_ctl_val = 0x08000000,
  390. };
  391. static struct clk_alpha_pll gpll9 = {
  392. .offset = 0x9000,
  393. .vco_table = gpll9_vco,
  394. .num_vco = ARRAY_SIZE(gpll9_vco),
  395. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
  396. .clkr = {
  397. .enable_reg = 0x79000,
  398. .enable_mask = BIT(9),
  399. .hw.init = &(struct clk_init_data){
  400. .name = "gpll9",
  401. .parent_data = &(const struct clk_parent_data){
  402. .fw_name = "bi_tcxo",
  403. },
  404. .num_parents = 1,
  405. .ops = &clk_alpha_pll_ops,
  406. },
  407. },
  408. };
  409. static const struct clk_div_table post_div_table_gpll9_out_main[] = {
  410. { 0x1, 2 },
  411. { }
  412. };
  413. static struct clk_alpha_pll_postdiv gpll9_out_main = {
  414. .offset = 0x9000,
  415. .post_div_shift = 8,
  416. .post_div_table = post_div_table_gpll9_out_main,
  417. .num_post_div = ARRAY_SIZE(post_div_table_gpll9_out_main),
  418. .width = 2,
  419. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
  420. .clkr.hw.init = &(struct clk_init_data){
  421. .name = "gpll9_out_main",
  422. .parent_hws = (const struct clk_hw *[]){ &gpll9.clkr.hw },
  423. .num_parents = 1,
  424. .flags = CLK_SET_RATE_PARENT,
  425. .ops = &clk_alpha_pll_postdiv_ops,
  426. },
  427. };
  428. static const struct parent_map gcc_parent_map_0[] = {
  429. { P_BI_TCXO, 0 },
  430. { P_GPLL0_OUT_EARLY, 1 },
  431. { P_GPLL0_OUT_AUX2, 2 },
  432. };
  433. static const struct clk_parent_data gcc_parents_0[] = {
  434. { .fw_name = "bi_tcxo" },
  435. { .hw = &gpll0.clkr.hw },
  436. { .hw = &gpll0_out_aux2.clkr.hw },
  437. };
  438. static const struct parent_map gcc_parent_map_1[] = {
  439. { P_BI_TCXO, 0 },
  440. { P_GPLL0_OUT_EARLY, 1 },
  441. { P_GPLL0_OUT_AUX2, 2 },
  442. { P_GPLL6_OUT_MAIN, 4 },
  443. };
  444. static const struct clk_parent_data gcc_parents_1[] = {
  445. { .fw_name = "bi_tcxo" },
  446. { .hw = &gpll0.clkr.hw },
  447. { .hw = &gpll0_out_aux2.clkr.hw },
  448. { .hw = &gpll6_out_main.clkr.hw },
  449. };
  450. static const struct parent_map gcc_parent_map_2[] = {
  451. { P_BI_TCXO, 0 },
  452. { P_GPLL0_OUT_EARLY, 1 },
  453. { P_GPLL0_OUT_AUX2, 2 },
  454. { P_SLEEP_CLK, 5 },
  455. };
  456. static const struct clk_parent_data gcc_parents_2[] = {
  457. { .fw_name = "bi_tcxo" },
  458. { .hw = &gpll0.clkr.hw },
  459. { .hw = &gpll0_out_aux2.clkr.hw },
  460. { .fw_name = "sleep_clk" },
  461. };
  462. static const struct parent_map gcc_parent_map_3[] = {
  463. { P_BI_TCXO, 0 },
  464. { P_GPLL0_OUT_EARLY, 1 },
  465. { P_GPLL9_OUT_EARLY, 2 },
  466. { P_GPLL10_OUT_MAIN, 3 },
  467. { P_GPLL9_OUT_MAIN, 5 },
  468. };
  469. static const struct clk_parent_data gcc_parents_3[] = {
  470. { .fw_name = "bi_tcxo" },
  471. { .hw = &gpll0.clkr.hw },
  472. { .hw = &gpll9.clkr.hw },
  473. { .hw = &gpll10_out_main.clkr.hw },
  474. { .hw = &gpll9_out_main.clkr.hw },
  475. };
  476. static const struct parent_map gcc_parent_map_4[] = {
  477. { P_BI_TCXO, 0 },
  478. { P_GPLL0_OUT_EARLY, 1 },
  479. { P_GPLL0_OUT_AUX2, 2 },
  480. { P_GPLL4_OUT_MAIN, 5 },
  481. };
  482. static const struct clk_parent_data gcc_parents_4[] = {
  483. { .fw_name = "bi_tcxo" },
  484. { .hw = &gpll0.clkr.hw },
  485. { .hw = &gpll0_out_aux2.clkr.hw },
  486. { .hw = &gpll4_out_main.clkr.hw },
  487. };
  488. static const struct parent_map gcc_parent_map_5[] = {
  489. { P_BI_TCXO, 0 },
  490. { P_GPLL0_OUT_EARLY, 1 },
  491. { P_GPLL8_OUT_EARLY, 2 },
  492. { P_GPLL10_OUT_MAIN, 3 },
  493. { P_GPLL8_OUT_MAIN, 4 },
  494. { P_GPLL9_OUT_MAIN, 5 },
  495. };
  496. static const struct clk_parent_data gcc_parents_5[] = {
  497. { .fw_name = "bi_tcxo" },
  498. { .hw = &gpll0.clkr.hw },
  499. { .hw = &gpll8.clkr.hw },
  500. { .hw = &gpll10_out_main.clkr.hw },
  501. { .hw = &gpll8_out_main.clkr.hw },
  502. { .hw = &gpll9_out_main.clkr.hw },
  503. };
  504. static const struct parent_map gcc_parent_map_6[] = {
  505. { P_BI_TCXO, 0 },
  506. { P_GPLL0_OUT_EARLY, 1 },
  507. { P_GPLL8_OUT_EARLY, 2 },
  508. { P_GPLL10_OUT_MAIN, 3 },
  509. { P_GPLL6_OUT_MAIN, 4 },
  510. { P_GPLL9_OUT_MAIN, 5 },
  511. { P_GPLL3_OUT_EARLY, 6 },
  512. };
  513. static const struct clk_parent_data gcc_parents_6[] = {
  514. { .fw_name = "bi_tcxo" },
  515. { .hw = &gpll0.clkr.hw },
  516. { .hw = &gpll8.clkr.hw },
  517. { .hw = &gpll10_out_main.clkr.hw },
  518. { .hw = &gpll6_out_main.clkr.hw },
  519. { .hw = &gpll9_out_main.clkr.hw },
  520. { .hw = &gpll3.clkr.hw },
  521. };
  522. static const struct parent_map gcc_parent_map_7[] = {
  523. { P_BI_TCXO, 0 },
  524. { P_GPLL0_OUT_EARLY, 1 },
  525. { P_GPLL0_OUT_AUX2, 2 },
  526. { P_GPLL10_OUT_MAIN, 3 },
  527. { P_GPLL4_OUT_MAIN, 5 },
  528. { P_GPLL3_OUT_EARLY, 6 },
  529. };
  530. static const struct clk_parent_data gcc_parents_7[] = {
  531. { .fw_name = "bi_tcxo" },
  532. { .hw = &gpll0.clkr.hw },
  533. { .hw = &gpll0_out_aux2.clkr.hw },
  534. { .hw = &gpll10_out_main.clkr.hw },
  535. { .hw = &gpll4_out_main.clkr.hw },
  536. { .hw = &gpll3.clkr.hw },
  537. };
  538. static const struct parent_map gcc_parent_map_8[] = {
  539. { P_BI_TCXO, 0 },
  540. { P_GPLL0_OUT_EARLY, 1 },
  541. { P_GPLL8_OUT_EARLY, 2 },
  542. { P_GPLL10_OUT_MAIN, 3 },
  543. { P_GPLL8_OUT_MAIN, 4 },
  544. { P_GPLL9_OUT_MAIN, 5 },
  545. { P_GPLL3_OUT_EARLY, 6 },
  546. };
  547. static const struct clk_parent_data gcc_parents_8[] = {
  548. { .fw_name = "bi_tcxo" },
  549. { .hw = &gpll0.clkr.hw },
  550. { .hw = &gpll8.clkr.hw },
  551. { .hw = &gpll10_out_main.clkr.hw },
  552. { .hw = &gpll8_out_main.clkr.hw },
  553. { .hw = &gpll9_out_main.clkr.hw },
  554. { .hw = &gpll3.clkr.hw },
  555. };
  556. static const struct parent_map gcc_parent_map_9[] = {
  557. { P_BI_TCXO, 0 },
  558. { P_GPLL0_OUT_EARLY, 1 },
  559. { P_GPLL0_OUT_AUX2, 2 },
  560. { P_GPLL10_OUT_MAIN, 3 },
  561. { P_GPLL8_OUT_MAIN, 4 },
  562. { P_GPLL9_OUT_MAIN, 5 },
  563. { P_GPLL3_OUT_EARLY, 6 },
  564. };
  565. static const struct clk_parent_data gcc_parents_9[] = {
  566. { .fw_name = "bi_tcxo" },
  567. { .hw = &gpll0.clkr.hw },
  568. { .hw = &gpll0_out_aux2.clkr.hw },
  569. { .hw = &gpll10_out_main.clkr.hw },
  570. { .hw = &gpll8_out_main.clkr.hw },
  571. { .hw = &gpll9_out_main.clkr.hw },
  572. { .hw = &gpll3.clkr.hw },
  573. };
  574. static const struct parent_map gcc_parent_map_10[] = {
  575. { P_BI_TCXO, 0 },
  576. { P_GPLL0_OUT_EARLY, 1 },
  577. { P_GPLL8_OUT_EARLY, 2 },
  578. { P_GPLL10_OUT_MAIN, 3 },
  579. { P_GPLL6_OUT_EARLY, 4 },
  580. { P_GPLL9_OUT_MAIN, 5 },
  581. };
  582. static const struct clk_parent_data gcc_parents_10[] = {
  583. { .fw_name = "bi_tcxo" },
  584. { .hw = &gpll0.clkr.hw },
  585. { .hw = &gpll8.clkr.hw },
  586. { .hw = &gpll10_out_main.clkr.hw },
  587. { .hw = &gpll6.clkr.hw },
  588. { .hw = &gpll9_out_main.clkr.hw },
  589. };
  590. static const struct parent_map gcc_parent_map_11[] = {
  591. { P_BI_TCXO, 0 },
  592. { P_GPLL0_OUT_EARLY, 1 },
  593. { P_GPLL0_OUT_AUX2, 2 },
  594. { P_GPLL7_OUT_MAIN, 3 },
  595. { P_GPLL4_OUT_MAIN, 5 },
  596. };
  597. static const struct clk_parent_data gcc_parents_11[] = {
  598. { .fw_name = "bi_tcxo" },
  599. { .hw = &gpll0.clkr.hw },
  600. { .hw = &gpll0_out_aux2.clkr.hw },
  601. { .hw = &gpll7_out_main.clkr.hw },
  602. { .hw = &gpll4_out_main.clkr.hw },
  603. };
  604. static const struct parent_map gcc_parent_map_12[] = {
  605. { P_BI_TCXO, 0 },
  606. { P_SLEEP_CLK, 5 },
  607. };
  608. static const struct clk_parent_data gcc_parents_12[] = {
  609. { .fw_name = "bi_tcxo" },
  610. { .fw_name = "sleep_clk" },
  611. };
  612. static const struct parent_map gcc_parent_map_13[] = {
  613. { P_BI_TCXO, 0 },
  614. { P_GPLL11_OUT_MAIN, 1 },
  615. };
  616. static const struct clk_parent_data gcc_parents_13[] = {
  617. { .fw_name = "bi_tcxo" },
  618. { .hw = &gpll11_out_main.clkr.hw },
  619. };
  620. static const struct freq_tbl ftbl_gcc_camss_axi_clk_src[] = {
  621. F(19200000, P_BI_TCXO, 1, 0, 0),
  622. F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
  623. F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
  624. F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
  625. { }
  626. };
  627. static struct clk_rcg2 gcc_camss_axi_clk_src = {
  628. .cmd_rcgr = 0x5802c,
  629. .mnd_width = 0,
  630. .hid_width = 5,
  631. .parent_map = gcc_parent_map_7,
  632. .freq_tbl = ftbl_gcc_camss_axi_clk_src,
  633. .clkr.hw.init = &(struct clk_init_data){
  634. .name = "gcc_camss_axi_clk_src",
  635. .parent_data = gcc_parents_7,
  636. .num_parents = ARRAY_SIZE(gcc_parents_7),
  637. .flags = CLK_SET_RATE_PARENT,
  638. .ops = &clk_rcg2_shared_ops,
  639. },
  640. };
  641. static const struct freq_tbl ftbl_gcc_camss_cci_clk_src[] = {
  642. F(19200000, P_BI_TCXO, 1, 0, 0),
  643. F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
  644. { }
  645. };
  646. static struct clk_rcg2 gcc_camss_cci_clk_src = {
  647. .cmd_rcgr = 0x56000,
  648. .mnd_width = 0,
  649. .hid_width = 5,
  650. .parent_map = gcc_parent_map_9,
  651. .freq_tbl = ftbl_gcc_camss_cci_clk_src,
  652. .clkr.hw.init = &(struct clk_init_data){
  653. .name = "gcc_camss_cci_clk_src",
  654. .parent_data = gcc_parents_9,
  655. .num_parents = ARRAY_SIZE(gcc_parents_9),
  656. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  657. .ops = &clk_rcg2_shared_ops,
  658. },
  659. };
  660. static const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
  661. F(19200000, P_BI_TCXO, 1, 0, 0),
  662. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  663. F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
  664. F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0),
  665. { }
  666. };
  667. static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
  668. .cmd_rcgr = 0x59000,
  669. .mnd_width = 0,
  670. .hid_width = 5,
  671. .parent_map = gcc_parent_map_4,
  672. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  673. .clkr.hw.init = &(struct clk_init_data){
  674. .name = "gcc_camss_csi0phytimer_clk_src",
  675. .parent_data = gcc_parents_4,
  676. .num_parents = ARRAY_SIZE(gcc_parents_4),
  677. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  678. .ops = &clk_rcg2_shared_ops,
  679. },
  680. };
  681. static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
  682. .cmd_rcgr = 0x5901c,
  683. .mnd_width = 0,
  684. .hid_width = 5,
  685. .parent_map = gcc_parent_map_4,
  686. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "gcc_camss_csi1phytimer_clk_src",
  689. .parent_data = gcc_parents_4,
  690. .num_parents = ARRAY_SIZE(gcc_parents_4),
  691. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  692. .ops = &clk_rcg2_shared_ops,
  693. },
  694. };
  695. static struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
  696. .cmd_rcgr = 0x59038,
  697. .mnd_width = 0,
  698. .hid_width = 5,
  699. .parent_map = gcc_parent_map_4,
  700. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  701. .clkr.hw.init = &(struct clk_init_data){
  702. .name = "gcc_camss_csi2phytimer_clk_src",
  703. .parent_data = gcc_parents_4,
  704. .num_parents = ARRAY_SIZE(gcc_parents_4),
  705. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  706. .ops = &clk_rcg2_shared_ops,
  707. },
  708. };
  709. static const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
  710. F(19200000, P_BI_TCXO, 1, 0, 0),
  711. F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 24),
  712. F(64000000, P_GPLL9_OUT_MAIN, 1, 1, 9),
  713. { }
  714. };
  715. static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
  716. .cmd_rcgr = 0x51000,
  717. .mnd_width = 8,
  718. .hid_width = 5,
  719. .parent_map = gcc_parent_map_3,
  720. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  721. .clkr.hw.init = &(struct clk_init_data){
  722. .name = "gcc_camss_mclk0_clk_src",
  723. .parent_data = gcc_parents_3,
  724. .num_parents = ARRAY_SIZE(gcc_parents_3),
  725. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  726. .ops = &clk_rcg2_shared_ops,
  727. },
  728. };
  729. static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
  730. .cmd_rcgr = 0x5101c,
  731. .mnd_width = 8,
  732. .hid_width = 5,
  733. .parent_map = gcc_parent_map_3,
  734. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  735. .clkr.hw.init = &(struct clk_init_data){
  736. .name = "gcc_camss_mclk1_clk_src",
  737. .parent_data = gcc_parents_3,
  738. .num_parents = ARRAY_SIZE(gcc_parents_3),
  739. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  740. .ops = &clk_rcg2_shared_ops,
  741. },
  742. };
  743. static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
  744. .cmd_rcgr = 0x51038,
  745. .mnd_width = 8,
  746. .hid_width = 5,
  747. .parent_map = gcc_parent_map_3,
  748. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  749. .clkr.hw.init = &(struct clk_init_data){
  750. .name = "gcc_camss_mclk2_clk_src",
  751. .parent_data = gcc_parents_3,
  752. .num_parents = ARRAY_SIZE(gcc_parents_3),
  753. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  754. .ops = &clk_rcg2_shared_ops,
  755. },
  756. };
  757. static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
  758. .cmd_rcgr = 0x51054,
  759. .mnd_width = 8,
  760. .hid_width = 5,
  761. .parent_map = gcc_parent_map_3,
  762. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  763. .clkr.hw.init = &(struct clk_init_data){
  764. .name = "gcc_camss_mclk3_clk_src",
  765. .parent_data = gcc_parents_3,
  766. .num_parents = ARRAY_SIZE(gcc_parents_3),
  767. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  768. .ops = &clk_rcg2_shared_ops,
  769. },
  770. };
  771. static const struct freq_tbl ftbl_gcc_camss_ope_ahb_clk_src[] = {
  772. F(19200000, P_BI_TCXO, 1, 0, 0),
  773. F(171428571, P_GPLL0_OUT_EARLY, 3.5, 0, 0),
  774. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  775. { }
  776. };
  777. static struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
  778. .cmd_rcgr = 0x55024,
  779. .mnd_width = 0,
  780. .hid_width = 5,
  781. .parent_map = gcc_parent_map_8,
  782. .freq_tbl = ftbl_gcc_camss_ope_ahb_clk_src,
  783. .clkr.hw.init = &(struct clk_init_data){
  784. .name = "gcc_camss_ope_ahb_clk_src",
  785. .parent_data = gcc_parents_8,
  786. .num_parents = ARRAY_SIZE(gcc_parents_8),
  787. .flags = CLK_SET_RATE_PARENT,
  788. .ops = &clk_rcg2_shared_ops,
  789. },
  790. };
  791. static const struct freq_tbl ftbl_gcc_camss_ope_clk_src[] = {
  792. F(19200000, P_BI_TCXO, 1, 0, 0),
  793. F(200000000, P_GPLL8_OUT_MAIN, 2, 0, 0),
  794. F(266600000, P_GPLL8_OUT_MAIN, 1, 0, 0),
  795. F(465000000, P_GPLL8_OUT_MAIN, 1, 0, 0),
  796. F(576000000, P_GPLL9_OUT_MAIN, 1, 0, 0),
  797. { }
  798. };
  799. static struct clk_rcg2 gcc_camss_ope_clk_src = {
  800. .cmd_rcgr = 0x55004,
  801. .mnd_width = 0,
  802. .hid_width = 5,
  803. .parent_map = gcc_parent_map_8,
  804. .freq_tbl = ftbl_gcc_camss_ope_clk_src,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "gcc_camss_ope_clk_src",
  807. .parent_data = gcc_parents_8,
  808. .num_parents = ARRAY_SIZE(gcc_parents_8),
  809. .flags = CLK_SET_RATE_PARENT,
  810. .ops = &clk_rcg2_shared_ops,
  811. },
  812. };
  813. static const struct freq_tbl ftbl_gcc_camss_tfe_0_clk_src[] = {
  814. F(19200000, P_BI_TCXO, 1, 0, 0),
  815. F(128000000, P_GPLL10_OUT_MAIN, 9, 0, 0),
  816. F(135529412, P_GPLL10_OUT_MAIN, 8.5, 0, 0),
  817. F(144000000, P_GPLL10_OUT_MAIN, 8, 0, 0),
  818. F(153600000, P_GPLL10_OUT_MAIN, 7.5, 0, 0),
  819. F(164571429, P_GPLL10_OUT_MAIN, 7, 0, 0),
  820. F(177230769, P_GPLL10_OUT_MAIN, 6.5, 0, 0),
  821. F(192000000, P_GPLL10_OUT_MAIN, 6, 0, 0),
  822. F(209454545, P_GPLL10_OUT_MAIN, 5.5, 0, 0),
  823. F(230400000, P_GPLL10_OUT_MAIN, 5, 0, 0),
  824. F(256000000, P_GPLL10_OUT_MAIN, 4.5, 0, 0),
  825. F(288000000, P_GPLL10_OUT_MAIN, 4, 0, 0),
  826. F(329142857, P_GPLL10_OUT_MAIN, 3.5, 0, 0),
  827. F(384000000, P_GPLL10_OUT_MAIN, 3, 0, 0),
  828. F(460800000, P_GPLL10_OUT_MAIN, 2.5, 0, 0),
  829. F(576000000, P_GPLL10_OUT_MAIN, 2, 0, 0),
  830. { }
  831. };
  832. static struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
  833. .cmd_rcgr = 0x52004,
  834. .mnd_width = 8,
  835. .hid_width = 5,
  836. .parent_map = gcc_parent_map_5,
  837. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  838. .clkr.hw.init = &(struct clk_init_data){
  839. .name = "gcc_camss_tfe_0_clk_src",
  840. .parent_data = gcc_parents_5,
  841. .num_parents = ARRAY_SIZE(gcc_parents_5),
  842. .flags = CLK_SET_RATE_PARENT,
  843. .ops = &clk_rcg2_shared_ops,
  844. },
  845. };
  846. static const struct freq_tbl ftbl_gcc_camss_tfe_0_csid_clk_src[] = {
  847. F(19200000, P_BI_TCXO, 1, 0, 0),
  848. F(120000000, P_GPLL0_OUT_EARLY, 5, 0, 0),
  849. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  850. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  851. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  852. F(426400000, P_GPLL3_OUT_EARLY, 2.5, 0, 0),
  853. { }
  854. };
  855. static struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
  856. .cmd_rcgr = 0x52094,
  857. .mnd_width = 0,
  858. .hid_width = 5,
  859. .parent_map = gcc_parent_map_6,
  860. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "gcc_camss_tfe_0_csid_clk_src",
  863. .parent_data = gcc_parents_6,
  864. .num_parents = ARRAY_SIZE(gcc_parents_6),
  865. .flags = CLK_SET_RATE_PARENT,
  866. .ops = &clk_rcg2_shared_ops,
  867. },
  868. };
  869. static struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
  870. .cmd_rcgr = 0x52024,
  871. .mnd_width = 8,
  872. .hid_width = 5,
  873. .parent_map = gcc_parent_map_5,
  874. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  875. .clkr.hw.init = &(struct clk_init_data){
  876. .name = "gcc_camss_tfe_1_clk_src",
  877. .parent_data = gcc_parents_5,
  878. .num_parents = ARRAY_SIZE(gcc_parents_5),
  879. .flags = CLK_SET_RATE_PARENT,
  880. .ops = &clk_rcg2_shared_ops,
  881. },
  882. };
  883. static struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
  884. .cmd_rcgr = 0x520b4,
  885. .mnd_width = 0,
  886. .hid_width = 5,
  887. .parent_map = gcc_parent_map_6,
  888. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  889. .clkr.hw.init = &(struct clk_init_data){
  890. .name = "gcc_camss_tfe_1_csid_clk_src",
  891. .parent_data = gcc_parents_6,
  892. .num_parents = ARRAY_SIZE(gcc_parents_6),
  893. .flags = CLK_SET_RATE_PARENT,
  894. .ops = &clk_rcg2_shared_ops,
  895. },
  896. };
  897. static struct clk_rcg2 gcc_camss_tfe_2_clk_src = {
  898. .cmd_rcgr = 0x52044,
  899. .mnd_width = 8,
  900. .hid_width = 5,
  901. .parent_map = gcc_parent_map_5,
  902. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  903. .clkr.hw.init = &(struct clk_init_data){
  904. .name = "gcc_camss_tfe_2_clk_src",
  905. .parent_data = gcc_parents_5,
  906. .num_parents = ARRAY_SIZE(gcc_parents_5),
  907. .flags = CLK_SET_RATE_PARENT,
  908. .ops = &clk_rcg2_shared_ops,
  909. },
  910. };
  911. static struct clk_rcg2 gcc_camss_tfe_2_csid_clk_src = {
  912. .cmd_rcgr = 0x520d4,
  913. .mnd_width = 0,
  914. .hid_width = 5,
  915. .parent_map = gcc_parent_map_6,
  916. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  917. .clkr.hw.init = &(struct clk_init_data){
  918. .name = "gcc_camss_tfe_2_csid_clk_src",
  919. .parent_data = gcc_parents_6,
  920. .num_parents = ARRAY_SIZE(gcc_parents_6),
  921. .flags = CLK_SET_RATE_PARENT,
  922. .ops = &clk_rcg2_shared_ops,
  923. },
  924. };
  925. static const struct freq_tbl ftbl_gcc_camss_tfe_cphy_rx_clk_src[] = {
  926. F(19200000, P_BI_TCXO, 1, 0, 0),
  927. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  928. F(341333333, P_GPLL6_OUT_EARLY, 1, 4, 9),
  929. F(384000000, P_GPLL6_OUT_EARLY, 2, 0, 0),
  930. { }
  931. };
  932. static struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
  933. .cmd_rcgr = 0x52064,
  934. .mnd_width = 16,
  935. .hid_width = 5,
  936. .parent_map = gcc_parent_map_10,
  937. .freq_tbl = ftbl_gcc_camss_tfe_cphy_rx_clk_src,
  938. .clkr.hw.init = &(struct clk_init_data){
  939. .name = "gcc_camss_tfe_cphy_rx_clk_src",
  940. .parent_data = gcc_parents_10,
  941. .num_parents = ARRAY_SIZE(gcc_parents_10),
  942. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  943. .ops = &clk_rcg2_shared_ops,
  944. },
  945. };
  946. static const struct freq_tbl ftbl_gcc_camss_top_ahb_clk_src[] = {
  947. F(19200000, P_BI_TCXO, 1, 0, 0),
  948. F(40000000, P_GPLL0_OUT_AUX2, 7.5, 0, 0),
  949. F(80000000, P_GPLL0_OUT_EARLY, 7.5, 0, 0),
  950. { }
  951. };
  952. static struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
  953. .cmd_rcgr = 0x58010,
  954. .mnd_width = 0,
  955. .hid_width = 5,
  956. .parent_map = gcc_parent_map_7,
  957. .freq_tbl = ftbl_gcc_camss_top_ahb_clk_src,
  958. .clkr.hw.init = &(struct clk_init_data){
  959. .name = "gcc_camss_top_ahb_clk_src",
  960. .parent_data = gcc_parents_7,
  961. .num_parents = ARRAY_SIZE(gcc_parents_7),
  962. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  963. .ops = &clk_rcg2_shared_ops,
  964. },
  965. };
  966. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  967. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  968. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  969. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  970. F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
  971. { }
  972. };
  973. static struct clk_rcg2 gcc_gp1_clk_src = {
  974. .cmd_rcgr = 0x4d004,
  975. .mnd_width = 8,
  976. .hid_width = 5,
  977. .parent_map = gcc_parent_map_2,
  978. .freq_tbl = ftbl_gcc_gp1_clk_src,
  979. .clkr.hw.init = &(struct clk_init_data){
  980. .name = "gcc_gp1_clk_src",
  981. .parent_data = gcc_parents_2,
  982. .num_parents = ARRAY_SIZE(gcc_parents_2),
  983. .ops = &clk_rcg2_ops,
  984. },
  985. };
  986. static struct clk_rcg2 gcc_gp2_clk_src = {
  987. .cmd_rcgr = 0x4e004,
  988. .mnd_width = 8,
  989. .hid_width = 5,
  990. .parent_map = gcc_parent_map_2,
  991. .freq_tbl = ftbl_gcc_gp1_clk_src,
  992. .clkr.hw.init = &(struct clk_init_data){
  993. .name = "gcc_gp2_clk_src",
  994. .parent_data = gcc_parents_2,
  995. .num_parents = ARRAY_SIZE(gcc_parents_2),
  996. .ops = &clk_rcg2_ops,
  997. },
  998. };
  999. static struct clk_rcg2 gcc_gp3_clk_src = {
  1000. .cmd_rcgr = 0x4f004,
  1001. .mnd_width = 8,
  1002. .hid_width = 5,
  1003. .parent_map = gcc_parent_map_2,
  1004. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1005. .clkr.hw.init = &(struct clk_init_data){
  1006. .name = "gcc_gp3_clk_src",
  1007. .parent_data = gcc_parents_2,
  1008. .num_parents = ARRAY_SIZE(gcc_parents_2),
  1009. .ops = &clk_rcg2_ops,
  1010. },
  1011. };
  1012. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  1013. F(19200000, P_BI_TCXO, 1, 0, 0),
  1014. F(60000000, P_GPLL0_OUT_AUX2, 5, 0, 0),
  1015. { }
  1016. };
  1017. static struct clk_rcg2 gcc_pdm2_clk_src = {
  1018. .cmd_rcgr = 0x20010,
  1019. .mnd_width = 0,
  1020. .hid_width = 5,
  1021. .parent_map = gcc_parent_map_0,
  1022. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  1023. .clkr.hw.init = &(struct clk_init_data){
  1024. .name = "gcc_pdm2_clk_src",
  1025. .parent_data = gcc_parents_0,
  1026. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1027. .ops = &clk_rcg2_shared_ops,
  1028. },
  1029. };
  1030. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  1031. F(7372800, P_GPLL0_OUT_AUX2, 1, 384, 15625),
  1032. F(14745600, P_GPLL0_OUT_AUX2, 1, 768, 15625),
  1033. F(19200000, P_BI_TCXO, 1, 0, 0),
  1034. F(29491200, P_GPLL0_OUT_AUX2, 1, 1536, 15625),
  1035. F(32000000, P_GPLL0_OUT_AUX2, 1, 8, 75),
  1036. F(48000000, P_GPLL0_OUT_AUX2, 1, 4, 25),
  1037. F(64000000, P_GPLL0_OUT_AUX2, 1, 16, 75),
  1038. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1039. F(80000000, P_GPLL0_OUT_AUX2, 1, 4, 15),
  1040. F(96000000, P_GPLL0_OUT_AUX2, 1, 8, 25),
  1041. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1042. F(102400000, P_GPLL0_OUT_AUX2, 1, 128, 375),
  1043. F(112000000, P_GPLL0_OUT_AUX2, 1, 28, 75),
  1044. F(117964800, P_GPLL0_OUT_AUX2, 1, 6144, 15625),
  1045. F(120000000, P_GPLL0_OUT_AUX2, 2.5, 0, 0),
  1046. F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
  1047. { }
  1048. };
  1049. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  1050. .name = "gcc_qupv3_wrap0_s0_clk_src",
  1051. .parent_data = gcc_parents_1,
  1052. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1053. .ops = &clk_rcg2_ops,
  1054. };
  1055. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  1056. .cmd_rcgr = 0x1f148,
  1057. .mnd_width = 16,
  1058. .hid_width = 5,
  1059. .parent_map = gcc_parent_map_1,
  1060. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1061. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  1062. };
  1063. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  1064. .name = "gcc_qupv3_wrap0_s1_clk_src",
  1065. .parent_data = gcc_parents_1,
  1066. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1067. .ops = &clk_rcg2_ops,
  1068. };
  1069. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  1070. .cmd_rcgr = 0x1f278,
  1071. .mnd_width = 16,
  1072. .hid_width = 5,
  1073. .parent_map = gcc_parent_map_1,
  1074. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1075. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  1076. };
  1077. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  1078. .name = "gcc_qupv3_wrap0_s2_clk_src",
  1079. .parent_data = gcc_parents_1,
  1080. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1081. .ops = &clk_rcg2_ops,
  1082. };
  1083. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  1084. .cmd_rcgr = 0x1f3a8,
  1085. .mnd_width = 16,
  1086. .hid_width = 5,
  1087. .parent_map = gcc_parent_map_1,
  1088. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1089. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  1090. };
  1091. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  1092. .name = "gcc_qupv3_wrap0_s3_clk_src",
  1093. .parent_data = gcc_parents_1,
  1094. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1095. .ops = &clk_rcg2_ops,
  1096. };
  1097. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  1098. .cmd_rcgr = 0x1f4d8,
  1099. .mnd_width = 16,
  1100. .hid_width = 5,
  1101. .parent_map = gcc_parent_map_1,
  1102. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1103. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  1104. };
  1105. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  1106. .name = "gcc_qupv3_wrap0_s4_clk_src",
  1107. .parent_data = gcc_parents_1,
  1108. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1109. .ops = &clk_rcg2_ops,
  1110. };
  1111. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  1112. .cmd_rcgr = 0x1f608,
  1113. .mnd_width = 16,
  1114. .hid_width = 5,
  1115. .parent_map = gcc_parent_map_1,
  1116. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1117. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  1118. };
  1119. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  1120. .name = "gcc_qupv3_wrap0_s5_clk_src",
  1121. .parent_data = gcc_parents_1,
  1122. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1123. .ops = &clk_rcg2_ops,
  1124. };
  1125. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  1126. .cmd_rcgr = 0x1f738,
  1127. .mnd_width = 16,
  1128. .hid_width = 5,
  1129. .parent_map = gcc_parent_map_1,
  1130. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1131. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  1132. };
  1133. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  1134. F(144000, P_BI_TCXO, 16, 3, 25),
  1135. F(400000, P_BI_TCXO, 12, 1, 4),
  1136. F(20000000, P_GPLL0_OUT_AUX2, 5, 1, 3),
  1137. F(25000000, P_GPLL0_OUT_AUX2, 6, 1, 2),
  1138. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1139. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1140. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  1141. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  1142. { }
  1143. };
  1144. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  1145. .cmd_rcgr = 0x38028,
  1146. .mnd_width = 8,
  1147. .hid_width = 5,
  1148. .parent_map = gcc_parent_map_1,
  1149. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  1150. .clkr.hw.init = &(struct clk_init_data){
  1151. .name = "gcc_sdcc1_apps_clk_src",
  1152. .parent_data = gcc_parents_1,
  1153. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1154. .ops = &clk_rcg2_floor_ops,
  1155. },
  1156. };
  1157. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  1158. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1159. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1160. F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
  1161. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1162. F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
  1163. { }
  1164. };
  1165. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  1166. .cmd_rcgr = 0x38010,
  1167. .mnd_width = 0,
  1168. .hid_width = 5,
  1169. .parent_map = gcc_parent_map_0,
  1170. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  1171. .clkr.hw.init = &(struct clk_init_data){
  1172. .name = "gcc_sdcc1_ice_core_clk_src",
  1173. .parent_data = gcc_parents_0,
  1174. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1175. .ops = &clk_rcg2_ops,
  1176. },
  1177. };
  1178. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1179. F(400000, P_BI_TCXO, 12, 1, 4),
  1180. F(19200000, P_BI_TCXO, 1, 0, 0),
  1181. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  1182. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1183. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1184. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1185. { }
  1186. };
  1187. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1188. .cmd_rcgr = 0x1e00c,
  1189. .mnd_width = 8,
  1190. .hid_width = 5,
  1191. .parent_map = gcc_parent_map_11,
  1192. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1193. .clkr.hw.init = &(struct clk_init_data){
  1194. .name = "gcc_sdcc2_apps_clk_src",
  1195. .parent_data = gcc_parents_11,
  1196. .num_parents = ARRAY_SIZE(gcc_parents_11),
  1197. .ops = &clk_rcg2_floor_ops,
  1198. .flags = CLK_OPS_PARENT_ENABLE,
  1199. },
  1200. };
  1201. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  1202. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  1203. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1204. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1205. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1206. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  1207. { }
  1208. };
  1209. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1210. .cmd_rcgr = 0x45020,
  1211. .mnd_width = 8,
  1212. .hid_width = 5,
  1213. .parent_map = gcc_parent_map_0,
  1214. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  1215. .clkr.hw.init = &(struct clk_init_data){
  1216. .name = "gcc_ufs_phy_axi_clk_src",
  1217. .parent_data = gcc_parents_0,
  1218. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1219. .ops = &clk_rcg2_shared_ops,
  1220. },
  1221. };
  1222. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  1223. F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
  1224. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1225. F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
  1226. F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
  1227. { }
  1228. };
  1229. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1230. .cmd_rcgr = 0x45048,
  1231. .mnd_width = 0,
  1232. .hid_width = 5,
  1233. .parent_map = gcc_parent_map_0,
  1234. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  1235. .clkr.hw.init = &(struct clk_init_data){
  1236. .name = "gcc_ufs_phy_ice_core_clk_src",
  1237. .parent_data = gcc_parents_0,
  1238. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1239. .ops = &clk_rcg2_shared_ops,
  1240. },
  1241. };
  1242. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  1243. F(9600000, P_BI_TCXO, 2, 0, 0),
  1244. F(19200000, P_BI_TCXO, 1, 0, 0),
  1245. { }
  1246. };
  1247. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1248. .cmd_rcgr = 0x4507c,
  1249. .mnd_width = 0,
  1250. .hid_width = 5,
  1251. .parent_map = gcc_parent_map_0,
  1252. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  1253. .clkr.hw.init = &(struct clk_init_data){
  1254. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1255. .parent_data = gcc_parents_0,
  1256. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1257. .ops = &clk_rcg2_ops,
  1258. },
  1259. };
  1260. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  1261. F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
  1262. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1263. F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
  1264. { }
  1265. };
  1266. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1267. .cmd_rcgr = 0x45060,
  1268. .mnd_width = 0,
  1269. .hid_width = 5,
  1270. .parent_map = gcc_parent_map_0,
  1271. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  1272. .clkr.hw.init = &(struct clk_init_data){
  1273. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1274. .parent_data = gcc_parents_0,
  1275. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1276. .ops = &clk_rcg2_shared_ops,
  1277. },
  1278. };
  1279. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1280. F(66666667, P_GPLL0_OUT_AUX2, 4.5, 0, 0),
  1281. F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0),
  1282. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1283. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  1284. { }
  1285. };
  1286. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1287. .cmd_rcgr = 0x1a01c,
  1288. .mnd_width = 8,
  1289. .hid_width = 5,
  1290. .parent_map = gcc_parent_map_0,
  1291. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1292. .clkr.hw.init = &(struct clk_init_data){
  1293. .name = "gcc_usb30_prim_master_clk_src",
  1294. .parent_data = gcc_parents_0,
  1295. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1296. .ops = &clk_rcg2_shared_ops,
  1297. },
  1298. };
  1299. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  1300. F(19200000, P_BI_TCXO, 1, 0, 0),
  1301. { }
  1302. };
  1303. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1304. .cmd_rcgr = 0x1a034,
  1305. .mnd_width = 0,
  1306. .hid_width = 5,
  1307. .parent_map = gcc_parent_map_0,
  1308. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1309. .clkr.hw.init = &(struct clk_init_data){
  1310. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1311. .parent_data = gcc_parents_0,
  1312. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1313. .ops = &clk_rcg2_ops,
  1314. },
  1315. };
  1316. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  1317. .reg = 0x1a04c,
  1318. .shift = 0,
  1319. .width = 2,
  1320. .clkr.hw.init = &(struct clk_init_data) {
  1321. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1322. .parent_hws = (const struct clk_hw *[]) {
  1323. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw },
  1324. .num_parents = 1,
  1325. .ops = &clk_regmap_div_ro_ops,
  1326. },
  1327. };
  1328. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1329. .cmd_rcgr = 0x1a060,
  1330. .mnd_width = 0,
  1331. .hid_width = 5,
  1332. .parent_map = gcc_parent_map_12,
  1333. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1334. .clkr.hw.init = &(struct clk_init_data){
  1335. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1336. .parent_data = gcc_parents_12,
  1337. .num_parents = ARRAY_SIZE(gcc_parents_12),
  1338. .ops = &clk_rcg2_ops,
  1339. },
  1340. };
  1341. static const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
  1342. F(133333333, P_GPLL11_OUT_MAIN, 4.5, 0, 0),
  1343. F(240000000, P_GPLL11_OUT_MAIN, 2.5, 0, 0),
  1344. F(300000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
  1345. F(384000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
  1346. { }
  1347. };
  1348. static struct clk_rcg2 gcc_video_venus_clk_src = {
  1349. .cmd_rcgr = 0x58060,
  1350. .mnd_width = 0,
  1351. .hid_width = 5,
  1352. .parent_map = gcc_parent_map_13,
  1353. .freq_tbl = ftbl_gcc_video_venus_clk_src,
  1354. .clkr.hw.init = &(struct clk_init_data){
  1355. .name = "gcc_video_venus_clk_src",
  1356. .parent_data = gcc_parents_13,
  1357. .num_parents = ARRAY_SIZE(gcc_parents_13),
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_rcg2_shared_ops,
  1360. },
  1361. };
  1362. static struct clk_branch gcc_ahb2phy_csi_clk = {
  1363. .halt_reg = 0x1d004,
  1364. .halt_check = BRANCH_HALT,
  1365. .hwcg_reg = 0x1d004,
  1366. .hwcg_bit = 1,
  1367. .clkr = {
  1368. .enable_reg = 0x1d004,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_ahb2phy_csi_clk",
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_ahb2phy_usb_clk = {
  1377. .halt_reg = 0x1d008,
  1378. .halt_check = BRANCH_HALT,
  1379. .hwcg_reg = 0x1d008,
  1380. .hwcg_bit = 1,
  1381. .clkr = {
  1382. .enable_reg = 0x1d008,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data){
  1385. .name = "gcc_ahb2phy_usb_clk",
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch gcc_bimc_gpu_axi_clk = {
  1391. .halt_reg = 0x71154,
  1392. .halt_check = BRANCH_HALT_DELAY,
  1393. .hwcg_reg = 0x71154,
  1394. .hwcg_bit = 1,
  1395. .clkr = {
  1396. .enable_reg = 0x71154,
  1397. .enable_mask = BIT(0),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "gcc_bimc_gpu_axi_clk",
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1405. .halt_reg = 0x23004,
  1406. .halt_check = BRANCH_HALT_VOTED,
  1407. .hwcg_reg = 0x23004,
  1408. .hwcg_bit = 1,
  1409. .clkr = {
  1410. .enable_reg = 0x79004,
  1411. .enable_mask = BIT(10),
  1412. .hw.init = &(struct clk_init_data){
  1413. .name = "gcc_boot_rom_ahb_clk",
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_cam_throttle_nrt_clk = {
  1419. .halt_reg = 0x17070,
  1420. .halt_check = BRANCH_HALT_VOTED,
  1421. .hwcg_reg = 0x17070,
  1422. .hwcg_bit = 1,
  1423. .clkr = {
  1424. .enable_reg = 0x79004,
  1425. .enable_mask = BIT(27),
  1426. .hw.init = &(struct clk_init_data){
  1427. .name = "gcc_cam_throttle_nrt_clk",
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_cam_throttle_rt_clk = {
  1433. .halt_reg = 0x1706c,
  1434. .halt_check = BRANCH_HALT_VOTED,
  1435. .hwcg_reg = 0x1706c,
  1436. .hwcg_bit = 1,
  1437. .clkr = {
  1438. .enable_reg = 0x79004,
  1439. .enable_mask = BIT(26),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "gcc_cam_throttle_rt_clk",
  1442. .ops = &clk_branch2_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct clk_branch gcc_camera_ahb_clk = {
  1447. .halt_reg = 0x17008,
  1448. .halt_check = BRANCH_HALT_DELAY,
  1449. .hwcg_reg = 0x17008,
  1450. .hwcg_bit = 1,
  1451. .clkr = {
  1452. .enable_reg = 0x17008,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "gcc_camera_ahb_clk",
  1456. .flags = CLK_IS_CRITICAL,
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch gcc_camera_xo_clk = {
  1462. .halt_reg = 0x17028,
  1463. .halt_check = BRANCH_HALT,
  1464. .clkr = {
  1465. .enable_reg = 0x17028,
  1466. .enable_mask = BIT(0),
  1467. .hw.init = &(struct clk_init_data){
  1468. .name = "gcc_camera_xo_clk",
  1469. .flags = CLK_IS_CRITICAL,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch gcc_camss_axi_clk = {
  1475. .halt_reg = 0x58044,
  1476. .halt_check = BRANCH_HALT,
  1477. .clkr = {
  1478. .enable_reg = 0x58044,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "gcc_camss_axi_clk",
  1482. .parent_hws = (const struct clk_hw *[]){
  1483. &gcc_camss_axi_clk_src.clkr.hw,
  1484. },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch gcc_camss_camnoc_atb_clk = {
  1492. .halt_reg = 0x5804c,
  1493. .halt_check = BRANCH_HALT_DELAY,
  1494. .hwcg_reg = 0x5804c,
  1495. .hwcg_bit = 1,
  1496. .clkr = {
  1497. .enable_reg = 0x5804c,
  1498. .enable_mask = BIT(0),
  1499. .hw.init = &(struct clk_init_data){
  1500. .name = "gcc_camss_camnoc_atb_clk",
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch gcc_camss_camnoc_nts_xo_clk = {
  1506. .halt_reg = 0x58050,
  1507. .halt_check = BRANCH_HALT_DELAY,
  1508. .hwcg_reg = 0x58050,
  1509. .hwcg_bit = 1,
  1510. .clkr = {
  1511. .enable_reg = 0x58050,
  1512. .enable_mask = BIT(0),
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "gcc_camss_camnoc_nts_xo_clk",
  1515. .ops = &clk_branch2_ops,
  1516. },
  1517. },
  1518. };
  1519. static struct clk_branch gcc_camss_cci_0_clk = {
  1520. .halt_reg = 0x56018,
  1521. .halt_check = BRANCH_HALT,
  1522. .clkr = {
  1523. .enable_reg = 0x56018,
  1524. .enable_mask = BIT(0),
  1525. .hw.init = &(struct clk_init_data){
  1526. .name = "gcc_camss_cci_0_clk",
  1527. .parent_hws = (const struct clk_hw *[]){
  1528. &gcc_camss_cci_clk_src.clkr.hw,
  1529. },
  1530. .num_parents = 1,
  1531. .flags = CLK_SET_RATE_PARENT,
  1532. .ops = &clk_branch2_ops,
  1533. },
  1534. },
  1535. };
  1536. static struct clk_branch gcc_camss_cphy_0_clk = {
  1537. .halt_reg = 0x52088,
  1538. .halt_check = BRANCH_HALT,
  1539. .clkr = {
  1540. .enable_reg = 0x52088,
  1541. .enable_mask = BIT(0),
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "gcc_camss_cphy_0_clk",
  1544. .parent_hws = (const struct clk_hw *[]){
  1545. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1546. },
  1547. .num_parents = 1,
  1548. .flags = CLK_SET_RATE_PARENT,
  1549. .ops = &clk_branch2_ops,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_branch gcc_camss_cphy_1_clk = {
  1554. .halt_reg = 0x5208c,
  1555. .halt_check = BRANCH_HALT,
  1556. .clkr = {
  1557. .enable_reg = 0x5208c,
  1558. .enable_mask = BIT(0),
  1559. .hw.init = &(struct clk_init_data){
  1560. .name = "gcc_camss_cphy_1_clk",
  1561. .parent_hws = (const struct clk_hw *[]){
  1562. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1563. },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch gcc_camss_cphy_2_clk = {
  1571. .halt_reg = 0x52090,
  1572. .halt_check = BRANCH_HALT,
  1573. .clkr = {
  1574. .enable_reg = 0x52090,
  1575. .enable_mask = BIT(0),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "gcc_camss_cphy_2_clk",
  1578. .parent_hws = (const struct clk_hw *[]){
  1579. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1580. },
  1581. .num_parents = 1,
  1582. .flags = CLK_SET_RATE_PARENT,
  1583. .ops = &clk_branch2_ops,
  1584. },
  1585. },
  1586. };
  1587. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1588. .halt_reg = 0x59018,
  1589. .halt_check = BRANCH_HALT,
  1590. .clkr = {
  1591. .enable_reg = 0x59018,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "gcc_camss_csi0phytimer_clk",
  1595. .parent_hws = (const struct clk_hw *[]){
  1596. &gcc_camss_csi0phytimer_clk_src.clkr.hw,
  1597. },
  1598. .num_parents = 1,
  1599. .flags = CLK_SET_RATE_PARENT,
  1600. .ops = &clk_branch2_ops,
  1601. },
  1602. },
  1603. };
  1604. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  1605. .halt_reg = 0x59034,
  1606. .halt_check = BRANCH_HALT,
  1607. .clkr = {
  1608. .enable_reg = 0x59034,
  1609. .enable_mask = BIT(0),
  1610. .hw.init = &(struct clk_init_data){
  1611. .name = "gcc_camss_csi1phytimer_clk",
  1612. .parent_hws = (const struct clk_hw *[]){
  1613. &gcc_camss_csi1phytimer_clk_src.clkr.hw,
  1614. },
  1615. .num_parents = 1,
  1616. .flags = CLK_SET_RATE_PARENT,
  1617. .ops = &clk_branch2_ops,
  1618. },
  1619. },
  1620. };
  1621. static struct clk_branch gcc_camss_csi2phytimer_clk = {
  1622. .halt_reg = 0x59050,
  1623. .halt_check = BRANCH_HALT,
  1624. .clkr = {
  1625. .enable_reg = 0x59050,
  1626. .enable_mask = BIT(0),
  1627. .hw.init = &(struct clk_init_data){
  1628. .name = "gcc_camss_csi2phytimer_clk",
  1629. .parent_hws = (const struct clk_hw *[]){
  1630. &gcc_camss_csi2phytimer_clk_src.clkr.hw,
  1631. },
  1632. .num_parents = 1,
  1633. .flags = CLK_SET_RATE_PARENT,
  1634. .ops = &clk_branch2_ops,
  1635. },
  1636. },
  1637. };
  1638. static struct clk_branch gcc_camss_mclk0_clk = {
  1639. .halt_reg = 0x51018,
  1640. .halt_check = BRANCH_HALT,
  1641. .clkr = {
  1642. .enable_reg = 0x51018,
  1643. .enable_mask = BIT(0),
  1644. .hw.init = &(struct clk_init_data){
  1645. .name = "gcc_camss_mclk0_clk",
  1646. .parent_hws = (const struct clk_hw *[]){
  1647. &gcc_camss_mclk0_clk_src.clkr.hw,
  1648. },
  1649. .num_parents = 1,
  1650. .flags = CLK_SET_RATE_PARENT,
  1651. .ops = &clk_branch2_ops,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_branch gcc_camss_mclk1_clk = {
  1656. .halt_reg = 0x51034,
  1657. .halt_check = BRANCH_HALT,
  1658. .clkr = {
  1659. .enable_reg = 0x51034,
  1660. .enable_mask = BIT(0),
  1661. .hw.init = &(struct clk_init_data){
  1662. .name = "gcc_camss_mclk1_clk",
  1663. .parent_hws = (const struct clk_hw *[]){
  1664. &gcc_camss_mclk1_clk_src.clkr.hw,
  1665. },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_camss_mclk2_clk = {
  1673. .halt_reg = 0x51050,
  1674. .halt_check = BRANCH_HALT,
  1675. .clkr = {
  1676. .enable_reg = 0x51050,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_camss_mclk2_clk",
  1680. .parent_hws = (const struct clk_hw *[]){
  1681. &gcc_camss_mclk2_clk_src.clkr.hw,
  1682. },
  1683. .num_parents = 1,
  1684. .flags = CLK_SET_RATE_PARENT,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_camss_mclk3_clk = {
  1690. .halt_reg = 0x5106c,
  1691. .halt_check = BRANCH_HALT,
  1692. .clkr = {
  1693. .enable_reg = 0x5106c,
  1694. .enable_mask = BIT(0),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "gcc_camss_mclk3_clk",
  1697. .parent_hws = (const struct clk_hw *[]){
  1698. &gcc_camss_mclk3_clk_src.clkr.hw,
  1699. },
  1700. .num_parents = 1,
  1701. .flags = CLK_SET_RATE_PARENT,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_camss_nrt_axi_clk = {
  1707. .halt_reg = 0x58054,
  1708. .halt_check = BRANCH_HALT,
  1709. .clkr = {
  1710. .enable_reg = 0x58054,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "gcc_camss_nrt_axi_clk",
  1714. .ops = &clk_branch2_ops,
  1715. },
  1716. },
  1717. };
  1718. static struct clk_branch gcc_camss_ope_ahb_clk = {
  1719. .halt_reg = 0x5503c,
  1720. .halt_check = BRANCH_HALT,
  1721. .clkr = {
  1722. .enable_reg = 0x5503c,
  1723. .enable_mask = BIT(0),
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "gcc_camss_ope_ahb_clk",
  1726. .parent_hws = (const struct clk_hw *[]){
  1727. &gcc_camss_ope_ahb_clk_src.clkr.hw,
  1728. },
  1729. .num_parents = 1,
  1730. .flags = CLK_SET_RATE_PARENT,
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_camss_ope_clk = {
  1736. .halt_reg = 0x5501c,
  1737. .halt_check = BRANCH_HALT,
  1738. .clkr = {
  1739. .enable_reg = 0x5501c,
  1740. .enable_mask = BIT(0),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "gcc_camss_ope_clk",
  1743. .parent_hws = (const struct clk_hw *[]){
  1744. &gcc_camss_ope_clk_src.clkr.hw,
  1745. },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch gcc_camss_rt_axi_clk = {
  1753. .halt_reg = 0x5805c,
  1754. .halt_check = BRANCH_HALT,
  1755. .clkr = {
  1756. .enable_reg = 0x5805c,
  1757. .enable_mask = BIT(0),
  1758. .hw.init = &(struct clk_init_data){
  1759. .name = "gcc_camss_rt_axi_clk",
  1760. .ops = &clk_branch2_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_branch gcc_camss_tfe_0_clk = {
  1765. .halt_reg = 0x5201c,
  1766. .halt_check = BRANCH_HALT,
  1767. .clkr = {
  1768. .enable_reg = 0x5201c,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data){
  1771. .name = "gcc_camss_tfe_0_clk",
  1772. .parent_hws = (const struct clk_hw *[]){
  1773. &gcc_camss_tfe_0_clk_src.clkr.hw,
  1774. },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch gcc_camss_tfe_0_cphy_rx_clk = {
  1782. .halt_reg = 0x5207c,
  1783. .halt_check = BRANCH_HALT,
  1784. .clkr = {
  1785. .enable_reg = 0x5207c,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_camss_tfe_0_cphy_rx_clk",
  1789. .parent_hws = (const struct clk_hw *[]){
  1790. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1791. },
  1792. .num_parents = 1,
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_camss_tfe_0_csid_clk = {
  1799. .halt_reg = 0x520ac,
  1800. .halt_check = BRANCH_HALT,
  1801. .clkr = {
  1802. .enable_reg = 0x520ac,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "gcc_camss_tfe_0_csid_clk",
  1806. .parent_hws = (const struct clk_hw *[]){
  1807. &gcc_camss_tfe_0_csid_clk_src.clkr.hw,
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_camss_tfe_1_clk = {
  1816. .halt_reg = 0x5203c,
  1817. .halt_check = BRANCH_HALT,
  1818. .clkr = {
  1819. .enable_reg = 0x5203c,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(struct clk_init_data){
  1822. .name = "gcc_camss_tfe_1_clk",
  1823. .parent_hws = (const struct clk_hw *[]){
  1824. &gcc_camss_tfe_1_clk_src.clkr.hw,
  1825. },
  1826. .num_parents = 1,
  1827. .flags = CLK_SET_RATE_PARENT,
  1828. .ops = &clk_branch2_ops,
  1829. },
  1830. },
  1831. };
  1832. static struct clk_branch gcc_camss_tfe_1_cphy_rx_clk = {
  1833. .halt_reg = 0x52080,
  1834. .halt_check = BRANCH_HALT,
  1835. .clkr = {
  1836. .enable_reg = 0x52080,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gcc_camss_tfe_1_cphy_rx_clk",
  1840. .parent_hws = (const struct clk_hw *[]){
  1841. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_camss_tfe_1_csid_clk = {
  1850. .halt_reg = 0x520cc,
  1851. .halt_check = BRANCH_HALT,
  1852. .clkr = {
  1853. .enable_reg = 0x520cc,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data){
  1856. .name = "gcc_camss_tfe_1_csid_clk",
  1857. .parent_hws = (const struct clk_hw *[]){
  1858. &gcc_camss_tfe_1_csid_clk_src.clkr.hw,
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_camss_tfe_2_clk = {
  1867. .halt_reg = 0x5205c,
  1868. .halt_check = BRANCH_HALT,
  1869. .clkr = {
  1870. .enable_reg = 0x5205c,
  1871. .enable_mask = BIT(0),
  1872. .hw.init = &(struct clk_init_data){
  1873. .name = "gcc_camss_tfe_2_clk",
  1874. .parent_hws = (const struct clk_hw *[]){
  1875. &gcc_camss_tfe_2_clk_src.clkr.hw,
  1876. },
  1877. .num_parents = 1,
  1878. .flags = CLK_SET_RATE_PARENT,
  1879. .ops = &clk_branch2_ops,
  1880. },
  1881. },
  1882. };
  1883. static struct clk_branch gcc_camss_tfe_2_cphy_rx_clk = {
  1884. .halt_reg = 0x52084,
  1885. .halt_check = BRANCH_HALT,
  1886. .clkr = {
  1887. .enable_reg = 0x52084,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(struct clk_init_data){
  1890. .name = "gcc_camss_tfe_2_cphy_rx_clk",
  1891. .parent_hws = (const struct clk_hw *[]){
  1892. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1893. },
  1894. .num_parents = 1,
  1895. .flags = CLK_SET_RATE_PARENT,
  1896. .ops = &clk_branch2_ops,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch gcc_camss_tfe_2_csid_clk = {
  1901. .halt_reg = 0x520ec,
  1902. .halt_check = BRANCH_HALT,
  1903. .clkr = {
  1904. .enable_reg = 0x520ec,
  1905. .enable_mask = BIT(0),
  1906. .hw.init = &(struct clk_init_data){
  1907. .name = "gcc_camss_tfe_2_csid_clk",
  1908. .parent_hws = (const struct clk_hw *[]){
  1909. &gcc_camss_tfe_2_csid_clk_src.clkr.hw,
  1910. },
  1911. .num_parents = 1,
  1912. .flags = CLK_SET_RATE_PARENT,
  1913. .ops = &clk_branch2_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch gcc_camss_top_ahb_clk = {
  1918. .halt_reg = 0x58028,
  1919. .halt_check = BRANCH_HALT,
  1920. .clkr = {
  1921. .enable_reg = 0x58028,
  1922. .enable_mask = BIT(0),
  1923. .hw.init = &(struct clk_init_data){
  1924. .name = "gcc_camss_top_ahb_clk",
  1925. .parent_hws = (const struct clk_hw *[]){
  1926. &gcc_camss_top_ahb_clk_src.clkr.hw,
  1927. },
  1928. .num_parents = 1,
  1929. .flags = CLK_SET_RATE_PARENT,
  1930. .ops = &clk_branch2_ops,
  1931. },
  1932. },
  1933. };
  1934. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1935. .halt_reg = 0x1a084,
  1936. .halt_check = BRANCH_HALT,
  1937. .hwcg_reg = 0x1a084,
  1938. .hwcg_bit = 1,
  1939. .clkr = {
  1940. .enable_reg = 0x1a084,
  1941. .enable_mask = BIT(0),
  1942. .hw.init = &(struct clk_init_data){
  1943. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1944. .parent_hws = (const struct clk_hw *[]){
  1945. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1946. },
  1947. .num_parents = 1,
  1948. .flags = CLK_SET_RATE_PARENT,
  1949. .ops = &clk_branch2_ops,
  1950. },
  1951. },
  1952. };
  1953. static struct clk_branch gcc_cpuss_gnoc_clk = {
  1954. .halt_reg = 0x2b004,
  1955. .halt_check = BRANCH_HALT_VOTED,
  1956. .hwcg_reg = 0x2b004,
  1957. .hwcg_bit = 1,
  1958. .clkr = {
  1959. .enable_reg = 0x79004,
  1960. .enable_mask = BIT(22),
  1961. .hw.init = &(struct clk_init_data){
  1962. .name = "gcc_cpuss_gnoc_clk",
  1963. .flags = CLK_IS_CRITICAL,
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch gcc_disp_ahb_clk = {
  1969. .halt_reg = 0x1700c,
  1970. .halt_check = BRANCH_HALT,
  1971. .hwcg_reg = 0x1700c,
  1972. .hwcg_bit = 1,
  1973. .clkr = {
  1974. .enable_reg = 0x1700c,
  1975. .enable_mask = BIT(0),
  1976. .hw.init = &(struct clk_init_data){
  1977. .name = "gcc_disp_ahb_clk",
  1978. .flags = CLK_IS_CRITICAL,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_regmap_div gcc_disp_gpll0_clk_src = {
  1984. .reg = 0x17058,
  1985. .shift = 0,
  1986. .width = 2,
  1987. .clkr.hw.init = &(struct clk_init_data) {
  1988. .name = "gcc_disp_gpll0_clk_src",
  1989. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  1990. .num_parents = 1,
  1991. .ops = &clk_regmap_div_ops,
  1992. },
  1993. };
  1994. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1995. .halt_check = BRANCH_HALT_DELAY,
  1996. .clkr = {
  1997. .enable_reg = 0x79004,
  1998. .enable_mask = BIT(20),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "gcc_disp_gpll0_div_clk_src",
  2001. .parent_hws = (const struct clk_hw *[]){
  2002. &gcc_disp_gpll0_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_disp_hf_axi_clk = {
  2011. .halt_reg = 0x17020,
  2012. .halt_check = BRANCH_HALT,
  2013. .hwcg_reg = 0x17020,
  2014. .hwcg_bit = 1,
  2015. .clkr = {
  2016. .enable_reg = 0x17020,
  2017. .enable_mask = BIT(0),
  2018. .hw.init = &(struct clk_init_data){
  2019. .name = "gcc_disp_hf_axi_clk",
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch gcc_disp_throttle_core_clk = {
  2025. .halt_reg = 0x17064,
  2026. .halt_check = BRANCH_HALT_VOTED,
  2027. .hwcg_reg = 0x17064,
  2028. .hwcg_bit = 1,
  2029. .clkr = {
  2030. .enable_reg = 0x7900c,
  2031. .enable_mask = BIT(5),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_disp_throttle_core_clk",
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch gcc_disp_xo_clk = {
  2039. .halt_reg = 0x1702c,
  2040. .halt_check = BRANCH_HALT,
  2041. .clkr = {
  2042. .enable_reg = 0x1702c,
  2043. .enable_mask = BIT(0),
  2044. .hw.init = &(struct clk_init_data){
  2045. .name = "gcc_disp_xo_clk",
  2046. .flags = CLK_IS_CRITICAL,
  2047. .ops = &clk_branch2_ops,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_branch gcc_gp1_clk = {
  2052. .halt_reg = 0x4d000,
  2053. .halt_check = BRANCH_HALT,
  2054. .clkr = {
  2055. .enable_reg = 0x4d000,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "gcc_gp1_clk",
  2059. .parent_hws = (const struct clk_hw *[]){
  2060. &gcc_gp1_clk_src.clkr.hw,
  2061. },
  2062. .num_parents = 1,
  2063. .flags = CLK_SET_RATE_PARENT,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch gcc_gp2_clk = {
  2069. .halt_reg = 0x4e000,
  2070. .halt_check = BRANCH_HALT,
  2071. .clkr = {
  2072. .enable_reg = 0x4e000,
  2073. .enable_mask = BIT(0),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "gcc_gp2_clk",
  2076. .parent_hws = (const struct clk_hw *[]){
  2077. &gcc_gp2_clk_src.clkr.hw,
  2078. },
  2079. .num_parents = 1,
  2080. .flags = CLK_SET_RATE_PARENT,
  2081. .ops = &clk_branch2_ops,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch gcc_gp3_clk = {
  2086. .halt_reg = 0x4f000,
  2087. .halt_check = BRANCH_HALT,
  2088. .clkr = {
  2089. .enable_reg = 0x4f000,
  2090. .enable_mask = BIT(0),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "gcc_gp3_clk",
  2093. .parent_hws = (const struct clk_hw *[]){
  2094. &gcc_gp3_clk_src.clkr.hw,
  2095. },
  2096. .num_parents = 1,
  2097. .flags = CLK_SET_RATE_PARENT,
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  2103. .halt_reg = 0x36004,
  2104. .halt_check = BRANCH_HALT,
  2105. .hwcg_reg = 0x36004,
  2106. .hwcg_bit = 1,
  2107. .clkr = {
  2108. .enable_reg = 0x36004,
  2109. .enable_mask = BIT(0),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "gcc_gpu_cfg_ahb_clk",
  2112. .flags = CLK_IS_CRITICAL,
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  2118. .halt_check = BRANCH_HALT_DELAY,
  2119. .clkr = {
  2120. .enable_reg = 0x79004,
  2121. .enable_mask = BIT(15),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "gcc_gpu_gpll0_clk_src",
  2124. .parent_hws = (const struct clk_hw *[]){
  2125. &gpll0.clkr.hw,
  2126. },
  2127. .num_parents = 1,
  2128. .flags = CLK_SET_RATE_PARENT,
  2129. .ops = &clk_branch2_ops,
  2130. },
  2131. },
  2132. };
  2133. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  2134. .halt_check = BRANCH_HALT_DELAY,
  2135. .clkr = {
  2136. .enable_reg = 0x79004,
  2137. .enable_mask = BIT(16),
  2138. .hw.init = &(struct clk_init_data){
  2139. .name = "gcc_gpu_gpll0_div_clk_src",
  2140. .parent_hws = (const struct clk_hw *[]){
  2141. &gpll0_out_aux2.clkr.hw,
  2142. },
  2143. .num_parents = 1,
  2144. .flags = CLK_SET_RATE_PARENT,
  2145. .ops = &clk_branch2_ops,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch gcc_gpu_iref_clk = {
  2150. .halt_reg = 0x36100,
  2151. .halt_check = BRANCH_HALT_DELAY,
  2152. .clkr = {
  2153. .enable_reg = 0x36100,
  2154. .enable_mask = BIT(0),
  2155. .hw.init = &(struct clk_init_data){
  2156. .name = "gcc_gpu_iref_clk",
  2157. .ops = &clk_branch2_ops,
  2158. },
  2159. },
  2160. };
  2161. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  2162. .halt_reg = 0x3600c,
  2163. .halt_check = BRANCH_VOTED,
  2164. .hwcg_reg = 0x3600c,
  2165. .hwcg_bit = 1,
  2166. .clkr = {
  2167. .enable_reg = 0x3600c,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_gpu_memnoc_gfx_clk",
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  2176. .halt_reg = 0x36018,
  2177. .halt_check = BRANCH_HALT,
  2178. .clkr = {
  2179. .enable_reg = 0x36018,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch gcc_gpu_throttle_core_clk = {
  2188. .halt_reg = 0x36048,
  2189. .halt_check = BRANCH_HALT_VOTED,
  2190. .hwcg_reg = 0x36048,
  2191. .hwcg_bit = 1,
  2192. .clkr = {
  2193. .enable_reg = 0x79004,
  2194. .enable_mask = BIT(31),
  2195. .hw.init = &(struct clk_init_data){
  2196. .name = "gcc_gpu_throttle_core_clk",
  2197. .ops = &clk_branch2_ops,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch gcc_pdm2_clk = {
  2202. .halt_reg = 0x2000c,
  2203. .halt_check = BRANCH_HALT,
  2204. .clkr = {
  2205. .enable_reg = 0x2000c,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_pdm2_clk",
  2209. .parent_hws = (const struct clk_hw *[]){
  2210. &gcc_pdm2_clk_src.clkr.hw,
  2211. },
  2212. .num_parents = 1,
  2213. .flags = CLK_SET_RATE_PARENT,
  2214. .ops = &clk_branch2_ops,
  2215. },
  2216. },
  2217. };
  2218. static struct clk_branch gcc_pdm_ahb_clk = {
  2219. .halt_reg = 0x20004,
  2220. .halt_check = BRANCH_HALT,
  2221. .hwcg_reg = 0x20004,
  2222. .hwcg_bit = 1,
  2223. .clkr = {
  2224. .enable_reg = 0x20004,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "gcc_pdm_ahb_clk",
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_pdm_xo4_clk = {
  2233. .halt_reg = 0x20008,
  2234. .halt_check = BRANCH_HALT,
  2235. .clkr = {
  2236. .enable_reg = 0x20008,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_pdm_xo4_clk",
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gcc_prng_ahb_clk = {
  2245. .halt_reg = 0x21004,
  2246. .halt_check = BRANCH_HALT_VOTED,
  2247. .hwcg_reg = 0x21004,
  2248. .hwcg_bit = 1,
  2249. .clkr = {
  2250. .enable_reg = 0x79004,
  2251. .enable_mask = BIT(13),
  2252. .hw.init = &(struct clk_init_data){
  2253. .name = "gcc_prng_ahb_clk",
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  2259. .halt_reg = 0x17014,
  2260. .halt_check = BRANCH_HALT_VOTED,
  2261. .hwcg_reg = 0x17014,
  2262. .hwcg_bit = 1,
  2263. .clkr = {
  2264. .enable_reg = 0x7900c,
  2265. .enable_mask = BIT(0),
  2266. .hw.init = &(struct clk_init_data){
  2267. .name = "gcc_qmip_camera_nrt_ahb_clk",
  2268. .ops = &clk_branch2_ops,
  2269. },
  2270. },
  2271. };
  2272. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  2273. .halt_reg = 0x17060,
  2274. .halt_check = BRANCH_HALT_VOTED,
  2275. .hwcg_reg = 0x17060,
  2276. .hwcg_bit = 1,
  2277. .clkr = {
  2278. .enable_reg = 0x7900c,
  2279. .enable_mask = BIT(2),
  2280. .hw.init = &(struct clk_init_data){
  2281. .name = "gcc_qmip_camera_rt_ahb_clk",
  2282. .ops = &clk_branch2_ops,
  2283. },
  2284. },
  2285. };
  2286. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  2287. .halt_reg = 0x17018,
  2288. .halt_check = BRANCH_HALT_VOTED,
  2289. .hwcg_reg = 0x17018,
  2290. .hwcg_bit = 1,
  2291. .clkr = {
  2292. .enable_reg = 0x7900c,
  2293. .enable_mask = BIT(1),
  2294. .hw.init = &(struct clk_init_data){
  2295. .name = "gcc_qmip_disp_ahb_clk",
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
  2301. .halt_reg = 0x36040,
  2302. .halt_check = BRANCH_HALT_VOTED,
  2303. .hwcg_reg = 0x36040,
  2304. .hwcg_bit = 1,
  2305. .clkr = {
  2306. .enable_reg = 0x7900c,
  2307. .enable_mask = BIT(4),
  2308. .hw.init = &(struct clk_init_data){
  2309. .name = "gcc_qmip_gpu_cfg_ahb_clk",
  2310. .ops = &clk_branch2_ops,
  2311. },
  2312. },
  2313. };
  2314. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2315. .halt_reg = 0x17010,
  2316. .halt_check = BRANCH_HALT_VOTED,
  2317. .hwcg_reg = 0x17010,
  2318. .hwcg_bit = 1,
  2319. .clkr = {
  2320. .enable_reg = 0x79004,
  2321. .enable_mask = BIT(25),
  2322. .hw.init = &(struct clk_init_data){
  2323. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  2329. .halt_reg = 0x1f014,
  2330. .halt_check = BRANCH_HALT_VOTED,
  2331. .clkr = {
  2332. .enable_reg = 0x7900c,
  2333. .enable_mask = BIT(9),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_qupv3_wrap0_core_2x_clk",
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  2341. .halt_reg = 0x1f00c,
  2342. .halt_check = BRANCH_HALT_VOTED,
  2343. .clkr = {
  2344. .enable_reg = 0x7900c,
  2345. .enable_mask = BIT(8),
  2346. .hw.init = &(struct clk_init_data){
  2347. .name = "gcc_qupv3_wrap0_core_clk",
  2348. .ops = &clk_branch2_ops,
  2349. },
  2350. },
  2351. };
  2352. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  2353. .halt_reg = 0x1f144,
  2354. .halt_check = BRANCH_HALT_VOTED,
  2355. .clkr = {
  2356. .enable_reg = 0x7900c,
  2357. .enable_mask = BIT(10),
  2358. .hw.init = &(struct clk_init_data){
  2359. .name = "gcc_qupv3_wrap0_s0_clk",
  2360. .parent_hws = (const struct clk_hw *[]){
  2361. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  2362. },
  2363. .num_parents = 1,
  2364. .flags = CLK_SET_RATE_PARENT,
  2365. .ops = &clk_branch2_ops,
  2366. },
  2367. },
  2368. };
  2369. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2370. .halt_reg = 0x1f274,
  2371. .halt_check = BRANCH_HALT_VOTED,
  2372. .clkr = {
  2373. .enable_reg = 0x7900c,
  2374. .enable_mask = BIT(11),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "gcc_qupv3_wrap0_s1_clk",
  2377. .parent_hws = (const struct clk_hw *[]){
  2378. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2379. },
  2380. .num_parents = 1,
  2381. .flags = CLK_SET_RATE_PARENT,
  2382. .ops = &clk_branch2_ops,
  2383. },
  2384. },
  2385. };
  2386. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2387. .halt_reg = 0x1f3a4,
  2388. .halt_check = BRANCH_HALT_VOTED,
  2389. .clkr = {
  2390. .enable_reg = 0x7900c,
  2391. .enable_mask = BIT(12),
  2392. .hw.init = &(struct clk_init_data){
  2393. .name = "gcc_qupv3_wrap0_s2_clk",
  2394. .parent_hws = (const struct clk_hw *[]){
  2395. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2396. },
  2397. .num_parents = 1,
  2398. .flags = CLK_SET_RATE_PARENT,
  2399. .ops = &clk_branch2_ops,
  2400. },
  2401. },
  2402. };
  2403. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2404. .halt_reg = 0x1f4d4,
  2405. .halt_check = BRANCH_HALT_VOTED,
  2406. .clkr = {
  2407. .enable_reg = 0x7900c,
  2408. .enable_mask = BIT(13),
  2409. .hw.init = &(struct clk_init_data){
  2410. .name = "gcc_qupv3_wrap0_s3_clk",
  2411. .parent_hws = (const struct clk_hw *[]){
  2412. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2413. },
  2414. .num_parents = 1,
  2415. .flags = CLK_SET_RATE_PARENT,
  2416. .ops = &clk_branch2_ops,
  2417. },
  2418. },
  2419. };
  2420. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2421. .halt_reg = 0x1f604,
  2422. .halt_check = BRANCH_HALT_VOTED,
  2423. .clkr = {
  2424. .enable_reg = 0x7900c,
  2425. .enable_mask = BIT(14),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "gcc_qupv3_wrap0_s4_clk",
  2428. .parent_hws = (const struct clk_hw *[]){
  2429. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2430. },
  2431. .num_parents = 1,
  2432. .flags = CLK_SET_RATE_PARENT,
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2438. .halt_reg = 0x1f734,
  2439. .halt_check = BRANCH_HALT_VOTED,
  2440. .clkr = {
  2441. .enable_reg = 0x7900c,
  2442. .enable_mask = BIT(15),
  2443. .hw.init = &(struct clk_init_data){
  2444. .name = "gcc_qupv3_wrap0_s5_clk",
  2445. .parent_hws = (const struct clk_hw *[]){
  2446. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2447. },
  2448. .num_parents = 1,
  2449. .flags = CLK_SET_RATE_PARENT,
  2450. .ops = &clk_branch2_ops,
  2451. },
  2452. },
  2453. };
  2454. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2455. .halt_reg = 0x1f004,
  2456. .halt_check = BRANCH_HALT_VOTED,
  2457. .hwcg_reg = 0x1f004,
  2458. .hwcg_bit = 1,
  2459. .clkr = {
  2460. .enable_reg = 0x7900c,
  2461. .enable_mask = BIT(6),
  2462. .hw.init = &(struct clk_init_data){
  2463. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2464. .ops = &clk_branch2_ops,
  2465. },
  2466. },
  2467. };
  2468. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2469. .halt_reg = 0x1f008,
  2470. .halt_check = BRANCH_HALT_VOTED,
  2471. .hwcg_reg = 0x1f008,
  2472. .hwcg_bit = 1,
  2473. .clkr = {
  2474. .enable_reg = 0x7900c,
  2475. .enable_mask = BIT(7),
  2476. .hw.init = &(struct clk_init_data){
  2477. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2478. .ops = &clk_branch2_ops,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2483. .halt_reg = 0x38008,
  2484. .halt_check = BRANCH_HALT,
  2485. .clkr = {
  2486. .enable_reg = 0x38008,
  2487. .enable_mask = BIT(0),
  2488. .hw.init = &(struct clk_init_data){
  2489. .name = "gcc_sdcc1_ahb_clk",
  2490. .ops = &clk_branch2_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch gcc_sdcc1_apps_clk = {
  2495. .halt_reg = 0x38004,
  2496. .halt_check = BRANCH_HALT,
  2497. .clkr = {
  2498. .enable_reg = 0x38004,
  2499. .enable_mask = BIT(0),
  2500. .hw.init = &(struct clk_init_data){
  2501. .name = "gcc_sdcc1_apps_clk",
  2502. .parent_hws = (const struct clk_hw *[]){
  2503. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2504. },
  2505. .num_parents = 1,
  2506. .flags = CLK_SET_RATE_PARENT /* | CLK_ENABLE_HAND_OFF */,
  2507. .ops = &clk_branch2_ops,
  2508. },
  2509. },
  2510. };
  2511. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2512. .halt_reg = 0x3800c,
  2513. .halt_check = BRANCH_HALT,
  2514. .hwcg_reg = 0x3800c,
  2515. .hwcg_bit = 1,
  2516. .clkr = {
  2517. .enable_reg = 0x3800c,
  2518. .enable_mask = BIT(0),
  2519. .hw.init = &(struct clk_init_data){
  2520. .name = "gcc_sdcc1_ice_core_clk",
  2521. .parent_hws = (const struct clk_hw *[]){
  2522. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  2523. },
  2524. .num_parents = 1,
  2525. .flags = CLK_SET_RATE_PARENT,
  2526. .ops = &clk_branch2_ops,
  2527. },
  2528. },
  2529. };
  2530. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2531. .halt_reg = 0x1e008,
  2532. .halt_check = BRANCH_HALT,
  2533. .clkr = {
  2534. .enable_reg = 0x1e008,
  2535. .enable_mask = BIT(0),
  2536. .hw.init = &(struct clk_init_data){
  2537. .name = "gcc_sdcc2_ahb_clk",
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_branch gcc_sdcc2_apps_clk = {
  2543. .halt_reg = 0x1e004,
  2544. .halt_check = BRANCH_HALT,
  2545. .clkr = {
  2546. .enable_reg = 0x1e004,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "gcc_sdcc2_apps_clk",
  2550. .parent_hws = (const struct clk_hw *[]){
  2551. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2552. },
  2553. .num_parents = 1,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. .ops = &clk_branch2_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2560. .halt_reg = 0x2b06c,
  2561. .halt_check = BRANCH_HALT_VOTED,
  2562. .hwcg_reg = 0x2b06c,
  2563. .hwcg_bit = 1,
  2564. .clkr = {
  2565. .enable_reg = 0x79004,
  2566. .enable_mask = BIT(0),
  2567. .hw.init = &(struct clk_init_data){
  2568. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2569. .flags = CLK_IS_CRITICAL,
  2570. .ops = &clk_branch2_ops,
  2571. },
  2572. },
  2573. };
  2574. static struct clk_branch gcc_sys_noc_ufs_phy_axi_clk = {
  2575. .halt_reg = 0x45098,
  2576. .halt_check = BRANCH_HALT,
  2577. .clkr = {
  2578. .enable_reg = 0x45098,
  2579. .enable_mask = BIT(0),
  2580. .hw.init = &(struct clk_init_data){
  2581. .name = "gcc_sys_noc_ufs_phy_axi_clk",
  2582. .parent_hws = (const struct clk_hw *[]){
  2583. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2584. },
  2585. .num_parents = 1,
  2586. .flags = CLK_SET_RATE_PARENT,
  2587. .ops = &clk_branch2_ops,
  2588. },
  2589. },
  2590. };
  2591. static struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
  2592. .halt_reg = 0x1a080,
  2593. .halt_check = BRANCH_HALT,
  2594. .hwcg_reg = 0x1a080,
  2595. .hwcg_bit = 1,
  2596. .clkr = {
  2597. .enable_reg = 0x1a080,
  2598. .enable_mask = BIT(0),
  2599. .hw.init = &(struct clk_init_data){
  2600. .name = "gcc_sys_noc_usb3_prim_axi_clk",
  2601. .parent_hws = (const struct clk_hw *[]){
  2602. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2603. },
  2604. .num_parents = 1,
  2605. .flags = CLK_SET_RATE_PARENT,
  2606. .ops = &clk_branch2_ops,
  2607. },
  2608. },
  2609. };
  2610. static struct clk_branch gcc_ufs_clkref_clk = {
  2611. .halt_reg = 0x8c000,
  2612. .halt_check = BRANCH_HALT,
  2613. .clkr = {
  2614. .enable_reg = 0x8c000,
  2615. .enable_mask = BIT(0),
  2616. .hw.init = &(struct clk_init_data){
  2617. .name = "gcc_ufs_clkref_clk",
  2618. .ops = &clk_branch2_ops,
  2619. },
  2620. },
  2621. };
  2622. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2623. .halt_reg = 0x45014,
  2624. .halt_check = BRANCH_HALT,
  2625. .hwcg_reg = 0x45014,
  2626. .hwcg_bit = 1,
  2627. .clkr = {
  2628. .enable_reg = 0x45014,
  2629. .enable_mask = BIT(0),
  2630. .hw.init = &(struct clk_init_data){
  2631. .name = "gcc_ufs_phy_ahb_clk",
  2632. .ops = &clk_branch2_ops,
  2633. },
  2634. },
  2635. };
  2636. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2637. .halt_reg = 0x45010,
  2638. .halt_check = BRANCH_HALT,
  2639. .hwcg_reg = 0x45010,
  2640. .hwcg_bit = 1,
  2641. .clkr = {
  2642. .enable_reg = 0x45010,
  2643. .enable_mask = BIT(0),
  2644. .hw.init = &(struct clk_init_data){
  2645. .name = "gcc_ufs_phy_axi_clk",
  2646. .parent_hws = (const struct clk_hw *[]){
  2647. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2648. },
  2649. .num_parents = 1,
  2650. .flags = CLK_SET_RATE_PARENT,
  2651. .ops = &clk_branch2_ops,
  2652. },
  2653. },
  2654. };
  2655. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2656. .halt_reg = 0x45044,
  2657. .halt_check = BRANCH_HALT,
  2658. .hwcg_reg = 0x45044,
  2659. .hwcg_bit = 1,
  2660. .clkr = {
  2661. .enable_reg = 0x45044,
  2662. .enable_mask = BIT(0),
  2663. .hw.init = &(struct clk_init_data){
  2664. .name = "gcc_ufs_phy_ice_core_clk",
  2665. .parent_hws = (const struct clk_hw *[]){
  2666. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2667. },
  2668. .num_parents = 1,
  2669. .flags = CLK_SET_RATE_PARENT,
  2670. .ops = &clk_branch2_ops,
  2671. },
  2672. },
  2673. };
  2674. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2675. .halt_reg = 0x45078,
  2676. .halt_check = BRANCH_HALT,
  2677. .hwcg_reg = 0x45078,
  2678. .hwcg_bit = 1,
  2679. .clkr = {
  2680. .enable_reg = 0x45078,
  2681. .enable_mask = BIT(0),
  2682. .hw.init = &(struct clk_init_data){
  2683. .name = "gcc_ufs_phy_phy_aux_clk",
  2684. .parent_hws = (const struct clk_hw *[]){
  2685. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2686. },
  2687. .num_parents = 1,
  2688. .flags = CLK_SET_RATE_PARENT,
  2689. .ops = &clk_branch2_ops,
  2690. },
  2691. },
  2692. };
  2693. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2694. .halt_reg = 0x4501c,
  2695. .halt_check = BRANCH_HALT_SKIP,
  2696. .clkr = {
  2697. .enable_reg = 0x4501c,
  2698. .enable_mask = BIT(0),
  2699. .hw.init = &(struct clk_init_data){
  2700. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2701. .ops = &clk_branch2_ops,
  2702. },
  2703. },
  2704. };
  2705. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2706. .halt_reg = 0x45018,
  2707. .halt_check = BRANCH_HALT_SKIP,
  2708. .clkr = {
  2709. .enable_reg = 0x45018,
  2710. .enable_mask = BIT(0),
  2711. .hw.init = &(struct clk_init_data){
  2712. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2713. .ops = &clk_branch2_ops,
  2714. },
  2715. },
  2716. };
  2717. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2718. .halt_reg = 0x45040,
  2719. .halt_check = BRANCH_HALT,
  2720. .hwcg_reg = 0x45040,
  2721. .hwcg_bit = 1,
  2722. .clkr = {
  2723. .enable_reg = 0x45040,
  2724. .enable_mask = BIT(0),
  2725. .hw.init = &(struct clk_init_data){
  2726. .name = "gcc_ufs_phy_unipro_core_clk",
  2727. .parent_hws = (const struct clk_hw *[]){
  2728. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2729. },
  2730. .num_parents = 1,
  2731. .flags = CLK_SET_RATE_PARENT,
  2732. .ops = &clk_branch2_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch gcc_usb30_prim_master_clk = {
  2737. .halt_reg = 0x1a010,
  2738. .halt_check = BRANCH_HALT,
  2739. .clkr = {
  2740. .enable_reg = 0x1a010,
  2741. .enable_mask = BIT(0),
  2742. .hw.init = &(struct clk_init_data){
  2743. .name = "gcc_usb30_prim_master_clk",
  2744. .parent_hws = (const struct clk_hw *[]){
  2745. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2746. },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. .ops = &clk_branch2_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2754. .halt_reg = 0x1a018,
  2755. .halt_check = BRANCH_HALT,
  2756. .clkr = {
  2757. .enable_reg = 0x1a018,
  2758. .enable_mask = BIT(0),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "gcc_usb30_prim_mock_utmi_clk",
  2761. .parent_hws = (const struct clk_hw *[]){
  2762. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2763. },
  2764. .num_parents = 1,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. .ops = &clk_branch2_ops,
  2767. },
  2768. },
  2769. };
  2770. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2771. .halt_reg = 0x1a014,
  2772. .halt_check = BRANCH_HALT,
  2773. .clkr = {
  2774. .enable_reg = 0x1a014,
  2775. .enable_mask = BIT(0),
  2776. .hw.init = &(struct clk_init_data){
  2777. .name = "gcc_usb30_prim_sleep_clk",
  2778. .ops = &clk_branch2_ops,
  2779. },
  2780. },
  2781. };
  2782. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2783. .halt_reg = 0x9f000,
  2784. .halt_check = BRANCH_HALT,
  2785. .clkr = {
  2786. .enable_reg = 0x9f000,
  2787. .enable_mask = BIT(0),
  2788. .hw.init = &(struct clk_init_data){
  2789. .name = "gcc_usb3_prim_clkref_clk",
  2790. .ops = &clk_branch2_ops,
  2791. },
  2792. },
  2793. };
  2794. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2795. .halt_reg = 0x1a054,
  2796. .halt_check = BRANCH_HALT,
  2797. .clkr = {
  2798. .enable_reg = 0x1a054,
  2799. .enable_mask = BIT(0),
  2800. .hw.init = &(struct clk_init_data){
  2801. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2802. .parent_hws = (const struct clk_hw *[]){
  2803. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2804. },
  2805. .num_parents = 1,
  2806. .flags = CLK_SET_RATE_PARENT,
  2807. .ops = &clk_branch2_ops,
  2808. },
  2809. },
  2810. };
  2811. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2812. .halt_reg = 0x1a058,
  2813. .halt_check = BRANCH_HALT_SKIP,
  2814. .hwcg_reg = 0x1a058,
  2815. .hwcg_bit = 1,
  2816. .clkr = {
  2817. .enable_reg = 0x1a058,
  2818. .enable_mask = BIT(0),
  2819. .hw.init = &(struct clk_init_data){
  2820. .name = "gcc_usb3_prim_phy_pipe_clk",
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct clk_branch gcc_vcodec0_axi_clk = {
  2826. .halt_reg = 0x6e008,
  2827. .halt_check = BRANCH_HALT,
  2828. .clkr = {
  2829. .enable_reg = 0x6e008,
  2830. .enable_mask = BIT(0),
  2831. .hw.init = &(struct clk_init_data){
  2832. .name = "gcc_vcodec0_axi_clk",
  2833. .ops = &clk_branch2_ops,
  2834. },
  2835. },
  2836. };
  2837. static struct clk_branch gcc_venus_ahb_clk = {
  2838. .halt_reg = 0x6e010,
  2839. .halt_check = BRANCH_HALT,
  2840. .clkr = {
  2841. .enable_reg = 0x6e010,
  2842. .enable_mask = BIT(0),
  2843. .hw.init = &(struct clk_init_data){
  2844. .name = "gcc_venus_ahb_clk",
  2845. .ops = &clk_branch2_ops,
  2846. },
  2847. },
  2848. };
  2849. static struct clk_branch gcc_venus_ctl_axi_clk = {
  2850. .halt_reg = 0x6e004,
  2851. .halt_check = BRANCH_HALT,
  2852. .clkr = {
  2853. .enable_reg = 0x6e004,
  2854. .enable_mask = BIT(0),
  2855. .hw.init = &(struct clk_init_data){
  2856. .name = "gcc_venus_ctl_axi_clk",
  2857. .ops = &clk_branch2_ops,
  2858. },
  2859. },
  2860. };
  2861. static struct clk_branch gcc_video_ahb_clk = {
  2862. .halt_reg = 0x17004,
  2863. .halt_check = BRANCH_HALT,
  2864. .hwcg_reg = 0x17004,
  2865. .hwcg_bit = 1,
  2866. .clkr = {
  2867. .enable_reg = 0x17004,
  2868. .enable_mask = BIT(0),
  2869. .hw.init = &(struct clk_init_data){
  2870. .name = "gcc_video_ahb_clk",
  2871. .ops = &clk_branch2_ops,
  2872. },
  2873. },
  2874. };
  2875. static struct clk_branch gcc_video_axi0_clk = {
  2876. .halt_reg = 0x1701c,
  2877. .halt_check = BRANCH_HALT,
  2878. .hwcg_reg = 0x1701c,
  2879. .hwcg_bit = 1,
  2880. .clkr = {
  2881. .enable_reg = 0x1701c,
  2882. .enable_mask = BIT(0),
  2883. .hw.init = &(struct clk_init_data){
  2884. .name = "gcc_video_axi0_clk",
  2885. .ops = &clk_branch2_ops,
  2886. },
  2887. },
  2888. };
  2889. static struct clk_branch gcc_video_throttle_core_clk = {
  2890. .halt_reg = 0x17068,
  2891. .halt_check = BRANCH_HALT_VOTED,
  2892. .hwcg_reg = 0x17068,
  2893. .hwcg_bit = 1,
  2894. .clkr = {
  2895. .enable_reg = 0x79004,
  2896. .enable_mask = BIT(28),
  2897. .hw.init = &(struct clk_init_data){
  2898. .name = "gcc_video_throttle_core_clk",
  2899. .ops = &clk_branch2_ops,
  2900. },
  2901. },
  2902. };
  2903. static struct clk_branch gcc_video_vcodec0_sys_clk = {
  2904. .halt_reg = 0x580a4,
  2905. .halt_check = BRANCH_HALT_DELAY,
  2906. .hwcg_reg = 0x580a4,
  2907. .hwcg_bit = 1,
  2908. .clkr = {
  2909. .enable_reg = 0x580a4,
  2910. .enable_mask = BIT(0),
  2911. .hw.init = &(struct clk_init_data){
  2912. .name = "gcc_video_vcodec0_sys_clk",
  2913. .parent_hws = (const struct clk_hw *[]){
  2914. &gcc_video_venus_clk_src.clkr.hw,
  2915. },
  2916. .num_parents = 1,
  2917. .flags = CLK_SET_RATE_PARENT,
  2918. .ops = &clk_branch2_ops,
  2919. },
  2920. },
  2921. };
  2922. static struct clk_branch gcc_video_venus_ctl_clk = {
  2923. .halt_reg = 0x5808c,
  2924. .halt_check = BRANCH_HALT,
  2925. .clkr = {
  2926. .enable_reg = 0x5808c,
  2927. .enable_mask = BIT(0),
  2928. .hw.init = &(struct clk_init_data){
  2929. .name = "gcc_video_venus_ctl_clk",
  2930. .parent_hws = (const struct clk_hw *[]){
  2931. &gcc_video_venus_clk_src.clkr.hw,
  2932. },
  2933. .num_parents = 1,
  2934. .flags = CLK_SET_RATE_PARENT,
  2935. .ops = &clk_branch2_ops,
  2936. },
  2937. },
  2938. };
  2939. static struct clk_branch gcc_video_xo_clk = {
  2940. .halt_reg = 0x17024,
  2941. .halt_check = BRANCH_HALT,
  2942. .clkr = {
  2943. .enable_reg = 0x17024,
  2944. .enable_mask = BIT(0),
  2945. .hw.init = &(struct clk_init_data){
  2946. .name = "gcc_video_xo_clk",
  2947. .ops = &clk_branch2_ops,
  2948. },
  2949. },
  2950. };
  2951. static struct gdsc gcc_camss_top_gdsc = {
  2952. .gdscr = 0x58004,
  2953. .pd = {
  2954. .name = "gcc_camss_top",
  2955. },
  2956. .pwrsts = PWRSTS_OFF_ON,
  2957. };
  2958. static struct gdsc gcc_ufs_phy_gdsc = {
  2959. .gdscr = 0x45004,
  2960. .pd = {
  2961. .name = "gcc_ufs_phy",
  2962. },
  2963. .pwrsts = PWRSTS_OFF_ON,
  2964. };
  2965. static struct gdsc gcc_usb30_prim_gdsc = {
  2966. .gdscr = 0x1a004,
  2967. .pd = {
  2968. .name = "gcc_usb30_prim",
  2969. },
  2970. .pwrsts = PWRSTS_OFF_ON,
  2971. };
  2972. static struct gdsc gcc_vcodec0_gdsc = {
  2973. .gdscr = 0x58098,
  2974. .pd = {
  2975. .name = "gcc_vcodec0",
  2976. },
  2977. .pwrsts = PWRSTS_OFF_ON,
  2978. };
  2979. static struct gdsc gcc_venus_gdsc = {
  2980. .gdscr = 0x5807c,
  2981. .pd = {
  2982. .name = "gcc_venus",
  2983. },
  2984. .pwrsts = PWRSTS_OFF_ON,
  2985. };
  2986. static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
  2987. .gdscr = 0x7d060,
  2988. .pd = {
  2989. .name = "hlos1_vote_turing_mmu_tbu1",
  2990. },
  2991. .pwrsts = PWRSTS_OFF_ON,
  2992. .flags = VOTABLE,
  2993. };
  2994. static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
  2995. .gdscr = 0x7d07c,
  2996. .pd = {
  2997. .name = "hlos1_vote_turing_mmu_tbu0",
  2998. },
  2999. .pwrsts = PWRSTS_OFF_ON,
  3000. .flags = VOTABLE,
  3001. };
  3002. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
  3003. .gdscr = 0x7d074,
  3004. .pd = {
  3005. .name = "hlos1_vote_mm_snoc_mmu_tbu_rt",
  3006. },
  3007. .pwrsts = PWRSTS_OFF_ON,
  3008. .flags = VOTABLE,
  3009. };
  3010. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
  3011. .gdscr = 0x7d078,
  3012. .pd = {
  3013. .name = "hlos1_vote_mm_snoc_mmu_tbu_nrt",
  3014. },
  3015. .pwrsts = PWRSTS_OFF_ON,
  3016. .flags = VOTABLE,
  3017. };
  3018. static struct clk_regmap *gcc_sm6115_clocks[] = {
  3019. [GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
  3020. [GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
  3021. [GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
  3022. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3023. [GCC_CAM_THROTTLE_NRT_CLK] = &gcc_cam_throttle_nrt_clk.clkr,
  3024. [GCC_CAM_THROTTLE_RT_CLK] = &gcc_cam_throttle_rt_clk.clkr,
  3025. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3026. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3027. [GCC_CAMSS_AXI_CLK] = &gcc_camss_axi_clk.clkr,
  3028. [GCC_CAMSS_AXI_CLK_SRC] = &gcc_camss_axi_clk_src.clkr,
  3029. [GCC_CAMSS_CAMNOC_ATB_CLK] = &gcc_camss_camnoc_atb_clk.clkr,
  3030. [GCC_CAMSS_CAMNOC_NTS_XO_CLK] = &gcc_camss_camnoc_nts_xo_clk.clkr,
  3031. [GCC_CAMSS_CCI_0_CLK] = &gcc_camss_cci_0_clk.clkr,
  3032. [GCC_CAMSS_CCI_CLK_SRC] = &gcc_camss_cci_clk_src.clkr,
  3033. [GCC_CAMSS_CPHY_0_CLK] = &gcc_camss_cphy_0_clk.clkr,
  3034. [GCC_CAMSS_CPHY_1_CLK] = &gcc_camss_cphy_1_clk.clkr,
  3035. [GCC_CAMSS_CPHY_2_CLK] = &gcc_camss_cphy_2_clk.clkr,
  3036. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3037. [GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
  3038. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3039. [GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
  3040. [GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
  3041. [GCC_CAMSS_CSI2PHYTIMER_CLK_SRC] = &gcc_camss_csi2phytimer_clk_src.clkr,
  3042. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  3043. [GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
  3044. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  3045. [GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
  3046. [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
  3047. [GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
  3048. [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
  3049. [GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
  3050. [GCC_CAMSS_NRT_AXI_CLK] = &gcc_camss_nrt_axi_clk.clkr,
  3051. [GCC_CAMSS_OPE_AHB_CLK] = &gcc_camss_ope_ahb_clk.clkr,
  3052. [GCC_CAMSS_OPE_AHB_CLK_SRC] = &gcc_camss_ope_ahb_clk_src.clkr,
  3053. [GCC_CAMSS_OPE_CLK] = &gcc_camss_ope_clk.clkr,
  3054. [GCC_CAMSS_OPE_CLK_SRC] = &gcc_camss_ope_clk_src.clkr,
  3055. [GCC_CAMSS_RT_AXI_CLK] = &gcc_camss_rt_axi_clk.clkr,
  3056. [GCC_CAMSS_TFE_0_CLK] = &gcc_camss_tfe_0_clk.clkr,
  3057. [GCC_CAMSS_TFE_0_CLK_SRC] = &gcc_camss_tfe_0_clk_src.clkr,
  3058. [GCC_CAMSS_TFE_0_CPHY_RX_CLK] = &gcc_camss_tfe_0_cphy_rx_clk.clkr,
  3059. [GCC_CAMSS_TFE_0_CSID_CLK] = &gcc_camss_tfe_0_csid_clk.clkr,
  3060. [GCC_CAMSS_TFE_0_CSID_CLK_SRC] = &gcc_camss_tfe_0_csid_clk_src.clkr,
  3061. [GCC_CAMSS_TFE_1_CLK] = &gcc_camss_tfe_1_clk.clkr,
  3062. [GCC_CAMSS_TFE_1_CLK_SRC] = &gcc_camss_tfe_1_clk_src.clkr,
  3063. [GCC_CAMSS_TFE_1_CPHY_RX_CLK] = &gcc_camss_tfe_1_cphy_rx_clk.clkr,
  3064. [GCC_CAMSS_TFE_1_CSID_CLK] = &gcc_camss_tfe_1_csid_clk.clkr,
  3065. [GCC_CAMSS_TFE_1_CSID_CLK_SRC] = &gcc_camss_tfe_1_csid_clk_src.clkr,
  3066. [GCC_CAMSS_TFE_2_CLK] = &gcc_camss_tfe_2_clk.clkr,
  3067. [GCC_CAMSS_TFE_2_CLK_SRC] = &gcc_camss_tfe_2_clk_src.clkr,
  3068. [GCC_CAMSS_TFE_2_CPHY_RX_CLK] = &gcc_camss_tfe_2_cphy_rx_clk.clkr,
  3069. [GCC_CAMSS_TFE_2_CSID_CLK] = &gcc_camss_tfe_2_csid_clk.clkr,
  3070. [GCC_CAMSS_TFE_2_CSID_CLK_SRC] = &gcc_camss_tfe_2_csid_clk_src.clkr,
  3071. [GCC_CAMSS_TFE_CPHY_RX_CLK_SRC] = &gcc_camss_tfe_cphy_rx_clk_src.clkr,
  3072. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3073. [GCC_CAMSS_TOP_AHB_CLK_SRC] = &gcc_camss_top_ahb_clk_src.clkr,
  3074. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3075. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3076. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3077. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3078. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3079. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3080. [GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
  3081. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3082. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3083. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3084. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3085. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3086. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3087. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3088. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3089. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3090. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3091. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3092. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3093. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3094. [GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
  3095. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3096. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3097. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3098. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3099. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3100. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3101. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3102. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3103. [GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
  3104. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3105. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  3106. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  3107. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3108. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3109. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3110. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3111. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3112. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3113. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3114. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3115. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3116. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3117. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3118. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3119. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3120. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3121. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3122. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3123. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3124. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3125. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3126. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3127. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3128. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3129. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3130. [GCC_SYS_NOC_UFS_PHY_AXI_CLK] = &gcc_sys_noc_ufs_phy_axi_clk.clkr,
  3131. [GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
  3132. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3133. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3134. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3135. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3136. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3137. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3138. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3139. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3140. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3141. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3142. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3143. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3144. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3145. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3146. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3147. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3148. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3149. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3150. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] =
  3151. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3152. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3153. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3154. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3155. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3156. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3157. [GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
  3158. [GCC_VENUS_AHB_CLK] = &gcc_venus_ahb_clk.clkr,
  3159. [GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
  3160. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3161. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3162. [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
  3163. [GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
  3164. [GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
  3165. [GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
  3166. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3167. [GPLL0] = &gpll0.clkr,
  3168. [GPLL0_OUT_AUX2] = &gpll0_out_aux2.clkr,
  3169. [GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
  3170. [GPLL10] = &gpll10.clkr,
  3171. [GPLL10_OUT_MAIN] = &gpll10_out_main.clkr,
  3172. [GPLL11] = &gpll11.clkr,
  3173. [GPLL11_OUT_MAIN] = &gpll11_out_main.clkr,
  3174. [GPLL3] = &gpll3.clkr,
  3175. [GPLL4] = &gpll4.clkr,
  3176. [GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
  3177. [GPLL6] = &gpll6.clkr,
  3178. [GPLL6_OUT_MAIN] = &gpll6_out_main.clkr,
  3179. [GPLL7] = &gpll7.clkr,
  3180. [GPLL7_OUT_MAIN] = &gpll7_out_main.clkr,
  3181. [GPLL8] = &gpll8.clkr,
  3182. [GPLL8_OUT_MAIN] = &gpll8_out_main.clkr,
  3183. [GPLL9] = &gpll9.clkr,
  3184. [GPLL9_OUT_MAIN] = &gpll9_out_main.clkr,
  3185. };
  3186. static const struct qcom_reset_map gcc_sm6115_resets[] = {
  3187. [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
  3188. [GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 },
  3189. [GCC_SDCC1_BCR] = { 0x38000 },
  3190. [GCC_SDCC2_BCR] = { 0x1e000 },
  3191. [GCC_UFS_PHY_BCR] = { 0x45000 },
  3192. [GCC_USB30_PRIM_BCR] = { 0x1a000 },
  3193. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
  3194. [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 },
  3195. [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
  3196. [GCC_VCODEC0_BCR] = { 0x58094 },
  3197. [GCC_VENUS_BCR] = { 0x58078 },
  3198. [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 },
  3199. };
  3200. static struct gdsc *gcc_sm6115_gdscs[] = {
  3201. [GCC_CAMSS_TOP_GDSC] = &gcc_camss_top_gdsc,
  3202. [GCC_UFS_PHY_GDSC] = &gcc_ufs_phy_gdsc,
  3203. [GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc,
  3204. [GCC_VCODEC0_GDSC] = &gcc_vcodec0_gdsc,
  3205. [GCC_VENUS_GDSC] = &gcc_venus_gdsc,
  3206. [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
  3207. [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
  3208. [HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
  3209. [HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
  3210. };
  3211. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3212. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3213. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3214. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3215. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3216. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3217. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3218. };
  3219. static const struct regmap_config gcc_sm6115_regmap_config = {
  3220. .reg_bits = 32,
  3221. .reg_stride = 4,
  3222. .val_bits = 32,
  3223. .max_register = 0xc7000,
  3224. .fast_io = true,
  3225. };
  3226. static const struct qcom_cc_desc gcc_sm6115_desc = {
  3227. .config = &gcc_sm6115_regmap_config,
  3228. .clks = gcc_sm6115_clocks,
  3229. .num_clks = ARRAY_SIZE(gcc_sm6115_clocks),
  3230. .resets = gcc_sm6115_resets,
  3231. .num_resets = ARRAY_SIZE(gcc_sm6115_resets),
  3232. .gdscs = gcc_sm6115_gdscs,
  3233. .num_gdscs = ARRAY_SIZE(gcc_sm6115_gdscs),
  3234. };
  3235. static const struct of_device_id gcc_sm6115_match_table[] = {
  3236. { .compatible = "qcom,gcc-sm6115" },
  3237. { }
  3238. };
  3239. MODULE_DEVICE_TABLE(of, gcc_sm6115_match_table);
  3240. static int gcc_sm6115_probe(struct platform_device *pdev)
  3241. {
  3242. struct regmap *regmap;
  3243. int ret;
  3244. regmap = qcom_cc_map(pdev, &gcc_sm6115_desc);
  3245. if (IS_ERR(regmap))
  3246. return PTR_ERR(regmap);
  3247. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3248. ARRAY_SIZE(gcc_dfs_clocks));
  3249. if (ret)
  3250. return ret;
  3251. clk_alpha_pll_configure(&gpll8, regmap, &gpll8_config);
  3252. clk_alpha_pll_configure(&gpll9, regmap, &gpll9_config);
  3253. clk_alpha_pll_configure(&gpll10, regmap, &gpll10_config);
  3254. clk_alpha_pll_configure(&gpll11, regmap, &gpll11_config);
  3255. return qcom_cc_really_probe(&pdev->dev, &gcc_sm6115_desc, regmap);
  3256. }
  3257. static struct platform_driver gcc_sm6115_driver = {
  3258. .probe = gcc_sm6115_probe,
  3259. .driver = {
  3260. .name = "gcc-sm6115",
  3261. .of_match_table = gcc_sm6115_match_table,
  3262. },
  3263. };
  3264. static int __init gcc_sm6115_init(void)
  3265. {
  3266. return platform_driver_register(&gcc_sm6115_driver);
  3267. }
  3268. subsys_initcall(gcc_sm6115_init);
  3269. static void __exit gcc_sm6115_exit(void)
  3270. {
  3271. platform_driver_unregister(&gcc_sm6115_driver);
  3272. }
  3273. module_exit(gcc_sm6115_exit);
  3274. MODULE_DESCRIPTION("QTI GCC SM6115 and SM4250 Driver");
  3275. MODULE_LICENSE("GPL v2");
  3276. MODULE_ALIAS("platform:gcc-sm6115");