gcc-sm6125.c 105 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/err.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/of.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/regmap.h>
  12. #include <linux/reset-controller.h>
  13. #include <dt-bindings/clock/qcom,gcc-sm6125.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. P_BI_TCXO,
  23. P_GPLL0_OUT_AUX2,
  24. P_GPLL0_OUT_EARLY,
  25. P_GPLL3_OUT_EARLY,
  26. P_GPLL4_OUT_MAIN,
  27. P_GPLL5_OUT_MAIN,
  28. P_GPLL6_OUT_EARLY,
  29. P_GPLL6_OUT_MAIN,
  30. P_GPLL7_OUT_MAIN,
  31. P_GPLL8_OUT_EARLY,
  32. P_GPLL8_OUT_MAIN,
  33. P_GPLL9_OUT_MAIN,
  34. P_SLEEP_CLK,
  35. };
  36. static struct clk_alpha_pll gpll0_out_early = {
  37. .offset = 0x0,
  38. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  39. .clkr = {
  40. .enable_reg = 0x79000,
  41. .enable_mask = BIT(0),
  42. .hw.init = &(struct clk_init_data){
  43. .name = "gpll0_out_early",
  44. .parent_data = &(const struct clk_parent_data){
  45. .fw_name = "bi_tcxo",
  46. },
  47. .num_parents = 1,
  48. .ops = &clk_alpha_pll_ops,
  49. },
  50. },
  51. };
  52. static struct clk_fixed_factor gpll0_out_aux2 = {
  53. .mult = 1,
  54. .div = 2,
  55. .hw.init = &(struct clk_init_data){
  56. .name = "gpll0_out_aux2",
  57. .parent_hws = (const struct clk_hw*[]){
  58. &gpll0_out_early.clkr.hw,
  59. },
  60. .num_parents = 1,
  61. .ops = &clk_fixed_factor_ops,
  62. },
  63. };
  64. static struct clk_fixed_factor gpll0_out_main = {
  65. .mult = 1,
  66. .div = 2,
  67. .hw.init = &(struct clk_init_data){
  68. .name = "gpll0_out_main",
  69. .parent_hws = (const struct clk_hw*[]){
  70. &gpll0_out_early.clkr.hw,
  71. },
  72. .num_parents = 1,
  73. .ops = &clk_fixed_factor_ops,
  74. },
  75. };
  76. static struct clk_alpha_pll gpll3_out_early = {
  77. .offset = 0x3000,
  78. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  79. .clkr = {
  80. .enable_reg = 0x79000,
  81. .enable_mask = BIT(3),
  82. .hw.init = &(struct clk_init_data){
  83. .name = "gpll3_out_early",
  84. .parent_data = &(const struct clk_parent_data){
  85. .fw_name = "bi_tcxo",
  86. },
  87. .num_parents = 1,
  88. .ops = &clk_alpha_pll_ops,
  89. },
  90. },
  91. };
  92. static struct clk_alpha_pll gpll4_out_main = {
  93. .offset = 0x4000,
  94. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  95. .clkr = {
  96. .enable_reg = 0x79000,
  97. .enable_mask = BIT(4),
  98. .hw.init = &(struct clk_init_data){
  99. .name = "gpll4_out_main",
  100. .parent_data = &(const struct clk_parent_data){
  101. .fw_name = "bi_tcxo",
  102. },
  103. .num_parents = 1,
  104. .ops = &clk_alpha_pll_ops,
  105. },
  106. },
  107. };
  108. static struct clk_alpha_pll gpll5_out_main = {
  109. .offset = 0x5000,
  110. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  111. .clkr = {
  112. .enable_reg = 0x79000,
  113. .enable_mask = BIT(5),
  114. .hw.init = &(struct clk_init_data){
  115. .name = "gpll5_out_main",
  116. .parent_data = &(const struct clk_parent_data){
  117. .fw_name = "bi_tcxo",
  118. },
  119. .num_parents = 1,
  120. .ops = &clk_alpha_pll_ops,
  121. },
  122. },
  123. };
  124. static struct clk_alpha_pll gpll6_out_early = {
  125. .offset = 0x6000,
  126. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  127. .clkr = {
  128. .enable_reg = 0x79000,
  129. .enable_mask = BIT(6),
  130. .hw.init = &(struct clk_init_data){
  131. .name = "gpll6_out_early",
  132. .parent_data = &(const struct clk_parent_data){
  133. .fw_name = "bi_tcxo",
  134. },
  135. .num_parents = 1,
  136. .ops = &clk_alpha_pll_ops,
  137. },
  138. },
  139. };
  140. static struct clk_fixed_factor gpll6_out_main = {
  141. .mult = 1,
  142. .div = 2,
  143. .hw.init = &(struct clk_init_data){
  144. .name = "gpll6_out_main",
  145. .parent_hws = (const struct clk_hw*[]){
  146. &gpll6_out_early.clkr.hw,
  147. },
  148. .num_parents = 1,
  149. .ops = &clk_fixed_factor_ops,
  150. },
  151. };
  152. static struct clk_alpha_pll gpll7_out_early = {
  153. .offset = 0x7000,
  154. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  155. .clkr = {
  156. .enable_reg = 0x79000,
  157. .enable_mask = BIT(7),
  158. .hw.init = &(struct clk_init_data){
  159. .name = "gpll7_out_early",
  160. .parent_data = &(const struct clk_parent_data){
  161. .fw_name = "bi_tcxo",
  162. },
  163. .num_parents = 1,
  164. .ops = &clk_alpha_pll_ops,
  165. },
  166. },
  167. };
  168. static struct clk_fixed_factor gpll7_out_main = {
  169. .mult = 1,
  170. .div = 2,
  171. .hw.init = &(struct clk_init_data){
  172. .name = "gpll7_out_main",
  173. .parent_hws = (const struct clk_hw*[]){
  174. &gpll7_out_early.clkr.hw,
  175. },
  176. .num_parents = 1,
  177. .ops = &clk_fixed_factor_ops,
  178. },
  179. };
  180. static struct clk_alpha_pll gpll8_out_early = {
  181. .offset = 0x8000,
  182. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  183. .clkr = {
  184. .enable_reg = 0x79000,
  185. .enable_mask = BIT(8),
  186. .hw.init = &(struct clk_init_data){
  187. .name = "gpll8_out_early",
  188. .parent_data = &(const struct clk_parent_data){
  189. .fw_name = "bi_tcxo",
  190. },
  191. .num_parents = 1,
  192. .ops = &clk_alpha_pll_ops,
  193. },
  194. },
  195. };
  196. static struct clk_fixed_factor gpll8_out_main = {
  197. .mult = 1,
  198. .div = 2,
  199. .hw.init = &(struct clk_init_data){
  200. .name = "gpll8_out_main",
  201. .parent_hws = (const struct clk_hw*[]){
  202. &gpll8_out_early.clkr.hw,
  203. },
  204. .num_parents = 1,
  205. .ops = &clk_fixed_factor_ops,
  206. },
  207. };
  208. static struct clk_alpha_pll gpll9_out_early = {
  209. .offset = 0x9000,
  210. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  211. .clkr = {
  212. .enable_reg = 0x79000,
  213. .enable_mask = BIT(9),
  214. .hw.init = &(struct clk_init_data){
  215. .name = "gpll9_out_early",
  216. .parent_data = &(const struct clk_parent_data){
  217. .fw_name = "bi_tcxo",
  218. },
  219. .num_parents = 1,
  220. .ops = &clk_alpha_pll_ops,
  221. },
  222. },
  223. };
  224. static struct clk_fixed_factor gpll9_out_main = {
  225. .mult = 1,
  226. .div = 2,
  227. .hw.init = &(struct clk_init_data){
  228. .name = "gpll9_out_main",
  229. .parent_hws = (const struct clk_hw*[]){
  230. &gpll9_out_early.clkr.hw,
  231. },
  232. .num_parents = 1,
  233. .ops = &clk_fixed_factor_ops,
  234. },
  235. };
  236. static const struct parent_map gcc_parent_map_0[] = {
  237. { P_BI_TCXO, 0 },
  238. { P_GPLL0_OUT_EARLY, 1 },
  239. { P_GPLL0_OUT_AUX2, 2 },
  240. };
  241. static const struct clk_parent_data gcc_parent_data_0[] = {
  242. { .fw_name = "bi_tcxo" },
  243. { .hw = &gpll0_out_early.clkr.hw },
  244. { .hw = &gpll0_out_aux2.hw },
  245. };
  246. static const struct parent_map gcc_parent_map_1[] = {
  247. { P_BI_TCXO, 0 },
  248. { P_GPLL0_OUT_EARLY, 1 },
  249. { P_GPLL0_OUT_AUX2, 2 },
  250. { P_GPLL6_OUT_MAIN, 4 },
  251. };
  252. static const struct clk_parent_data gcc_parent_data_1[] = {
  253. { .fw_name = "bi_tcxo" },
  254. { .hw = &gpll0_out_early.clkr.hw },
  255. { .hw = &gpll0_out_aux2.hw },
  256. { .hw = &gpll6_out_main.hw },
  257. };
  258. static const struct parent_map gcc_parent_map_2[] = {
  259. { P_BI_TCXO, 0 },
  260. { P_GPLL0_OUT_EARLY, 1 },
  261. { P_GPLL0_OUT_AUX2, 2 },
  262. { P_SLEEP_CLK, 5 },
  263. };
  264. static const struct clk_parent_data gcc_parent_data_2[] = {
  265. { .fw_name = "bi_tcxo" },
  266. { .hw = &gpll0_out_early.clkr.hw },
  267. { .hw = &gpll0_out_aux2.hw },
  268. { .fw_name = "sleep_clk" },
  269. };
  270. static const struct parent_map gcc_parent_map_3[] = {
  271. { P_BI_TCXO, 0 },
  272. { P_GPLL0_OUT_EARLY, 1 },
  273. { P_GPLL5_OUT_MAIN, 3 },
  274. { P_GPLL4_OUT_MAIN, 5 },
  275. };
  276. static const struct clk_parent_data gcc_parent_data_3[] = {
  277. { .fw_name = "bi_tcxo" },
  278. { .hw = &gpll0_out_early.clkr.hw },
  279. { .hw = &gpll5_out_main.clkr.hw },
  280. { .hw = &gpll4_out_main.clkr.hw },
  281. };
  282. static const struct parent_map gcc_parent_map_4[] = {
  283. { P_BI_TCXO, 0 },
  284. { P_GPLL0_OUT_EARLY, 1 },
  285. { P_GPLL9_OUT_MAIN, 2 },
  286. };
  287. static const struct clk_parent_data gcc_parent_data_4[] = {
  288. { .fw_name = "bi_tcxo" },
  289. { .hw = &gpll0_out_early.clkr.hw },
  290. { .hw = &gpll9_out_main.hw },
  291. };
  292. static const struct parent_map gcc_parent_map_5[] = {
  293. { P_BI_TCXO, 0 },
  294. { P_GPLL0_OUT_EARLY, 1 },
  295. };
  296. static const struct clk_parent_data gcc_parent_data_5[] = {
  297. { .fw_name = "bi_tcxo" },
  298. { .hw = &gpll0_out_early.clkr.hw },
  299. };
  300. static const struct parent_map gcc_parent_map_6[] = {
  301. { P_BI_TCXO, 0 },
  302. { P_GPLL0_OUT_EARLY, 1 },
  303. { P_GPLL4_OUT_MAIN, 5 },
  304. };
  305. static const struct clk_parent_data gcc_parent_data_6[] = {
  306. { .fw_name = "bi_tcxo" },
  307. { .hw = &gpll0_out_early.clkr.hw },
  308. { .hw = &gpll4_out_main.clkr.hw },
  309. };
  310. static const struct parent_map gcc_parent_map_7[] = {
  311. { P_BI_TCXO, 0 },
  312. { P_GPLL0_OUT_EARLY, 1 },
  313. { P_SLEEP_CLK, 5 },
  314. };
  315. static const struct clk_parent_data gcc_parent_data_7[] = {
  316. { .fw_name = "bi_tcxo" },
  317. { .hw = &gpll0_out_early.clkr.hw },
  318. { .fw_name = "sleep_clk" },
  319. };
  320. static const struct parent_map gcc_parent_map_8[] = {
  321. { P_BI_TCXO, 0 },
  322. { P_GPLL0_OUT_EARLY, 1 },
  323. { P_GPLL9_OUT_MAIN, 2 },
  324. { P_GPLL6_OUT_EARLY, 3 },
  325. { P_GPLL8_OUT_MAIN, 4 },
  326. { P_GPLL4_OUT_MAIN, 5 },
  327. { P_GPLL3_OUT_EARLY, 6 },
  328. };
  329. static const struct clk_parent_data gcc_parent_data_8[] = {
  330. { .fw_name = "bi_tcxo" },
  331. { .hw = &gpll0_out_early.clkr.hw },
  332. { .hw = &gpll9_out_main.hw },
  333. { .hw = &gpll6_out_early.clkr.hw },
  334. { .hw = &gpll8_out_main.hw },
  335. { .hw = &gpll4_out_main.clkr.hw },
  336. { .hw = &gpll3_out_early.clkr.hw },
  337. };
  338. static const struct parent_map gcc_parent_map_9[] = {
  339. { P_BI_TCXO, 0 },
  340. { P_GPLL0_OUT_EARLY, 1 },
  341. { P_GPLL8_OUT_MAIN, 4 },
  342. };
  343. static const struct clk_parent_data gcc_parent_data_9[] = {
  344. { .fw_name = "bi_tcxo" },
  345. { .hw = &gpll0_out_early.clkr.hw },
  346. { .hw = &gpll8_out_main.hw },
  347. };
  348. static const struct parent_map gcc_parent_map_10[] = {
  349. { P_BI_TCXO, 0 },
  350. { P_GPLL0_OUT_EARLY, 1 },
  351. { P_GPLL9_OUT_MAIN, 2 },
  352. { P_GPLL6_OUT_EARLY, 3 },
  353. { P_GPLL8_OUT_MAIN, 4 },
  354. { P_GPLL3_OUT_EARLY, 6 },
  355. };
  356. static const struct clk_parent_data gcc_parent_data_10[] = {
  357. { .fw_name = "bi_tcxo" },
  358. { .hw = &gpll0_out_early.clkr.hw },
  359. { .hw = &gpll9_out_main.hw },
  360. { .hw = &gpll6_out_early.clkr.hw },
  361. { .hw = &gpll8_out_main.hw },
  362. { .hw = &gpll3_out_early.clkr.hw },
  363. };
  364. static const struct parent_map gcc_parent_map_11[] = {
  365. { P_BI_TCXO, 0 },
  366. { P_GPLL0_OUT_EARLY, 1 },
  367. { P_GPLL8_OUT_EARLY, 4 },
  368. { P_GPLL4_OUT_MAIN, 5 },
  369. };
  370. static const struct clk_parent_data gcc_parent_data_11[] = {
  371. { .fw_name = "bi_tcxo" },
  372. { .hw = &gpll0_out_early.clkr.hw },
  373. { .hw = &gpll8_out_early.clkr.hw },
  374. { .hw = &gpll4_out_main.clkr.hw },
  375. };
  376. static const struct parent_map gcc_parent_map_12[] = {
  377. { P_BI_TCXO, 0 },
  378. { P_GPLL0_OUT_EARLY, 1 },
  379. { P_GPLL6_OUT_EARLY, 3 },
  380. { P_GPLL8_OUT_EARLY, 4 },
  381. };
  382. static const struct clk_parent_data gcc_parent_data_12[] = {
  383. { .fw_name = "bi_tcxo" },
  384. { .hw = &gpll0_out_early.clkr.hw },
  385. { .hw = &gpll6_out_early.clkr.hw },
  386. { .hw = &gpll8_out_early.clkr.hw },
  387. };
  388. static const struct parent_map gcc_parent_map_13[] = {
  389. { P_BI_TCXO, 0 },
  390. { P_GPLL0_OUT_EARLY, 1 },
  391. { P_GPLL0_OUT_AUX2, 2 },
  392. { P_GPLL7_OUT_MAIN, 3 },
  393. { P_GPLL4_OUT_MAIN, 5 },
  394. };
  395. static const struct clk_parent_data gcc_parent_data_13[] = {
  396. { .fw_name = "bi_tcxo" },
  397. { .hw = &gpll0_out_early.clkr.hw },
  398. { .hw = &gpll0_out_aux2.hw },
  399. { .hw = &gpll7_out_main.hw },
  400. { .hw = &gpll4_out_main.clkr.hw },
  401. };
  402. static const struct parent_map gcc_parent_map_14[] = {
  403. { P_BI_TCXO, 0 },
  404. { P_SLEEP_CLK, 5 },
  405. };
  406. static const struct clk_parent_data gcc_parent_data_14[] = {
  407. { .fw_name = "bi_tcxo" },
  408. { .fw_name = "sleep_clk" },
  409. };
  410. static const struct freq_tbl ftbl_gcc_camss_ahb_clk_src[] = {
  411. F(19200000, P_BI_TCXO, 1, 0, 0),
  412. F(40000000, P_GPLL8_OUT_MAIN, 12, 0, 0),
  413. F(80000000, P_GPLL8_OUT_MAIN, 6, 0, 0),
  414. { }
  415. };
  416. static struct clk_rcg2 gcc_camss_ahb_clk_src = {
  417. .cmd_rcgr = 0x56088,
  418. .mnd_width = 0,
  419. .hid_width = 5,
  420. .parent_map = gcc_parent_map_9,
  421. .freq_tbl = ftbl_gcc_camss_ahb_clk_src,
  422. .clkr.hw.init = &(struct clk_init_data){
  423. .name = "gcc_camss_ahb_clk_src",
  424. .parent_data = gcc_parent_data_9,
  425. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  426. .ops = &clk_rcg2_ops,
  427. },
  428. };
  429. static const struct freq_tbl ftbl_gcc_camss_cci_clk_src[] = {
  430. F(37500000, P_GPLL0_OUT_EARLY, 16, 0, 0),
  431. F(50000000, P_GPLL0_OUT_EARLY, 12, 0, 0),
  432. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  433. { }
  434. };
  435. static struct clk_rcg2 gcc_camss_cci_clk_src = {
  436. .cmd_rcgr = 0x52004,
  437. .mnd_width = 8,
  438. .hid_width = 5,
  439. .parent_map = gcc_parent_map_5,
  440. .freq_tbl = ftbl_gcc_camss_cci_clk_src,
  441. .clkr.hw.init = &(struct clk_init_data){
  442. .name = "gcc_camss_cci_clk_src",
  443. .parent_data = gcc_parent_data_5,
  444. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  445. .ops = &clk_rcg2_ops,
  446. },
  447. };
  448. static const struct freq_tbl ftbl_gcc_camss_cpp_clk_src[] = {
  449. F(120000000, P_GPLL8_OUT_MAIN, 4, 0, 0),
  450. F(240000000, P_GPLL8_OUT_MAIN, 2, 0, 0),
  451. F(320000000, P_GPLL8_OUT_MAIN, 1.5, 0, 0),
  452. F(480000000, P_GPLL8_OUT_MAIN, 1, 0, 0),
  453. F(576000000, P_GPLL9_OUT_MAIN, 1, 0, 0),
  454. { }
  455. };
  456. static struct clk_rcg2 gcc_camss_cpp_clk_src = {
  457. .cmd_rcgr = 0x560c8,
  458. .mnd_width = 0,
  459. .hid_width = 5,
  460. .parent_map = gcc_parent_map_10,
  461. .freq_tbl = ftbl_gcc_camss_cpp_clk_src,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "gcc_camss_cpp_clk_src",
  464. .parent_data = gcc_parent_data_10,
  465. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  466. .ops = &clk_rcg2_ops,
  467. },
  468. };
  469. static const struct freq_tbl ftbl_gcc_camss_csi0_clk_src[] = {
  470. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  471. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  472. F(311000000, P_GPLL5_OUT_MAIN, 3, 0, 0),
  473. F(403200000, P_GPLL4_OUT_MAIN, 2, 0, 0),
  474. F(466500000, P_GPLL5_OUT_MAIN, 2, 0, 0),
  475. { }
  476. };
  477. static struct clk_rcg2 gcc_camss_csi0_clk_src = {
  478. .cmd_rcgr = 0x55030,
  479. .mnd_width = 0,
  480. .hid_width = 5,
  481. .parent_map = gcc_parent_map_3,
  482. .freq_tbl = ftbl_gcc_camss_csi0_clk_src,
  483. .clkr.hw.init = &(struct clk_init_data){
  484. .name = "gcc_camss_csi0_clk_src",
  485. .parent_data = gcc_parent_data_3,
  486. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  487. .ops = &clk_rcg2_ops,
  488. },
  489. };
  490. static const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
  491. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  492. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  493. F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0),
  494. { }
  495. };
  496. static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
  497. .cmd_rcgr = 0x53004,
  498. .mnd_width = 0,
  499. .hid_width = 5,
  500. .parent_map = gcc_parent_map_6,
  501. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  502. .clkr.hw.init = &(struct clk_init_data){
  503. .name = "gcc_camss_csi0phytimer_clk_src",
  504. .parent_data = gcc_parent_data_6,
  505. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  506. .ops = &clk_rcg2_ops,
  507. },
  508. };
  509. static struct clk_rcg2 gcc_camss_csi1_clk_src = {
  510. .cmd_rcgr = 0x5506c,
  511. .mnd_width = 0,
  512. .hid_width = 5,
  513. .parent_map = gcc_parent_map_3,
  514. .freq_tbl = ftbl_gcc_camss_csi0_clk_src,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "gcc_camss_csi1_clk_src",
  517. .parent_data = gcc_parent_data_3,
  518. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  519. .ops = &clk_rcg2_ops,
  520. },
  521. };
  522. static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
  523. .cmd_rcgr = 0x53024,
  524. .mnd_width = 0,
  525. .hid_width = 5,
  526. .parent_map = gcc_parent_map_6,
  527. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  528. .clkr.hw.init = &(struct clk_init_data){
  529. .name = "gcc_camss_csi1phytimer_clk_src",
  530. .parent_data = gcc_parent_data_6,
  531. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  532. .ops = &clk_rcg2_ops,
  533. },
  534. };
  535. static struct clk_rcg2 gcc_camss_csi2_clk_src = {
  536. .cmd_rcgr = 0x550a4,
  537. .mnd_width = 0,
  538. .hid_width = 5,
  539. .parent_map = gcc_parent_map_3,
  540. .freq_tbl = ftbl_gcc_camss_csi0_clk_src,
  541. .clkr.hw.init = &(struct clk_init_data){
  542. .name = "gcc_camss_csi2_clk_src",
  543. .parent_data = gcc_parent_data_3,
  544. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  545. .ops = &clk_rcg2_ops,
  546. },
  547. };
  548. static struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
  549. .cmd_rcgr = 0x53044,
  550. .mnd_width = 0,
  551. .hid_width = 5,
  552. .parent_map = gcc_parent_map_6,
  553. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  554. .clkr.hw.init = &(struct clk_init_data){
  555. .name = "gcc_camss_csi2phytimer_clk_src",
  556. .parent_data = gcc_parent_data_6,
  557. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  558. .ops = &clk_rcg2_ops,
  559. },
  560. };
  561. static struct clk_rcg2 gcc_camss_csi3_clk_src = {
  562. .cmd_rcgr = 0x550e0,
  563. .mnd_width = 0,
  564. .hid_width = 5,
  565. .parent_map = gcc_parent_map_3,
  566. .freq_tbl = ftbl_gcc_camss_csi0_clk_src,
  567. .clkr.hw.init = &(struct clk_init_data){
  568. .name = "gcc_camss_csi3_clk_src",
  569. .parent_data = gcc_parent_data_3,
  570. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  571. .ops = &clk_rcg2_ops,
  572. },
  573. };
  574. static const struct freq_tbl ftbl_gcc_camss_csiphy_clk_src[] = {
  575. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  576. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  577. F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0),
  578. F(320000000, P_GPLL8_OUT_EARLY, 3, 0, 0),
  579. { }
  580. };
  581. static struct clk_rcg2 gcc_camss_csiphy_clk_src = {
  582. .cmd_rcgr = 0x55000,
  583. .mnd_width = 0,
  584. .hid_width = 5,
  585. .parent_map = gcc_parent_map_11,
  586. .freq_tbl = ftbl_gcc_camss_csiphy_clk_src,
  587. .clkr.hw.init = &(struct clk_init_data){
  588. .name = "gcc_camss_csiphy_clk_src",
  589. .parent_data = gcc_parent_data_11,
  590. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  591. .ops = &clk_rcg2_ops,
  592. },
  593. };
  594. static const struct freq_tbl ftbl_gcc_camss_gp0_clk_src[] = {
  595. F(50000000, P_GPLL0_OUT_EARLY, 12, 0, 0),
  596. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  597. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  598. { }
  599. };
  600. static struct clk_rcg2 gcc_camss_gp0_clk_src = {
  601. .cmd_rcgr = 0x50000,
  602. .mnd_width = 8,
  603. .hid_width = 5,
  604. .parent_map = gcc_parent_map_7,
  605. .freq_tbl = ftbl_gcc_camss_gp0_clk_src,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "gcc_camss_gp0_clk_src",
  608. .parent_data = gcc_parent_data_7,
  609. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static struct clk_rcg2 gcc_camss_gp1_clk_src = {
  614. .cmd_rcgr = 0x5001c,
  615. .mnd_width = 8,
  616. .hid_width = 5,
  617. .parent_map = gcc_parent_map_7,
  618. .freq_tbl = ftbl_gcc_camss_gp0_clk_src,
  619. .clkr.hw.init = &(struct clk_init_data){
  620. .name = "gcc_camss_gp1_clk_src",
  621. .parent_data = gcc_parent_data_7,
  622. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  623. .ops = &clk_rcg2_ops,
  624. },
  625. };
  626. static const struct freq_tbl ftbl_gcc_camss_jpeg_clk_src[] = {
  627. F(66666667, P_GPLL0_OUT_EARLY, 9, 0, 0),
  628. F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0),
  629. F(219428571, P_GPLL6_OUT_EARLY, 3.5, 0, 0),
  630. F(320000000, P_GPLL8_OUT_EARLY, 3, 0, 0),
  631. F(480000000, P_GPLL8_OUT_EARLY, 2, 0, 0),
  632. { }
  633. };
  634. static struct clk_rcg2 gcc_camss_jpeg_clk_src = {
  635. .cmd_rcgr = 0x52028,
  636. .mnd_width = 0,
  637. .hid_width = 5,
  638. .parent_map = gcc_parent_map_12,
  639. .freq_tbl = ftbl_gcc_camss_jpeg_clk_src,
  640. .clkr.hw.init = &(struct clk_init_data){
  641. .name = "gcc_camss_jpeg_clk_src",
  642. .parent_data = gcc_parent_data_12,
  643. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  644. .ops = &clk_rcg2_ops,
  645. },
  646. };
  647. static const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
  648. F(19200000, P_BI_TCXO, 1, 0, 0),
  649. F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 24),
  650. F(64000000, P_GPLL9_OUT_MAIN, 1, 1, 9),
  651. { }
  652. };
  653. static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
  654. .cmd_rcgr = 0x51000,
  655. .mnd_width = 8,
  656. .hid_width = 5,
  657. .parent_map = gcc_parent_map_4,
  658. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  659. .clkr.hw.init = &(struct clk_init_data){
  660. .name = "gcc_camss_mclk0_clk_src",
  661. .parent_data = gcc_parent_data_4,
  662. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  663. .ops = &clk_rcg2_ops,
  664. },
  665. };
  666. static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
  667. .cmd_rcgr = 0x5101c,
  668. .mnd_width = 8,
  669. .hid_width = 5,
  670. .parent_map = gcc_parent_map_4,
  671. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  672. .clkr.hw.init = &(struct clk_init_data){
  673. .name = "gcc_camss_mclk1_clk_src",
  674. .parent_data = gcc_parent_data_4,
  675. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  676. .ops = &clk_rcg2_ops,
  677. },
  678. };
  679. static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
  680. .cmd_rcgr = 0x51038,
  681. .mnd_width = 8,
  682. .hid_width = 5,
  683. .parent_map = gcc_parent_map_4,
  684. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  685. .clkr.hw.init = &(struct clk_init_data){
  686. .name = "gcc_camss_mclk2_clk_src",
  687. .parent_data = gcc_parent_data_4,
  688. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  689. .ops = &clk_rcg2_ops,
  690. },
  691. };
  692. static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
  693. .cmd_rcgr = 0x51054,
  694. .mnd_width = 8,
  695. .hid_width = 5,
  696. .parent_map = gcc_parent_map_4,
  697. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  698. .clkr.hw.init = &(struct clk_init_data){
  699. .name = "gcc_camss_mclk3_clk_src",
  700. .parent_data = gcc_parent_data_4,
  701. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  702. .ops = &clk_rcg2_ops,
  703. },
  704. };
  705. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk_src[] = {
  706. F(120000000, P_GPLL8_OUT_MAIN, 4, 0, 0),
  707. F(256000000, P_GPLL6_OUT_EARLY, 3, 0, 0),
  708. F(403200000, P_GPLL4_OUT_MAIN, 2, 0, 0),
  709. F(480000000, P_GPLL8_OUT_MAIN, 1, 0, 0),
  710. F(533000000, P_GPLL3_OUT_EARLY, 2, 0, 0),
  711. F(576000000, P_GPLL9_OUT_MAIN, 1, 0, 0),
  712. { }
  713. };
  714. static struct clk_rcg2 gcc_camss_vfe0_clk_src = {
  715. .cmd_rcgr = 0x54010,
  716. .mnd_width = 0,
  717. .hid_width = 5,
  718. .parent_map = gcc_parent_map_8,
  719. .freq_tbl = ftbl_gcc_camss_vfe0_clk_src,
  720. .clkr.hw.init = &(struct clk_init_data){
  721. .name = "gcc_camss_vfe0_clk_src",
  722. .parent_data = gcc_parent_data_8,
  723. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  724. .ops = &clk_rcg2_ops,
  725. },
  726. };
  727. static struct clk_rcg2 gcc_camss_vfe1_clk_src = {
  728. .cmd_rcgr = 0x54048,
  729. .mnd_width = 0,
  730. .hid_width = 5,
  731. .parent_map = gcc_parent_map_8,
  732. .freq_tbl = ftbl_gcc_camss_vfe0_clk_src,
  733. .clkr.hw.init = &(struct clk_init_data){
  734. .name = "gcc_camss_vfe1_clk_src",
  735. .parent_data = gcc_parent_data_8,
  736. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  737. .ops = &clk_rcg2_ops,
  738. },
  739. };
  740. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  741. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  742. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  743. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  744. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  745. { }
  746. };
  747. static struct clk_rcg2 gcc_gp1_clk_src = {
  748. .cmd_rcgr = 0x4d004,
  749. .mnd_width = 8,
  750. .hid_width = 5,
  751. .parent_map = gcc_parent_map_2,
  752. .freq_tbl = ftbl_gcc_gp1_clk_src,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "gcc_gp1_clk_src",
  755. .parent_data = gcc_parent_data_2,
  756. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct clk_rcg2 gcc_gp2_clk_src = {
  761. .cmd_rcgr = 0x4e004,
  762. .mnd_width = 8,
  763. .hid_width = 5,
  764. .parent_map = gcc_parent_map_2,
  765. .freq_tbl = ftbl_gcc_gp1_clk_src,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "gcc_gp2_clk_src",
  768. .parent_data = gcc_parent_data_2,
  769. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static struct clk_rcg2 gcc_gp3_clk_src = {
  774. .cmd_rcgr = 0x4f004,
  775. .mnd_width = 8,
  776. .hid_width = 5,
  777. .parent_map = gcc_parent_map_2,
  778. .freq_tbl = ftbl_gcc_gp1_clk_src,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "gcc_gp3_clk_src",
  781. .parent_data = gcc_parent_data_2,
  782. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  787. F(19200000, P_BI_TCXO, 1, 0, 0),
  788. F(60000000, P_GPLL0_OUT_EARLY, 10, 0, 0),
  789. { }
  790. };
  791. static struct clk_rcg2 gcc_pdm2_clk_src = {
  792. .cmd_rcgr = 0x20010,
  793. .mnd_width = 0,
  794. .hid_width = 5,
  795. .parent_map = gcc_parent_map_0,
  796. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  797. .clkr.hw.init = &(struct clk_init_data){
  798. .name = "gcc_pdm2_clk_src",
  799. .parent_data = gcc_parent_data_0,
  800. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  801. .ops = &clk_rcg2_ops,
  802. },
  803. };
  804. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  805. F(7372800, P_GPLL0_OUT_AUX2, 1, 384, 15625),
  806. F(14745600, P_GPLL0_OUT_AUX2, 1, 768, 15625),
  807. F(19200000, P_BI_TCXO, 1, 0, 0),
  808. F(29491200, P_GPLL0_OUT_AUX2, 1, 1536, 15625),
  809. F(32000000, P_GPLL0_OUT_AUX2, 1, 8, 75),
  810. F(48000000, P_GPLL0_OUT_AUX2, 1, 4, 25),
  811. F(64000000, P_GPLL0_OUT_AUX2, 1, 16, 75),
  812. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  813. F(80000000, P_GPLL0_OUT_AUX2, 1, 4, 15),
  814. F(96000000, P_GPLL0_OUT_AUX2, 1, 8, 25),
  815. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  816. F(102400000, P_GPLL0_OUT_AUX2, 1, 128, 375),
  817. F(112000000, P_GPLL0_OUT_AUX2, 1, 28, 75),
  818. F(117964800, P_GPLL0_OUT_AUX2, 1, 6144, 15625),
  819. F(120000000, P_GPLL0_OUT_AUX2, 2.5, 0, 0),
  820. F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
  821. { }
  822. };
  823. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  824. .name = "gcc_qupv3_wrap0_s0_clk_src",
  825. .parent_data = gcc_parent_data_1,
  826. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  827. .ops = &clk_rcg2_ops,
  828. };
  829. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  830. .cmd_rcgr = 0x1f148,
  831. .mnd_width = 16,
  832. .hid_width = 5,
  833. .parent_map = gcc_parent_map_1,
  834. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  835. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  836. };
  837. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  838. .name = "gcc_qupv3_wrap0_s1_clk_src",
  839. .parent_data = gcc_parent_data_1,
  840. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  841. .ops = &clk_rcg2_ops,
  842. };
  843. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  844. .cmd_rcgr = 0x1f278,
  845. .mnd_width = 16,
  846. .hid_width = 5,
  847. .parent_map = gcc_parent_map_1,
  848. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  849. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  850. };
  851. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  852. .name = "gcc_qupv3_wrap0_s2_clk_src",
  853. .parent_data = gcc_parent_data_1,
  854. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  855. .ops = &clk_rcg2_ops,
  856. };
  857. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  858. .cmd_rcgr = 0x1f3a8,
  859. .mnd_width = 16,
  860. .hid_width = 5,
  861. .parent_map = gcc_parent_map_1,
  862. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  863. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  864. };
  865. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  866. .name = "gcc_qupv3_wrap0_s3_clk_src",
  867. .parent_data = gcc_parent_data_1,
  868. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  869. .ops = &clk_rcg2_ops,
  870. };
  871. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  872. .cmd_rcgr = 0x1f4d8,
  873. .mnd_width = 16,
  874. .hid_width = 5,
  875. .parent_map = gcc_parent_map_1,
  876. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  877. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  878. };
  879. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  880. .name = "gcc_qupv3_wrap0_s4_clk_src",
  881. .parent_data = gcc_parent_data_1,
  882. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  883. .ops = &clk_rcg2_ops,
  884. };
  885. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  886. .cmd_rcgr = 0x1f608,
  887. .mnd_width = 16,
  888. .hid_width = 5,
  889. .parent_map = gcc_parent_map_1,
  890. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  891. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  892. };
  893. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  894. .name = "gcc_qupv3_wrap0_s5_clk_src",
  895. .parent_data = gcc_parent_data_1,
  896. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  897. .ops = &clk_rcg2_ops,
  898. };
  899. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  900. .cmd_rcgr = 0x1f738,
  901. .mnd_width = 16,
  902. .hid_width = 5,
  903. .parent_map = gcc_parent_map_1,
  904. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  905. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  906. };
  907. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  908. .name = "gcc_qupv3_wrap1_s0_clk_src",
  909. .parent_data = gcc_parent_data_1,
  910. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  911. .ops = &clk_rcg2_ops,
  912. };
  913. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  914. .cmd_rcgr = 0x39148,
  915. .mnd_width = 16,
  916. .hid_width = 5,
  917. .parent_map = gcc_parent_map_1,
  918. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  919. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  920. };
  921. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  922. .name = "gcc_qupv3_wrap1_s1_clk_src",
  923. .parent_data = gcc_parent_data_1,
  924. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  925. .ops = &clk_rcg2_ops,
  926. };
  927. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  928. .cmd_rcgr = 0x39278,
  929. .mnd_width = 16,
  930. .hid_width = 5,
  931. .parent_map = gcc_parent_map_1,
  932. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  933. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  934. };
  935. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  936. .name = "gcc_qupv3_wrap1_s2_clk_src",
  937. .parent_data = gcc_parent_data_1,
  938. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  939. .ops = &clk_rcg2_ops,
  940. };
  941. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  942. .cmd_rcgr = 0x393a8,
  943. .mnd_width = 16,
  944. .hid_width = 5,
  945. .parent_map = gcc_parent_map_1,
  946. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  947. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  948. };
  949. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  950. .name = "gcc_qupv3_wrap1_s3_clk_src",
  951. .parent_data = gcc_parent_data_1,
  952. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  953. .ops = &clk_rcg2_ops,
  954. };
  955. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  956. .cmd_rcgr = 0x394d8,
  957. .mnd_width = 16,
  958. .hid_width = 5,
  959. .parent_map = gcc_parent_map_1,
  960. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  961. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  962. };
  963. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  964. .name = "gcc_qupv3_wrap1_s4_clk_src",
  965. .parent_data = gcc_parent_data_1,
  966. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  967. .ops = &clk_rcg2_ops,
  968. };
  969. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  970. .cmd_rcgr = 0x39608,
  971. .mnd_width = 16,
  972. .hid_width = 5,
  973. .parent_map = gcc_parent_map_1,
  974. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  975. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  976. };
  977. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  978. .name = "gcc_qupv3_wrap1_s5_clk_src",
  979. .parent_data = gcc_parent_data_1,
  980. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  981. .ops = &clk_rcg2_ops,
  982. };
  983. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  984. .cmd_rcgr = 0x39738,
  985. .mnd_width = 16,
  986. .hid_width = 5,
  987. .parent_map = gcc_parent_map_1,
  988. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  989. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  990. };
  991. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  992. F(144000, P_BI_TCXO, 16, 3, 25),
  993. F(400000, P_BI_TCXO, 12, 1, 4),
  994. F(20000000, P_GPLL0_OUT_AUX2, 5, 1, 3),
  995. F(25000000, P_GPLL0_OUT_AUX2, 6, 1, 2),
  996. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  997. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  998. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  999. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  1000. { }
  1001. };
  1002. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  1003. .cmd_rcgr = 0x38028,
  1004. .mnd_width = 8,
  1005. .hid_width = 5,
  1006. .parent_map = gcc_parent_map_1,
  1007. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  1008. .clkr.hw.init = &(struct clk_init_data){
  1009. .name = "gcc_sdcc1_apps_clk_src",
  1010. .parent_data = gcc_parent_data_1,
  1011. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1012. .ops = &clk_rcg2_floor_ops,
  1013. },
  1014. };
  1015. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  1016. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1017. F(150000000, P_GPLL0_OUT_EARLY, 4, 0, 0),
  1018. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1019. F(300000000, P_GPLL0_OUT_EARLY, 2, 0, 0),
  1020. { }
  1021. };
  1022. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  1023. .cmd_rcgr = 0x38010,
  1024. .mnd_width = 0,
  1025. .hid_width = 5,
  1026. .parent_map = gcc_parent_map_0,
  1027. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  1028. .clkr.hw.init = &(struct clk_init_data){
  1029. .name = "gcc_sdcc1_ice_core_clk_src",
  1030. .parent_data = gcc_parent_data_0,
  1031. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1032. .ops = &clk_rcg2_ops,
  1033. },
  1034. };
  1035. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1036. F(400000, P_BI_TCXO, 12, 1, 4),
  1037. F(19200000, P_BI_TCXO, 1, 0, 0),
  1038. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  1039. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1040. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1041. { }
  1042. };
  1043. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1044. .cmd_rcgr = 0x1e00c,
  1045. .mnd_width = 8,
  1046. .hid_width = 5,
  1047. .parent_map = gcc_parent_map_13,
  1048. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1049. .clkr.hw.init = &(struct clk_init_data){
  1050. .name = "gcc_sdcc2_apps_clk_src",
  1051. .parent_data = gcc_parent_data_13,
  1052. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  1053. .ops = &clk_rcg2_floor_ops,
  1054. },
  1055. };
  1056. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  1057. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  1058. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1059. F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0),
  1060. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1061. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  1062. { }
  1063. };
  1064. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1065. .cmd_rcgr = 0x45020,
  1066. .mnd_width = 8,
  1067. .hid_width = 5,
  1068. .parent_map = gcc_parent_map_0,
  1069. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  1070. .clkr.hw.init = &(struct clk_init_data){
  1071. .name = "gcc_ufs_phy_axi_clk_src",
  1072. .parent_data = gcc_parent_data_0,
  1073. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1074. .ops = &clk_rcg2_ops,
  1075. },
  1076. };
  1077. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  1078. F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
  1079. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1080. F(150000000, P_GPLL0_OUT_EARLY, 4, 0, 0),
  1081. F(300000000, P_GPLL0_OUT_EARLY, 2, 0, 0),
  1082. { }
  1083. };
  1084. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1085. .cmd_rcgr = 0x45048,
  1086. .mnd_width = 0,
  1087. .hid_width = 5,
  1088. .parent_map = gcc_parent_map_0,
  1089. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  1090. .clkr.hw.init = &(struct clk_init_data){
  1091. .name = "gcc_ufs_phy_ice_core_clk_src",
  1092. .parent_data = gcc_parent_data_0,
  1093. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1094. .ops = &clk_rcg2_ops,
  1095. },
  1096. };
  1097. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  1098. F(9600000, P_BI_TCXO, 2, 0, 0),
  1099. F(19200000, P_BI_TCXO, 1, 0, 0),
  1100. { }
  1101. };
  1102. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1103. .cmd_rcgr = 0x4507c,
  1104. .mnd_width = 0,
  1105. .hid_width = 5,
  1106. .parent_map = gcc_parent_map_0,
  1107. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  1108. .clkr.hw.init = &(struct clk_init_data){
  1109. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1110. .parent_data = gcc_parent_data_0,
  1111. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1112. .ops = &clk_rcg2_ops,
  1113. },
  1114. };
  1115. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  1116. F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
  1117. F(75000000, P_GPLL0_OUT_EARLY, 8, 0, 0),
  1118. F(150000000, P_GPLL0_OUT_EARLY, 4, 0, 0),
  1119. { }
  1120. };
  1121. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1122. .cmd_rcgr = 0x45060,
  1123. .mnd_width = 0,
  1124. .hid_width = 5,
  1125. .parent_map = gcc_parent_map_0,
  1126. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  1127. .clkr.hw.init = &(struct clk_init_data){
  1128. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1129. .parent_data = gcc_parent_data_0,
  1130. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1131. .ops = &clk_rcg2_ops,
  1132. },
  1133. };
  1134. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1135. F(66666667, P_GPLL0_OUT_AUX2, 4.5, 0, 0),
  1136. F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0),
  1137. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1138. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  1139. { }
  1140. };
  1141. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1142. .cmd_rcgr = 0x1a01c,
  1143. .mnd_width = 8,
  1144. .hid_width = 5,
  1145. .parent_map = gcc_parent_map_0,
  1146. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1147. .clkr.hw.init = &(struct clk_init_data){
  1148. .name = "gcc_usb30_prim_master_clk_src",
  1149. .parent_data = gcc_parent_data_0,
  1150. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1151. .ops = &clk_rcg2_ops,
  1152. },
  1153. };
  1154. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  1155. F(19200000, P_BI_TCXO, 1, 0, 0),
  1156. F(20000000, P_GPLL0_OUT_AUX2, 15, 0, 0),
  1157. F(40000000, P_GPLL0_OUT_AUX2, 7.5, 0, 0),
  1158. F(60000000, P_GPLL0_OUT_EARLY, 10, 0, 0),
  1159. { }
  1160. };
  1161. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1162. .cmd_rcgr = 0x1a034,
  1163. .mnd_width = 0,
  1164. .hid_width = 5,
  1165. .parent_map = gcc_parent_map_0,
  1166. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1167. .clkr.hw.init = &(struct clk_init_data){
  1168. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1169. .parent_data = gcc_parent_data_0,
  1170. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1171. .ops = &clk_rcg2_ops,
  1172. },
  1173. };
  1174. static const struct freq_tbl ftbl_gcc_usb3_prim_phy_aux_clk_src[] = {
  1175. F(19200000, P_BI_TCXO, 1, 0, 0),
  1176. { }
  1177. };
  1178. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1179. .cmd_rcgr = 0x1a060,
  1180. .mnd_width = 0,
  1181. .hid_width = 5,
  1182. .parent_map = gcc_parent_map_14,
  1183. .freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src,
  1184. .clkr.hw.init = &(struct clk_init_data){
  1185. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1186. .parent_data = gcc_parent_data_14,
  1187. .num_parents = ARRAY_SIZE(gcc_parent_data_14),
  1188. .ops = &clk_rcg2_ops,
  1189. },
  1190. };
  1191. static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
  1192. .cmd_rcgr = 0x42030,
  1193. .mnd_width = 0,
  1194. .hid_width = 5,
  1195. .parent_map = gcc_parent_map_5,
  1196. .freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src,
  1197. .clkr.hw.init = &(struct clk_init_data){
  1198. .name = "gcc_vs_ctrl_clk_src",
  1199. .parent_data = gcc_parent_data_5,
  1200. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  1201. .ops = &clk_rcg2_ops,
  1202. },
  1203. };
  1204. static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
  1205. F(19200000, P_BI_TCXO, 1, 0, 0),
  1206. F(400000000, P_GPLL0_OUT_EARLY, 1.5, 0, 0),
  1207. F(600000000, P_GPLL0_OUT_EARLY, 1, 0, 0),
  1208. { }
  1209. };
  1210. static struct clk_rcg2 gcc_vsensor_clk_src = {
  1211. .cmd_rcgr = 0x42018,
  1212. .mnd_width = 0,
  1213. .hid_width = 5,
  1214. .parent_map = gcc_parent_map_5,
  1215. .freq_tbl = ftbl_gcc_vsensor_clk_src,
  1216. .clkr.hw.init = &(struct clk_init_data){
  1217. .name = "gcc_vsensor_clk_src",
  1218. .parent_data = gcc_parent_data_5,
  1219. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  1220. .ops = &clk_rcg2_ops,
  1221. },
  1222. };
  1223. static struct clk_branch gcc_ahb2phy_csi_clk = {
  1224. .halt_reg = 0x1d004,
  1225. .halt_check = BRANCH_HALT,
  1226. .hwcg_reg = 0x1d004,
  1227. .hwcg_bit = 1,
  1228. .clkr = {
  1229. .enable_reg = 0x1d004,
  1230. .enable_mask = BIT(0),
  1231. .hw.init = &(struct clk_init_data){
  1232. .name = "gcc_ahb2phy_csi_clk",
  1233. .ops = &clk_branch2_ops,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch gcc_ahb2phy_usb_clk = {
  1238. .halt_reg = 0x1d008,
  1239. .halt_check = BRANCH_HALT,
  1240. .hwcg_reg = 0x1d008,
  1241. .hwcg_bit = 1,
  1242. .clkr = {
  1243. .enable_reg = 0x1d008,
  1244. .enable_mask = BIT(0),
  1245. .hw.init = &(struct clk_init_data){
  1246. .name = "gcc_ahb2phy_usb_clk",
  1247. .ops = &clk_branch2_ops,
  1248. },
  1249. },
  1250. };
  1251. static struct clk_branch gcc_apc_vs_clk = {
  1252. .halt_reg = 0x4204c,
  1253. .halt_check = BRANCH_HALT,
  1254. .clkr = {
  1255. .enable_reg = 0x4204c,
  1256. .enable_mask = BIT(0),
  1257. .hw.init = &(struct clk_init_data){
  1258. .name = "gcc_apc_vs_clk",
  1259. .parent_hws = (const struct clk_hw*[]){
  1260. &gcc_vsensor_clk_src.clkr.hw,
  1261. },
  1262. .num_parents = 1,
  1263. .flags = CLK_SET_RATE_PARENT,
  1264. .ops = &clk_branch2_ops,
  1265. },
  1266. },
  1267. };
  1268. static struct clk_branch gcc_bimc_gpu_axi_clk = {
  1269. .halt_reg = 0x71154,
  1270. .halt_check = BRANCH_HALT_DELAY,
  1271. .clkr = {
  1272. .enable_reg = 0x71154,
  1273. .enable_mask = BIT(0),
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "gcc_bimc_gpu_axi_clk",
  1276. .ops = &clk_branch2_ops,
  1277. },
  1278. },
  1279. };
  1280. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1281. .halt_reg = 0x23004,
  1282. .halt_check = BRANCH_HALT_VOTED,
  1283. .hwcg_reg = 0x23004,
  1284. .hwcg_bit = 1,
  1285. .clkr = {
  1286. .enable_reg = 0x79004,
  1287. .enable_mask = BIT(10),
  1288. .hw.init = &(struct clk_init_data){
  1289. .name = "gcc_boot_rom_ahb_clk",
  1290. .ops = &clk_branch2_ops,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch gcc_camera_ahb_clk = {
  1295. .halt_reg = 0x17008,
  1296. .halt_check = BRANCH_HALT_DELAY,
  1297. .hwcg_reg = 0x17008,
  1298. .hwcg_bit = 1,
  1299. .clkr = {
  1300. .enable_reg = 0x17008,
  1301. .enable_mask = BIT(0),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "gcc_camera_ahb_clk",
  1304. .flags = CLK_IS_CRITICAL,
  1305. .ops = &clk_branch2_ops,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_branch gcc_camera_xo_clk = {
  1310. .halt_reg = 0x17028,
  1311. .halt_check = BRANCH_HALT,
  1312. .clkr = {
  1313. .enable_reg = 0x17028,
  1314. .enable_mask = BIT(0),
  1315. .hw.init = &(struct clk_init_data){
  1316. .name = "gcc_camera_xo_clk",
  1317. .flags = CLK_IS_CRITICAL,
  1318. .ops = &clk_branch2_ops,
  1319. },
  1320. },
  1321. };
  1322. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1323. .halt_reg = 0x52020,
  1324. .halt_check = BRANCH_HALT,
  1325. .clkr = {
  1326. .enable_reg = 0x52020,
  1327. .enable_mask = BIT(0),
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "gcc_camss_cci_ahb_clk",
  1330. .parent_hws = (const struct clk_hw*[]){
  1331. &gcc_camss_ahb_clk_src.clkr.hw,
  1332. },
  1333. .num_parents = 1,
  1334. .flags = CLK_SET_RATE_PARENT,
  1335. .ops = &clk_branch2_ops,
  1336. },
  1337. },
  1338. };
  1339. static struct clk_branch gcc_camss_cci_clk = {
  1340. .halt_reg = 0x5201c,
  1341. .halt_check = BRANCH_HALT,
  1342. .clkr = {
  1343. .enable_reg = 0x5201c,
  1344. .enable_mask = BIT(0),
  1345. .hw.init = &(struct clk_init_data){
  1346. .name = "gcc_camss_cci_clk",
  1347. .parent_hws = (const struct clk_hw*[]){
  1348. &gcc_camss_cci_clk_src.clkr.hw,
  1349. },
  1350. .num_parents = 1,
  1351. .flags = CLK_SET_RATE_PARENT,
  1352. .ops = &clk_branch2_ops,
  1353. },
  1354. },
  1355. };
  1356. static struct clk_branch gcc_camss_cphy_csid0_clk = {
  1357. .halt_reg = 0x5504c,
  1358. .halt_check = BRANCH_HALT,
  1359. .clkr = {
  1360. .enable_reg = 0x5504c,
  1361. .enable_mask = BIT(0),
  1362. .hw.init = &(struct clk_init_data){
  1363. .name = "gcc_camss_cphy_csid0_clk",
  1364. .parent_hws = (const struct clk_hw*[]){
  1365. &gcc_camss_csiphy_clk_src.clkr.hw,
  1366. },
  1367. .num_parents = 1,
  1368. .flags = CLK_SET_RATE_PARENT,
  1369. .ops = &clk_branch2_ops,
  1370. },
  1371. },
  1372. };
  1373. static struct clk_branch gcc_camss_cphy_csid1_clk = {
  1374. .halt_reg = 0x55088,
  1375. .halt_check = BRANCH_HALT,
  1376. .clkr = {
  1377. .enable_reg = 0x55088,
  1378. .enable_mask = BIT(0),
  1379. .hw.init = &(struct clk_init_data){
  1380. .name = "gcc_camss_cphy_csid1_clk",
  1381. .parent_hws = (const struct clk_hw*[]){
  1382. &gcc_camss_csiphy_clk_src.clkr.hw,
  1383. },
  1384. .num_parents = 1,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch gcc_camss_cphy_csid2_clk = {
  1391. .halt_reg = 0x550c0,
  1392. .halt_check = BRANCH_HALT,
  1393. .clkr = {
  1394. .enable_reg = 0x550c0,
  1395. .enable_mask = BIT(0),
  1396. .hw.init = &(struct clk_init_data){
  1397. .name = "gcc_camss_cphy_csid2_clk",
  1398. .parent_hws = (const struct clk_hw*[]){
  1399. &gcc_camss_csiphy_clk_src.clkr.hw,
  1400. },
  1401. .num_parents = 1,
  1402. .flags = CLK_SET_RATE_PARENT,
  1403. .ops = &clk_branch2_ops,
  1404. },
  1405. },
  1406. };
  1407. static struct clk_branch gcc_camss_cphy_csid3_clk = {
  1408. .halt_reg = 0x550fc,
  1409. .halt_check = BRANCH_HALT,
  1410. .clkr = {
  1411. .enable_reg = 0x550fc,
  1412. .enable_mask = BIT(0),
  1413. .hw.init = &(struct clk_init_data){
  1414. .name = "gcc_camss_cphy_csid3_clk",
  1415. .parent_hws = (const struct clk_hw*[]){
  1416. &gcc_camss_csiphy_clk_src.clkr.hw,
  1417. },
  1418. .num_parents = 1,
  1419. .flags = CLK_SET_RATE_PARENT,
  1420. .ops = &clk_branch2_ops,
  1421. },
  1422. },
  1423. };
  1424. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  1425. .halt_reg = 0x560e8,
  1426. .halt_check = BRANCH_HALT,
  1427. .clkr = {
  1428. .enable_reg = 0x560e8,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "gcc_camss_cpp_ahb_clk",
  1432. .parent_hws = (const struct clk_hw*[]){
  1433. &gcc_camss_ahb_clk_src.clkr.hw,
  1434. },
  1435. .num_parents = 1,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. .ops = &clk_branch2_ops,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch gcc_camss_cpp_axi_clk = {
  1442. .halt_reg = 0x560f4,
  1443. .halt_check = BRANCH_HALT,
  1444. .clkr = {
  1445. .enable_reg = 0x560f4,
  1446. .enable_mask = BIT(0),
  1447. .hw.init = &(struct clk_init_data){
  1448. .name = "gcc_camss_cpp_axi_clk",
  1449. .ops = &clk_branch2_ops,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_branch gcc_camss_cpp_clk = {
  1454. .halt_reg = 0x560e0,
  1455. .halt_check = BRANCH_HALT,
  1456. .clkr = {
  1457. .enable_reg = 0x560e0,
  1458. .enable_mask = BIT(0),
  1459. .hw.init = &(struct clk_init_data){
  1460. .name = "gcc_camss_cpp_clk",
  1461. .parent_hws = (const struct clk_hw*[]){
  1462. &gcc_camss_cpp_clk_src.clkr.hw,
  1463. },
  1464. .num_parents = 1,
  1465. .flags = CLK_SET_RATE_PARENT,
  1466. .ops = &clk_branch2_ops,
  1467. },
  1468. },
  1469. };
  1470. static struct clk_branch gcc_camss_cpp_vbif_ahb_clk = {
  1471. .halt_reg = 0x560f0,
  1472. .halt_check = BRANCH_HALT,
  1473. .clkr = {
  1474. .enable_reg = 0x560f0,
  1475. .enable_mask = BIT(0),
  1476. .hw.init = &(struct clk_init_data){
  1477. .name = "gcc_camss_cpp_vbif_ahb_clk",
  1478. .parent_hws = (const struct clk_hw*[]){
  1479. &gcc_camss_ahb_clk_src.clkr.hw,
  1480. },
  1481. .num_parents = 1,
  1482. .flags = CLK_SET_RATE_PARENT,
  1483. .ops = &clk_branch2_ops,
  1484. },
  1485. },
  1486. };
  1487. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1488. .halt_reg = 0x55050,
  1489. .halt_check = BRANCH_HALT,
  1490. .clkr = {
  1491. .enable_reg = 0x55050,
  1492. .enable_mask = BIT(0),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "gcc_camss_csi0_ahb_clk",
  1495. .parent_hws = (const struct clk_hw*[]){
  1496. &gcc_camss_ahb_clk_src.clkr.hw,
  1497. },
  1498. .num_parents = 1,
  1499. .flags = CLK_SET_RATE_PARENT,
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch gcc_camss_csi0_clk = {
  1505. .halt_reg = 0x55048,
  1506. .halt_check = BRANCH_HALT,
  1507. .clkr = {
  1508. .enable_reg = 0x55048,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_camss_csi0_clk",
  1512. .parent_hws = (const struct clk_hw*[]){
  1513. &gcc_camss_csi0_clk_src.clkr.hw,
  1514. },
  1515. .num_parents = 1,
  1516. .flags = CLK_SET_RATE_PARENT,
  1517. .ops = &clk_branch2_ops,
  1518. },
  1519. },
  1520. };
  1521. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1522. .halt_reg = 0x5301c,
  1523. .halt_check = BRANCH_HALT,
  1524. .clkr = {
  1525. .enable_reg = 0x5301c,
  1526. .enable_mask = BIT(0),
  1527. .hw.init = &(struct clk_init_data){
  1528. .name = "gcc_camss_csi0phytimer_clk",
  1529. .parent_hws = (const struct clk_hw*[]){
  1530. &gcc_camss_csi0phytimer_clk_src.clkr.hw,
  1531. },
  1532. .num_parents = 1,
  1533. .flags = CLK_SET_RATE_PARENT,
  1534. .ops = &clk_branch2_ops,
  1535. },
  1536. },
  1537. };
  1538. static struct clk_branch gcc_camss_csi0pix_clk = {
  1539. .halt_reg = 0x55060,
  1540. .halt_check = BRANCH_HALT,
  1541. .clkr = {
  1542. .enable_reg = 0x55060,
  1543. .enable_mask = BIT(0),
  1544. .hw.init = &(struct clk_init_data){
  1545. .name = "gcc_camss_csi0pix_clk",
  1546. .parent_hws = (const struct clk_hw*[]){
  1547. &gcc_camss_csi0_clk_src.clkr.hw,
  1548. },
  1549. .num_parents = 1,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1556. .halt_reg = 0x55058,
  1557. .halt_check = BRANCH_HALT,
  1558. .clkr = {
  1559. .enable_reg = 0x55058,
  1560. .enable_mask = BIT(0),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "gcc_camss_csi0rdi_clk",
  1563. .parent_hws = (const struct clk_hw*[]){
  1564. &gcc_camss_csi0_clk_src.clkr.hw,
  1565. },
  1566. .num_parents = 1,
  1567. .flags = CLK_SET_RATE_PARENT,
  1568. .ops = &clk_branch2_ops,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1573. .halt_reg = 0x5508c,
  1574. .halt_check = BRANCH_HALT,
  1575. .clkr = {
  1576. .enable_reg = 0x5508c,
  1577. .enable_mask = BIT(0),
  1578. .hw.init = &(struct clk_init_data){
  1579. .name = "gcc_camss_csi1_ahb_clk",
  1580. .parent_hws = (const struct clk_hw*[]){
  1581. &gcc_camss_ahb_clk_src.clkr.hw,
  1582. },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch gcc_camss_csi1_clk = {
  1590. .halt_reg = 0x55084,
  1591. .halt_check = BRANCH_HALT,
  1592. .clkr = {
  1593. .enable_reg = 0x55084,
  1594. .enable_mask = BIT(0),
  1595. .hw.init = &(struct clk_init_data){
  1596. .name = "gcc_camss_csi1_clk",
  1597. .parent_hws = (const struct clk_hw*[]){
  1598. &gcc_camss_csi1_clk_src.clkr.hw,
  1599. },
  1600. .num_parents = 1,
  1601. .flags = CLK_SET_RATE_PARENT,
  1602. .ops = &clk_branch2_ops,
  1603. },
  1604. },
  1605. };
  1606. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  1607. .halt_reg = 0x5303c,
  1608. .halt_check = BRANCH_HALT,
  1609. .clkr = {
  1610. .enable_reg = 0x5303c,
  1611. .enable_mask = BIT(0),
  1612. .hw.init = &(struct clk_init_data){
  1613. .name = "gcc_camss_csi1phytimer_clk",
  1614. .parent_hws = (const struct clk_hw*[]){
  1615. &gcc_camss_csi1phytimer_clk_src.clkr.hw,
  1616. },
  1617. .num_parents = 1,
  1618. .flags = CLK_SET_RATE_PARENT,
  1619. .ops = &clk_branch2_ops,
  1620. },
  1621. },
  1622. };
  1623. static struct clk_branch gcc_camss_csi1pix_clk = {
  1624. .halt_reg = 0x5509c,
  1625. .halt_check = BRANCH_HALT,
  1626. .clkr = {
  1627. .enable_reg = 0x5509c,
  1628. .enable_mask = BIT(0),
  1629. .hw.init = &(struct clk_init_data){
  1630. .name = "gcc_camss_csi1pix_clk",
  1631. .parent_hws = (const struct clk_hw*[]){
  1632. &gcc_camss_csi1_clk_src.clkr.hw,
  1633. },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1641. .halt_reg = 0x55094,
  1642. .halt_check = BRANCH_HALT,
  1643. .clkr = {
  1644. .enable_reg = 0x55094,
  1645. .enable_mask = BIT(0),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "gcc_camss_csi1rdi_clk",
  1648. .parent_hws = (const struct clk_hw*[]){
  1649. &gcc_camss_csi1_clk_src.clkr.hw,
  1650. },
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_camss_csi2_ahb_clk = {
  1658. .halt_reg = 0x550c4,
  1659. .halt_check = BRANCH_HALT,
  1660. .clkr = {
  1661. .enable_reg = 0x550c4,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_camss_csi2_ahb_clk",
  1665. .parent_hws = (const struct clk_hw*[]){
  1666. &gcc_camss_ahb_clk_src.clkr.hw,
  1667. },
  1668. .num_parents = 1,
  1669. .flags = CLK_SET_RATE_PARENT,
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_camss_csi2_clk = {
  1675. .halt_reg = 0x550bc,
  1676. .halt_check = BRANCH_HALT,
  1677. .clkr = {
  1678. .enable_reg = 0x550bc,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_camss_csi2_clk",
  1682. .parent_hws = (const struct clk_hw*[]){
  1683. &gcc_camss_csi2_clk_src.clkr.hw,
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_camss_csi2phytimer_clk = {
  1692. .halt_reg = 0x5305c,
  1693. .halt_check = BRANCH_HALT,
  1694. .clkr = {
  1695. .enable_reg = 0x5305c,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_camss_csi2phytimer_clk",
  1699. .parent_hws = (const struct clk_hw*[]){
  1700. &gcc_camss_csi2phytimer_clk_src.clkr.hw,
  1701. },
  1702. .num_parents = 1,
  1703. .flags = CLK_SET_RATE_PARENT,
  1704. .ops = &clk_branch2_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch gcc_camss_csi2pix_clk = {
  1709. .halt_reg = 0x550d4,
  1710. .halt_check = BRANCH_HALT,
  1711. .clkr = {
  1712. .enable_reg = 0x550d4,
  1713. .enable_mask = BIT(0),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "gcc_camss_csi2pix_clk",
  1716. .parent_hws = (const struct clk_hw*[]){
  1717. &gcc_camss_csi2_clk_src.clkr.hw,
  1718. },
  1719. .num_parents = 1,
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_branch2_ops,
  1722. },
  1723. },
  1724. };
  1725. static struct clk_branch gcc_camss_csi2rdi_clk = {
  1726. .halt_reg = 0x550cc,
  1727. .halt_check = BRANCH_HALT,
  1728. .clkr = {
  1729. .enable_reg = 0x550cc,
  1730. .enable_mask = BIT(0),
  1731. .hw.init = &(struct clk_init_data){
  1732. .name = "gcc_camss_csi2rdi_clk",
  1733. .parent_hws = (const struct clk_hw*[]){
  1734. &gcc_camss_csi2_clk_src.clkr.hw,
  1735. },
  1736. .num_parents = 1,
  1737. .flags = CLK_SET_RATE_PARENT,
  1738. .ops = &clk_branch2_ops,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch gcc_camss_csi3_ahb_clk = {
  1743. .halt_reg = 0x55100,
  1744. .halt_check = BRANCH_HALT,
  1745. .clkr = {
  1746. .enable_reg = 0x55100,
  1747. .enable_mask = BIT(0),
  1748. .hw.init = &(struct clk_init_data){
  1749. .name = "gcc_camss_csi3_ahb_clk",
  1750. .parent_hws = (const struct clk_hw*[]){
  1751. &gcc_camss_ahb_clk_src.clkr.hw,
  1752. },
  1753. .num_parents = 1,
  1754. .flags = CLK_SET_RATE_PARENT,
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch gcc_camss_csi3_clk = {
  1760. .halt_reg = 0x550f8,
  1761. .halt_check = BRANCH_HALT,
  1762. .clkr = {
  1763. .enable_reg = 0x550f8,
  1764. .enable_mask = BIT(0),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "gcc_camss_csi3_clk",
  1767. .parent_hws = (const struct clk_hw*[]){
  1768. &gcc_camss_csi3_clk_src.clkr.hw,
  1769. },
  1770. .num_parents = 1,
  1771. .flags = CLK_SET_RATE_PARENT,
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch gcc_camss_csi3pix_clk = {
  1777. .halt_reg = 0x55110,
  1778. .halt_check = BRANCH_HALT,
  1779. .clkr = {
  1780. .enable_reg = 0x55110,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "gcc_camss_csi3pix_clk",
  1784. .parent_hws = (const struct clk_hw*[]){
  1785. &gcc_camss_csi3_clk_src.clkr.hw,
  1786. },
  1787. .num_parents = 1,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch gcc_camss_csi3rdi_clk = {
  1794. .halt_reg = 0x55108,
  1795. .halt_check = BRANCH_HALT,
  1796. .clkr = {
  1797. .enable_reg = 0x55108,
  1798. .enable_mask = BIT(0),
  1799. .hw.init = &(struct clk_init_data){
  1800. .name = "gcc_camss_csi3rdi_clk",
  1801. .parent_hws = (const struct clk_hw*[]){
  1802. &gcc_camss_csi3_clk_src.clkr.hw,
  1803. },
  1804. .num_parents = 1,
  1805. .flags = CLK_SET_RATE_PARENT,
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1811. .halt_reg = 0x54074,
  1812. .halt_check = BRANCH_HALT,
  1813. .clkr = {
  1814. .enable_reg = 0x54074,
  1815. .enable_mask = BIT(0),
  1816. .hw.init = &(struct clk_init_data){
  1817. .name = "gcc_camss_csi_vfe0_clk",
  1818. .parent_hws = (const struct clk_hw*[]){
  1819. &gcc_camss_vfe0_clk_src.clkr.hw,
  1820. },
  1821. .num_parents = 1,
  1822. .flags = CLK_SET_RATE_PARENT,
  1823. .ops = &clk_branch2_ops,
  1824. },
  1825. },
  1826. };
  1827. static struct clk_branch gcc_camss_csi_vfe1_clk = {
  1828. .halt_reg = 0x54080,
  1829. .halt_check = BRANCH_HALT,
  1830. .clkr = {
  1831. .enable_reg = 0x54080,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "gcc_camss_csi_vfe1_clk",
  1835. .parent_hws = (const struct clk_hw*[]){
  1836. &gcc_camss_vfe1_clk_src.clkr.hw,
  1837. },
  1838. .num_parents = 1,
  1839. .flags = CLK_SET_RATE_PARENT,
  1840. .ops = &clk_branch2_ops,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch gcc_camss_csiphy0_clk = {
  1845. .halt_reg = 0x55018,
  1846. .halt_check = BRANCH_HALT,
  1847. .clkr = {
  1848. .enable_reg = 0x55018,
  1849. .enable_mask = BIT(0),
  1850. .hw.init = &(struct clk_init_data){
  1851. .name = "gcc_camss_csiphy0_clk",
  1852. .parent_hws = (const struct clk_hw*[]){
  1853. &gcc_camss_csiphy_clk_src.clkr.hw,
  1854. },
  1855. .num_parents = 1,
  1856. .flags = CLK_SET_RATE_PARENT,
  1857. .ops = &clk_branch2_ops,
  1858. },
  1859. },
  1860. };
  1861. static struct clk_branch gcc_camss_csiphy1_clk = {
  1862. .halt_reg = 0x5501c,
  1863. .halt_check = BRANCH_HALT,
  1864. .clkr = {
  1865. .enable_reg = 0x5501c,
  1866. .enable_mask = BIT(0),
  1867. .hw.init = &(struct clk_init_data){
  1868. .name = "gcc_camss_csiphy1_clk",
  1869. .parent_hws = (const struct clk_hw*[]){
  1870. &gcc_camss_csiphy_clk_src.clkr.hw,
  1871. },
  1872. .num_parents = 1,
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch gcc_camss_csiphy2_clk = {
  1879. .halt_reg = 0x55020,
  1880. .halt_check = BRANCH_HALT,
  1881. .clkr = {
  1882. .enable_reg = 0x55020,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "gcc_camss_csiphy2_clk",
  1886. .parent_hws = (const struct clk_hw*[]){
  1887. &gcc_camss_csiphy_clk_src.clkr.hw,
  1888. },
  1889. .num_parents = 1,
  1890. .flags = CLK_SET_RATE_PARENT,
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch gcc_camss_gp0_clk = {
  1896. .halt_reg = 0x50018,
  1897. .halt_check = BRANCH_HALT,
  1898. .clkr = {
  1899. .enable_reg = 0x50018,
  1900. .enable_mask = BIT(0),
  1901. .hw.init = &(struct clk_init_data){
  1902. .name = "gcc_camss_gp0_clk",
  1903. .parent_hws = (const struct clk_hw*[]){
  1904. &gcc_camss_gp0_clk_src.clkr.hw,
  1905. },
  1906. .num_parents = 1,
  1907. .flags = CLK_SET_RATE_PARENT,
  1908. .ops = &clk_branch2_ops,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gcc_camss_gp1_clk = {
  1913. .halt_reg = 0x50034,
  1914. .halt_check = BRANCH_HALT,
  1915. .clkr = {
  1916. .enable_reg = 0x50034,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "gcc_camss_gp1_clk",
  1920. .parent_hws = (const struct clk_hw*[]){
  1921. &gcc_camss_gp1_clk_src.clkr.hw,
  1922. },
  1923. .num_parents = 1,
  1924. .flags = CLK_SET_RATE_PARENT,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1930. .halt_reg = 0x540a4,
  1931. .halt_check = BRANCH_HALT,
  1932. .clkr = {
  1933. .enable_reg = 0x540a4,
  1934. .enable_mask = BIT(0),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gcc_camss_ispif_ahb_clk",
  1937. .parent_hws = (const struct clk_hw*[]){
  1938. &gcc_camss_ahb_clk_src.clkr.hw,
  1939. },
  1940. .num_parents = 1,
  1941. .flags = CLK_SET_RATE_PARENT,
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1947. .halt_reg = 0x52048,
  1948. .halt_check = BRANCH_HALT,
  1949. .clkr = {
  1950. .enable_reg = 0x52048,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_camss_jpeg_ahb_clk",
  1954. .parent_hws = (const struct clk_hw*[]){
  1955. &gcc_camss_ahb_clk_src.clkr.hw,
  1956. },
  1957. .num_parents = 1,
  1958. .flags = CLK_SET_RATE_PARENT,
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1964. .halt_reg = 0x5204c,
  1965. .halt_check = BRANCH_HALT,
  1966. .clkr = {
  1967. .enable_reg = 0x5204c,
  1968. .enable_mask = BIT(0),
  1969. .hw.init = &(struct clk_init_data){
  1970. .name = "gcc_camss_jpeg_axi_clk",
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch gcc_camss_jpeg_clk = {
  1976. .halt_reg = 0x52040,
  1977. .halt_check = BRANCH_HALT,
  1978. .clkr = {
  1979. .enable_reg = 0x52040,
  1980. .enable_mask = BIT(0),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "gcc_camss_jpeg_clk",
  1983. .parent_hws = (const struct clk_hw*[]){
  1984. &gcc_camss_jpeg_clk_src.clkr.hw,
  1985. },
  1986. .num_parents = 1,
  1987. .flags = CLK_SET_RATE_PARENT,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_camss_mclk0_clk = {
  1993. .halt_reg = 0x51018,
  1994. .halt_check = BRANCH_HALT,
  1995. .clkr = {
  1996. .enable_reg = 0x51018,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_camss_mclk0_clk",
  2000. .parent_hws = (const struct clk_hw*[]){
  2001. &gcc_camss_mclk0_clk_src.clkr.hw,
  2002. },
  2003. .num_parents = 1,
  2004. .flags = CLK_SET_RATE_PARENT,
  2005. .ops = &clk_branch2_ops,
  2006. },
  2007. },
  2008. };
  2009. static struct clk_branch gcc_camss_mclk1_clk = {
  2010. .halt_reg = 0x51034,
  2011. .halt_check = BRANCH_HALT,
  2012. .clkr = {
  2013. .enable_reg = 0x51034,
  2014. .enable_mask = BIT(0),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_camss_mclk1_clk",
  2017. .parent_hws = (const struct clk_hw*[]){
  2018. &gcc_camss_mclk1_clk_src.clkr.hw,
  2019. },
  2020. .num_parents = 1,
  2021. .flags = CLK_SET_RATE_PARENT,
  2022. .ops = &clk_branch2_ops,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gcc_camss_mclk2_clk = {
  2027. .halt_reg = 0x51050,
  2028. .halt_check = BRANCH_HALT,
  2029. .clkr = {
  2030. .enable_reg = 0x51050,
  2031. .enable_mask = BIT(0),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_camss_mclk2_clk",
  2034. .parent_hws = (const struct clk_hw*[]){
  2035. &gcc_camss_mclk2_clk_src.clkr.hw,
  2036. },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_camss_mclk3_clk = {
  2044. .halt_reg = 0x5106c,
  2045. .halt_check = BRANCH_HALT,
  2046. .clkr = {
  2047. .enable_reg = 0x5106c,
  2048. .enable_mask = BIT(0),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "gcc_camss_mclk3_clk",
  2051. .parent_hws = (const struct clk_hw*[]){
  2052. &gcc_camss_mclk3_clk_src.clkr.hw,
  2053. },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_camss_micro_ahb_clk = {
  2061. .halt_reg = 0x560b0,
  2062. .halt_check = BRANCH_HALT,
  2063. .clkr = {
  2064. .enable_reg = 0x560b0,
  2065. .enable_mask = BIT(0),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_camss_micro_ahb_clk",
  2068. .parent_hws = (const struct clk_hw*[]){
  2069. &gcc_camss_ahb_clk_src.clkr.hw,
  2070. },
  2071. .num_parents = 1,
  2072. .flags = CLK_SET_RATE_PARENT,
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch gcc_camss_throttle_nrt_axi_clk = {
  2078. .halt_reg = 0x560a4,
  2079. .halt_check = BRANCH_HALT_VOTED,
  2080. .clkr = {
  2081. .enable_reg = 0x79004,
  2082. .enable_mask = BIT(27),
  2083. .hw.init = &(struct clk_init_data){
  2084. .name = "gcc_camss_throttle_nrt_axi_clk",
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_camss_throttle_rt_axi_clk = {
  2090. .halt_reg = 0x560a8,
  2091. .halt_check = BRANCH_HALT_VOTED,
  2092. .clkr = {
  2093. .enable_reg = 0x79004,
  2094. .enable_mask = BIT(26),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_camss_throttle_rt_axi_clk",
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch gcc_camss_top_ahb_clk = {
  2102. .halt_reg = 0x560a0,
  2103. .halt_check = BRANCH_HALT,
  2104. .clkr = {
  2105. .enable_reg = 0x560a0,
  2106. .enable_mask = BIT(0),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "gcc_camss_top_ahb_clk",
  2109. .parent_hws = (const struct clk_hw*[]){
  2110. &gcc_camss_ahb_clk_src.clkr.hw,
  2111. },
  2112. .num_parents = 1,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. .ops = &clk_branch2_ops,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch gcc_camss_vfe0_ahb_clk = {
  2119. .halt_reg = 0x54034,
  2120. .halt_check = BRANCH_HALT,
  2121. .clkr = {
  2122. .enable_reg = 0x54034,
  2123. .enable_mask = BIT(0),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "gcc_camss_vfe0_ahb_clk",
  2126. .parent_hws = (const struct clk_hw*[]){
  2127. &gcc_camss_ahb_clk_src.clkr.hw,
  2128. },
  2129. .num_parents = 1,
  2130. .flags = CLK_SET_RATE_PARENT,
  2131. .ops = &clk_branch2_ops,
  2132. },
  2133. },
  2134. };
  2135. static struct clk_branch gcc_camss_vfe0_clk = {
  2136. .halt_reg = 0x54028,
  2137. .halt_check = BRANCH_HALT,
  2138. .clkr = {
  2139. .enable_reg = 0x54028,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "gcc_camss_vfe0_clk",
  2143. .parent_hws = (const struct clk_hw*[]){
  2144. &gcc_camss_vfe0_clk_src.clkr.hw,
  2145. },
  2146. .num_parents = 1,
  2147. .flags = CLK_SET_RATE_PARENT,
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch gcc_camss_vfe0_stream_clk = {
  2153. .halt_reg = 0x54030,
  2154. .halt_check = BRANCH_HALT,
  2155. .clkr = {
  2156. .enable_reg = 0x54030,
  2157. .enable_mask = BIT(0),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "gcc_camss_vfe0_stream_clk",
  2160. .parent_hws = (const struct clk_hw*[]){
  2161. &gcc_camss_vfe0_clk_src.clkr.hw,
  2162. },
  2163. .num_parents = 1,
  2164. .flags = CLK_SET_RATE_PARENT,
  2165. .ops = &clk_branch2_ops,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch gcc_camss_vfe1_ahb_clk = {
  2170. .halt_reg = 0x5406c,
  2171. .halt_check = BRANCH_HALT,
  2172. .clkr = {
  2173. .enable_reg = 0x5406c,
  2174. .enable_mask = BIT(0),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "gcc_camss_vfe1_ahb_clk",
  2177. .parent_hws = (const struct clk_hw*[]){
  2178. &gcc_camss_ahb_clk_src.clkr.hw,
  2179. },
  2180. .num_parents = 1,
  2181. .flags = CLK_SET_RATE_PARENT,
  2182. .ops = &clk_branch2_ops,
  2183. },
  2184. },
  2185. };
  2186. static struct clk_branch gcc_camss_vfe1_clk = {
  2187. .halt_reg = 0x54060,
  2188. .halt_check = BRANCH_HALT,
  2189. .clkr = {
  2190. .enable_reg = 0x54060,
  2191. .enable_mask = BIT(0),
  2192. .hw.init = &(struct clk_init_data){
  2193. .name = "gcc_camss_vfe1_clk",
  2194. .parent_hws = (const struct clk_hw*[]){
  2195. &gcc_camss_vfe1_clk_src.clkr.hw,
  2196. },
  2197. .num_parents = 1,
  2198. .flags = CLK_SET_RATE_PARENT,
  2199. .ops = &clk_branch2_ops,
  2200. },
  2201. },
  2202. };
  2203. static struct clk_branch gcc_camss_vfe1_stream_clk = {
  2204. .halt_reg = 0x54068,
  2205. .halt_check = BRANCH_HALT,
  2206. .clkr = {
  2207. .enable_reg = 0x54068,
  2208. .enable_mask = BIT(0),
  2209. .hw.init = &(struct clk_init_data){
  2210. .name = "gcc_camss_vfe1_stream_clk",
  2211. .parent_hws = (const struct clk_hw*[]){
  2212. &gcc_camss_vfe1_clk_src.clkr.hw,
  2213. },
  2214. .num_parents = 1,
  2215. .flags = CLK_SET_RATE_PARENT,
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_camss_vfe_tsctr_clk = {
  2221. .halt_reg = 0x5409c,
  2222. .halt_check = BRANCH_HALT,
  2223. .clkr = {
  2224. .enable_reg = 0x5409c,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "gcc_camss_vfe_tsctr_clk",
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_camss_vfe_vbif_ahb_clk = {
  2233. .halt_reg = 0x5408c,
  2234. .halt_check = BRANCH_HALT,
  2235. .clkr = {
  2236. .enable_reg = 0x5408c,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_camss_vfe_vbif_ahb_clk",
  2240. .parent_hws = (const struct clk_hw*[]){
  2241. &gcc_camss_ahb_clk_src.clkr.hw,
  2242. },
  2243. .num_parents = 1,
  2244. .flags = CLK_SET_RATE_PARENT,
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_camss_vfe_vbif_axi_clk = {
  2250. .halt_reg = 0x54090,
  2251. .halt_check = BRANCH_HALT,
  2252. .clkr = {
  2253. .enable_reg = 0x54090,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "gcc_camss_vfe_vbif_axi_clk",
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_ce1_ahb_clk = {
  2262. .halt_reg = 0x2700c,
  2263. .halt_check = BRANCH_HALT_VOTED,
  2264. .hwcg_reg = 0x2700c,
  2265. .hwcg_bit = 1,
  2266. .clkr = {
  2267. .enable_reg = 0x79004,
  2268. .enable_mask = BIT(3),
  2269. .hw.init = &(struct clk_init_data){
  2270. .name = "gcc_ce1_ahb_clk",
  2271. .ops = &clk_branch2_ops,
  2272. },
  2273. },
  2274. };
  2275. static struct clk_branch gcc_ce1_axi_clk = {
  2276. .halt_reg = 0x27008,
  2277. .halt_check = BRANCH_HALT_VOTED,
  2278. .clkr = {
  2279. .enable_reg = 0x79004,
  2280. .enable_mask = BIT(4),
  2281. .hw.init = &(struct clk_init_data){
  2282. .name = "gcc_ce1_axi_clk",
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_ce1_clk = {
  2288. .halt_reg = 0x27004,
  2289. .halt_check = BRANCH_HALT_VOTED,
  2290. .clkr = {
  2291. .enable_reg = 0x79004,
  2292. .enable_mask = BIT(5),
  2293. .hw.init = &(struct clk_init_data){
  2294. .name = "gcc_ce1_clk",
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  2300. .halt_reg = 0x1a084,
  2301. .halt_check = BRANCH_HALT,
  2302. .clkr = {
  2303. .enable_reg = 0x1a084,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  2307. .parent_hws = (const struct clk_hw*[]){
  2308. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2309. },
  2310. .num_parents = 1,
  2311. .flags = CLK_SET_RATE_PARENT,
  2312. .ops = &clk_branch2_ops,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch gcc_cpuss_gnoc_clk = {
  2317. .halt_reg = 0x2b004,
  2318. .halt_check = BRANCH_HALT_VOTED,
  2319. .hwcg_reg = 0x2b004,
  2320. .hwcg_bit = 1,
  2321. .clkr = {
  2322. .enable_reg = 0x79004,
  2323. .enable_mask = BIT(22),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_cpuss_gnoc_clk",
  2326. .flags = CLK_IS_CRITICAL,
  2327. .ops = &clk_branch2_ops,
  2328. },
  2329. },
  2330. };
  2331. static struct clk_branch gcc_disp_ahb_clk = {
  2332. .halt_reg = 0x1700c,
  2333. .halt_check = BRANCH_HALT,
  2334. .hwcg_reg = 0x1700c,
  2335. .hwcg_bit = 1,
  2336. .clkr = {
  2337. .enable_reg = 0x1700c,
  2338. .enable_mask = BIT(0),
  2339. .hw.init = &(struct clk_init_data){
  2340. .name = "gcc_disp_ahb_clk",
  2341. .flags = CLK_IS_CRITICAL,
  2342. .ops = &clk_branch2_ops,
  2343. },
  2344. },
  2345. };
  2346. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  2347. .halt_check = BRANCH_HALT_DELAY,
  2348. .clkr = {
  2349. .enable_reg = 0x79004,
  2350. .enable_mask = BIT(20),
  2351. .hw.init = &(struct clk_init_data){
  2352. .name = "gcc_disp_gpll0_div_clk_src",
  2353. .parent_hws = (const struct clk_hw*[]){
  2354. &gpll0_out_early.clkr.hw,
  2355. },
  2356. .num_parents = 1,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_disp_hf_axi_clk = {
  2362. .halt_reg = 0x17020,
  2363. .halt_check = BRANCH_HALT,
  2364. .clkr = {
  2365. .enable_reg = 0x17020,
  2366. .enable_mask = BIT(0),
  2367. .hw.init = &(struct clk_init_data){
  2368. .name = "gcc_disp_hf_axi_clk",
  2369. .ops = &clk_branch2_ops,
  2370. },
  2371. },
  2372. };
  2373. static struct clk_branch gcc_disp_throttle_core_clk = {
  2374. .halt_reg = 0x17064,
  2375. .halt_check = BRANCH_HALT_VOTED,
  2376. .clkr = {
  2377. .enable_reg = 0x7900c,
  2378. .enable_mask = BIT(5),
  2379. .hw.init = &(struct clk_init_data){
  2380. .name = "gcc_disp_throttle_core_clk",
  2381. .ops = &clk_branch2_ops,
  2382. },
  2383. },
  2384. };
  2385. static struct clk_branch gcc_disp_xo_clk = {
  2386. .halt_reg = 0x1702c,
  2387. .halt_check = BRANCH_HALT,
  2388. .clkr = {
  2389. .enable_reg = 0x1702c,
  2390. .enable_mask = BIT(0),
  2391. .hw.init = &(struct clk_init_data){
  2392. .name = "gcc_disp_xo_clk",
  2393. .flags = CLK_IS_CRITICAL,
  2394. .ops = &clk_branch2_ops,
  2395. },
  2396. },
  2397. };
  2398. static struct clk_branch gcc_gp1_clk = {
  2399. .halt_reg = 0x4d000,
  2400. .halt_check = BRANCH_HALT,
  2401. .clkr = {
  2402. .enable_reg = 0x4d000,
  2403. .enable_mask = BIT(0),
  2404. .hw.init = &(struct clk_init_data){
  2405. .name = "gcc_gp1_clk",
  2406. .parent_hws = (const struct clk_hw*[]){
  2407. &gcc_gp1_clk_src.clkr.hw,
  2408. },
  2409. .num_parents = 1,
  2410. .flags = CLK_SET_RATE_PARENT,
  2411. .ops = &clk_branch2_ops,
  2412. },
  2413. },
  2414. };
  2415. static struct clk_branch gcc_gp2_clk = {
  2416. .halt_reg = 0x4e000,
  2417. .halt_check = BRANCH_HALT,
  2418. .clkr = {
  2419. .enable_reg = 0x4e000,
  2420. .enable_mask = BIT(0),
  2421. .hw.init = &(struct clk_init_data){
  2422. .name = "gcc_gp2_clk",
  2423. .parent_hws = (const struct clk_hw*[]){
  2424. &gcc_gp2_clk_src.clkr.hw,
  2425. },
  2426. .num_parents = 1,
  2427. .flags = CLK_SET_RATE_PARENT,
  2428. .ops = &clk_branch2_ops,
  2429. },
  2430. },
  2431. };
  2432. static struct clk_branch gcc_gp3_clk = {
  2433. .halt_reg = 0x4f000,
  2434. .halt_check = BRANCH_HALT,
  2435. .clkr = {
  2436. .enable_reg = 0x4f000,
  2437. .enable_mask = BIT(0),
  2438. .hw.init = &(struct clk_init_data){
  2439. .name = "gcc_gp3_clk",
  2440. .parent_hws = (const struct clk_hw*[]){
  2441. &gcc_gp3_clk_src.clkr.hw,
  2442. },
  2443. .num_parents = 1,
  2444. .flags = CLK_SET_RATE_PARENT,
  2445. .ops = &clk_branch2_ops,
  2446. },
  2447. },
  2448. };
  2449. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  2450. .halt_reg = 0x36004,
  2451. .halt_check = BRANCH_HALT,
  2452. .hwcg_reg = 0x36004,
  2453. .hwcg_bit = 1,
  2454. .clkr = {
  2455. .enable_reg = 0x36004,
  2456. .enable_mask = BIT(0),
  2457. .hw.init = &(struct clk_init_data){
  2458. .name = "gcc_gpu_cfg_ahb_clk",
  2459. .flags = CLK_IS_CRITICAL,
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  2465. .halt_check = BRANCH_HALT_DELAY,
  2466. .clkr = {
  2467. .enable_reg = 0x79004,
  2468. .enable_mask = BIT(15),
  2469. .hw.init = &(struct clk_init_data){
  2470. .name = "gcc_gpu_gpll0_clk_src",
  2471. .parent_hws = (const struct clk_hw*[]){
  2472. &gpll0_out_early.clkr.hw,
  2473. },
  2474. .num_parents = 1,
  2475. .ops = &clk_branch2_ops,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  2480. .halt_check = BRANCH_HALT_DELAY,
  2481. .clkr = {
  2482. .enable_reg = 0x79004,
  2483. .enable_mask = BIT(16),
  2484. .hw.init = &(struct clk_init_data){
  2485. .name = "gcc_gpu_gpll0_div_clk_src",
  2486. .parent_hws = (const struct clk_hw*[]){
  2487. &gpll0_out_aux2.hw,
  2488. },
  2489. .num_parents = 1,
  2490. .ops = &clk_branch2_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  2495. .halt_reg = 0x3600c,
  2496. .halt_check = BRANCH_VOTED,
  2497. .clkr = {
  2498. .enable_reg = 0x3600c,
  2499. .enable_mask = BIT(0),
  2500. .hw.init = &(struct clk_init_data){
  2501. .name = "gcc_gpu_memnoc_gfx_clk",
  2502. .ops = &clk_branch2_ops,
  2503. },
  2504. },
  2505. };
  2506. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  2507. .halt_reg = 0x36018,
  2508. .halt_check = BRANCH_HALT,
  2509. .clkr = {
  2510. .enable_reg = 0x36018,
  2511. .enable_mask = BIT(0),
  2512. .hw.init = &(struct clk_init_data){
  2513. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  2514. .ops = &clk_branch2_ops,
  2515. },
  2516. },
  2517. };
  2518. static struct clk_branch gcc_gpu_throttle_core_clk = {
  2519. .halt_reg = 0x36048,
  2520. .halt_check = BRANCH_HALT_VOTED,
  2521. .clkr = {
  2522. .enable_reg = 0x79004,
  2523. .enable_mask = BIT(31),
  2524. .hw.init = &(struct clk_init_data){
  2525. .name = "gcc_gpu_throttle_core_clk",
  2526. .ops = &clk_branch2_ops,
  2527. },
  2528. },
  2529. };
  2530. static struct clk_branch gcc_gpu_throttle_xo_clk = {
  2531. .halt_reg = 0x36044,
  2532. .halt_check = BRANCH_HALT,
  2533. .clkr = {
  2534. .enable_reg = 0x36044,
  2535. .enable_mask = BIT(0),
  2536. .hw.init = &(struct clk_init_data){
  2537. .name = "gcc_gpu_throttle_xo_clk",
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_branch gcc_mss_vs_clk = {
  2543. .halt_reg = 0x42048,
  2544. .halt_check = BRANCH_HALT,
  2545. .clkr = {
  2546. .enable_reg = 0x42048,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "gcc_mss_vs_clk",
  2550. .parent_hws = (const struct clk_hw*[]){
  2551. &gcc_vsensor_clk_src.clkr.hw,
  2552. },
  2553. .num_parents = 1,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. .ops = &clk_branch2_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_branch gcc_pdm2_clk = {
  2560. .halt_reg = 0x2000c,
  2561. .halt_check = BRANCH_HALT,
  2562. .clkr = {
  2563. .enable_reg = 0x2000c,
  2564. .enable_mask = BIT(0),
  2565. .hw.init = &(struct clk_init_data){
  2566. .name = "gcc_pdm2_clk",
  2567. .parent_hws = (const struct clk_hw*[]){
  2568. &gcc_pdm2_clk_src.clkr.hw,
  2569. },
  2570. .num_parents = 1,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_pdm_ahb_clk = {
  2577. .halt_reg = 0x20004,
  2578. .halt_check = BRANCH_HALT,
  2579. .hwcg_reg = 0x20004,
  2580. .hwcg_bit = 1,
  2581. .clkr = {
  2582. .enable_reg = 0x20004,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "gcc_pdm_ahb_clk",
  2586. .ops = &clk_branch2_ops,
  2587. },
  2588. },
  2589. };
  2590. static struct clk_branch gcc_pdm_xo4_clk = {
  2591. .halt_reg = 0x20008,
  2592. .halt_check = BRANCH_HALT,
  2593. .clkr = {
  2594. .enable_reg = 0x20008,
  2595. .enable_mask = BIT(0),
  2596. .hw.init = &(struct clk_init_data){
  2597. .name = "gcc_pdm_xo4_clk",
  2598. .ops = &clk_branch2_ops,
  2599. },
  2600. },
  2601. };
  2602. static struct clk_branch gcc_prng_ahb_clk = {
  2603. .halt_reg = 0x21004,
  2604. .halt_check = BRANCH_HALT_VOTED,
  2605. .hwcg_reg = 0x21004,
  2606. .hwcg_bit = 1,
  2607. .clkr = {
  2608. .enable_reg = 0x79004,
  2609. .enable_mask = BIT(13),
  2610. .hw.init = &(struct clk_init_data){
  2611. .name = "gcc_prng_ahb_clk",
  2612. .ops = &clk_branch2_ops,
  2613. },
  2614. },
  2615. };
  2616. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  2617. .halt_reg = 0x17014,
  2618. .halt_check = BRANCH_HALT,
  2619. .hwcg_reg = 0x17014,
  2620. .hwcg_bit = 1,
  2621. .clkr = {
  2622. .enable_reg = 0x7900c,
  2623. .enable_mask = BIT(0),
  2624. .hw.init = &(struct clk_init_data){
  2625. .name = "gcc_qmip_camera_nrt_ahb_clk",
  2626. .ops = &clk_branch2_ops,
  2627. },
  2628. },
  2629. };
  2630. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  2631. .halt_reg = 0x17060,
  2632. .halt_check = BRANCH_HALT_VOTED,
  2633. .hwcg_reg = 0x17060,
  2634. .hwcg_bit = 1,
  2635. .clkr = {
  2636. .enable_reg = 0x7900c,
  2637. .enable_mask = BIT(2),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "gcc_qmip_camera_rt_ahb_clk",
  2640. .ops = &clk_branch2_ops,
  2641. },
  2642. },
  2643. };
  2644. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  2645. .halt_reg = 0x17018,
  2646. .halt_check = BRANCH_HALT,
  2647. .hwcg_reg = 0x17018,
  2648. .hwcg_bit = 1,
  2649. .clkr = {
  2650. .enable_reg = 0x7900c,
  2651. .enable_mask = BIT(1),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "gcc_qmip_disp_ahb_clk",
  2654. .ops = &clk_branch2_ops,
  2655. },
  2656. },
  2657. };
  2658. static struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
  2659. .halt_reg = 0x36040,
  2660. .halt_check = BRANCH_HALT_VOTED,
  2661. .hwcg_reg = 0x36040,
  2662. .hwcg_bit = 1,
  2663. .clkr = {
  2664. .enable_reg = 0x7900c,
  2665. .enable_mask = BIT(4),
  2666. .hw.init = &(struct clk_init_data){
  2667. .name = "gcc_qmip_gpu_cfg_ahb_clk",
  2668. .ops = &clk_branch2_ops,
  2669. },
  2670. },
  2671. };
  2672. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2673. .halt_reg = 0x17010,
  2674. .halt_check = BRANCH_HALT,
  2675. .hwcg_reg = 0x17010,
  2676. .hwcg_bit = 1,
  2677. .clkr = {
  2678. .enable_reg = 0x79004,
  2679. .enable_mask = BIT(25),
  2680. .hw.init = &(struct clk_init_data){
  2681. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2682. .ops = &clk_branch2_ops,
  2683. },
  2684. },
  2685. };
  2686. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  2687. .halt_reg = 0x1f014,
  2688. .halt_check = BRANCH_HALT_VOTED,
  2689. .clkr = {
  2690. .enable_reg = 0x7900c,
  2691. .enable_mask = BIT(9),
  2692. .hw.init = &(struct clk_init_data){
  2693. .name = "gcc_qupv3_wrap0_core_2x_clk",
  2694. .ops = &clk_branch2_ops,
  2695. },
  2696. },
  2697. };
  2698. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  2699. .halt_reg = 0x1f00c,
  2700. .halt_check = BRANCH_HALT_VOTED,
  2701. .clkr = {
  2702. .enable_reg = 0x7900c,
  2703. .enable_mask = BIT(8),
  2704. .hw.init = &(struct clk_init_data){
  2705. .name = "gcc_qupv3_wrap0_core_clk",
  2706. .ops = &clk_branch2_ops,
  2707. },
  2708. },
  2709. };
  2710. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  2711. .halt_reg = 0x1f144,
  2712. .halt_check = BRANCH_HALT_VOTED,
  2713. .clkr = {
  2714. .enable_reg = 0x7900c,
  2715. .enable_mask = BIT(10),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "gcc_qupv3_wrap0_s0_clk",
  2718. .parent_hws = (const struct clk_hw*[]){
  2719. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  2720. },
  2721. .num_parents = 1,
  2722. .flags = CLK_SET_RATE_PARENT,
  2723. .ops = &clk_branch2_ops,
  2724. },
  2725. },
  2726. };
  2727. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2728. .halt_reg = 0x1f274,
  2729. .halt_check = BRANCH_HALT_VOTED,
  2730. .clkr = {
  2731. .enable_reg = 0x7900c,
  2732. .enable_mask = BIT(11),
  2733. .hw.init = &(struct clk_init_data){
  2734. .name = "gcc_qupv3_wrap0_s1_clk",
  2735. .parent_hws = (const struct clk_hw*[]){
  2736. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2737. },
  2738. .num_parents = 1,
  2739. .flags = CLK_SET_RATE_PARENT,
  2740. .ops = &clk_branch2_ops,
  2741. },
  2742. },
  2743. };
  2744. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2745. .halt_reg = 0x1f3a4,
  2746. .halt_check = BRANCH_HALT_VOTED,
  2747. .clkr = {
  2748. .enable_reg = 0x7900c,
  2749. .enable_mask = BIT(12),
  2750. .hw.init = &(struct clk_init_data){
  2751. .name = "gcc_qupv3_wrap0_s2_clk",
  2752. .parent_hws = (const struct clk_hw*[]){
  2753. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2754. },
  2755. .num_parents = 1,
  2756. .flags = CLK_SET_RATE_PARENT,
  2757. .ops = &clk_branch2_ops,
  2758. },
  2759. },
  2760. };
  2761. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2762. .halt_reg = 0x1f4d4,
  2763. .halt_check = BRANCH_HALT_VOTED,
  2764. .clkr = {
  2765. .enable_reg = 0x7900c,
  2766. .enable_mask = BIT(13),
  2767. .hw.init = &(struct clk_init_data){
  2768. .name = "gcc_qupv3_wrap0_s3_clk",
  2769. .parent_hws = (const struct clk_hw*[]){
  2770. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2771. },
  2772. .num_parents = 1,
  2773. .flags = CLK_SET_RATE_PARENT,
  2774. .ops = &clk_branch2_ops,
  2775. },
  2776. },
  2777. };
  2778. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2779. .halt_reg = 0x1f604,
  2780. .halt_check = BRANCH_HALT_VOTED,
  2781. .clkr = {
  2782. .enable_reg = 0x7900c,
  2783. .enable_mask = BIT(14),
  2784. .hw.init = &(struct clk_init_data){
  2785. .name = "gcc_qupv3_wrap0_s4_clk",
  2786. .parent_hws = (const struct clk_hw*[]){
  2787. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2788. },
  2789. .num_parents = 1,
  2790. .flags = CLK_SET_RATE_PARENT,
  2791. .ops = &clk_branch2_ops,
  2792. },
  2793. },
  2794. };
  2795. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2796. .halt_reg = 0x1f734,
  2797. .halt_check = BRANCH_HALT_VOTED,
  2798. .clkr = {
  2799. .enable_reg = 0x7900c,
  2800. .enable_mask = BIT(15),
  2801. .hw.init = &(struct clk_init_data){
  2802. .name = "gcc_qupv3_wrap0_s5_clk",
  2803. .parent_hws = (const struct clk_hw*[]){
  2804. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2805. },
  2806. .num_parents = 1,
  2807. .flags = CLK_SET_RATE_PARENT,
  2808. .ops = &clk_branch2_ops,
  2809. },
  2810. },
  2811. };
  2812. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  2813. .halt_reg = 0x39014,
  2814. .halt_check = BRANCH_HALT_VOTED,
  2815. .clkr = {
  2816. .enable_reg = 0x7900c,
  2817. .enable_mask = BIT(18),
  2818. .hw.init = &(struct clk_init_data){
  2819. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2820. .ops = &clk_branch2_ops,
  2821. },
  2822. },
  2823. };
  2824. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2825. .halt_reg = 0x3900c,
  2826. .halt_check = BRANCH_HALT_VOTED,
  2827. .clkr = {
  2828. .enable_reg = 0x7900c,
  2829. .enable_mask = BIT(19),
  2830. .hw.init = &(struct clk_init_data){
  2831. .name = "gcc_qupv3_wrap1_core_clk",
  2832. .ops = &clk_branch2_ops,
  2833. },
  2834. },
  2835. };
  2836. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2837. .halt_reg = 0x39144,
  2838. .halt_check = BRANCH_HALT_VOTED,
  2839. .clkr = {
  2840. .enable_reg = 0x7900c,
  2841. .enable_mask = BIT(22),
  2842. .hw.init = &(struct clk_init_data){
  2843. .name = "gcc_qupv3_wrap1_s0_clk",
  2844. .parent_hws = (const struct clk_hw*[]){
  2845. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2846. },
  2847. .num_parents = 1,
  2848. .flags = CLK_SET_RATE_PARENT,
  2849. .ops = &clk_branch2_ops,
  2850. },
  2851. },
  2852. };
  2853. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2854. .halt_reg = 0x39274,
  2855. .halt_check = BRANCH_HALT_VOTED,
  2856. .clkr = {
  2857. .enable_reg = 0x7900c,
  2858. .enable_mask = BIT(23),
  2859. .hw.init = &(struct clk_init_data){
  2860. .name = "gcc_qupv3_wrap1_s1_clk",
  2861. .parent_hws = (const struct clk_hw*[]){
  2862. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2863. },
  2864. .num_parents = 1,
  2865. .flags = CLK_SET_RATE_PARENT,
  2866. .ops = &clk_branch2_ops,
  2867. },
  2868. },
  2869. };
  2870. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2871. .halt_reg = 0x393a4,
  2872. .halt_check = BRANCH_HALT_VOTED,
  2873. .clkr = {
  2874. .enable_reg = 0x7900c,
  2875. .enable_mask = BIT(24),
  2876. .hw.init = &(struct clk_init_data){
  2877. .name = "gcc_qupv3_wrap1_s2_clk",
  2878. .parent_hws = (const struct clk_hw*[]){
  2879. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2880. },
  2881. .num_parents = 1,
  2882. .flags = CLK_SET_RATE_PARENT,
  2883. .ops = &clk_branch2_ops,
  2884. },
  2885. },
  2886. };
  2887. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2888. .halt_reg = 0x394d4,
  2889. .halt_check = BRANCH_HALT_VOTED,
  2890. .clkr = {
  2891. .enable_reg = 0x7900c,
  2892. .enable_mask = BIT(25),
  2893. .hw.init = &(struct clk_init_data){
  2894. .name = "gcc_qupv3_wrap1_s3_clk",
  2895. .parent_hws = (const struct clk_hw*[]){
  2896. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2897. },
  2898. .num_parents = 1,
  2899. .flags = CLK_SET_RATE_PARENT,
  2900. .ops = &clk_branch2_ops,
  2901. },
  2902. },
  2903. };
  2904. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2905. .halt_reg = 0x39604,
  2906. .halt_check = BRANCH_HALT_VOTED,
  2907. .clkr = {
  2908. .enable_reg = 0x7900c,
  2909. .enable_mask = BIT(26),
  2910. .hw.init = &(struct clk_init_data){
  2911. .name = "gcc_qupv3_wrap1_s4_clk",
  2912. .parent_hws = (const struct clk_hw*[]){
  2913. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2914. },
  2915. .num_parents = 1,
  2916. .flags = CLK_SET_RATE_PARENT,
  2917. .ops = &clk_branch2_ops,
  2918. },
  2919. },
  2920. };
  2921. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2922. .halt_reg = 0x39734,
  2923. .halt_check = BRANCH_HALT_VOTED,
  2924. .clkr = {
  2925. .enable_reg = 0x7900c,
  2926. .enable_mask = BIT(27),
  2927. .hw.init = &(struct clk_init_data){
  2928. .name = "gcc_qupv3_wrap1_s5_clk",
  2929. .parent_hws = (const struct clk_hw*[]){
  2930. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2931. },
  2932. .num_parents = 1,
  2933. .flags = CLK_SET_RATE_PARENT,
  2934. .ops = &clk_branch2_ops,
  2935. },
  2936. },
  2937. };
  2938. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2939. .halt_reg = 0x1f004,
  2940. .halt_check = BRANCH_HALT_VOTED,
  2941. .clkr = {
  2942. .enable_reg = 0x7900c,
  2943. .enable_mask = BIT(6),
  2944. .hw.init = &(struct clk_init_data){
  2945. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2946. .ops = &clk_branch2_ops,
  2947. },
  2948. },
  2949. };
  2950. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2951. .halt_reg = 0x1f008,
  2952. .halt_check = BRANCH_HALT_VOTED,
  2953. .hwcg_reg = 0x1f008,
  2954. .hwcg_bit = 1,
  2955. .clkr = {
  2956. .enable_reg = 0x7900c,
  2957. .enable_mask = BIT(7),
  2958. .hw.init = &(struct clk_init_data){
  2959. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2960. .ops = &clk_branch2_ops,
  2961. },
  2962. },
  2963. };
  2964. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2965. .halt_reg = 0x39004,
  2966. .halt_check = BRANCH_HALT_VOTED,
  2967. .clkr = {
  2968. .enable_reg = 0x7900c,
  2969. .enable_mask = BIT(20),
  2970. .hw.init = &(struct clk_init_data){
  2971. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2972. .ops = &clk_branch2_ops,
  2973. },
  2974. },
  2975. };
  2976. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2977. .halt_reg = 0x39008,
  2978. .halt_check = BRANCH_HALT_VOTED,
  2979. .hwcg_reg = 0x39008,
  2980. .hwcg_bit = 1,
  2981. .clkr = {
  2982. .enable_reg = 0x7900c,
  2983. .enable_mask = BIT(21),
  2984. .hw.init = &(struct clk_init_data){
  2985. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2986. .ops = &clk_branch2_ops,
  2987. },
  2988. },
  2989. };
  2990. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2991. .halt_reg = 0x38008,
  2992. .halt_check = BRANCH_HALT,
  2993. .clkr = {
  2994. .enable_reg = 0x38008,
  2995. .enable_mask = BIT(0),
  2996. .hw.init = &(struct clk_init_data){
  2997. .name = "gcc_sdcc1_ahb_clk",
  2998. .ops = &clk_branch2_ops,
  2999. },
  3000. },
  3001. };
  3002. static struct clk_branch gcc_sdcc1_apps_clk = {
  3003. .halt_reg = 0x38004,
  3004. .halt_check = BRANCH_HALT,
  3005. .clkr = {
  3006. .enable_reg = 0x38004,
  3007. .enable_mask = BIT(0),
  3008. .hw.init = &(struct clk_init_data){
  3009. .name = "gcc_sdcc1_apps_clk",
  3010. .parent_hws = (const struct clk_hw*[]){
  3011. &gcc_sdcc1_apps_clk_src.clkr.hw,
  3012. },
  3013. .num_parents = 1,
  3014. .flags = CLK_SET_RATE_PARENT,
  3015. .ops = &clk_branch2_ops,
  3016. },
  3017. },
  3018. };
  3019. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  3020. .halt_reg = 0x3800c,
  3021. .halt_check = BRANCH_HALT,
  3022. .clkr = {
  3023. .enable_reg = 0x3800c,
  3024. .enable_mask = BIT(0),
  3025. .hw.init = &(struct clk_init_data){
  3026. .name = "gcc_sdcc1_ice_core_clk",
  3027. .parent_hws = (const struct clk_hw*[]){
  3028. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  3029. },
  3030. .num_parents = 1,
  3031. .flags = CLK_SET_RATE_PARENT,
  3032. .ops = &clk_branch2_ops,
  3033. },
  3034. },
  3035. };
  3036. static struct clk_branch gcc_sdcc2_ahb_clk = {
  3037. .halt_reg = 0x1e008,
  3038. .halt_check = BRANCH_HALT,
  3039. .clkr = {
  3040. .enable_reg = 0x1e008,
  3041. .enable_mask = BIT(0),
  3042. .hw.init = &(struct clk_init_data){
  3043. .name = "gcc_sdcc2_ahb_clk",
  3044. .ops = &clk_branch2_ops,
  3045. },
  3046. },
  3047. };
  3048. static struct clk_branch gcc_sdcc2_apps_clk = {
  3049. .halt_reg = 0x1e004,
  3050. .halt_check = BRANCH_HALT,
  3051. .clkr = {
  3052. .enable_reg = 0x1e004,
  3053. .enable_mask = BIT(0),
  3054. .hw.init = &(struct clk_init_data){
  3055. .name = "gcc_sdcc2_apps_clk",
  3056. .parent_hws = (const struct clk_hw*[]){
  3057. &gcc_sdcc2_apps_clk_src.clkr.hw,
  3058. },
  3059. .num_parents = 1,
  3060. .flags = CLK_SET_RATE_PARENT,
  3061. .ops = &clk_branch2_ops,
  3062. },
  3063. },
  3064. };
  3065. static struct clk_branch gcc_sys_noc_compute_sf_axi_clk = {
  3066. .halt_reg = 0x1050c,
  3067. .halt_check = BRANCH_HALT,
  3068. .clkr = {
  3069. .enable_reg = 0x1050c,
  3070. .enable_mask = BIT(0),
  3071. .hw.init = &(struct clk_init_data){
  3072. .name = "gcc_sys_noc_compute_sf_axi_clk",
  3073. .flags = CLK_IS_CRITICAL,
  3074. .ops = &clk_branch2_ops,
  3075. },
  3076. },
  3077. };
  3078. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  3079. .halt_reg = 0x2b06c,
  3080. .halt_check = BRANCH_HALT_VOTED,
  3081. .clkr = {
  3082. .enable_reg = 0x79004,
  3083. .enable_mask = BIT(0),
  3084. .hw.init = &(struct clk_init_data){
  3085. .name = "gcc_sys_noc_cpuss_ahb_clk",
  3086. .flags = CLK_IS_CRITICAL,
  3087. .ops = &clk_branch2_ops,
  3088. },
  3089. },
  3090. };
  3091. static struct clk_branch gcc_sys_noc_ufs_phy_axi_clk = {
  3092. .halt_reg = 0x45098,
  3093. .halt_check = BRANCH_HALT,
  3094. .clkr = {
  3095. .enable_reg = 0x45098,
  3096. .enable_mask = BIT(0),
  3097. .hw.init = &(struct clk_init_data){
  3098. .name = "gcc_sys_noc_ufs_phy_axi_clk",
  3099. .parent_hws = (const struct clk_hw*[]){
  3100. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  3101. },
  3102. .num_parents = 1,
  3103. .flags = CLK_SET_RATE_PARENT,
  3104. .ops = &clk_branch2_ops,
  3105. },
  3106. },
  3107. };
  3108. static struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
  3109. .halt_reg = 0x1a080,
  3110. .halt_check = BRANCH_HALT,
  3111. .clkr = {
  3112. .enable_reg = 0x1a080,
  3113. .enable_mask = BIT(0),
  3114. .hw.init = &(struct clk_init_data){
  3115. .name = "gcc_sys_noc_usb3_prim_axi_clk",
  3116. .parent_hws = (const struct clk_hw*[]){
  3117. &gcc_usb30_prim_master_clk_src.clkr.hw,
  3118. },
  3119. .num_parents = 1,
  3120. .flags = CLK_SET_RATE_PARENT,
  3121. .ops = &clk_branch2_ops,
  3122. },
  3123. },
  3124. };
  3125. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  3126. .halt_reg = 0x8c000,
  3127. .halt_check = BRANCH_HALT,
  3128. .clkr = {
  3129. .enable_reg = 0x8c000,
  3130. .enable_mask = BIT(0),
  3131. .hw.init = &(struct clk_init_data){
  3132. .name = "gcc_ufs_mem_clkref_clk",
  3133. .ops = &clk_branch2_ops,
  3134. },
  3135. },
  3136. };
  3137. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  3138. .halt_reg = 0x45014,
  3139. .halt_check = BRANCH_HALT,
  3140. .hwcg_reg = 0x45014,
  3141. .hwcg_bit = 1,
  3142. .clkr = {
  3143. .enable_reg = 0x45014,
  3144. .enable_mask = BIT(0),
  3145. .hw.init = &(struct clk_init_data){
  3146. .name = "gcc_ufs_phy_ahb_clk",
  3147. .ops = &clk_branch2_ops,
  3148. },
  3149. },
  3150. };
  3151. static struct clk_branch gcc_ufs_phy_axi_clk = {
  3152. .halt_reg = 0x45010,
  3153. .halt_check = BRANCH_HALT,
  3154. .hwcg_reg = 0x45010,
  3155. .hwcg_bit = 1,
  3156. .clkr = {
  3157. .enable_reg = 0x45010,
  3158. .enable_mask = BIT(0),
  3159. .hw.init = &(struct clk_init_data){
  3160. .name = "gcc_ufs_phy_axi_clk",
  3161. .parent_hws = (const struct clk_hw*[]){
  3162. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  3163. },
  3164. .num_parents = 1,
  3165. .flags = CLK_SET_RATE_PARENT,
  3166. .ops = &clk_branch2_ops,
  3167. },
  3168. },
  3169. };
  3170. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  3171. .halt_reg = 0x45044,
  3172. .halt_check = BRANCH_HALT,
  3173. .hwcg_reg = 0x45044,
  3174. .hwcg_bit = 1,
  3175. .clkr = {
  3176. .enable_reg = 0x45044,
  3177. .enable_mask = BIT(0),
  3178. .hw.init = &(struct clk_init_data){
  3179. .name = "gcc_ufs_phy_ice_core_clk",
  3180. .parent_hws = (const struct clk_hw*[]){
  3181. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  3182. },
  3183. .num_parents = 1,
  3184. .flags = CLK_SET_RATE_PARENT,
  3185. .ops = &clk_branch2_ops,
  3186. },
  3187. },
  3188. };
  3189. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  3190. .halt_reg = 0x45078,
  3191. .halt_check = BRANCH_HALT,
  3192. .hwcg_reg = 0x45078,
  3193. .hwcg_bit = 1,
  3194. .clkr = {
  3195. .enable_reg = 0x45078,
  3196. .enable_mask = BIT(0),
  3197. .hw.init = &(struct clk_init_data){
  3198. .name = "gcc_ufs_phy_phy_aux_clk",
  3199. .parent_hws = (const struct clk_hw*[]){
  3200. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  3201. },
  3202. .num_parents = 1,
  3203. .flags = CLK_SET_RATE_PARENT,
  3204. .ops = &clk_branch2_ops,
  3205. },
  3206. },
  3207. };
  3208. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  3209. .halt_reg = 0x4501c,
  3210. .halt_check = BRANCH_HALT_SKIP,
  3211. .clkr = {
  3212. .enable_reg = 0x4501c,
  3213. .enable_mask = BIT(0),
  3214. .hw.init = &(struct clk_init_data){
  3215. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  3216. .ops = &clk_branch2_ops,
  3217. },
  3218. },
  3219. };
  3220. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  3221. .halt_reg = 0x45018,
  3222. .halt_check = BRANCH_HALT_SKIP,
  3223. .clkr = {
  3224. .enable_reg = 0x45018,
  3225. .enable_mask = BIT(0),
  3226. .hw.init = &(struct clk_init_data){
  3227. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  3228. .ops = &clk_branch2_ops,
  3229. },
  3230. },
  3231. };
  3232. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  3233. .halt_reg = 0x45040,
  3234. .halt_check = BRANCH_HALT,
  3235. .hwcg_reg = 0x45040,
  3236. .hwcg_bit = 1,
  3237. .clkr = {
  3238. .enable_reg = 0x45040,
  3239. .enable_mask = BIT(0),
  3240. .hw.init = &(struct clk_init_data){
  3241. .name = "gcc_ufs_phy_unipro_core_clk",
  3242. .parent_hws = (const struct clk_hw*[]){
  3243. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  3244. },
  3245. .num_parents = 1,
  3246. .flags = CLK_SET_RATE_PARENT,
  3247. .ops = &clk_branch2_ops,
  3248. },
  3249. },
  3250. };
  3251. static struct clk_branch gcc_usb30_prim_master_clk = {
  3252. .halt_reg = 0x1a010,
  3253. .halt_check = BRANCH_HALT,
  3254. .clkr = {
  3255. .enable_reg = 0x1a010,
  3256. .enable_mask = BIT(0),
  3257. .hw.init = &(struct clk_init_data){
  3258. .name = "gcc_usb30_prim_master_clk",
  3259. .parent_hws = (const struct clk_hw*[]){
  3260. &gcc_usb30_prim_master_clk_src.clkr.hw,
  3261. },
  3262. .num_parents = 1,
  3263. .flags = CLK_SET_RATE_PARENT,
  3264. .ops = &clk_branch2_ops,
  3265. },
  3266. },
  3267. };
  3268. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  3269. .halt_reg = 0x1a018,
  3270. .halt_check = BRANCH_HALT,
  3271. .clkr = {
  3272. .enable_reg = 0x1a018,
  3273. .enable_mask = BIT(0),
  3274. .hw.init = &(struct clk_init_data){
  3275. .name = "gcc_usb30_prim_mock_utmi_clk",
  3276. .parent_hws = (const struct clk_hw*[]){
  3277. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  3278. },
  3279. .num_parents = 1,
  3280. .flags = CLK_SET_RATE_PARENT,
  3281. .ops = &clk_branch2_ops,
  3282. },
  3283. },
  3284. };
  3285. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  3286. .halt_reg = 0x1a014,
  3287. .halt_check = BRANCH_HALT,
  3288. .clkr = {
  3289. .enable_reg = 0x1a014,
  3290. .enable_mask = BIT(0),
  3291. .hw.init = &(struct clk_init_data){
  3292. .name = "gcc_usb30_prim_sleep_clk",
  3293. .ops = &clk_branch2_ops,
  3294. },
  3295. },
  3296. };
  3297. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  3298. .halt_reg = 0x80278,
  3299. .halt_check = BRANCH_HALT,
  3300. .clkr = {
  3301. .enable_reg = 0x80278,
  3302. .enable_mask = BIT(0),
  3303. .hw.init = &(struct clk_init_data){
  3304. .name = "gcc_usb3_prim_clkref_clk",
  3305. .ops = &clk_branch2_ops,
  3306. },
  3307. },
  3308. };
  3309. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  3310. .halt_reg = 0x1a054,
  3311. .halt_check = BRANCH_HALT,
  3312. .clkr = {
  3313. .enable_reg = 0x1a054,
  3314. .enable_mask = BIT(0),
  3315. .hw.init = &(struct clk_init_data){
  3316. .name = "gcc_usb3_prim_phy_com_aux_clk",
  3317. .parent_hws = (const struct clk_hw*[]){
  3318. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  3319. },
  3320. .num_parents = 1,
  3321. .flags = CLK_SET_RATE_PARENT,
  3322. .ops = &clk_branch2_ops,
  3323. },
  3324. },
  3325. };
  3326. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  3327. .halt_check = BRANCH_HALT_SKIP,
  3328. .clkr = {
  3329. .enable_reg = 0x1a058,
  3330. .enable_mask = BIT(0),
  3331. .hw.init = &(struct clk_init_data){
  3332. .name = "gcc_usb3_prim_phy_pipe_clk",
  3333. .ops = &clk_branch2_ops,
  3334. },
  3335. },
  3336. };
  3337. static struct clk_branch gcc_vdda_vs_clk = {
  3338. .halt_reg = 0x4200c,
  3339. .halt_check = BRANCH_HALT,
  3340. .clkr = {
  3341. .enable_reg = 0x4200c,
  3342. .enable_mask = BIT(0),
  3343. .hw.init = &(struct clk_init_data){
  3344. .name = "gcc_vdda_vs_clk",
  3345. .parent_hws = (const struct clk_hw*[]){
  3346. &gcc_vsensor_clk_src.clkr.hw,
  3347. },
  3348. .num_parents = 1,
  3349. .flags = CLK_SET_RATE_PARENT,
  3350. .ops = &clk_branch2_ops,
  3351. },
  3352. },
  3353. };
  3354. static struct clk_branch gcc_vddcx_vs_clk = {
  3355. .halt_reg = 0x42004,
  3356. .halt_check = BRANCH_HALT,
  3357. .clkr = {
  3358. .enable_reg = 0x42004,
  3359. .enable_mask = BIT(0),
  3360. .hw.init = &(struct clk_init_data){
  3361. .name = "gcc_vddcx_vs_clk",
  3362. .parent_hws = (const struct clk_hw*[]){
  3363. &gcc_vsensor_clk_src.clkr.hw,
  3364. },
  3365. .num_parents = 1,
  3366. .flags = CLK_SET_RATE_PARENT,
  3367. .ops = &clk_branch2_ops,
  3368. },
  3369. },
  3370. };
  3371. static struct clk_branch gcc_vddmx_vs_clk = {
  3372. .halt_reg = 0x42008,
  3373. .halt_check = BRANCH_HALT,
  3374. .clkr = {
  3375. .enable_reg = 0x42008,
  3376. .enable_mask = BIT(0),
  3377. .hw.init = &(struct clk_init_data){
  3378. .name = "gcc_vddmx_vs_clk",
  3379. .parent_hws = (const struct clk_hw*[]){
  3380. &gcc_vsensor_clk_src.clkr.hw,
  3381. },
  3382. .num_parents = 1,
  3383. .flags = CLK_SET_RATE_PARENT,
  3384. .ops = &clk_branch2_ops,
  3385. },
  3386. },
  3387. };
  3388. static struct clk_branch gcc_video_ahb_clk = {
  3389. .halt_reg = 0x17004,
  3390. .halt_check = BRANCH_HALT,
  3391. .hwcg_reg = 0x17004,
  3392. .hwcg_bit = 1,
  3393. .clkr = {
  3394. .enable_reg = 0x17004,
  3395. .enable_mask = BIT(0),
  3396. .hw.init = &(struct clk_init_data){
  3397. .name = "gcc_video_ahb_clk",
  3398. .flags = CLK_IS_CRITICAL,
  3399. .ops = &clk_branch2_ops,
  3400. },
  3401. },
  3402. };
  3403. static struct clk_branch gcc_video_axi0_clk = {
  3404. .halt_reg = 0x1701c,
  3405. .halt_check = BRANCH_HALT,
  3406. .clkr = {
  3407. .enable_reg = 0x1701c,
  3408. .enable_mask = BIT(0),
  3409. .hw.init = &(struct clk_init_data){
  3410. .name = "gcc_video_axi0_clk",
  3411. .ops = &clk_branch2_ops,
  3412. },
  3413. },
  3414. };
  3415. static struct clk_branch gcc_video_throttle_core_clk = {
  3416. .halt_reg = 0x17068,
  3417. .halt_check = BRANCH_HALT_VOTED,
  3418. .clkr = {
  3419. .enable_reg = 0x79004,
  3420. .enable_mask = BIT(28),
  3421. .hw.init = &(struct clk_init_data){
  3422. .name = "gcc_video_throttle_core_clk",
  3423. .ops = &clk_branch2_ops,
  3424. },
  3425. },
  3426. };
  3427. static struct clk_branch gcc_video_xo_clk = {
  3428. .halt_reg = 0x17024,
  3429. .halt_check = BRANCH_HALT,
  3430. .clkr = {
  3431. .enable_reg = 0x17024,
  3432. .enable_mask = BIT(0),
  3433. .hw.init = &(struct clk_init_data){
  3434. .name = "gcc_video_xo_clk",
  3435. .flags = CLK_IS_CRITICAL,
  3436. .ops = &clk_branch2_ops,
  3437. },
  3438. },
  3439. };
  3440. static struct clk_branch gcc_vs_ctrl_ahb_clk = {
  3441. .halt_reg = 0x42014,
  3442. .halt_check = BRANCH_HALT,
  3443. .hwcg_reg = 0x42014,
  3444. .hwcg_bit = 1,
  3445. .clkr = {
  3446. .enable_reg = 0x42014,
  3447. .enable_mask = BIT(0),
  3448. .hw.init = &(struct clk_init_data){
  3449. .name = "gcc_vs_ctrl_ahb_clk",
  3450. .ops = &clk_branch2_ops,
  3451. },
  3452. },
  3453. };
  3454. static struct clk_branch gcc_vs_ctrl_clk = {
  3455. .halt_reg = 0x42010,
  3456. .halt_check = BRANCH_HALT,
  3457. .clkr = {
  3458. .enable_reg = 0x42010,
  3459. .enable_mask = BIT(0),
  3460. .hw.init = &(struct clk_init_data){
  3461. .name = "gcc_vs_ctrl_clk",
  3462. .parent_hws = (const struct clk_hw*[]){
  3463. &gcc_vs_ctrl_clk_src.clkr.hw,
  3464. },
  3465. .num_parents = 1,
  3466. .flags = CLK_SET_RATE_PARENT,
  3467. .ops = &clk_branch2_ops,
  3468. },
  3469. },
  3470. };
  3471. static struct clk_branch gcc_wcss_vs_clk = {
  3472. .halt_reg = 0x42050,
  3473. .halt_check = BRANCH_HALT,
  3474. .clkr = {
  3475. .enable_reg = 0x42050,
  3476. .enable_mask = BIT(0),
  3477. .hw.init = &(struct clk_init_data){
  3478. .name = "gcc_wcss_vs_clk",
  3479. .parent_hws = (const struct clk_hw*[]){
  3480. &gcc_vsensor_clk_src.clkr.hw,
  3481. },
  3482. .num_parents = 1,
  3483. .flags = CLK_SET_RATE_PARENT,
  3484. .ops = &clk_branch2_ops,
  3485. },
  3486. },
  3487. };
  3488. static struct gdsc usb30_prim_gdsc = {
  3489. .gdscr = 0x1a004,
  3490. .pd = {
  3491. .name = "usb30_prim_gdsc",
  3492. },
  3493. .pwrsts = PWRSTS_OFF_ON,
  3494. };
  3495. static struct gdsc ufs_phy_gdsc = {
  3496. .gdscr = 0x45004,
  3497. .pd = {
  3498. .name = "ufs_phy_gdsc",
  3499. },
  3500. .pwrsts = PWRSTS_OFF_ON,
  3501. };
  3502. static struct gdsc camss_vfe0_gdsc = {
  3503. .gdscr = 0x54004,
  3504. .pd = {
  3505. .name = "camss_vfe0_gdsc",
  3506. },
  3507. .pwrsts = PWRSTS_OFF_ON,
  3508. };
  3509. static struct gdsc camss_vfe1_gdsc = {
  3510. .gdscr = 0x5403c,
  3511. .pd = {
  3512. .name = "camss_vfe1_gdsc",
  3513. },
  3514. .pwrsts = PWRSTS_OFF_ON,
  3515. };
  3516. static struct gdsc camss_top_gdsc = {
  3517. .gdscr = 0x5607c,
  3518. .pd = {
  3519. .name = "camss_top_gdsc",
  3520. },
  3521. .pwrsts = PWRSTS_OFF_ON,
  3522. };
  3523. static struct gdsc cam_cpp_gdsc = {
  3524. .gdscr = 0x560bc,
  3525. .pd = {
  3526. .name = "cam_cpp_gdsc",
  3527. },
  3528. .pwrsts = PWRSTS_OFF_ON,
  3529. };
  3530. static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
  3531. .gdscr = 0x7d060,
  3532. .pd = {
  3533. .name = "hlos1_vote_turing_mmu_tbu1_gdsc",
  3534. },
  3535. .pwrsts = PWRSTS_OFF_ON,
  3536. .flags = VOTABLE,
  3537. };
  3538. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
  3539. .gdscr = 0x80074,
  3540. .pd = {
  3541. .name = "hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc",
  3542. },
  3543. .pwrsts = PWRSTS_OFF_ON,
  3544. .flags = VOTABLE,
  3545. };
  3546. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
  3547. .gdscr = 0x80084,
  3548. .pd = {
  3549. .name = "hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc",
  3550. },
  3551. .pwrsts = PWRSTS_OFF_ON,
  3552. .flags = VOTABLE,
  3553. };
  3554. static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
  3555. .gdscr = 0x80094,
  3556. .pd = {
  3557. .name = "hlos1_vote_turing_mmu_tbu0_gdsc",
  3558. },
  3559. .pwrsts = PWRSTS_OFF_ON,
  3560. .flags = VOTABLE,
  3561. };
  3562. static struct gdsc *gcc_sm6125_gdscs[] = {
  3563. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3564. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3565. [CAMSS_VFE0_GDSC] = &camss_vfe0_gdsc,
  3566. [CAMSS_VFE1_GDSC] = &camss_vfe1_gdsc,
  3567. [CAMSS_TOP_GDSC] = &camss_top_gdsc,
  3568. [CAM_CPP_GDSC] = &cam_cpp_gdsc,
  3569. [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
  3570. [HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
  3571. [HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
  3572. [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
  3573. };
  3574. static struct clk_hw *gcc_sm6125_hws[] = {
  3575. [GPLL0_OUT_AUX2] = &gpll0_out_aux2.hw,
  3576. [GPLL0_OUT_MAIN] = &gpll0_out_main.hw,
  3577. [GPLL6_OUT_MAIN] = &gpll6_out_main.hw,
  3578. [GPLL7_OUT_MAIN] = &gpll7_out_main.hw,
  3579. [GPLL8_OUT_MAIN] = &gpll8_out_main.hw,
  3580. [GPLL9_OUT_MAIN] = &gpll9_out_main.hw,
  3581. };
  3582. static struct clk_regmap *gcc_sm6125_clocks[] = {
  3583. [GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
  3584. [GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
  3585. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  3586. [GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
  3587. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3588. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3589. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3590. [GCC_CAMSS_AHB_CLK_SRC] = &gcc_camss_ahb_clk_src.clkr,
  3591. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  3592. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  3593. [GCC_CAMSS_CCI_CLK_SRC] = &gcc_camss_cci_clk_src.clkr,
  3594. [GCC_CAMSS_CPHY_CSID0_CLK] = &gcc_camss_cphy_csid0_clk.clkr,
  3595. [GCC_CAMSS_CPHY_CSID1_CLK] = &gcc_camss_cphy_csid1_clk.clkr,
  3596. [GCC_CAMSS_CPHY_CSID2_CLK] = &gcc_camss_cphy_csid2_clk.clkr,
  3597. [GCC_CAMSS_CPHY_CSID3_CLK] = &gcc_camss_cphy_csid3_clk.clkr,
  3598. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  3599. [GCC_CAMSS_CPP_AXI_CLK] = &gcc_camss_cpp_axi_clk.clkr,
  3600. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  3601. [GCC_CAMSS_CPP_CLK_SRC] = &gcc_camss_cpp_clk_src.clkr,
  3602. [GCC_CAMSS_CPP_VBIF_AHB_CLK] = &gcc_camss_cpp_vbif_ahb_clk.clkr,
  3603. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  3604. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  3605. [GCC_CAMSS_CSI0_CLK_SRC] = &gcc_camss_csi0_clk_src.clkr,
  3606. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3607. [GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
  3608. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  3609. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  3610. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  3611. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  3612. [GCC_CAMSS_CSI1_CLK_SRC] = &gcc_camss_csi1_clk_src.clkr,
  3613. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3614. [GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
  3615. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  3616. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  3617. [GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
  3618. [GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
  3619. [GCC_CAMSS_CSI2_CLK_SRC] = &gcc_camss_csi2_clk_src.clkr,
  3620. [GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
  3621. [GCC_CAMSS_CSI2PHYTIMER_CLK_SRC] = &gcc_camss_csi2phytimer_clk_src.clkr,
  3622. [GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
  3623. [GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
  3624. [GCC_CAMSS_CSI3_AHB_CLK] = &gcc_camss_csi3_ahb_clk.clkr,
  3625. [GCC_CAMSS_CSI3_CLK] = &gcc_camss_csi3_clk.clkr,
  3626. [GCC_CAMSS_CSI3_CLK_SRC] = &gcc_camss_csi3_clk_src.clkr,
  3627. [GCC_CAMSS_CSI3PIX_CLK] = &gcc_camss_csi3pix_clk.clkr,
  3628. [GCC_CAMSS_CSI3RDI_CLK] = &gcc_camss_csi3rdi_clk.clkr,
  3629. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  3630. [GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr,
  3631. [GCC_CAMSS_CSIPHY0_CLK] = &gcc_camss_csiphy0_clk.clkr,
  3632. [GCC_CAMSS_CSIPHY1_CLK] = &gcc_camss_csiphy1_clk.clkr,
  3633. [GCC_CAMSS_CSIPHY2_CLK] = &gcc_camss_csiphy2_clk.clkr,
  3634. [GCC_CAMSS_CSIPHY_CLK_SRC] = &gcc_camss_csiphy_clk_src.clkr,
  3635. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  3636. [GCC_CAMSS_GP0_CLK_SRC] = &gcc_camss_gp0_clk_src.clkr,
  3637. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  3638. [GCC_CAMSS_GP1_CLK_SRC] = &gcc_camss_gp1_clk_src.clkr,
  3639. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  3640. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  3641. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  3642. [GCC_CAMSS_JPEG_CLK] = &gcc_camss_jpeg_clk.clkr,
  3643. [GCC_CAMSS_JPEG_CLK_SRC] = &gcc_camss_jpeg_clk_src.clkr,
  3644. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  3645. [GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
  3646. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  3647. [GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
  3648. [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
  3649. [GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
  3650. [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
  3651. [GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
  3652. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  3653. [GCC_CAMSS_THROTTLE_NRT_AXI_CLK] = &gcc_camss_throttle_nrt_axi_clk.clkr,
  3654. [GCC_CAMSS_THROTTLE_RT_AXI_CLK] = &gcc_camss_throttle_rt_axi_clk.clkr,
  3655. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3656. [GCC_CAMSS_VFE0_AHB_CLK] = &gcc_camss_vfe0_ahb_clk.clkr,
  3657. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  3658. [GCC_CAMSS_VFE0_CLK_SRC] = &gcc_camss_vfe0_clk_src.clkr,
  3659. [GCC_CAMSS_VFE0_STREAM_CLK] = &gcc_camss_vfe0_stream_clk.clkr,
  3660. [GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr,
  3661. [GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr,
  3662. [GCC_CAMSS_VFE1_CLK_SRC] = &gcc_camss_vfe1_clk_src.clkr,
  3663. [GCC_CAMSS_VFE1_STREAM_CLK] = &gcc_camss_vfe1_stream_clk.clkr,
  3664. [GCC_CAMSS_VFE_TSCTR_CLK] = &gcc_camss_vfe_tsctr_clk.clkr,
  3665. [GCC_CAMSS_VFE_VBIF_AHB_CLK] = &gcc_camss_vfe_vbif_ahb_clk.clkr,
  3666. [GCC_CAMSS_VFE_VBIF_AXI_CLK] = &gcc_camss_vfe_vbif_axi_clk.clkr,
  3667. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3668. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3669. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3670. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3671. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3672. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3673. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3674. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3675. [GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
  3676. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3677. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3678. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3679. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3680. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3681. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3682. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3683. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3684. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3685. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3686. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3687. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3688. [GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
  3689. [GCC_GPU_THROTTLE_XO_CLK] = &gcc_gpu_throttle_xo_clk.clkr,
  3690. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3691. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3692. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3693. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3694. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3695. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3696. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3697. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3698. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3699. [GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
  3700. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3701. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  3702. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  3703. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3704. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3705. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3706. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3707. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3708. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3709. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3710. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3711. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3712. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3713. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3714. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3715. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  3716. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  3717. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3718. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3719. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3720. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3721. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3722. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3723. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3724. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3725. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3726. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3727. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3728. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3729. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3730. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3731. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3732. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3733. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3734. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3735. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3736. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3737. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3738. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3739. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3740. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3741. [GCC_SYS_NOC_COMPUTE_SF_AXI_CLK] = &gcc_sys_noc_compute_sf_axi_clk.clkr,
  3742. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3743. [GCC_SYS_NOC_UFS_PHY_AXI_CLK] = &gcc_sys_noc_ufs_phy_axi_clk.clkr,
  3744. [GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
  3745. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3746. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3747. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3748. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3749. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3750. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3751. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3752. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3753. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3754. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3755. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3756. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3757. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3758. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3759. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3760. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3761. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3762. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3763. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3764. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3765. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3766. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3767. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3768. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3769. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3770. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3771. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3772. [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
  3773. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3774. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3775. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3776. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3777. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3778. [GCC_WCSS_VS_CLK] = &gcc_wcss_vs_clk.clkr,
  3779. [GPLL0_OUT_EARLY] = &gpll0_out_early.clkr,
  3780. [GPLL3_OUT_EARLY] = &gpll3_out_early.clkr,
  3781. [GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
  3782. [GPLL5_OUT_MAIN] = &gpll5_out_main.clkr,
  3783. [GPLL6_OUT_EARLY] = &gpll6_out_early.clkr,
  3784. [GPLL7_OUT_EARLY] = &gpll7_out_early.clkr,
  3785. [GPLL8_OUT_EARLY] = &gpll8_out_early.clkr,
  3786. [GPLL9_OUT_EARLY] = &gpll9_out_early.clkr,
  3787. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3788. };
  3789. static const struct qcom_reset_map gcc_sm6125_resets[] = {
  3790. [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
  3791. [GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 },
  3792. [GCC_UFS_PHY_BCR] = { 0x45000 },
  3793. [GCC_USB30_PRIM_BCR] = { 0x1a000 },
  3794. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
  3795. [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 },
  3796. [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
  3797. [GCC_CAMSS_MICRO_BCR] = { 0x560ac },
  3798. };
  3799. static struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3800. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3801. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3802. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3803. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3804. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3805. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3806. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3807. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3808. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3809. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3810. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3811. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3812. };
  3813. static const struct regmap_config gcc_sm6125_regmap_config = {
  3814. .reg_bits = 32,
  3815. .reg_stride = 4,
  3816. .val_bits = 32,
  3817. .max_register = 0xc7000,
  3818. .fast_io = true,
  3819. };
  3820. static const struct qcom_cc_desc gcc_sm6125_desc = {
  3821. .config = &gcc_sm6125_regmap_config,
  3822. .clks = gcc_sm6125_clocks,
  3823. .num_clks = ARRAY_SIZE(gcc_sm6125_clocks),
  3824. .clk_hws = gcc_sm6125_hws,
  3825. .num_clk_hws = ARRAY_SIZE(gcc_sm6125_hws),
  3826. .resets = gcc_sm6125_resets,
  3827. .num_resets = ARRAY_SIZE(gcc_sm6125_resets),
  3828. .gdscs = gcc_sm6125_gdscs,
  3829. .num_gdscs = ARRAY_SIZE(gcc_sm6125_gdscs),
  3830. };
  3831. static const struct of_device_id gcc_sm6125_match_table[] = {
  3832. { .compatible = "qcom,gcc-sm6125" },
  3833. { }
  3834. };
  3835. MODULE_DEVICE_TABLE(of, gcc_sm6125_match_table);
  3836. static int gcc_sm6125_probe(struct platform_device *pdev)
  3837. {
  3838. struct regmap *regmap;
  3839. int ret;
  3840. regmap = qcom_cc_map(pdev, &gcc_sm6125_desc);
  3841. if (IS_ERR(regmap))
  3842. return PTR_ERR(regmap);
  3843. /*
  3844. * Disable the GPLL0 active input to video block via
  3845. * MISC registers.
  3846. */
  3847. regmap_update_bits(regmap, 0x80258, 0x1, 0x1);
  3848. /*
  3849. * Enable DUAL_EDGE mode for MCLK RCGs
  3850. * This is required to enable MND divider mode
  3851. */
  3852. regmap_update_bits(regmap, 0x51004, 0x3000, 0x2000);
  3853. regmap_update_bits(regmap, 0x51020, 0x3000, 0x2000);
  3854. regmap_update_bits(regmap, 0x5103c, 0x3000, 0x2000);
  3855. regmap_update_bits(regmap, 0x51058, 0x3000, 0x2000);
  3856. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3857. ARRAY_SIZE(gcc_dfs_clocks));
  3858. if (ret)
  3859. return ret;
  3860. return qcom_cc_really_probe(&pdev->dev, &gcc_sm6125_desc, regmap);
  3861. }
  3862. static struct platform_driver gcc_sm6125_driver = {
  3863. .probe = gcc_sm6125_probe,
  3864. .driver = {
  3865. .name = "gcc-sm6125",
  3866. .of_match_table = gcc_sm6125_match_table,
  3867. },
  3868. };
  3869. static int __init gcc_sm6125_init(void)
  3870. {
  3871. return platform_driver_register(&gcc_sm6125_driver);
  3872. }
  3873. subsys_initcall(gcc_sm6125_init);
  3874. static void __exit gcc_sm6125_exit(void)
  3875. {
  3876. platform_driver_unregister(&gcc_sm6125_driver);
  3877. }
  3878. module_exit(gcc_sm6125_exit);
  3879. MODULE_DESCRIPTION("QTI GCC SM6125 Driver");
  3880. MODULE_LICENSE("GPL v2");