gcc-sm6350.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,gcc-sm6350.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap.h"
  15. #include "clk-regmap-divider.h"
  16. #include "clk-regmap-mux.h"
  17. #include "common.h"
  18. #include "gdsc.h"
  19. #include "reset.h"
  20. enum {
  21. P_BI_TCXO,
  22. P_GPLL0_OUT_EVEN,
  23. P_GPLL0_OUT_MAIN,
  24. P_GPLL0_OUT_ODD,
  25. P_GPLL6_OUT_EVEN,
  26. P_GPLL7_OUT_MAIN,
  27. P_SLEEP_CLK,
  28. };
  29. static struct clk_alpha_pll gpll0 = {
  30. .offset = 0x0,
  31. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  32. .clkr = {
  33. .enable_reg = 0x52010,
  34. .enable_mask = BIT(0),
  35. .hw.init = &(struct clk_init_data){
  36. .name = "gpll0",
  37. .parent_data = &(const struct clk_parent_data){
  38. .fw_name = "bi_tcxo",
  39. },
  40. .num_parents = 1,
  41. .ops = &clk_alpha_pll_fixed_fabia_ops,
  42. },
  43. },
  44. };
  45. static const struct clk_div_table post_div_table_gpll0_out_even[] = {
  46. { 0x1, 2 },
  47. { }
  48. };
  49. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  50. .offset = 0x0,
  51. .post_div_shift = 8,
  52. .post_div_table = post_div_table_gpll0_out_even,
  53. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
  54. .width = 4,
  55. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  56. .clkr.hw.init = &(struct clk_init_data){
  57. .name = "gpll0_out_even",
  58. .parent_hws = (const struct clk_hw*[]){
  59. &gpll0.clkr.hw,
  60. },
  61. .num_parents = 1,
  62. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  63. },
  64. };
  65. static const struct clk_div_table post_div_table_gpll0_out_odd[] = {
  66. { 0x3, 3 },
  67. { }
  68. };
  69. static struct clk_alpha_pll_postdiv gpll0_out_odd = {
  70. .offset = 0x0,
  71. .post_div_shift = 12,
  72. .post_div_table = post_div_table_gpll0_out_odd,
  73. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_odd),
  74. .width = 4,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  76. .clkr.hw.init = &(struct clk_init_data){
  77. .name = "gpll0_out_odd",
  78. .parent_hws = (const struct clk_hw*[]){
  79. &gpll0.clkr.hw,
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  83. },
  84. };
  85. static struct clk_alpha_pll gpll6 = {
  86. .offset = 0x6000,
  87. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  88. .clkr = {
  89. .enable_reg = 0x52010,
  90. .enable_mask = BIT(6),
  91. .hw.init = &(struct clk_init_data){
  92. .name = "gpll6",
  93. .parent_data = &(const struct clk_parent_data){
  94. .fw_name = "bi_tcxo",
  95. },
  96. .num_parents = 1,
  97. .ops = &clk_alpha_pll_fixed_fabia_ops,
  98. },
  99. },
  100. };
  101. static const struct clk_div_table post_div_table_gpll6_out_even[] = {
  102. { 0x1, 2 },
  103. { }
  104. };
  105. static struct clk_alpha_pll_postdiv gpll6_out_even = {
  106. .offset = 0x6000,
  107. .post_div_shift = 8,
  108. .post_div_table = post_div_table_gpll6_out_even,
  109. .num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_even),
  110. .width = 4,
  111. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  112. .clkr.hw.init = &(struct clk_init_data){
  113. .name = "gpll6_out_even",
  114. .parent_hws = (const struct clk_hw*[]){
  115. &gpll6.clkr.hw,
  116. },
  117. .num_parents = 1,
  118. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  119. },
  120. };
  121. static struct clk_alpha_pll gpll7 = {
  122. .offset = 0x7000,
  123. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  124. .clkr = {
  125. .enable_reg = 0x52010,
  126. .enable_mask = BIT(7),
  127. .hw.init = &(struct clk_init_data){
  128. .name = "gpll7",
  129. .parent_data = &(const struct clk_parent_data){
  130. .fw_name = "bi_tcxo",
  131. },
  132. .num_parents = 1,
  133. .ops = &clk_alpha_pll_fixed_fabia_ops,
  134. },
  135. },
  136. };
  137. static const struct parent_map gcc_parent_map_0[] = {
  138. { P_BI_TCXO, 0 },
  139. { P_GPLL0_OUT_MAIN, 1 },
  140. { P_GPLL6_OUT_EVEN, 2 },
  141. { P_GPLL0_OUT_EVEN, 6 },
  142. };
  143. static const struct clk_parent_data gcc_parent_data_0[] = {
  144. { .fw_name = "bi_tcxo" },
  145. { .hw = &gpll0.clkr.hw },
  146. { .hw = &gpll6_out_even.clkr.hw },
  147. { .hw = &gpll0_out_even.clkr.hw },
  148. };
  149. static const struct parent_map gcc_parent_map_1[] = {
  150. { P_BI_TCXO, 0 },
  151. { P_GPLL0_OUT_EVEN, 6 },
  152. };
  153. static const struct clk_parent_data gcc_parent_data_1[] = {
  154. { .fw_name = "bi_tcxo" },
  155. { .hw = &gpll0_out_even.clkr.hw },
  156. };
  157. static const struct parent_map gcc_parent_map_2[] = {
  158. { P_BI_TCXO, 0 },
  159. { P_GPLL0_OUT_ODD, 2 },
  160. };
  161. static const struct clk_parent_data gcc_parent_data_2_ao[] = {
  162. { .fw_name = "bi_tcxo_ao" },
  163. { .hw = &gpll0_out_odd.clkr.hw },
  164. };
  165. static const struct parent_map gcc_parent_map_3[] = {
  166. { P_BI_TCXO, 0 },
  167. };
  168. static const struct clk_parent_data gcc_parent_data_3[] = {
  169. { .fw_name = "bi_tcxo" },
  170. };
  171. static const struct parent_map gcc_parent_map_4[] = {
  172. { P_BI_TCXO, 0 },
  173. { P_GPLL0_OUT_MAIN, 1 },
  174. { P_GPLL0_OUT_ODD, 2 },
  175. };
  176. static const struct clk_parent_data gcc_parent_data_4[] = {
  177. { .fw_name = "bi_tcxo" },
  178. { .hw = &gpll0.clkr.hw },
  179. { .hw = &gpll0_out_odd.clkr.hw },
  180. };
  181. static const struct parent_map gcc_parent_map_5[] = {
  182. { P_BI_TCXO, 0 },
  183. { P_GPLL0_OUT_ODD, 2 },
  184. { P_SLEEP_CLK, 5 },
  185. { P_GPLL0_OUT_EVEN, 6 },
  186. };
  187. static const struct clk_parent_data gcc_parent_data_5[] = {
  188. { .fw_name = "bi_tcxo" },
  189. { .hw = &gpll0_out_odd.clkr.hw },
  190. { .fw_name = "sleep_clk" },
  191. { .hw = &gpll0_out_even.clkr.hw },
  192. };
  193. static const struct parent_map gcc_parent_map_6[] = {
  194. { P_BI_TCXO, 0 },
  195. { P_SLEEP_CLK, 5 },
  196. };
  197. static const struct clk_parent_data gcc_parent_data_6[] = {
  198. { .fw_name = "bi_tcxo" },
  199. { .fw_name = "sleep_clk" }
  200. };
  201. static const struct parent_map gcc_parent_map_7[] = {
  202. { P_BI_TCXO, 0 },
  203. { P_GPLL6_OUT_EVEN, 2 },
  204. { P_GPLL0_OUT_EVEN, 6 },
  205. };
  206. static const struct clk_parent_data gcc_parent_data_7[] = {
  207. { .fw_name = "bi_tcxo" },
  208. { .hw = &gpll6_out_even.clkr.hw },
  209. { .hw = &gpll0_out_even.clkr.hw },
  210. };
  211. static const struct parent_map gcc_parent_map_8[] = {
  212. { P_BI_TCXO, 0 },
  213. { P_GPLL0_OUT_ODD, 2 },
  214. { P_GPLL7_OUT_MAIN, 3 },
  215. };
  216. static const struct clk_parent_data gcc_parent_data_8[] = {
  217. { .fw_name = "bi_tcxo" },
  218. { .hw = &gpll0_out_odd.clkr.hw },
  219. { .hw = &gpll7.clkr.hw },
  220. };
  221. static struct clk_regmap_div gcc_gpu_gpll0_main_div_clk_src = {
  222. .reg = 0x4514C,
  223. .shift = 0,
  224. .width = 2,
  225. .clkr.hw.init = &(struct clk_init_data) {
  226. .name = "gcc_gpu_gpll0_main_div_clk_src",
  227. .parent_hws = (const struct clk_hw*[]){
  228. &gpll0.clkr.hw,
  229. },
  230. .num_parents = 1,
  231. .ops = &clk_regmap_div_ro_ops,
  232. },
  233. };
  234. static struct clk_regmap_div gcc_npu_pll0_main_div_clk_src = {
  235. .reg = 0x4ce00,
  236. .shift = 0,
  237. .width = 2,
  238. .clkr.hw.init = &(struct clk_init_data) {
  239. .name = "gcc_npu_pll0_main_div_clk_src",
  240. .parent_hws = (const struct clk_hw*[]){
  241. &gpll0.clkr.hw,
  242. },
  243. .num_parents = 1,
  244. .ops = &clk_regmap_div_ro_ops,
  245. },
  246. };
  247. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  248. F(19200000, P_BI_TCXO, 1, 0, 0),
  249. { }
  250. };
  251. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  252. .cmd_rcgr = 0x30014,
  253. .mnd_width = 0,
  254. .hid_width = 5,
  255. .parent_map = gcc_parent_map_2,
  256. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  257. .clkr.hw.init = &(struct clk_init_data){
  258. .name = "gcc_cpuss_ahb_clk_src",
  259. .parent_data = gcc_parent_data_2_ao,
  260. .num_parents = ARRAY_SIZE(gcc_parent_data_2_ao),
  261. .ops = &clk_rcg2_ops,
  262. },
  263. };
  264. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  265. F(19200000, P_BI_TCXO, 1, 0, 0),
  266. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  267. F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
  268. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  269. F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
  270. { }
  271. };
  272. static struct clk_rcg2 gcc_gp1_clk_src = {
  273. .cmd_rcgr = 0x37004,
  274. .mnd_width = 8,
  275. .hid_width = 5,
  276. .parent_map = gcc_parent_map_5,
  277. .freq_tbl = ftbl_gcc_gp1_clk_src,
  278. .clkr.hw.init = &(struct clk_init_data){
  279. .name = "gcc_gp1_clk_src",
  280. .parent_data = gcc_parent_data_5,
  281. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  282. .ops = &clk_rcg2_ops,
  283. },
  284. };
  285. static struct clk_rcg2 gcc_gp2_clk_src = {
  286. .cmd_rcgr = 0x38004,
  287. .mnd_width = 8,
  288. .hid_width = 5,
  289. .parent_map = gcc_parent_map_5,
  290. .freq_tbl = ftbl_gcc_gp1_clk_src,
  291. .clkr.hw.init = &(struct clk_init_data){
  292. .name = "gcc_gp2_clk_src",
  293. .parent_data = gcc_parent_data_5,
  294. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  295. .ops = &clk_rcg2_ops,
  296. },
  297. };
  298. static struct clk_rcg2 gcc_gp3_clk_src = {
  299. .cmd_rcgr = 0x39004,
  300. .mnd_width = 8,
  301. .hid_width = 5,
  302. .parent_map = gcc_parent_map_5,
  303. .freq_tbl = ftbl_gcc_gp1_clk_src,
  304. .clkr.hw.init = &(struct clk_init_data){
  305. .name = "gcc_gp3_clk_src",
  306. .parent_data = gcc_parent_data_5,
  307. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  308. .ops = &clk_rcg2_ops,
  309. },
  310. };
  311. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  312. F(19200000, P_BI_TCXO, 1, 0, 0),
  313. F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
  314. { }
  315. };
  316. static struct clk_rcg2 gcc_pdm2_clk_src = {
  317. .cmd_rcgr = 0x23010,
  318. .mnd_width = 0,
  319. .hid_width = 5,
  320. .parent_map = gcc_parent_map_1,
  321. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "gcc_pdm2_clk_src",
  324. .parent_data = gcc_parent_data_1,
  325. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  326. .ops = &clk_rcg2_ops,
  327. },
  328. };
  329. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  330. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  331. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  332. F(19200000, P_BI_TCXO, 1, 0, 0),
  333. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  334. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  335. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  336. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  337. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  338. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  339. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  340. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  341. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  342. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  343. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  344. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  345. F(128000000, P_GPLL6_OUT_EVEN, 3, 0, 0),
  346. { }
  347. };
  348. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  349. .name = "gcc_qupv3_wrap0_s0_clk_src",
  350. .parent_data = gcc_parent_data_0,
  351. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  352. .ops = &clk_rcg2_ops,
  353. };
  354. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  355. .cmd_rcgr = 0x21148,
  356. .mnd_width = 16,
  357. .hid_width = 5,
  358. .parent_map = gcc_parent_map_0,
  359. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  360. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  361. };
  362. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  363. .name = "gcc_qupv3_wrap0_s1_clk_src",
  364. .parent_data = gcc_parent_data_0,
  365. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  366. .ops = &clk_rcg2_ops,
  367. };
  368. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  369. .cmd_rcgr = 0x21278,
  370. .mnd_width = 16,
  371. .hid_width = 5,
  372. .parent_map = gcc_parent_map_0,
  373. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  374. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  375. };
  376. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  377. .name = "gcc_qupv3_wrap0_s2_clk_src",
  378. .parent_data = gcc_parent_data_0,
  379. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  380. .ops = &clk_rcg2_ops,
  381. };
  382. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  383. .cmd_rcgr = 0x213a8,
  384. .mnd_width = 16,
  385. .hid_width = 5,
  386. .parent_map = gcc_parent_map_0,
  387. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  388. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  389. };
  390. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  391. .name = "gcc_qupv3_wrap0_s3_clk_src",
  392. .parent_data = gcc_parent_data_0,
  393. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  394. .ops = &clk_rcg2_ops,
  395. };
  396. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  397. .cmd_rcgr = 0x214d8,
  398. .mnd_width = 16,
  399. .hid_width = 5,
  400. .parent_map = gcc_parent_map_0,
  401. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  402. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  403. };
  404. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  405. .name = "gcc_qupv3_wrap0_s4_clk_src",
  406. .parent_data = gcc_parent_data_0,
  407. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  408. .ops = &clk_rcg2_ops,
  409. };
  410. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  411. .cmd_rcgr = 0x21608,
  412. .mnd_width = 16,
  413. .hid_width = 5,
  414. .parent_map = gcc_parent_map_0,
  415. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  416. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  417. };
  418. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  419. .name = "gcc_qupv3_wrap0_s5_clk_src",
  420. .parent_data = gcc_parent_data_0,
  421. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  422. .ops = &clk_rcg2_ops,
  423. };
  424. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  425. .cmd_rcgr = 0x21738,
  426. .mnd_width = 16,
  427. .hid_width = 5,
  428. .parent_map = gcc_parent_map_0,
  429. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  430. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  431. };
  432. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  433. .name = "gcc_qupv3_wrap1_s0_clk_src",
  434. .parent_data = gcc_parent_data_0,
  435. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  436. .ops = &clk_rcg2_ops,
  437. };
  438. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  439. .cmd_rcgr = 0x22018,
  440. .mnd_width = 16,
  441. .hid_width = 5,
  442. .parent_map = gcc_parent_map_0,
  443. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  444. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  445. };
  446. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  447. .name = "gcc_qupv3_wrap1_s1_clk_src",
  448. .parent_data = gcc_parent_data_0,
  449. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  450. .ops = &clk_rcg2_ops,
  451. };
  452. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  453. .cmd_rcgr = 0x22148,
  454. .mnd_width = 16,
  455. .hid_width = 5,
  456. .parent_map = gcc_parent_map_0,
  457. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  458. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  459. };
  460. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  461. .name = "gcc_qupv3_wrap1_s2_clk_src",
  462. .parent_data = gcc_parent_data_0,
  463. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  464. .ops = &clk_rcg2_ops,
  465. };
  466. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  467. .cmd_rcgr = 0x22278,
  468. .mnd_width = 16,
  469. .hid_width = 5,
  470. .parent_map = gcc_parent_map_0,
  471. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  472. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  473. };
  474. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  475. .name = "gcc_qupv3_wrap1_s3_clk_src",
  476. .parent_data = gcc_parent_data_0,
  477. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  478. .ops = &clk_rcg2_ops,
  479. };
  480. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  481. .cmd_rcgr = 0x223a8,
  482. .mnd_width = 16,
  483. .hid_width = 5,
  484. .parent_map = gcc_parent_map_0,
  485. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  486. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  487. };
  488. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  489. .name = "gcc_qupv3_wrap1_s4_clk_src",
  490. .parent_data = gcc_parent_data_0,
  491. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  492. .ops = &clk_rcg2_ops,
  493. };
  494. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  495. .cmd_rcgr = 0x224d8,
  496. .mnd_width = 16,
  497. .hid_width = 5,
  498. .parent_map = gcc_parent_map_0,
  499. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  500. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  501. };
  502. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  503. .name = "gcc_qupv3_wrap1_s5_clk_src",
  504. .parent_data = gcc_parent_data_0,
  505. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  506. .ops = &clk_rcg2_ops,
  507. };
  508. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  509. .cmd_rcgr = 0x22608,
  510. .mnd_width = 16,
  511. .hid_width = 5,
  512. .parent_map = gcc_parent_map_0,
  513. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  514. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  515. };
  516. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  517. F(144000, P_BI_TCXO, 16, 3, 25),
  518. F(400000, P_BI_TCXO, 12, 1, 4),
  519. F(19200000, P_BI_TCXO, 1, 0, 0),
  520. F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
  521. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  522. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  523. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  524. F(192000000, P_GPLL6_OUT_EVEN, 2, 0, 0),
  525. F(384000000, P_GPLL6_OUT_EVEN, 1, 0, 0),
  526. { }
  527. };
  528. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  529. .cmd_rcgr = 0x4b024,
  530. .mnd_width = 8,
  531. .hid_width = 5,
  532. .parent_map = gcc_parent_map_7,
  533. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  534. .clkr.hw.init = &(struct clk_init_data){
  535. .name = "gcc_sdcc1_apps_clk_src",
  536. .parent_data = gcc_parent_data_7,
  537. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  542. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  543. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  544. F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
  545. { }
  546. };
  547. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  548. .cmd_rcgr = 0x4b00c,
  549. .mnd_width = 0,
  550. .hid_width = 5,
  551. .parent_map = gcc_parent_map_1,
  552. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  553. .clkr.hw.init = &(struct clk_init_data){
  554. .name = "gcc_sdcc1_ice_core_clk_src",
  555. .parent_data = gcc_parent_data_1,
  556. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  557. .ops = &clk_rcg2_ops,
  558. },
  559. };
  560. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  561. F(400000, P_BI_TCXO, 12, 1, 4),
  562. F(9600000, P_BI_TCXO, 2, 0, 0),
  563. F(19200000, P_BI_TCXO, 1, 0, 0),
  564. F(25000000, P_GPLL0_OUT_ODD, 8, 0, 0),
  565. F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
  566. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  567. F(202000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  568. { }
  569. };
  570. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  571. .cmd_rcgr = 0x2000c,
  572. .mnd_width = 8,
  573. .hid_width = 5,
  574. .parent_map = gcc_parent_map_8,
  575. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "gcc_sdcc2_apps_clk_src",
  578. .parent_data = gcc_parent_data_8,
  579. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  580. .flags = CLK_OPS_PARENT_ENABLE,
  581. .ops = &clk_rcg2_floor_ops,
  582. },
  583. };
  584. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  585. F(25000000, P_GPLL0_OUT_ODD, 8, 0, 0),
  586. F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
  587. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  588. F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
  589. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  590. { }
  591. };
  592. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  593. .cmd_rcgr = 0x3a01c,
  594. .mnd_width = 8,
  595. .hid_width = 5,
  596. .parent_map = gcc_parent_map_4,
  597. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  598. .clkr.hw.init = &(struct clk_init_data){
  599. .name = "gcc_ufs_phy_axi_clk_src",
  600. .parent_data = gcc_parent_data_4,
  601. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  602. .ops = &clk_rcg2_ops,
  603. },
  604. };
  605. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  606. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  607. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  608. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  609. F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
  610. { }
  611. };
  612. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  613. .cmd_rcgr = 0x3a048,
  614. .mnd_width = 0,
  615. .hid_width = 5,
  616. .parent_map = gcc_parent_map_1,
  617. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "gcc_ufs_phy_ice_core_clk_src",
  620. .parent_data = gcc_parent_data_1,
  621. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  626. F(9600000, P_BI_TCXO, 2, 0, 0),
  627. F(19200000, P_BI_TCXO, 1, 0, 0),
  628. { }
  629. };
  630. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  631. .cmd_rcgr = 0x3a0b0,
  632. .mnd_width = 0,
  633. .hid_width = 5,
  634. .parent_map = gcc_parent_map_3,
  635. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  636. .clkr.hw.init = &(struct clk_init_data){
  637. .name = "gcc_ufs_phy_phy_aux_clk_src",
  638. .parent_data = gcc_parent_data_3,
  639. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  640. .ops = &clk_rcg2_ops,
  641. },
  642. };
  643. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  644. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  645. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  646. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  647. { }
  648. };
  649. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  650. .cmd_rcgr = 0x3a060,
  651. .mnd_width = 0,
  652. .hid_width = 5,
  653. .parent_map = gcc_parent_map_1,
  654. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  655. .clkr.hw.init = &(struct clk_init_data){
  656. .name = "gcc_ufs_phy_unipro_core_clk_src",
  657. .parent_data = gcc_parent_data_1,
  658. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  659. .ops = &clk_rcg2_ops,
  660. },
  661. };
  662. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  663. F(66666667, P_GPLL0_OUT_ODD, 3, 0, 0),
  664. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  665. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  666. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  667. { }
  668. };
  669. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  670. .cmd_rcgr = 0x1a01c,
  671. .mnd_width = 8,
  672. .hid_width = 5,
  673. .parent_map = gcc_parent_map_4,
  674. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  675. .clkr.hw.init = &(struct clk_init_data){
  676. .name = "gcc_usb30_prim_master_clk_src",
  677. .parent_data = gcc_parent_data_4,
  678. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  679. .ops = &clk_rcg2_ops,
  680. },
  681. };
  682. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  683. F(19200000, P_BI_TCXO, 1, 0, 0),
  684. { }
  685. };
  686. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  687. .cmd_rcgr = 0x1a034,
  688. .mnd_width = 0,
  689. .hid_width = 5,
  690. .parent_map = gcc_parent_map_3,
  691. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  692. .clkr.hw.init = &(struct clk_init_data){
  693. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  694. .parent_data = gcc_parent_data_3,
  695. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  696. .ops = &clk_rcg2_ops,
  697. },
  698. };
  699. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  700. .cmd_rcgr = 0x1a060,
  701. .mnd_width = 0,
  702. .hid_width = 5,
  703. .parent_map = gcc_parent_map_6,
  704. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  705. .clkr.hw.init = &(struct clk_init_data){
  706. .name = "gcc_usb3_prim_phy_aux_clk_src",
  707. .parent_data = gcc_parent_data_6,
  708. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  713. .halt_reg = 0x3e014,
  714. .halt_check = BRANCH_HALT_DELAY,
  715. .hwcg_reg = 0x3e014,
  716. .hwcg_bit = 1,
  717. .clkr = {
  718. .enable_reg = 0x3e014,
  719. .enable_mask = BIT(0),
  720. .hw.init = &(struct clk_init_data){
  721. .name = "gcc_aggre_ufs_phy_axi_clk",
  722. .parent_hws = (const struct clk_hw*[]){
  723. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  724. },
  725. .num_parents = 1,
  726. .flags = CLK_SET_RATE_PARENT,
  727. .ops = &clk_branch2_ops,
  728. },
  729. },
  730. };
  731. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  732. .halt_reg = 0x3e014,
  733. .halt_check = BRANCH_HALT,
  734. .hwcg_reg = 0x3e014,
  735. .hwcg_bit = 1,
  736. .clkr = {
  737. .enable_reg = 0x3e014,
  738. .enable_mask = BIT(1),
  739. .hw.init = &(struct clk_init_data){
  740. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  741. .parent_hws = (const struct clk_hw*[]){
  742. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  743. },
  744. .num_parents = 1,
  745. .flags = CLK_SET_RATE_PARENT,
  746. .ops = &clk_branch2_ops,
  747. },
  748. },
  749. };
  750. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  751. .halt_reg = 0x3e014,
  752. .halt_check = BRANCH_HALT,
  753. .hwcg_reg = 0x3e014,
  754. .hwcg_bit = 1,
  755. .clkr = {
  756. .enable_reg = 0x3e014,
  757. .enable_mask = BIT(1),
  758. .hw.init = &(struct clk_init_data){
  759. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  760. .parent_hws = (const struct clk_hw*[]){
  761. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  762. },
  763. .num_parents = 1,
  764. .flags = CLK_SET_RATE_PARENT,
  765. .ops = &clk_branch2_ops,
  766. },
  767. },
  768. };
  769. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  770. .halt_reg = 0x3e010,
  771. .halt_check = BRANCH_HALT,
  772. .hwcg_reg = 0x3e010,
  773. .hwcg_bit = 1,
  774. .clkr = {
  775. .enable_reg = 0x3e010,
  776. .enable_mask = BIT(0),
  777. .hw.init = &(struct clk_init_data){
  778. .name = "gcc_aggre_usb3_prim_axi_clk",
  779. .parent_hws = (const struct clk_hw*[]){
  780. &gcc_usb30_prim_master_clk_src.clkr.hw,
  781. },
  782. .num_parents = 1,
  783. .flags = CLK_SET_RATE_PARENT,
  784. .ops = &clk_branch2_ops,
  785. },
  786. },
  787. };
  788. static struct clk_branch gcc_boot_rom_ahb_clk = {
  789. .halt_reg = 0x26004,
  790. .halt_check = BRANCH_HALT_VOTED,
  791. .hwcg_reg = 0x26004,
  792. .hwcg_bit = 1,
  793. .clkr = {
  794. .enable_reg = 0x52000,
  795. .enable_mask = BIT(28),
  796. .hw.init = &(struct clk_init_data){
  797. .name = "gcc_boot_rom_ahb_clk",
  798. .ops = &clk_branch2_ops,
  799. },
  800. },
  801. };
  802. static struct clk_branch gcc_camera_ahb_clk = {
  803. .halt_reg = 0x17008,
  804. .halt_check = BRANCH_HALT,
  805. .hwcg_reg = 0x17008,
  806. .hwcg_bit = 1,
  807. .clkr = {
  808. .enable_reg = 0x17008,
  809. .enable_mask = BIT(0),
  810. .hw.init = &(struct clk_init_data){
  811. .name = "gcc_camera_ahb_clk",
  812. .flags = CLK_IS_CRITICAL,
  813. .ops = &clk_branch2_ops,
  814. },
  815. },
  816. };
  817. static struct clk_branch gcc_camera_axi_clk = {
  818. .halt_reg = 0x17018,
  819. .halt_check = BRANCH_HALT,
  820. .hwcg_reg = 0x17018,
  821. .hwcg_bit = 1,
  822. .clkr = {
  823. .enable_reg = 0x17018,
  824. .enable_mask = BIT(0),
  825. .hw.init = &(struct clk_init_data){
  826. .name = "gcc_camera_axi_clk",
  827. .ops = &clk_branch2_ops,
  828. },
  829. },
  830. };
  831. static struct clk_branch gcc_camera_throttle_nrt_axi_clk = {
  832. .halt_reg = 0x17078,
  833. .halt_check = BRANCH_VOTED,
  834. .hwcg_reg = 0x17078,
  835. .hwcg_bit = 1,
  836. .clkr = {
  837. .enable_reg = 0x17078,
  838. .enable_mask = BIT(0),
  839. .hw.init = &(struct clk_init_data){
  840. .name = "gcc_camera_throttle_nrt_axi_clk",
  841. .ops = &clk_branch2_ops,
  842. },
  843. },
  844. };
  845. static struct clk_branch gcc_camera_throttle_rt_axi_clk = {
  846. .halt_reg = 0x17024,
  847. .halt_check = BRANCH_VOTED,
  848. .hwcg_reg = 0x17024,
  849. .hwcg_bit = 1,
  850. .clkr = {
  851. .enable_reg = 0x17024,
  852. .enable_mask = BIT(0),
  853. .hw.init = &(struct clk_init_data){
  854. .name = "gcc_camera_throttle_rt_axi_clk",
  855. .ops = &clk_branch2_ops,
  856. },
  857. },
  858. };
  859. static struct clk_branch gcc_camera_xo_clk = {
  860. .halt_reg = 0x17030,
  861. .halt_check = BRANCH_HALT,
  862. .clkr = {
  863. .enable_reg = 0x17030,
  864. .enable_mask = BIT(0),
  865. .hw.init = &(struct clk_init_data){
  866. .name = "gcc_camera_xo_clk",
  867. .flags = CLK_IS_CRITICAL,
  868. .ops = &clk_branch2_ops,
  869. },
  870. },
  871. };
  872. static struct clk_branch gcc_ce1_ahb_clk = {
  873. .halt_reg = 0x2b00c,
  874. .halt_check = BRANCH_HALT_VOTED,
  875. .hwcg_reg = 0x2b00c,
  876. .hwcg_bit = 1,
  877. .clkr = {
  878. .enable_reg = 0x52008,
  879. .enable_mask = BIT(3),
  880. .hw.init = &(struct clk_init_data){
  881. .name = "gcc_ce1_ahb_clk",
  882. .ops = &clk_branch2_ops,
  883. },
  884. },
  885. };
  886. static struct clk_branch gcc_ce1_axi_clk = {
  887. .halt_reg = 0x2b008,
  888. .halt_check = BRANCH_HALT_VOTED,
  889. .clkr = {
  890. .enable_reg = 0x52008,
  891. .enable_mask = BIT(2),
  892. .hw.init = &(struct clk_init_data){
  893. .name = "gcc_ce1_axi_clk",
  894. .ops = &clk_branch2_ops,
  895. },
  896. },
  897. };
  898. static struct clk_branch gcc_ce1_clk = {
  899. .halt_reg = 0x2b004,
  900. .halt_check = BRANCH_HALT_VOTED,
  901. .clkr = {
  902. .enable_reg = 0x52008,
  903. .enable_mask = BIT(1),
  904. .hw.init = &(struct clk_init_data){
  905. .name = "gcc_ce1_clk",
  906. .ops = &clk_branch2_ops,
  907. },
  908. },
  909. };
  910. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  911. .halt_reg = 0x1101c,
  912. .halt_check = BRANCH_HALT,
  913. .hwcg_reg = 0x1101c,
  914. .hwcg_bit = 1,
  915. .clkr = {
  916. .enable_reg = 0x1101c,
  917. .enable_mask = BIT(0),
  918. .hw.init = &(struct clk_init_data){
  919. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  920. .parent_hws = (const struct clk_hw*[]){
  921. &gcc_usb30_prim_master_clk_src.clkr.hw,
  922. },
  923. .num_parents = 1,
  924. .flags = CLK_SET_RATE_PARENT,
  925. .ops = &clk_branch2_ops,
  926. },
  927. },
  928. };
  929. static struct clk_branch gcc_cpuss_ahb_clk = {
  930. .halt_reg = 0x30000,
  931. .halt_check = BRANCH_HALT_VOTED,
  932. .hwcg_reg = 0x30000,
  933. .hwcg_bit = 1,
  934. .clkr = {
  935. .enable_reg = 0x52008,
  936. .enable_mask = BIT(4),
  937. .hw.init = &(struct clk_init_data){
  938. .name = "gcc_cpuss_ahb_clk",
  939. .parent_hws = (const struct clk_hw*[]){
  940. &gcc_cpuss_ahb_clk_src.clkr.hw,
  941. },
  942. .num_parents = 1,
  943. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  944. .ops = &clk_branch2_ops,
  945. },
  946. },
  947. };
  948. static struct clk_branch gcc_cpuss_gnoc_clk = {
  949. .halt_reg = 0x30004,
  950. .halt_check = BRANCH_HALT_VOTED,
  951. .hwcg_reg = 0x30004,
  952. .hwcg_bit = 1,
  953. .clkr = {
  954. .enable_reg = 0x52008,
  955. .enable_mask = BIT(5),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "gcc_cpuss_gnoc_clk",
  958. .flags = CLK_IS_CRITICAL,
  959. .ops = &clk_branch2_ops,
  960. },
  961. },
  962. };
  963. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  964. .halt_reg = 0x30008,
  965. .halt_check = BRANCH_HALT,
  966. .clkr = {
  967. .enable_reg = 0x30008,
  968. .enable_mask = BIT(0),
  969. .hw.init = &(struct clk_init_data){
  970. .name = "gcc_cpuss_rbcpr_clk",
  971. .ops = &clk_branch2_ops,
  972. },
  973. },
  974. };
  975. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  976. .halt_reg = 0x2d038,
  977. .halt_check = BRANCH_VOTED,
  978. .hwcg_reg = 0x2d038,
  979. .hwcg_bit = 1,
  980. .clkr = {
  981. .enable_reg = 0x2d038,
  982. .enable_mask = BIT(0),
  983. .hw.init = &(struct clk_init_data){
  984. .name = "gcc_ddrss_gpu_axi_clk",
  985. .ops = &clk_branch2_ops,
  986. },
  987. },
  988. };
  989. static struct clk_branch gcc_disp_ahb_clk = {
  990. .halt_reg = 0x1700c,
  991. .halt_check = BRANCH_HALT,
  992. .hwcg_reg = 0x1700c,
  993. .hwcg_bit = 1,
  994. .clkr = {
  995. .enable_reg = 0x1700c,
  996. .enable_mask = BIT(0),
  997. .hw.init = &(struct clk_init_data){
  998. .name = "gcc_disp_ahb_clk",
  999. .flags = CLK_IS_CRITICAL,
  1000. .ops = &clk_branch2_ops,
  1001. },
  1002. },
  1003. };
  1004. static struct clk_branch gcc_disp_axi_clk = {
  1005. .halt_reg = 0x1701c,
  1006. .halt_check = BRANCH_HALT,
  1007. .hwcg_reg = 0x1701c,
  1008. .hwcg_bit = 1,
  1009. .clkr = {
  1010. .enable_reg = 0x1701c,
  1011. .enable_mask = BIT(0),
  1012. .hw.init = &(struct clk_init_data){
  1013. .name = "gcc_disp_axi_clk",
  1014. .ops = &clk_branch2_ops,
  1015. },
  1016. },
  1017. };
  1018. static struct clk_branch gcc_disp_cc_sleep_clk = {
  1019. .halt_reg = 0x17074,
  1020. .halt_check = BRANCH_HALT_DELAY,
  1021. .hwcg_reg = 0x17074,
  1022. .hwcg_bit = 1,
  1023. .clkr = {
  1024. .enable_reg = 0x17074,
  1025. .enable_mask = BIT(0),
  1026. .hw.init = &(struct clk_init_data){
  1027. .name = "gcc_disp_cc_sleep_clk",
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch gcc_disp_cc_xo_clk = {
  1033. .halt_reg = 0x17070,
  1034. .halt_check = BRANCH_HALT,
  1035. .hwcg_reg = 0x17070,
  1036. .hwcg_bit = 1,
  1037. .clkr = {
  1038. .enable_reg = 0x17070,
  1039. .enable_mask = BIT(0),
  1040. .hw.init = &(struct clk_init_data){
  1041. .name = "gcc_disp_cc_xo_clk",
  1042. .flags = CLK_IS_CRITICAL,
  1043. .ops = &clk_branch2_ops,
  1044. },
  1045. },
  1046. };
  1047. static struct clk_branch gcc_disp_gpll0_clk = {
  1048. .halt_check = BRANCH_HALT_DELAY,
  1049. .clkr = {
  1050. .enable_reg = 0x52000,
  1051. .enable_mask = BIT(2),
  1052. .hw.init = &(struct clk_init_data){
  1053. .name = "gcc_disp_gpll0_clk",
  1054. .parent_hws = (const struct clk_hw*[]){
  1055. &gpll0.clkr.hw,
  1056. },
  1057. .num_parents = 1,
  1058. .ops = &clk_branch2_ops,
  1059. },
  1060. },
  1061. };
  1062. static struct clk_branch gcc_disp_throttle_axi_clk = {
  1063. .halt_reg = 0x17028,
  1064. .halt_check = BRANCH_HALT,
  1065. .hwcg_reg = 0x17028,
  1066. .hwcg_bit = 1,
  1067. .clkr = {
  1068. .enable_reg = 0x17028,
  1069. .enable_mask = BIT(0),
  1070. .hw.init = &(struct clk_init_data){
  1071. .name = "gcc_disp_throttle_axi_clk",
  1072. .ops = &clk_branch2_ops,
  1073. },
  1074. },
  1075. };
  1076. static struct clk_branch gcc_disp_xo_clk = {
  1077. .halt_reg = 0x17034,
  1078. .halt_check = BRANCH_HALT,
  1079. .clkr = {
  1080. .enable_reg = 0x17034,
  1081. .enable_mask = BIT(0),
  1082. .hw.init = &(struct clk_init_data){
  1083. .name = "gcc_disp_xo_clk",
  1084. .ops = &clk_branch2_ops,
  1085. },
  1086. },
  1087. };
  1088. static struct clk_branch gcc_gp1_clk = {
  1089. .halt_reg = 0x37000,
  1090. .halt_check = BRANCH_HALT,
  1091. .clkr = {
  1092. .enable_reg = 0x37000,
  1093. .enable_mask = BIT(0),
  1094. .hw.init = &(struct clk_init_data){
  1095. .name = "gcc_gp1_clk",
  1096. .parent_hws = (const struct clk_hw*[]){
  1097. &gcc_gp1_clk_src.clkr.hw,
  1098. },
  1099. .num_parents = 1,
  1100. .flags = CLK_SET_RATE_PARENT,
  1101. .ops = &clk_branch2_ops,
  1102. },
  1103. },
  1104. };
  1105. static struct clk_branch gcc_gp2_clk = {
  1106. .halt_reg = 0x38000,
  1107. .halt_check = BRANCH_HALT,
  1108. .clkr = {
  1109. .enable_reg = 0x38000,
  1110. .enable_mask = BIT(0),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "gcc_gp2_clk",
  1113. .parent_hws = (const struct clk_hw*[]){
  1114. &gcc_gp2_clk_src.clkr.hw,
  1115. },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. .ops = &clk_branch2_ops,
  1119. },
  1120. },
  1121. };
  1122. static struct clk_branch gcc_gp3_clk = {
  1123. .halt_reg = 0x39000,
  1124. .halt_check = BRANCH_HALT,
  1125. .clkr = {
  1126. .enable_reg = 0x39000,
  1127. .enable_mask = BIT(0),
  1128. .hw.init = &(struct clk_init_data){
  1129. .name = "gcc_gp3_clk",
  1130. .parent_hws = (const struct clk_hw*[]){
  1131. &gcc_gp3_clk_src.clkr.hw,
  1132. },
  1133. .num_parents = 1,
  1134. .flags = CLK_SET_RATE_PARENT,
  1135. .ops = &clk_branch2_ops,
  1136. },
  1137. },
  1138. };
  1139. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1140. .halt_reg = 0x45004,
  1141. .halt_check = BRANCH_HALT,
  1142. .hwcg_reg = 0x45004,
  1143. .hwcg_bit = 1,
  1144. .clkr = {
  1145. .enable_reg = 0x45004,
  1146. .enable_mask = BIT(0),
  1147. .hw.init = &(struct clk_init_data){
  1148. .name = "gcc_gpu_cfg_ahb_clk",
  1149. .flags = CLK_IS_CRITICAL,
  1150. .ops = &clk_branch2_ops,
  1151. },
  1152. },
  1153. };
  1154. static struct clk_branch gcc_gpu_gpll0_clk = {
  1155. .halt_check = BRANCH_HALT_DELAY,
  1156. .clkr = {
  1157. .enable_reg = 0x52008,
  1158. .enable_mask = BIT(7),
  1159. .hw.init = &(struct clk_init_data){
  1160. .name = "gcc_gpu_gpll0_clk",
  1161. .parent_hws = (const struct clk_hw*[]){
  1162. &gpll0.clkr.hw,
  1163. },
  1164. .num_parents = 1,
  1165. .ops = &clk_branch2_ops,
  1166. },
  1167. },
  1168. };
  1169. static struct clk_branch gcc_gpu_gpll0_div_clk = {
  1170. .halt_check = BRANCH_HALT_DELAY,
  1171. .clkr = {
  1172. .enable_reg = 0x52008,
  1173. .enable_mask = BIT(8),
  1174. .hw.init = &(struct clk_init_data){
  1175. .name = "gcc_gpu_gpll0_div_clk",
  1176. .parent_hws = (const struct clk_hw*[]){
  1177. &gcc_gpu_gpll0_main_div_clk_src.clkr.hw,
  1178. },
  1179. .num_parents = 1,
  1180. .ops = &clk_branch2_ops,
  1181. },
  1182. },
  1183. };
  1184. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1185. .halt_reg = 0x4500c,
  1186. .halt_check = BRANCH_VOTED,
  1187. .hwcg_reg = 0x4500c,
  1188. .hwcg_bit = 1,
  1189. .clkr = {
  1190. .enable_reg = 0x4500c,
  1191. .enable_mask = BIT(0),
  1192. .hw.init = &(struct clk_init_data){
  1193. .name = "gcc_gpu_memnoc_gfx_clk",
  1194. .ops = &clk_branch2_ops,
  1195. },
  1196. },
  1197. };
  1198. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1199. .halt_reg = 0x45014,
  1200. .halt_check = BRANCH_HALT,
  1201. .hwcg_reg = 0x45014,
  1202. .hwcg_bit = 1,
  1203. .clkr = {
  1204. .enable_reg = 0x45014,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1208. .ops = &clk_branch2_ops,
  1209. },
  1210. },
  1211. };
  1212. static struct clk_branch gcc_npu_axi_clk = {
  1213. .halt_reg = 0x4c008,
  1214. .halt_check = BRANCH_VOTED,
  1215. .hwcg_reg = 0x4c008,
  1216. .hwcg_bit = 1,
  1217. .clkr = {
  1218. .enable_reg = 0x4c008,
  1219. .enable_mask = BIT(0),
  1220. .hw.init = &(struct clk_init_data){
  1221. .name = "gcc_npu_axi_clk",
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_branch gcc_npu_bwmon_axi_clk = {
  1227. .halt_reg = 0x4d004,
  1228. .halt_check = BRANCH_HALT_DELAY,
  1229. .hwcg_reg = 0x4d004,
  1230. .hwcg_bit = 1,
  1231. .clkr = {
  1232. .enable_reg = 0x4d004,
  1233. .enable_mask = BIT(0),
  1234. .hw.init = &(struct clk_init_data){
  1235. .name = "gcc_npu_bwmon_axi_clk",
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch gcc_npu_bwmon_dma_cfg_ahb_clk = {
  1241. .halt_reg = 0x4d008,
  1242. .halt_check = BRANCH_HALT,
  1243. .clkr = {
  1244. .enable_reg = 0x4d008,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gcc_npu_bwmon_dma_cfg_ahb_clk",
  1248. .ops = &clk_branch2_ops,
  1249. },
  1250. },
  1251. };
  1252. static struct clk_branch gcc_npu_bwmon_dsp_cfg_ahb_clk = {
  1253. .halt_reg = 0x4d00c,
  1254. .halt_check = BRANCH_HALT,
  1255. .clkr = {
  1256. .enable_reg = 0x4d00c,
  1257. .enable_mask = BIT(0),
  1258. .hw.init = &(struct clk_init_data){
  1259. .name = "gcc_npu_bwmon_dsp_cfg_ahb_clk",
  1260. .ops = &clk_branch2_ops,
  1261. },
  1262. },
  1263. };
  1264. static struct clk_branch gcc_npu_cfg_ahb_clk = {
  1265. .halt_reg = 0x4c004,
  1266. .halt_check = BRANCH_HALT,
  1267. .hwcg_reg = 0x4c004,
  1268. .hwcg_bit = 1,
  1269. .clkr = {
  1270. .enable_reg = 0x4c004,
  1271. .enable_mask = BIT(0),
  1272. .hw.init = &(struct clk_init_data){
  1273. .name = "gcc_npu_cfg_ahb_clk",
  1274. .flags = CLK_IS_CRITICAL,
  1275. .ops = &clk_branch2_ops,
  1276. },
  1277. },
  1278. };
  1279. static struct clk_branch gcc_npu_dma_clk = {
  1280. .halt_reg = 0x4c140,
  1281. .halt_check = BRANCH_VOTED,
  1282. .hwcg_reg = 0x4c140,
  1283. .hwcg_bit = 1,
  1284. .clkr = {
  1285. .enable_reg = 0x4c140,
  1286. .enable_mask = BIT(0),
  1287. .hw.init = &(struct clk_init_data){
  1288. .name = "gcc_npu_dma_clk",
  1289. .ops = &clk_branch2_ops,
  1290. },
  1291. },
  1292. };
  1293. static struct clk_branch gcc_npu_gpll0_clk = {
  1294. .halt_check = BRANCH_HALT_DELAY,
  1295. .clkr = {
  1296. .enable_reg = 0x52008,
  1297. .enable_mask = BIT(9),
  1298. .hw.init = &(struct clk_init_data){
  1299. .name = "gcc_npu_gpll0_clk",
  1300. .parent_hws = (const struct clk_hw*[]){
  1301. &gpll0.clkr.hw,
  1302. },
  1303. .num_parents = 1,
  1304. .ops = &clk_branch2_ops,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_branch gcc_npu_gpll0_div_clk = {
  1309. .halt_check = BRANCH_HALT_DELAY,
  1310. .clkr = {
  1311. .enable_reg = 0x52008,
  1312. .enable_mask = BIT(10),
  1313. .hw.init = &(struct clk_init_data){
  1314. .name = "gcc_npu_gpll0_div_clk",
  1315. .parent_hws = (const struct clk_hw*[]){
  1316. &gcc_npu_pll0_main_div_clk_src.clkr.hw,
  1317. },
  1318. .num_parents = 1,
  1319. .ops = &clk_branch2_ops,
  1320. },
  1321. },
  1322. };
  1323. static struct clk_branch gcc_pdm2_clk = {
  1324. .halt_reg = 0x2300c,
  1325. .halt_check = BRANCH_HALT,
  1326. .clkr = {
  1327. .enable_reg = 0x2300c,
  1328. .enable_mask = BIT(0),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "gcc_pdm2_clk",
  1331. .parent_hws = (const struct clk_hw*[]){
  1332. &gcc_pdm2_clk_src.clkr.hw,
  1333. },
  1334. .num_parents = 1,
  1335. .flags = CLK_SET_RATE_PARENT,
  1336. .ops = &clk_branch2_ops,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch gcc_pdm_ahb_clk = {
  1341. .halt_reg = 0x23004,
  1342. .halt_check = BRANCH_HALT,
  1343. .hwcg_reg = 0x23004,
  1344. .hwcg_bit = 1,
  1345. .clkr = {
  1346. .enable_reg = 0x23004,
  1347. .enable_mask = BIT(0),
  1348. .hw.init = &(struct clk_init_data){
  1349. .name = "gcc_pdm_ahb_clk",
  1350. .ops = &clk_branch2_ops,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch gcc_pdm_xo4_clk = {
  1355. .halt_reg = 0x23008,
  1356. .halt_check = BRANCH_HALT,
  1357. .clkr = {
  1358. .enable_reg = 0x23008,
  1359. .enable_mask = BIT(0),
  1360. .hw.init = &(struct clk_init_data){
  1361. .name = "gcc_pdm_xo4_clk",
  1362. .ops = &clk_branch2_ops,
  1363. },
  1364. },
  1365. };
  1366. static struct clk_branch gcc_prng_ahb_clk = {
  1367. .halt_reg = 0x24004,
  1368. .halt_check = BRANCH_HALT_VOTED,
  1369. .hwcg_reg = 0x24004,
  1370. .hwcg_bit = 1,
  1371. .clkr = {
  1372. .enable_reg = 0x52000,
  1373. .enable_mask = BIT(26),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_prng_ahb_clk",
  1376. .ops = &clk_branch2_ops,
  1377. },
  1378. },
  1379. };
  1380. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1381. .halt_reg = 0x21014,
  1382. .halt_check = BRANCH_HALT_VOTED,
  1383. .clkr = {
  1384. .enable_reg = 0x52000,
  1385. .enable_mask = BIT(9),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1388. .ops = &clk_branch2_ops,
  1389. },
  1390. },
  1391. };
  1392. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1393. .halt_reg = 0x2100c,
  1394. .halt_check = BRANCH_HALT_VOTED,
  1395. .clkr = {
  1396. .enable_reg = 0x52000,
  1397. .enable_mask = BIT(8),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "gcc_qupv3_wrap0_core_clk",
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1405. .halt_reg = 0x21144,
  1406. .halt_check = BRANCH_HALT_VOTED,
  1407. .clkr = {
  1408. .enable_reg = 0x52000,
  1409. .enable_mask = BIT(10),
  1410. .hw.init = &(struct clk_init_data){
  1411. .name = "gcc_qupv3_wrap0_s0_clk",
  1412. .parent_hws = (const struct clk_hw*[]){
  1413. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1414. },
  1415. .num_parents = 1,
  1416. .flags = CLK_SET_RATE_PARENT,
  1417. .ops = &clk_branch2_ops,
  1418. },
  1419. },
  1420. };
  1421. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1422. .halt_reg = 0x21274,
  1423. .halt_check = BRANCH_HALT_VOTED,
  1424. .clkr = {
  1425. .enable_reg = 0x52000,
  1426. .enable_mask = BIT(11),
  1427. .hw.init = &(struct clk_init_data){
  1428. .name = "gcc_qupv3_wrap0_s1_clk",
  1429. .parent_hws = (const struct clk_hw*[]){
  1430. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  1431. },
  1432. .num_parents = 1,
  1433. .flags = CLK_SET_RATE_PARENT,
  1434. .ops = &clk_branch2_ops,
  1435. },
  1436. },
  1437. };
  1438. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1439. .halt_reg = 0x213a4,
  1440. .halt_check = BRANCH_HALT_VOTED,
  1441. .clkr = {
  1442. .enable_reg = 0x52000,
  1443. .enable_mask = BIT(12),
  1444. .hw.init = &(struct clk_init_data){
  1445. .name = "gcc_qupv3_wrap0_s2_clk",
  1446. .parent_hws = (const struct clk_hw*[]){
  1447. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  1448. },
  1449. .num_parents = 1,
  1450. .flags = CLK_SET_RATE_PARENT,
  1451. .ops = &clk_branch2_ops,
  1452. },
  1453. },
  1454. };
  1455. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1456. .halt_reg = 0x214d4,
  1457. .halt_check = BRANCH_HALT_VOTED,
  1458. .clkr = {
  1459. .enable_reg = 0x52000,
  1460. .enable_mask = BIT(13),
  1461. .hw.init = &(struct clk_init_data){
  1462. .name = "gcc_qupv3_wrap0_s3_clk",
  1463. .parent_hws = (const struct clk_hw*[]){
  1464. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  1465. },
  1466. .num_parents = 1,
  1467. .flags = CLK_SET_RATE_PARENT,
  1468. .ops = &clk_branch2_ops,
  1469. },
  1470. },
  1471. };
  1472. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1473. .halt_reg = 0x21604,
  1474. .halt_check = BRANCH_HALT_VOTED,
  1475. .clkr = {
  1476. .enable_reg = 0x52000,
  1477. .enable_mask = BIT(14),
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "gcc_qupv3_wrap0_s4_clk",
  1480. .parent_hws = (const struct clk_hw*[]){
  1481. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  1482. },
  1483. .num_parents = 1,
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_branch2_ops,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  1490. .halt_reg = 0x21734,
  1491. .halt_check = BRANCH_HALT_VOTED,
  1492. .clkr = {
  1493. .enable_reg = 0x52000,
  1494. .enable_mask = BIT(15),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "gcc_qupv3_wrap0_s5_clk",
  1497. .parent_hws = (const struct clk_hw*[]){
  1498. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  1499. },
  1500. .num_parents = 1,
  1501. .flags = CLK_SET_RATE_PARENT,
  1502. .ops = &clk_branch2_ops,
  1503. },
  1504. },
  1505. };
  1506. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  1507. .halt_reg = 0x22004,
  1508. .halt_check = BRANCH_HALT_VOTED,
  1509. .clkr = {
  1510. .enable_reg = 0x52000,
  1511. .enable_mask = BIT(16),
  1512. .hw.init = &(struct clk_init_data){
  1513. .name = "gcc_qupv3_wrap1_core_2x_clk",
  1514. .ops = &clk_branch2_ops,
  1515. },
  1516. },
  1517. };
  1518. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  1519. .halt_reg = 0x22008,
  1520. .halt_check = BRANCH_HALT_VOTED,
  1521. .clkr = {
  1522. .enable_reg = 0x52000,
  1523. .enable_mask = BIT(17),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "gcc_qupv3_wrap1_core_clk",
  1526. .ops = &clk_branch2_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  1531. .halt_reg = 0x22014,
  1532. .halt_check = BRANCH_HALT_VOTED,
  1533. .clkr = {
  1534. .enable_reg = 0x52000,
  1535. .enable_mask = BIT(20),
  1536. .hw.init = &(struct clk_init_data){
  1537. .name = "gcc_qupv3_wrap1_s0_clk",
  1538. .parent_hws = (const struct clk_hw*[]){
  1539. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  1540. },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_branch2_ops,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  1548. .halt_reg = 0x22144,
  1549. .halt_check = BRANCH_HALT_VOTED,
  1550. .clkr = {
  1551. .enable_reg = 0x52000,
  1552. .enable_mask = BIT(21),
  1553. .hw.init = &(struct clk_init_data){
  1554. .name = "gcc_qupv3_wrap1_s1_clk",
  1555. .parent_hws = (const struct clk_hw*[]){
  1556. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  1557. },
  1558. .num_parents = 1,
  1559. .flags = CLK_SET_RATE_PARENT,
  1560. .ops = &clk_branch2_ops,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  1565. .halt_reg = 0x22274,
  1566. .halt_check = BRANCH_HALT_VOTED,
  1567. .clkr = {
  1568. .enable_reg = 0x52000,
  1569. .enable_mask = BIT(22),
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "gcc_qupv3_wrap1_s2_clk",
  1572. .parent_hws = (const struct clk_hw*[]){
  1573. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  1574. },
  1575. .num_parents = 1,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. .ops = &clk_branch2_ops,
  1578. },
  1579. },
  1580. };
  1581. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  1582. .halt_reg = 0x223a4,
  1583. .halt_check = BRANCH_HALT_VOTED,
  1584. .clkr = {
  1585. .enable_reg = 0x52000,
  1586. .enable_mask = BIT(23),
  1587. .hw.init = &(struct clk_init_data){
  1588. .name = "gcc_qupv3_wrap1_s3_clk",
  1589. .parent_hws = (const struct clk_hw*[]){
  1590. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  1591. },
  1592. .num_parents = 1,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  1599. .halt_reg = 0x224d4,
  1600. .halt_check = BRANCH_HALT_VOTED,
  1601. .clkr = {
  1602. .enable_reg = 0x52000,
  1603. .enable_mask = BIT(24),
  1604. .hw.init = &(struct clk_init_data){
  1605. .name = "gcc_qupv3_wrap1_s4_clk",
  1606. .parent_hws = (const struct clk_hw*[]){
  1607. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  1608. },
  1609. .num_parents = 1,
  1610. .flags = CLK_SET_RATE_PARENT,
  1611. .ops = &clk_branch2_ops,
  1612. },
  1613. },
  1614. };
  1615. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  1616. .halt_reg = 0x22604,
  1617. .halt_check = BRANCH_HALT_VOTED,
  1618. .clkr = {
  1619. .enable_reg = 0x52000,
  1620. .enable_mask = BIT(25),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "gcc_qupv3_wrap1_s5_clk",
  1623. .parent_hws = (const struct clk_hw*[]){
  1624. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  1625. },
  1626. .num_parents = 1,
  1627. .flags = CLK_SET_RATE_PARENT,
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  1633. .halt_reg = 0x21004,
  1634. .halt_check = BRANCH_HALT_VOTED,
  1635. .hwcg_reg = 0x21004,
  1636. .hwcg_bit = 1,
  1637. .clkr = {
  1638. .enable_reg = 0x52000,
  1639. .enable_mask = BIT(6),
  1640. .hw.init = &(struct clk_init_data){
  1641. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  1642. .ops = &clk_branch2_ops,
  1643. },
  1644. },
  1645. };
  1646. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  1647. .halt_reg = 0x21008,
  1648. .halt_check = BRANCH_HALT_VOTED,
  1649. .hwcg_reg = 0x21008,
  1650. .hwcg_bit = 1,
  1651. .clkr = {
  1652. .enable_reg = 0x52000,
  1653. .enable_mask = BIT(7),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  1656. .ops = &clk_branch2_ops,
  1657. },
  1658. },
  1659. };
  1660. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  1661. .halt_reg = 0x2200c,
  1662. .halt_check = BRANCH_HALT_VOTED,
  1663. .hwcg_reg = 0x2200c,
  1664. .hwcg_bit = 1,
  1665. .clkr = {
  1666. .enable_reg = 0x52000,
  1667. .enable_mask = BIT(18),
  1668. .hw.init = &(struct clk_init_data){
  1669. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  1675. .halt_reg = 0x22010,
  1676. .halt_check = BRANCH_HALT_VOTED,
  1677. .hwcg_reg = 0x22010,
  1678. .hwcg_bit = 1,
  1679. .clkr = {
  1680. .enable_reg = 0x52000,
  1681. .enable_mask = BIT(19),
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1689. .halt_reg = 0x4b004,
  1690. .halt_check = BRANCH_HALT,
  1691. .clkr = {
  1692. .enable_reg = 0x4b004,
  1693. .enable_mask = BIT(0),
  1694. .hw.init = &(struct clk_init_data){
  1695. .name = "gcc_sdcc1_ahb_clk",
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch gcc_sdcc1_apps_clk = {
  1701. .halt_reg = 0x4b008,
  1702. .halt_check = BRANCH_HALT,
  1703. .clkr = {
  1704. .enable_reg = 0x4b008,
  1705. .enable_mask = BIT(0),
  1706. .hw.init = &(struct clk_init_data){
  1707. .name = "gcc_sdcc1_apps_clk",
  1708. .parent_hws = (const struct clk_hw*[]){
  1709. &gcc_sdcc1_apps_clk_src.clkr.hw,
  1710. },
  1711. .num_parents = 1,
  1712. .flags = CLK_SET_RATE_PARENT,
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1718. .halt_reg = 0x4b03c,
  1719. .halt_check = BRANCH_HALT,
  1720. .hwcg_reg = 0x4b03c,
  1721. .hwcg_bit = 1,
  1722. .clkr = {
  1723. .enable_reg = 0x4b03c,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_sdcc1_ice_core_clk",
  1727. .parent_hws = (const struct clk_hw*[]){
  1728. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  1729. },
  1730. .num_parents = 1,
  1731. .flags = CLK_SET_RATE_PARENT,
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1737. .halt_reg = 0x20008,
  1738. .halt_check = BRANCH_HALT,
  1739. .clkr = {
  1740. .enable_reg = 0x20008,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_sdcc2_ahb_clk",
  1744. .ops = &clk_branch2_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch gcc_sdcc2_apps_clk = {
  1749. .halt_reg = 0x20004,
  1750. .halt_check = BRANCH_HALT,
  1751. .clkr = {
  1752. .enable_reg = 0x20004,
  1753. .enable_mask = BIT(0),
  1754. .hw.init = &(struct clk_init_data){
  1755. .name = "gcc_sdcc2_apps_clk",
  1756. .parent_hws = (const struct clk_hw*[]){
  1757. &gcc_sdcc2_apps_clk_src.clkr.hw,
  1758. },
  1759. .num_parents = 1,
  1760. .flags = CLK_SET_RATE_PARENT,
  1761. .ops = &clk_branch2_ops,
  1762. },
  1763. },
  1764. };
  1765. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  1766. .halt_reg = 0x10140,
  1767. .halt_check = BRANCH_HALT_VOTED,
  1768. .hwcg_reg = 0x10140,
  1769. .hwcg_bit = 1,
  1770. .clkr = {
  1771. .enable_reg = 0x52000,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "gcc_sys_noc_cpuss_ahb_clk",
  1775. .parent_hws = (const struct clk_hw*[]){
  1776. &gcc_cpuss_ahb_clk_src.clkr.hw,
  1777. },
  1778. .num_parents = 1,
  1779. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  1785. .halt_reg = 0x8c000,
  1786. .halt_check = BRANCH_HALT,
  1787. .clkr = {
  1788. .enable_reg = 0x8c000,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "gcc_ufs_mem_clkref_clk",
  1792. .ops = &clk_branch2_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  1797. .halt_reg = 0x3a00c,
  1798. .halt_check = BRANCH_HALT,
  1799. .hwcg_reg = 0x3a00c,
  1800. .hwcg_bit = 1,
  1801. .clkr = {
  1802. .enable_reg = 0x3a00c,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "gcc_ufs_phy_ahb_clk",
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_ufs_phy_axi_clk = {
  1811. .halt_reg = 0x3a034,
  1812. .halt_check = BRANCH_HALT,
  1813. .hwcg_reg = 0x3a034,
  1814. .hwcg_bit = 1,
  1815. .clkr = {
  1816. .enable_reg = 0x3a034,
  1817. .enable_mask = BIT(0),
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "gcc_ufs_phy_axi_clk",
  1820. .parent_hws = (const struct clk_hw*[]){
  1821. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1822. },
  1823. .num_parents = 1,
  1824. .flags = CLK_SET_RATE_PARENT,
  1825. .ops = &clk_branch2_ops,
  1826. },
  1827. },
  1828. };
  1829. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  1830. .halt_reg = 0x3a0a4,
  1831. .halt_check = BRANCH_HALT,
  1832. .hwcg_reg = 0x3a0a4,
  1833. .hwcg_bit = 1,
  1834. .clkr = {
  1835. .enable_reg = 0x3a0a4,
  1836. .enable_mask = BIT(0),
  1837. .hw.init = &(struct clk_init_data){
  1838. .name = "gcc_ufs_phy_ice_core_clk",
  1839. .parent_hws = (const struct clk_hw*[]){
  1840. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  1841. },
  1842. .num_parents = 1,
  1843. .flags = CLK_SET_RATE_PARENT,
  1844. .ops = &clk_branch2_ops,
  1845. },
  1846. },
  1847. };
  1848. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  1849. .halt_reg = 0x3a0a4,
  1850. .halt_check = BRANCH_HALT,
  1851. .hwcg_reg = 0x3a0a4,
  1852. .hwcg_bit = 1,
  1853. .clkr = {
  1854. .enable_reg = 0x3a0a4,
  1855. .enable_mask = BIT(1),
  1856. .hw.init = &(struct clk_init_data){
  1857. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  1858. .parent_hws = (const struct clk_hw*[]){
  1859. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  1860. },
  1861. .num_parents = 1,
  1862. .flags = CLK_SET_RATE_PARENT,
  1863. .ops = &clk_branch2_ops,
  1864. },
  1865. },
  1866. };
  1867. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  1868. .halt_reg = 0x3a0ac,
  1869. .halt_check = BRANCH_HALT,
  1870. .hwcg_reg = 0x3a0ac,
  1871. .hwcg_bit = 1,
  1872. .clkr = {
  1873. .enable_reg = 0x3a0ac,
  1874. .enable_mask = BIT(0),
  1875. .hw.init = &(struct clk_init_data){
  1876. .name = "gcc_ufs_phy_phy_aux_clk",
  1877. .parent_hws = (const struct clk_hw*[]){
  1878. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  1879. },
  1880. .num_parents = 1,
  1881. .flags = CLK_SET_RATE_PARENT,
  1882. .ops = &clk_branch2_ops,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  1887. .halt_reg = 0x3a0ac,
  1888. .halt_check = BRANCH_HALT,
  1889. .hwcg_reg = 0x3a0ac,
  1890. .hwcg_bit = 1,
  1891. .clkr = {
  1892. .enable_reg = 0x3a0ac,
  1893. .enable_mask = BIT(1),
  1894. .hw.init = &(struct clk_init_data){
  1895. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  1896. .parent_hws = (const struct clk_hw*[]){
  1897. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  1898. },
  1899. .num_parents = 1,
  1900. .flags = CLK_SET_RATE_PARENT,
  1901. .ops = &clk_branch2_ops,
  1902. },
  1903. },
  1904. };
  1905. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  1906. .halt_reg = 0x3a014,
  1907. .halt_check = BRANCH_HALT_SKIP,
  1908. .clkr = {
  1909. .enable_reg = 0x3a014,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  1913. .ops = &clk_branch2_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  1918. .halt_reg = 0x3a018,
  1919. .halt_check = BRANCH_HALT_SKIP,
  1920. .clkr = {
  1921. .enable_reg = 0x3a018,
  1922. .enable_mask = BIT(0),
  1923. .hw.init = &(struct clk_init_data){
  1924. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  1930. .halt_reg = 0x3a010,
  1931. .halt_check = BRANCH_HALT_SKIP,
  1932. .clkr = {
  1933. .enable_reg = 0x3a010,
  1934. .enable_mask = BIT(0),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  1937. .ops = &clk_branch2_ops,
  1938. },
  1939. },
  1940. };
  1941. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  1942. .halt_reg = 0x3a09c,
  1943. .halt_check = BRANCH_HALT,
  1944. .hwcg_reg = 0x3a09c,
  1945. .hwcg_bit = 1,
  1946. .clkr = {
  1947. .enable_reg = 0x3a09c,
  1948. .enable_mask = BIT(0),
  1949. .hw.init = &(struct clk_init_data){
  1950. .name = "gcc_ufs_phy_unipro_core_clk",
  1951. .parent_hws = (const struct clk_hw*[]){
  1952. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  1953. },
  1954. .num_parents = 1,
  1955. .flags = CLK_SET_RATE_PARENT,
  1956. .ops = &clk_branch2_ops,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  1961. .halt_reg = 0x3a09c,
  1962. .halt_check = BRANCH_HALT,
  1963. .hwcg_reg = 0x3a09c,
  1964. .hwcg_bit = 1,
  1965. .clkr = {
  1966. .enable_reg = 0x3a09c,
  1967. .enable_mask = BIT(1),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  1970. .parent_hws = (const struct clk_hw*[]){
  1971. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  1972. },
  1973. .num_parents = 1,
  1974. .flags = CLK_SET_RATE_PARENT,
  1975. .ops = &clk_branch2_ops,
  1976. },
  1977. },
  1978. };
  1979. static struct clk_branch gcc_usb30_prim_master_clk = {
  1980. .halt_reg = 0x1a00c,
  1981. .halt_check = BRANCH_HALT,
  1982. .clkr = {
  1983. .enable_reg = 0x1a00c,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(struct clk_init_data){
  1986. .name = "gcc_usb30_prim_master_clk",
  1987. .parent_hws = (const struct clk_hw*[]){
  1988. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1989. },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  1997. .halt_reg = 0x1a018,
  1998. .halt_check = BRANCH_HALT,
  1999. .clkr = {
  2000. .enable_reg = 0x1a018,
  2001. .enable_mask = BIT(0),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "gcc_usb30_prim_mock_utmi_clk",
  2004. .parent_hws = (const struct clk_hw*[]){
  2005. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  2006. },
  2007. .num_parents = 1,
  2008. .flags = CLK_SET_RATE_PARENT,
  2009. .ops = &clk_branch2_ops,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2014. .halt_reg = 0x1a014,
  2015. .halt_check = BRANCH_HALT,
  2016. .clkr = {
  2017. .enable_reg = 0x1a014,
  2018. .enable_mask = BIT(0),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "gcc_usb30_prim_sleep_clk",
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2026. .halt_reg = 0x8c010,
  2027. .halt_check = BRANCH_HALT,
  2028. .clkr = {
  2029. .enable_reg = 0x8c010,
  2030. .enable_mask = BIT(0),
  2031. .hw.init = &(struct clk_init_data){
  2032. .name = "gcc_usb3_prim_clkref_clk",
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2038. .halt_reg = 0x1a050,
  2039. .halt_check = BRANCH_HALT,
  2040. .clkr = {
  2041. .enable_reg = 0x1a050,
  2042. .enable_mask = BIT(0),
  2043. .hw.init = &(struct clk_init_data){
  2044. .name = "gcc_usb3_prim_phy_aux_clk",
  2045. .parent_hws = (const struct clk_hw*[]){
  2046. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2047. },
  2048. .num_parents = 1,
  2049. .flags = CLK_SET_RATE_PARENT,
  2050. .ops = &clk_branch2_ops,
  2051. },
  2052. },
  2053. };
  2054. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2055. .halt_reg = 0x1a054,
  2056. .halt_check = BRANCH_HALT,
  2057. .clkr = {
  2058. .enable_reg = 0x1a054,
  2059. .enable_mask = BIT(0),
  2060. .hw.init = &(struct clk_init_data){
  2061. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2062. .parent_hws = (const struct clk_hw*[]){
  2063. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2064. },
  2065. .num_parents = 1,
  2066. .flags = CLK_SET_RATE_PARENT,
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2072. .halt_reg = 0x1a058,
  2073. .halt_check = BRANCH_HALT_SKIP,
  2074. .hwcg_reg = 0x1a058,
  2075. .hwcg_bit = 1,
  2076. .clkr = {
  2077. .enable_reg = 0x1a058,
  2078. .enable_mask = BIT(0),
  2079. .hw.init = &(struct clk_init_data){
  2080. .name = "gcc_usb3_prim_phy_pipe_clk",
  2081. .ops = &clk_branch2_ops,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch gcc_video_ahb_clk = {
  2086. .halt_reg = 0x17004,
  2087. .halt_check = BRANCH_HALT,
  2088. .hwcg_reg = 0x17004,
  2089. .hwcg_bit = 1,
  2090. .clkr = {
  2091. .enable_reg = 0x17004,
  2092. .enable_mask = BIT(0),
  2093. .hw.init = &(struct clk_init_data){
  2094. .name = "gcc_video_ahb_clk",
  2095. .flags = CLK_IS_CRITICAL,
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch gcc_video_axi_clk = {
  2101. .halt_reg = 0x17014,
  2102. .halt_check = BRANCH_HALT,
  2103. .hwcg_reg = 0x17014,
  2104. .hwcg_bit = 1,
  2105. .clkr = {
  2106. .enable_reg = 0x17014,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "gcc_video_axi_clk",
  2110. .ops = &clk_branch2_ops,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch gcc_video_throttle_axi_clk = {
  2115. .halt_reg = 0x17020,
  2116. .halt_check = BRANCH_HALT,
  2117. .hwcg_reg = 0x17020,
  2118. .hwcg_bit = 1,
  2119. .clkr = {
  2120. .enable_reg = 0x17020,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "gcc_video_throttle_axi_clk",
  2124. .ops = &clk_branch2_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch gcc_video_xo_clk = {
  2129. .halt_reg = 0x1702c,
  2130. .halt_check = BRANCH_HALT,
  2131. .clkr = {
  2132. .enable_reg = 0x1702c,
  2133. .enable_mask = BIT(0),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "gcc_video_xo_clk",
  2136. .flags = CLK_IS_CRITICAL,
  2137. .ops = &clk_branch2_ops,
  2138. },
  2139. },
  2140. };
  2141. static struct gdsc usb30_prim_gdsc = {
  2142. .gdscr = 0x1a004,
  2143. .pd = {
  2144. .name = "usb30_prim_gdsc",
  2145. },
  2146. .pwrsts = PWRSTS_RET_ON,
  2147. };
  2148. static struct gdsc ufs_phy_gdsc = {
  2149. .gdscr = 0x3a004,
  2150. .pd = {
  2151. .name = "ufs_phy_gdsc",
  2152. },
  2153. .pwrsts = PWRSTS_OFF_ON,
  2154. };
  2155. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  2156. .gdscr = 0xb7040,
  2157. .pd = {
  2158. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  2159. },
  2160. .pwrsts = PWRSTS_OFF_ON,
  2161. .flags = VOTABLE,
  2162. };
  2163. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  2164. .gdscr = 0xb7044,
  2165. .pd = {
  2166. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  2167. },
  2168. .pwrsts = PWRSTS_OFF_ON,
  2169. .flags = VOTABLE,
  2170. };
  2171. static struct clk_regmap *gcc_sm6350_clocks[] = {
  2172. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2173. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2174. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2175. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  2176. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  2177. [GCC_CAMERA_THROTTLE_NRT_AXI_CLK] =
  2178. &gcc_camera_throttle_nrt_axi_clk.clkr,
  2179. [GCC_CAMERA_THROTTLE_RT_AXI_CLK] = &gcc_camera_throttle_rt_axi_clk.clkr,
  2180. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  2181. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2182. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2183. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2184. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2185. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  2186. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  2187. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  2188. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  2189. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2190. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  2191. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  2192. [GCC_DISP_CC_SLEEP_CLK] = &gcc_disp_cc_sleep_clk.clkr,
  2193. [GCC_DISP_CC_XO_CLK] = &gcc_disp_cc_xo_clk.clkr,
  2194. [GCC_DISP_GPLL0_CLK] = &gcc_disp_gpll0_clk.clkr,
  2195. [GCC_DISP_THROTTLE_AXI_CLK] = &gcc_disp_throttle_axi_clk.clkr,
  2196. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  2197. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2198. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2199. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2200. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2201. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2202. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2203. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  2204. [GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr,
  2205. [GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr,
  2206. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2207. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2208. [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
  2209. [GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr,
  2210. [GCC_NPU_BWMON_DMA_CFG_AHB_CLK] = &gcc_npu_bwmon_dma_cfg_ahb_clk.clkr,
  2211. [GCC_NPU_BWMON_DSP_CFG_AHB_CLK] = &gcc_npu_bwmon_dsp_cfg_ahb_clk.clkr,
  2212. [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
  2213. [GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr,
  2214. [GCC_NPU_GPLL0_CLK] = &gcc_npu_gpll0_clk.clkr,
  2215. [GCC_NPU_GPLL0_DIV_CLK] = &gcc_npu_gpll0_div_clk.clkr,
  2216. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2217. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2218. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2219. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2220. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2221. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  2222. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  2223. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  2224. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  2225. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  2226. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  2227. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  2228. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  2229. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  2230. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  2231. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  2232. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  2233. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  2234. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  2235. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  2236. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  2237. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  2238. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  2239. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  2240. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  2241. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  2242. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  2243. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  2244. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  2245. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  2246. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  2247. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  2248. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  2249. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  2250. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  2251. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  2252. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  2253. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2254. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2255. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  2256. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2257. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  2258. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2259. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2260. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2261. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  2262. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  2263. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  2264. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  2265. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  2266. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  2267. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  2268. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  2269. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  2270. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  2271. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  2272. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  2273. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  2274. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  2275. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  2276. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  2277. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  2278. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  2279. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  2280. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  2281. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  2282. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  2283. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  2284. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  2285. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  2286. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  2287. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  2288. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  2289. [GCC_VIDEO_THROTTLE_AXI_CLK] = &gcc_video_throttle_axi_clk.clkr,
  2290. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  2291. [GPLL0] = &gpll0.clkr,
  2292. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  2293. [GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
  2294. [GPLL6] = &gpll6.clkr,
  2295. [GPLL6_OUT_EVEN] = &gpll6_out_even.clkr,
  2296. [GPLL7] = &gpll7.clkr,
  2297. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  2298. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  2299. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] =
  2300. &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  2301. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] =
  2302. &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  2303. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] =
  2304. &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  2305. [GCC_GPU_GPLL0_MAIN_DIV_CLK_SRC] = &gcc_gpu_gpll0_main_div_clk_src.clkr,
  2306. [GCC_NPU_PLL0_MAIN_DIV_CLK_SRC] = &gcc_npu_pll0_main_div_clk_src.clkr,
  2307. };
  2308. static struct gdsc *gcc_sm6350_gdscs[] = {
  2309. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  2310. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  2311. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  2312. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  2313. };
  2314. static const struct qcom_reset_map gcc_sm6350_resets[] = {
  2315. [GCC_QUSB2PHY_PRIM_BCR] = { 0x1d000 },
  2316. [GCC_QUSB2PHY_SEC_BCR] = { 0x1e000 },
  2317. [GCC_SDCC1_BCR] = { 0x4b000 },
  2318. [GCC_SDCC2_BCR] = { 0x20000 },
  2319. [GCC_UFS_PHY_BCR] = { 0x3a000 },
  2320. [GCC_USB30_PRIM_BCR] = { 0x1a000 },
  2321. [GCC_USB3_PHY_PRIM_BCR] = { 0x1c000 },
  2322. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x1c008 },
  2323. };
  2324. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  2325. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  2326. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  2327. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  2328. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  2329. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  2330. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  2331. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  2332. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  2333. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  2334. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  2335. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  2336. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  2337. };
  2338. static const struct regmap_config gcc_sm6350_regmap_config = {
  2339. .reg_bits = 32,
  2340. .reg_stride = 4,
  2341. .val_bits = 32,
  2342. .max_register = 0xbf030,
  2343. .fast_io = true,
  2344. };
  2345. static const struct qcom_cc_desc gcc_sm6350_desc = {
  2346. .config = &gcc_sm6350_regmap_config,
  2347. .clks = gcc_sm6350_clocks,
  2348. .num_clks = ARRAY_SIZE(gcc_sm6350_clocks),
  2349. .resets = gcc_sm6350_resets,
  2350. .num_resets = ARRAY_SIZE(gcc_sm6350_resets),
  2351. .gdscs = gcc_sm6350_gdscs,
  2352. .num_gdscs = ARRAY_SIZE(gcc_sm6350_gdscs),
  2353. };
  2354. static const struct of_device_id gcc_sm6350_match_table[] = {
  2355. { .compatible = "qcom,gcc-sm6350" },
  2356. { }
  2357. };
  2358. MODULE_DEVICE_TABLE(of, gcc_sm6350_match_table);
  2359. static int gcc_sm6350_probe(struct platform_device *pdev)
  2360. {
  2361. struct regmap *regmap;
  2362. int ret;
  2363. regmap = qcom_cc_map(pdev, &gcc_sm6350_desc);
  2364. if (IS_ERR(regmap))
  2365. return PTR_ERR(regmap);
  2366. /* Disable the GPLL0 active input to NPU and GPU via MISC registers */
  2367. regmap_update_bits(regmap, 0x4cf00, 0x3, 0x3);
  2368. regmap_update_bits(regmap, 0x45f00, 0x3, 0x3);
  2369. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  2370. ARRAY_SIZE(gcc_dfs_clocks));
  2371. if (ret)
  2372. return ret;
  2373. return qcom_cc_really_probe(&pdev->dev, &gcc_sm6350_desc, regmap);
  2374. }
  2375. static struct platform_driver gcc_sm6350_driver = {
  2376. .probe = gcc_sm6350_probe,
  2377. .driver = {
  2378. .name = "gcc-sm6350",
  2379. .of_match_table = gcc_sm6350_match_table,
  2380. },
  2381. };
  2382. static int __init gcc_sm6350_init(void)
  2383. {
  2384. return platform_driver_register(&gcc_sm6350_driver);
  2385. }
  2386. core_initcall(gcc_sm6350_init);
  2387. static void __exit gcc_sm6350_exit(void)
  2388. {
  2389. platform_driver_unregister(&gcc_sm6350_driver);
  2390. }
  2391. module_exit(gcc_sm6350_exit);
  2392. MODULE_DESCRIPTION("QTI GCC SM6350 Driver");
  2393. MODULE_LICENSE("GPL v2");