gcc-sm6375.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Konrad Dybcio <konrad.dybcio@somainline.org>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,sm6375-gcc.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "clk-regmap-divider.h"
  17. #include "clk-regmap-mux.h"
  18. #include "clk-regmap-phy-mux.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. DT_BI_TCXO,
  23. DT_BI_TCXO_AO,
  24. DT_SLEEP_CLK
  25. };
  26. enum {
  27. P_BI_TCXO,
  28. P_GPLL0_OUT_EVEN,
  29. P_GPLL0_OUT_MAIN,
  30. P_GPLL0_OUT_ODD,
  31. P_GPLL10_OUT_EVEN,
  32. P_GPLL11_OUT_EVEN,
  33. P_GPLL11_OUT_ODD,
  34. P_GPLL3_OUT_EVEN,
  35. P_GPLL3_OUT_MAIN,
  36. P_GPLL4_OUT_EVEN,
  37. P_GPLL5_OUT_EVEN,
  38. P_GPLL6_OUT_EVEN,
  39. P_GPLL6_OUT_MAIN,
  40. P_GPLL7_OUT_EVEN,
  41. P_GPLL8_OUT_EVEN,
  42. P_GPLL8_OUT_MAIN,
  43. P_GPLL9_OUT_EARLY,
  44. P_GPLL9_OUT_MAIN,
  45. P_SLEEP_CLK,
  46. };
  47. static const struct pll_vco lucid_vco[] = {
  48. { 249600000, 2000000000, 0 },
  49. };
  50. static const struct pll_vco zonda_vco[] = {
  51. { 595200000, 3600000000UL, 0 },
  52. };
  53. static struct clk_alpha_pll gpll0 = {
  54. .offset = 0x0,
  55. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  56. .clkr = {
  57. .enable_reg = 0x79000,
  58. .enable_mask = BIT(0),
  59. .hw.init = &(struct clk_init_data){
  60. .name = "gpll0",
  61. .parent_data = &(const struct clk_parent_data){
  62. .index = DT_BI_TCXO,
  63. },
  64. .num_parents = 1,
  65. .ops = &clk_alpha_pll_fixed_lucid_ops,
  66. },
  67. },
  68. };
  69. static const struct clk_div_table post_div_table_gpll0_out_even[] = {
  70. { 0x1, 2 },
  71. { }
  72. };
  73. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  74. .offset = 0x0,
  75. .post_div_shift = 8,
  76. .post_div_table = post_div_table_gpll0_out_even,
  77. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
  78. .width = 4,
  79. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  80. .clkr.hw.init = &(struct clk_init_data){
  81. .name = "gpll0_out_even",
  82. .parent_hws = (const struct clk_hw*[]){
  83. &gpll0.clkr.hw,
  84. },
  85. .num_parents = 1,
  86. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  87. },
  88. };
  89. static const struct clk_div_table post_div_table_gpll0_out_odd[] = {
  90. { 0x3, 3 },
  91. { }
  92. };
  93. static struct clk_alpha_pll_postdiv gpll0_out_odd = {
  94. .offset = 0x0,
  95. .post_div_shift = 12,
  96. .post_div_table = post_div_table_gpll0_out_odd,
  97. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_odd),
  98. .width = 4,
  99. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  100. .clkr.hw.init = &(struct clk_init_data){
  101. .name = "gpll0_out_odd",
  102. .parent_hws = (const struct clk_hw*[]){
  103. &gpll0.clkr.hw,
  104. },
  105. .num_parents = 1,
  106. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  107. },
  108. };
  109. static struct clk_alpha_pll gpll1 = {
  110. .offset = 0x1000,
  111. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  112. .clkr = {
  113. .enable_reg = 0x79000,
  114. .enable_mask = BIT(1),
  115. .hw.init = &(struct clk_init_data){
  116. .name = "gpll1",
  117. .parent_data = &(const struct clk_parent_data){
  118. .index = DT_BI_TCXO,
  119. },
  120. .num_parents = 1,
  121. .ops = &clk_alpha_pll_lucid_ops,
  122. },
  123. },
  124. };
  125. /* 1152MHz Configuration */
  126. static const struct alpha_pll_config gpll10_config = {
  127. .l = 0x3c,
  128. .alpha = 0x0,
  129. .config_ctl_val = 0x20485699,
  130. .config_ctl_hi_val = 0x00002261,
  131. .config_ctl_hi1_val = 0x329a299c,
  132. .user_ctl_val = 0x00000001,
  133. .user_ctl_hi_val = 0x00000805,
  134. .user_ctl_hi1_val = 0x00000000,
  135. };
  136. static struct clk_alpha_pll gpll10 = {
  137. .offset = 0xa000,
  138. .vco_table = lucid_vco,
  139. .num_vco = ARRAY_SIZE(lucid_vco),
  140. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  141. .flags = SUPPORTS_FSM_LEGACY_MODE,
  142. .clkr = {
  143. .enable_reg = 0x79000,
  144. .enable_mask = BIT(10),
  145. .hw.init = &(struct clk_init_data){
  146. .name = "gpll10",
  147. .parent_data = &(const struct clk_parent_data){
  148. .index = DT_BI_TCXO,
  149. },
  150. .num_parents = 1,
  151. .ops = &clk_alpha_pll_fixed_lucid_ops,
  152. },
  153. },
  154. };
  155. /* 532MHz Configuration */
  156. static const struct alpha_pll_config gpll11_config = {
  157. .l = 0x1b,
  158. .alpha = 0xb555,
  159. .config_ctl_val = 0x20485699,
  160. .config_ctl_hi_val = 0x00002261,
  161. .config_ctl_hi1_val = 0x329a299c,
  162. .user_ctl_val = 0x00000001,
  163. .user_ctl_hi_val = 0x00000805,
  164. .user_ctl_hi1_val = 0x00000000,
  165. };
  166. static struct clk_alpha_pll gpll11 = {
  167. .offset = 0xb000,
  168. .vco_table = lucid_vco,
  169. .num_vco = ARRAY_SIZE(lucid_vco),
  170. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  171. .flags = SUPPORTS_FSM_LEGACY_MODE,
  172. .clkr = {
  173. .enable_reg = 0x79000,
  174. .enable_mask = BIT(11),
  175. .hw.init = &(struct clk_init_data){
  176. .name = "gpll11",
  177. .parent_data = &(const struct clk_parent_data){
  178. .index = DT_BI_TCXO,
  179. },
  180. .num_parents = 1,
  181. .ops = &clk_alpha_pll_lucid_ops,
  182. },
  183. },
  184. };
  185. static struct clk_alpha_pll gpll3 = {
  186. .offset = 0x3000,
  187. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  188. .clkr = {
  189. .enable_reg = 0x79000,
  190. .enable_mask = BIT(3),
  191. .hw.init = &(struct clk_init_data){
  192. .name = "gpll3",
  193. .parent_data = &(const struct clk_parent_data){
  194. .index = DT_BI_TCXO,
  195. },
  196. .num_parents = 1,
  197. .ops = &clk_alpha_pll_fixed_lucid_ops,
  198. },
  199. },
  200. };
  201. static const struct clk_div_table post_div_table_gpll3_out_even[] = {
  202. { 0x1, 2 },
  203. { }
  204. };
  205. static struct clk_alpha_pll_postdiv gpll3_out_even = {
  206. .offset = 0x3000,
  207. .post_div_shift = 8,
  208. .post_div_table = post_div_table_gpll3_out_even,
  209. .num_post_div = ARRAY_SIZE(post_div_table_gpll3_out_even),
  210. .width = 4,
  211. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  212. .clkr.hw.init = &(struct clk_init_data){
  213. .name = "gpll3_out_even",
  214. .parent_hws = (const struct clk_hw*[]){
  215. &gpll3.clkr.hw,
  216. },
  217. .num_parents = 1,
  218. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  219. },
  220. };
  221. static struct clk_alpha_pll gpll4 = {
  222. .offset = 0x4000,
  223. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  224. .clkr = {
  225. .enable_reg = 0x79000,
  226. .enable_mask = BIT(4),
  227. .hw.init = &(struct clk_init_data){
  228. .name = "gpll4",
  229. .parent_data = &(const struct clk_parent_data){
  230. .index = DT_BI_TCXO,
  231. },
  232. .num_parents = 1,
  233. .ops = &clk_alpha_pll_fixed_lucid_ops,
  234. },
  235. },
  236. };
  237. static struct clk_alpha_pll gpll5 = {
  238. .offset = 0x5000,
  239. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  240. .clkr = {
  241. .enable_reg = 0x79000,
  242. .enable_mask = BIT(5),
  243. .hw.init = &(struct clk_init_data){
  244. .name = "gpll5",
  245. .parent_data = &(const struct clk_parent_data){
  246. .index = DT_BI_TCXO,
  247. },
  248. .num_parents = 1,
  249. .ops = &clk_alpha_pll_fixed_lucid_ops,
  250. },
  251. },
  252. };
  253. static struct clk_alpha_pll gpll6 = {
  254. .offset = 0x6000,
  255. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  256. .clkr = {
  257. .enable_reg = 0x79000,
  258. .enable_mask = BIT(6),
  259. .hw.init = &(struct clk_init_data){
  260. .name = "gpll6",
  261. .parent_data = &(const struct clk_parent_data){
  262. .index = DT_BI_TCXO,
  263. },
  264. .num_parents = 1,
  265. .ops = &clk_alpha_pll_fixed_lucid_ops,
  266. },
  267. },
  268. };
  269. static const struct clk_div_table post_div_table_gpll6_out_even[] = {
  270. { 0x1, 2 },
  271. { }
  272. };
  273. static struct clk_alpha_pll_postdiv gpll6_out_even = {
  274. .offset = 0x6000,
  275. .post_div_shift = 8,
  276. .post_div_table = post_div_table_gpll6_out_even,
  277. .num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_even),
  278. .width = 4,
  279. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  280. .clkr.hw.init = &(struct clk_init_data){
  281. .name = "gpll6_out_even",
  282. .parent_hws = (const struct clk_hw*[]){
  283. &gpll6.clkr.hw,
  284. },
  285. .num_parents = 1,
  286. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  287. },
  288. };
  289. static struct clk_alpha_pll gpll7 = {
  290. .offset = 0x7000,
  291. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  292. .clkr = {
  293. .enable_reg = 0x79000,
  294. .enable_mask = BIT(7),
  295. .hw.init = &(struct clk_init_data){
  296. .name = "gpll7",
  297. .parent_data = &(const struct clk_parent_data){
  298. .index = DT_BI_TCXO,
  299. },
  300. .num_parents = 1,
  301. .ops = &clk_alpha_pll_fixed_lucid_ops,
  302. },
  303. },
  304. };
  305. /* 400MHz Configuration */
  306. static const struct alpha_pll_config gpll8_config = {
  307. .l = 0x14,
  308. .alpha = 0xd555,
  309. .config_ctl_val = 0x20485699,
  310. .config_ctl_hi_val = 0x00002261,
  311. .config_ctl_hi1_val = 0x329a299c,
  312. .user_ctl_val = 0x00000101,
  313. .user_ctl_hi_val = 0x00000805,
  314. .user_ctl_hi1_val = 0x00000000,
  315. };
  316. static struct clk_alpha_pll gpll8 = {
  317. .offset = 0x8000,
  318. .vco_table = lucid_vco,
  319. .num_vco = ARRAY_SIZE(lucid_vco),
  320. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  321. .flags = SUPPORTS_FSM_LEGACY_MODE,
  322. .clkr = {
  323. .enable_reg = 0x79000,
  324. .enable_mask = BIT(8),
  325. .hw.init = &(struct clk_init_data){
  326. .name = "gpll8",
  327. .parent_data = &(const struct clk_parent_data){
  328. .index = DT_BI_TCXO,
  329. },
  330. .num_parents = 1,
  331. .ops = &clk_alpha_pll_lucid_ops,
  332. },
  333. },
  334. };
  335. static const struct clk_div_table post_div_table_gpll8_out_even[] = {
  336. { 0x1, 2 },
  337. { }
  338. };
  339. static struct clk_alpha_pll_postdiv gpll8_out_even = {
  340. .offset = 0x8000,
  341. .post_div_shift = 8,
  342. .post_div_table = post_div_table_gpll8_out_even,
  343. .num_post_div = ARRAY_SIZE(post_div_table_gpll8_out_even),
  344. .width = 4,
  345. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  346. .clkr.hw.init = &(struct clk_init_data){
  347. .name = "gpll8_out_even",
  348. .parent_hws = (const struct clk_hw*[]){
  349. &gpll8.clkr.hw,
  350. },
  351. .num_parents = 1,
  352. .flags = CLK_SET_RATE_PARENT,
  353. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  354. },
  355. };
  356. /* 1440MHz Configuration */
  357. static const struct alpha_pll_config gpll9_config = {
  358. .l = 0x4b,
  359. .alpha = 0x0,
  360. .config_ctl_val = 0x08200800,
  361. .config_ctl_hi_val = 0x05022011,
  362. .config_ctl_hi1_val = 0x08000000,
  363. .user_ctl_val = 0x00000301,
  364. };
  365. static struct clk_alpha_pll gpll9 = {
  366. .offset = 0x9000,
  367. .vco_table = zonda_vco,
  368. .num_vco = ARRAY_SIZE(zonda_vco),
  369. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  370. .clkr = {
  371. .enable_reg = 0x79000,
  372. .enable_mask = BIT(9),
  373. .hw.init = &(struct clk_init_data){
  374. .name = "gpll9",
  375. .parent_data = &(const struct clk_parent_data){
  376. .index = DT_BI_TCXO,
  377. },
  378. .num_parents = 1,
  379. .ops = &clk_alpha_pll_zonda_ops,
  380. },
  381. },
  382. };
  383. static const struct clk_div_table post_div_table_gpll9_out_main[] = {
  384. { 0x3, 4 },
  385. { }
  386. };
  387. static struct clk_alpha_pll_postdiv gpll9_out_main = {
  388. .offset = 0x9000,
  389. .post_div_shift = 8,
  390. .post_div_table = post_div_table_gpll9_out_main,
  391. .num_post_div = ARRAY_SIZE(post_div_table_gpll9_out_main),
  392. .width = 2,
  393. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  394. .clkr.hw.init = &(struct clk_init_data){
  395. .name = "gpll9_out_main",
  396. .parent_hws = (const struct clk_hw*[]){
  397. &gpll9.clkr.hw,
  398. },
  399. .num_parents = 1,
  400. .flags = CLK_SET_RATE_PARENT,
  401. .ops = &clk_alpha_pll_postdiv_zonda_ops,
  402. },
  403. };
  404. static const struct parent_map gcc_parent_map_0[] = {
  405. { P_BI_TCXO, 0 },
  406. { P_GPLL0_OUT_MAIN, 1 },
  407. { P_GPLL0_OUT_EVEN, 2 },
  408. };
  409. static const struct clk_parent_data gcc_parent_data_0[] = {
  410. { .index = DT_BI_TCXO },
  411. { .hw = &gpll0.clkr.hw },
  412. { .hw = &gpll0_out_even.clkr.hw },
  413. };
  414. static const struct parent_map gcc_parent_map_1[] = {
  415. { P_BI_TCXO, 0 },
  416. { P_GPLL0_OUT_MAIN, 1 },
  417. { P_GPLL0_OUT_EVEN, 2 },
  418. { P_GPLL6_OUT_EVEN, 4 },
  419. };
  420. static const struct clk_parent_data gcc_parent_data_1[] = {
  421. { .index = DT_BI_TCXO },
  422. { .hw = &gpll0.clkr.hw },
  423. { .hw = &gpll0_out_even.clkr.hw },
  424. { .hw = &gpll6_out_even.clkr.hw },
  425. };
  426. static const struct parent_map gcc_parent_map_2[] = {
  427. { P_BI_TCXO, 0 },
  428. { P_GPLL0_OUT_MAIN, 1 },
  429. { P_GPLL0_OUT_EVEN, 2 },
  430. { P_GPLL0_OUT_ODD, 4 },
  431. };
  432. static const struct clk_parent_data gcc_parent_data_2[] = {
  433. { .index = DT_BI_TCXO },
  434. { .hw = &gpll0.clkr.hw },
  435. { .hw = &gpll0_out_even.clkr.hw },
  436. { .hw = &gpll0_out_odd.clkr.hw },
  437. };
  438. static const struct clk_parent_data gcc_parent_data_2_ao[] = {
  439. { .index = DT_BI_TCXO_AO },
  440. { .hw = &gpll0.clkr.hw },
  441. { .hw = &gpll0_out_even.clkr.hw },
  442. { .hw = &gpll0_out_odd.clkr.hw },
  443. };
  444. static const struct parent_map gcc_parent_map_3[] = {
  445. { P_BI_TCXO, 0 },
  446. { P_GPLL0_OUT_MAIN, 1 },
  447. { P_GPLL9_OUT_EARLY, 2 },
  448. { P_GPLL10_OUT_EVEN, 3 },
  449. { P_GPLL9_OUT_MAIN, 4 },
  450. { P_GPLL3_OUT_EVEN, 6 },
  451. };
  452. static const struct clk_parent_data gcc_parent_data_3[] = {
  453. { .index = DT_BI_TCXO },
  454. { .hw = &gpll0.clkr.hw },
  455. { .hw = &gpll9.clkr.hw },
  456. { .hw = &gpll10.clkr.hw },
  457. { .hw = &gpll9_out_main.clkr.hw },
  458. { .hw = &gpll3_out_even.clkr.hw },
  459. };
  460. static const struct parent_map gcc_parent_map_4[] = {
  461. { P_BI_TCXO, 0 },
  462. { P_GPLL0_OUT_MAIN, 1 },
  463. { P_GPLL0_OUT_EVEN, 2 },
  464. { P_GPLL0_OUT_ODD, 4 },
  465. { P_GPLL4_OUT_EVEN, 5 },
  466. { P_GPLL3_OUT_EVEN, 6 },
  467. };
  468. static const struct clk_parent_data gcc_parent_data_4[] = {
  469. { .index = DT_BI_TCXO },
  470. { .hw = &gpll0.clkr.hw },
  471. { .hw = &gpll0_out_even.clkr.hw },
  472. { .hw = &gpll0_out_odd.clkr.hw },
  473. { .hw = &gpll4.clkr.hw },
  474. { .hw = &gpll3_out_even.clkr.hw },
  475. };
  476. static const struct parent_map gcc_parent_map_5[] = {
  477. { P_BI_TCXO, 0 },
  478. { P_GPLL0_OUT_MAIN, 1 },
  479. { P_GPLL8_OUT_MAIN, 2 },
  480. { P_GPLL10_OUT_EVEN, 3 },
  481. { P_GPLL9_OUT_MAIN, 4 },
  482. { P_GPLL8_OUT_EVEN, 5 },
  483. { P_GPLL3_OUT_EVEN, 6 },
  484. };
  485. static const struct clk_parent_data gcc_parent_data_5[] = {
  486. { .index = DT_BI_TCXO },
  487. { .hw = &gpll0.clkr.hw },
  488. { .hw = &gpll8.clkr.hw },
  489. { .hw = &gpll10.clkr.hw },
  490. { .hw = &gpll9_out_main.clkr.hw },
  491. { .hw = &gpll8_out_even.clkr.hw },
  492. { .hw = &gpll3_out_even.clkr.hw },
  493. };
  494. static const struct parent_map gcc_parent_map_6[] = {
  495. { P_BI_TCXO, 0 },
  496. { P_GPLL0_OUT_MAIN, 1 },
  497. { P_GPLL8_OUT_MAIN, 2 },
  498. { P_GPLL5_OUT_EVEN, 3 },
  499. { P_GPLL9_OUT_MAIN, 4 },
  500. { P_GPLL8_OUT_EVEN, 5 },
  501. { P_GPLL3_OUT_MAIN, 6 },
  502. };
  503. static const struct clk_parent_data gcc_parent_data_6[] = {
  504. { .index = DT_BI_TCXO },
  505. { .hw = &gpll0.clkr.hw },
  506. { .hw = &gpll8.clkr.hw },
  507. { .hw = &gpll5.clkr.hw },
  508. { .hw = &gpll9_out_main.clkr.hw },
  509. { .hw = &gpll8_out_even.clkr.hw },
  510. { .hw = &gpll3.clkr.hw },
  511. };
  512. static const struct parent_map gcc_parent_map_7[] = {
  513. { P_BI_TCXO, 0 },
  514. { P_GPLL0_OUT_MAIN, 1 },
  515. { P_GPLL0_OUT_EVEN, 2 },
  516. { P_GPLL0_OUT_ODD, 4 },
  517. { P_SLEEP_CLK, 5 },
  518. };
  519. static const struct clk_parent_data gcc_parent_data_7[] = {
  520. { .index = DT_BI_TCXO },
  521. { .hw = &gpll0.clkr.hw },
  522. { .hw = &gpll0_out_even.clkr.hw },
  523. { .hw = &gpll0_out_odd.clkr.hw },
  524. { .index = DT_SLEEP_CLK },
  525. };
  526. static const struct parent_map gcc_parent_map_8[] = {
  527. { P_BI_TCXO, 0 },
  528. { P_GPLL0_OUT_MAIN, 1 },
  529. { P_GPLL0_OUT_EVEN, 2 },
  530. { P_GPLL10_OUT_EVEN, 3 },
  531. { P_GPLL4_OUT_EVEN, 5 },
  532. { P_GPLL3_OUT_MAIN, 6 },
  533. };
  534. static const struct clk_parent_data gcc_parent_data_8[] = {
  535. { .index = DT_BI_TCXO },
  536. { .hw = &gpll0.clkr.hw },
  537. { .hw = &gpll0_out_even.clkr.hw },
  538. { .hw = &gpll10.clkr.hw },
  539. { .hw = &gpll4.clkr.hw },
  540. { .hw = &gpll3.clkr.hw },
  541. };
  542. static const struct parent_map gcc_parent_map_9[] = {
  543. { P_BI_TCXO, 0 },
  544. { P_GPLL0_OUT_MAIN, 1 },
  545. { P_GPLL0_OUT_EVEN, 2 },
  546. { P_GPLL10_OUT_EVEN, 3 },
  547. { P_GPLL9_OUT_MAIN, 4 },
  548. { P_GPLL8_OUT_EVEN, 5 },
  549. { P_GPLL3_OUT_MAIN, 6 },
  550. };
  551. static const struct clk_parent_data gcc_parent_data_9[] = {
  552. { .index = DT_BI_TCXO },
  553. { .hw = &gpll0.clkr.hw },
  554. { .hw = &gpll0_out_even.clkr.hw },
  555. { .hw = &gpll10.clkr.hw },
  556. { .hw = &gpll9_out_main.clkr.hw },
  557. { .hw = &gpll8_out_even.clkr.hw },
  558. { .hw = &gpll3.clkr.hw },
  559. };
  560. static const struct parent_map gcc_parent_map_10[] = {
  561. { P_BI_TCXO, 0 },
  562. { P_GPLL0_OUT_MAIN, 1 },
  563. { P_GPLL8_OUT_MAIN, 2 },
  564. { P_GPLL10_OUT_EVEN, 3 },
  565. { P_GPLL9_OUT_MAIN, 4 },
  566. { P_GPLL8_OUT_EVEN, 5 },
  567. { P_GPLL3_OUT_MAIN, 6 },
  568. };
  569. static const struct clk_parent_data gcc_parent_data_10[] = {
  570. { .index = DT_BI_TCXO },
  571. { .hw = &gpll0.clkr.hw },
  572. { .hw = &gpll8.clkr.hw },
  573. { .hw = &gpll10.clkr.hw },
  574. { .hw = &gpll9_out_main.clkr.hw },
  575. { .hw = &gpll8_out_even.clkr.hw },
  576. { .hw = &gpll3.clkr.hw },
  577. };
  578. static const struct parent_map gcc_parent_map_11[] = {
  579. { P_BI_TCXO, 0 },
  580. { P_GPLL0_OUT_MAIN, 1 },
  581. { P_GPLL8_OUT_MAIN, 2 },
  582. { P_GPLL10_OUT_EVEN, 3 },
  583. { P_GPLL6_OUT_MAIN, 4 },
  584. { P_GPLL3_OUT_EVEN, 6 },
  585. };
  586. static const struct clk_parent_data gcc_parent_data_11[] = {
  587. { .index = DT_BI_TCXO },
  588. { .hw = &gpll0.clkr.hw },
  589. { .hw = &gpll8.clkr.hw },
  590. { .hw = &gpll10.clkr.hw },
  591. { .hw = &gpll6.clkr.hw },
  592. { .hw = &gpll3_out_even.clkr.hw },
  593. };
  594. static const struct parent_map gcc_parent_map_12[] = {
  595. { P_BI_TCXO, 0 },
  596. { P_GPLL0_OUT_MAIN, 1 },
  597. { P_GPLL0_OUT_EVEN, 2 },
  598. { P_GPLL7_OUT_EVEN, 3 },
  599. { P_GPLL4_OUT_EVEN, 5 },
  600. };
  601. static const struct clk_parent_data gcc_parent_data_12[] = {
  602. { .index = DT_BI_TCXO },
  603. { .hw = &gpll0.clkr.hw },
  604. { .hw = &gpll0_out_even.clkr.hw },
  605. { .hw = &gpll7.clkr.hw },
  606. { .hw = &gpll4.clkr.hw },
  607. };
  608. static const struct parent_map gcc_parent_map_13[] = {
  609. { P_BI_TCXO, 0 },
  610. { P_SLEEP_CLK, 5 },
  611. };
  612. static const struct clk_parent_data gcc_parent_data_13[] = {
  613. { .index = DT_BI_TCXO },
  614. { .index = DT_SLEEP_CLK },
  615. };
  616. static const struct parent_map gcc_parent_map_14[] = {
  617. { P_BI_TCXO, 0 },
  618. { P_GPLL11_OUT_ODD, 2 },
  619. { P_GPLL11_OUT_EVEN, 3 },
  620. };
  621. static const struct clk_parent_data gcc_parent_data_14[] = {
  622. { .index = DT_BI_TCXO },
  623. { .hw = &gpll11.clkr.hw },
  624. { .hw = &gpll11.clkr.hw },
  625. };
  626. static const struct freq_tbl ftbl_gcc_camss_axi_clk_src[] = {
  627. F(19200000, P_BI_TCXO, 1, 0, 0),
  628. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  629. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  630. F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
  631. { }
  632. };
  633. static struct clk_rcg2 gcc_camss_axi_clk_src = {
  634. .cmd_rcgr = 0x5802c,
  635. .mnd_width = 0,
  636. .hid_width = 5,
  637. .parent_map = gcc_parent_map_8,
  638. .freq_tbl = ftbl_gcc_camss_axi_clk_src,
  639. .clkr.hw.init = &(struct clk_init_data){
  640. .name = "gcc_camss_axi_clk_src",
  641. .parent_data = gcc_parent_data_8,
  642. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  643. .ops = &clk_rcg2_shared_ops,
  644. },
  645. };
  646. static const struct freq_tbl ftbl_gcc_camss_cci_0_clk_src[] = {
  647. F(19200000, P_BI_TCXO, 1, 0, 0),
  648. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  649. { }
  650. };
  651. static struct clk_rcg2 gcc_camss_cci_0_clk_src = {
  652. .cmd_rcgr = 0x56000,
  653. .mnd_width = 0,
  654. .hid_width = 5,
  655. .parent_map = gcc_parent_map_9,
  656. .freq_tbl = ftbl_gcc_camss_cci_0_clk_src,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "gcc_camss_cci_0_clk_src",
  659. .parent_data = gcc_parent_data_9,
  660. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  661. .ops = &clk_rcg2_shared_ops,
  662. },
  663. };
  664. static struct clk_rcg2 gcc_camss_cci_1_clk_src = {
  665. .cmd_rcgr = 0x5c000,
  666. .mnd_width = 0,
  667. .hid_width = 5,
  668. .parent_map = gcc_parent_map_9,
  669. .freq_tbl = ftbl_gcc_camss_cci_0_clk_src,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "gcc_camss_cci_1_clk_src",
  672. .parent_data = gcc_parent_data_9,
  673. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  674. .ops = &clk_rcg2_shared_ops,
  675. },
  676. };
  677. static const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
  678. F(19200000, P_BI_TCXO, 1, 0, 0),
  679. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  680. F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
  681. { }
  682. };
  683. static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
  684. .cmd_rcgr = 0x59000,
  685. .mnd_width = 0,
  686. .hid_width = 5,
  687. .parent_map = gcc_parent_map_4,
  688. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "gcc_camss_csi0phytimer_clk_src",
  691. .parent_data = gcc_parent_data_4,
  692. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  693. .ops = &clk_rcg2_shared_ops,
  694. },
  695. };
  696. static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
  697. .cmd_rcgr = 0x5901c,
  698. .mnd_width = 0,
  699. .hid_width = 5,
  700. .parent_map = gcc_parent_map_4,
  701. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "gcc_camss_csi1phytimer_clk_src",
  704. .parent_data = gcc_parent_data_4,
  705. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  706. .ops = &clk_rcg2_shared_ops,
  707. },
  708. };
  709. static struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
  710. .cmd_rcgr = 0x59038,
  711. .mnd_width = 0,
  712. .hid_width = 5,
  713. .parent_map = gcc_parent_map_4,
  714. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  715. .clkr.hw.init = &(struct clk_init_data){
  716. .name = "gcc_camss_csi2phytimer_clk_src",
  717. .parent_data = gcc_parent_data_4,
  718. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  719. .ops = &clk_rcg2_shared_ops,
  720. },
  721. };
  722. static struct clk_rcg2 gcc_camss_csi3phytimer_clk_src = {
  723. .cmd_rcgr = 0x59054,
  724. .mnd_width = 0,
  725. .hid_width = 5,
  726. .parent_map = gcc_parent_map_4,
  727. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "gcc_camss_csi3phytimer_clk_src",
  730. .parent_data = gcc_parent_data_4,
  731. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  732. .ops = &clk_rcg2_shared_ops,
  733. },
  734. };
  735. static const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
  736. F(19200000, P_BI_TCXO, 1, 0, 0),
  737. F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 15),
  738. F(65454545, P_GPLL9_OUT_EARLY, 11, 1, 2),
  739. { }
  740. };
  741. static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
  742. .cmd_rcgr = 0x51000,
  743. .mnd_width = 8,
  744. .hid_width = 5,
  745. .parent_map = gcc_parent_map_3,
  746. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "gcc_camss_mclk0_clk_src",
  749. .parent_data = gcc_parent_data_3,
  750. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  751. .ops = &clk_rcg2_shared_ops,
  752. },
  753. };
  754. static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
  755. .cmd_rcgr = 0x5101c,
  756. .mnd_width = 8,
  757. .hid_width = 5,
  758. .parent_map = gcc_parent_map_3,
  759. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  760. .clkr.hw.init = &(struct clk_init_data){
  761. .name = "gcc_camss_mclk1_clk_src",
  762. .parent_data = gcc_parent_data_3,
  763. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  764. .ops = &clk_rcg2_shared_ops,
  765. },
  766. };
  767. static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
  768. .cmd_rcgr = 0x51038,
  769. .mnd_width = 8,
  770. .hid_width = 5,
  771. .parent_map = gcc_parent_map_3,
  772. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "gcc_camss_mclk2_clk_src",
  775. .parent_data = gcc_parent_data_3,
  776. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  777. .ops = &clk_rcg2_shared_ops,
  778. },
  779. };
  780. static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
  781. .cmd_rcgr = 0x51054,
  782. .mnd_width = 8,
  783. .hid_width = 5,
  784. .parent_map = gcc_parent_map_3,
  785. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "gcc_camss_mclk3_clk_src",
  788. .parent_data = gcc_parent_data_3,
  789. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  790. .ops = &clk_rcg2_shared_ops,
  791. },
  792. };
  793. static struct clk_rcg2 gcc_camss_mclk4_clk_src = {
  794. .cmd_rcgr = 0x51070,
  795. .mnd_width = 8,
  796. .hid_width = 5,
  797. .parent_map = gcc_parent_map_3,
  798. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "gcc_camss_mclk4_clk_src",
  801. .parent_data = gcc_parent_data_3,
  802. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  803. .ops = &clk_rcg2_shared_ops,
  804. },
  805. };
  806. static const struct freq_tbl ftbl_gcc_camss_ope_ahb_clk_src[] = {
  807. F(19200000, P_BI_TCXO, 1, 0, 0),
  808. F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  809. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  810. { }
  811. };
  812. static struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
  813. .cmd_rcgr = 0x55024,
  814. .mnd_width = 0,
  815. .hid_width = 5,
  816. .parent_map = gcc_parent_map_10,
  817. .freq_tbl = ftbl_gcc_camss_ope_ahb_clk_src,
  818. .clkr.hw.init = &(struct clk_init_data){
  819. .name = "gcc_camss_ope_ahb_clk_src",
  820. .parent_data = gcc_parent_data_10,
  821. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  822. .ops = &clk_rcg2_shared_ops,
  823. },
  824. };
  825. static const struct freq_tbl ftbl_gcc_camss_ope_clk_src[] = {
  826. F(19200000, P_BI_TCXO, 1, 0, 0),
  827. F(200000000, P_GPLL8_OUT_EVEN, 1, 0, 0),
  828. F(266600000, P_GPLL8_OUT_EVEN, 1, 0, 0),
  829. F(480000000, P_GPLL8_OUT_EVEN, 1, 0, 0),
  830. F(580000000, P_GPLL8_OUT_EVEN, 1, 0, 0),
  831. { }
  832. };
  833. static struct clk_rcg2 gcc_camss_ope_clk_src = {
  834. .cmd_rcgr = 0x55004,
  835. .mnd_width = 0,
  836. .hid_width = 5,
  837. .parent_map = gcc_parent_map_10,
  838. .freq_tbl = ftbl_gcc_camss_ope_clk_src,
  839. .clkr.hw.init = &(struct clk_init_data){
  840. .name = "gcc_camss_ope_clk_src",
  841. .parent_data = gcc_parent_data_10,
  842. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  843. .flags = CLK_SET_RATE_PARENT,
  844. .ops = &clk_rcg2_shared_ops,
  845. },
  846. };
  847. static const struct freq_tbl ftbl_gcc_camss_tfe_0_clk_src[] = {
  848. F(19200000, P_BI_TCXO, 1, 0, 0),
  849. F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  850. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  851. F(144000000, P_GPLL9_OUT_MAIN, 2.5, 0, 0),
  852. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  853. F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  854. F(180000000, P_GPLL9_OUT_MAIN, 2, 0, 0),
  855. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  856. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  857. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  858. F(329142857, P_GPLL10_OUT_EVEN, 3.5, 0, 0),
  859. F(384000000, P_GPLL10_OUT_EVEN, 3, 0, 0),
  860. F(460800000, P_GPLL10_OUT_EVEN, 2.5, 0, 0),
  861. F(576000000, P_GPLL10_OUT_EVEN, 2, 0, 0),
  862. { }
  863. };
  864. static struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
  865. .cmd_rcgr = 0x52004,
  866. .mnd_width = 8,
  867. .hid_width = 5,
  868. .parent_map = gcc_parent_map_5,
  869. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "gcc_camss_tfe_0_clk_src",
  872. .parent_data = gcc_parent_data_5,
  873. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  874. .ops = &clk_rcg2_shared_ops,
  875. },
  876. };
  877. static const struct freq_tbl ftbl_gcc_camss_tfe_0_csid_clk_src[] = {
  878. F(19200000, P_BI_TCXO, 1, 0, 0),
  879. F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  880. F(266571429, P_GPLL5_OUT_EVEN, 3.5, 0, 0),
  881. F(426400000, P_GPLL3_OUT_MAIN, 2.5, 0, 0),
  882. F(466500000, P_GPLL5_OUT_EVEN, 2, 0, 0),
  883. { }
  884. };
  885. static struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
  886. .cmd_rcgr = 0x52094,
  887. .mnd_width = 0,
  888. .hid_width = 5,
  889. .parent_map = gcc_parent_map_6,
  890. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  891. .clkr.hw.init = &(struct clk_init_data){
  892. .name = "gcc_camss_tfe_0_csid_clk_src",
  893. .parent_data = gcc_parent_data_6,
  894. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  895. .ops = &clk_rcg2_shared_ops,
  896. },
  897. };
  898. static struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
  899. .cmd_rcgr = 0x52024,
  900. .mnd_width = 8,
  901. .hid_width = 5,
  902. .parent_map = gcc_parent_map_5,
  903. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  904. .clkr.hw.init = &(struct clk_init_data){
  905. .name = "gcc_camss_tfe_1_clk_src",
  906. .parent_data = gcc_parent_data_5,
  907. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  908. .ops = &clk_rcg2_shared_ops,
  909. },
  910. };
  911. static struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
  912. .cmd_rcgr = 0x520b4,
  913. .mnd_width = 0,
  914. .hid_width = 5,
  915. .parent_map = gcc_parent_map_6,
  916. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  917. .clkr.hw.init = &(struct clk_init_data){
  918. .name = "gcc_camss_tfe_1_csid_clk_src",
  919. .parent_data = gcc_parent_data_6,
  920. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  921. .ops = &clk_rcg2_shared_ops,
  922. },
  923. };
  924. static struct clk_rcg2 gcc_camss_tfe_2_clk_src = {
  925. .cmd_rcgr = 0x52044,
  926. .mnd_width = 8,
  927. .hid_width = 5,
  928. .parent_map = gcc_parent_map_5,
  929. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  930. .clkr.hw.init = &(struct clk_init_data){
  931. .name = "gcc_camss_tfe_2_clk_src",
  932. .parent_data = gcc_parent_data_5,
  933. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  934. .ops = &clk_rcg2_shared_ops,
  935. },
  936. };
  937. static struct clk_rcg2 gcc_camss_tfe_2_csid_clk_src = {
  938. .cmd_rcgr = 0x520d4,
  939. .mnd_width = 0,
  940. .hid_width = 5,
  941. .parent_map = gcc_parent_map_6,
  942. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  943. .clkr.hw.init = &(struct clk_init_data){
  944. .name = "gcc_camss_tfe_2_csid_clk_src",
  945. .parent_data = gcc_parent_data_6,
  946. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  947. .ops = &clk_rcg2_shared_ops,
  948. },
  949. };
  950. static const struct freq_tbl ftbl_gcc_camss_tfe_cphy_rx_clk_src[] = {
  951. F(19200000, P_BI_TCXO, 1, 0, 0),
  952. F(256000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
  953. F(384000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  954. { }
  955. };
  956. static struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
  957. .cmd_rcgr = 0x52064,
  958. .mnd_width = 0,
  959. .hid_width = 5,
  960. .parent_map = gcc_parent_map_11,
  961. .freq_tbl = ftbl_gcc_camss_tfe_cphy_rx_clk_src,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "gcc_camss_tfe_cphy_rx_clk_src",
  964. .parent_data = gcc_parent_data_11,
  965. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  966. .ops = &clk_rcg2_shared_ops,
  967. },
  968. };
  969. static const struct freq_tbl ftbl_gcc_camss_top_ahb_clk_src[] = {
  970. F(19200000, P_BI_TCXO, 1, 0, 0),
  971. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  972. F(80000000, P_GPLL0_OUT_MAIN, 7.5, 0, 0),
  973. { }
  974. };
  975. static struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
  976. .cmd_rcgr = 0x58010,
  977. .mnd_width = 0,
  978. .hid_width = 5,
  979. .parent_map = gcc_parent_map_8,
  980. .freq_tbl = ftbl_gcc_camss_top_ahb_clk_src,
  981. .clkr.hw.init = &(struct clk_init_data){
  982. .name = "gcc_camss_top_ahb_clk_src",
  983. .parent_data = gcc_parent_data_8,
  984. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  985. .ops = &clk_rcg2_shared_ops,
  986. },
  987. };
  988. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  989. F(19200000, P_BI_TCXO, 1, 0, 0),
  990. F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
  991. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  995. .cmd_rcgr = 0x2b13c,
  996. .mnd_width = 0,
  997. .hid_width = 5,
  998. .parent_map = gcc_parent_map_2,
  999. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  1000. .clkr.hw.init = &(struct clk_init_data){
  1001. .name = "gcc_cpuss_ahb_clk_src",
  1002. .parent_data = gcc_parent_data_2_ao,
  1003. .num_parents = ARRAY_SIZE(gcc_parent_data_2_ao),
  1004. .ops = &clk_rcg2_shared_ops,
  1005. },
  1006. };
  1007. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  1008. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  1009. F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
  1010. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  1011. F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
  1012. { }
  1013. };
  1014. static struct clk_rcg2 gcc_gp1_clk_src = {
  1015. .cmd_rcgr = 0x4d004,
  1016. .mnd_width = 16,
  1017. .hid_width = 5,
  1018. .parent_map = gcc_parent_map_7,
  1019. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1020. .clkr.hw.init = &(struct clk_init_data){
  1021. .name = "gcc_gp1_clk_src",
  1022. .parent_data = gcc_parent_data_7,
  1023. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  1024. .ops = &clk_rcg2_shared_ops,
  1025. },
  1026. };
  1027. static struct clk_rcg2 gcc_gp2_clk_src = {
  1028. .cmd_rcgr = 0x4e004,
  1029. .mnd_width = 16,
  1030. .hid_width = 5,
  1031. .parent_map = gcc_parent_map_7,
  1032. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1033. .clkr.hw.init = &(struct clk_init_data){
  1034. .name = "gcc_gp2_clk_src",
  1035. .parent_data = gcc_parent_data_7,
  1036. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  1037. .ops = &clk_rcg2_shared_ops,
  1038. },
  1039. };
  1040. static struct clk_rcg2 gcc_gp3_clk_src = {
  1041. .cmd_rcgr = 0x4f004,
  1042. .mnd_width = 16,
  1043. .hid_width = 5,
  1044. .parent_map = gcc_parent_map_7,
  1045. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1046. .clkr.hw.init = &(struct clk_init_data){
  1047. .name = "gcc_gp3_clk_src",
  1048. .parent_data = gcc_parent_data_7,
  1049. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  1050. .ops = &clk_rcg2_shared_ops,
  1051. },
  1052. };
  1053. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  1054. F(19200000, P_BI_TCXO, 1, 0, 0),
  1055. F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 gcc_pdm2_clk_src = {
  1059. .cmd_rcgr = 0x20010,
  1060. .mnd_width = 0,
  1061. .hid_width = 5,
  1062. .parent_map = gcc_parent_map_0,
  1063. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  1064. .clkr.hw.init = &(struct clk_init_data){
  1065. .name = "gcc_pdm2_clk_src",
  1066. .parent_data = gcc_parent_data_0,
  1067. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1068. .ops = &clk_rcg2_shared_ops,
  1069. },
  1070. };
  1071. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  1072. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  1073. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  1074. F(19200000, P_BI_TCXO, 1, 0, 0),
  1075. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  1076. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  1077. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  1078. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  1079. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  1080. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  1081. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  1082. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  1083. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  1084. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  1085. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  1086. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  1087. F(128000000, P_GPLL6_OUT_EVEN, 3, 0, 0),
  1088. { }
  1089. };
  1090. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  1091. .name = "gcc_qupv3_wrap0_s0_clk_src",
  1092. .parent_data = gcc_parent_data_1,
  1093. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1094. .ops = &clk_rcg2_shared_ops,
  1095. };
  1096. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  1097. .cmd_rcgr = 0x1f148,
  1098. .mnd_width = 16,
  1099. .hid_width = 5,
  1100. .parent_map = gcc_parent_map_1,
  1101. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1102. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  1103. };
  1104. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  1105. .name = "gcc_qupv3_wrap0_s1_clk_src",
  1106. .parent_data = gcc_parent_data_1,
  1107. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1108. .ops = &clk_rcg2_shared_ops,
  1109. };
  1110. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  1111. .cmd_rcgr = 0x1f278,
  1112. .mnd_width = 16,
  1113. .hid_width = 5,
  1114. .parent_map = gcc_parent_map_1,
  1115. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1116. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  1117. };
  1118. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  1119. .name = "gcc_qupv3_wrap0_s2_clk_src",
  1120. .parent_data = gcc_parent_data_1,
  1121. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1122. .ops = &clk_rcg2_shared_ops,
  1123. };
  1124. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  1125. .cmd_rcgr = 0x1f3a8,
  1126. .mnd_width = 16,
  1127. .hid_width = 5,
  1128. .parent_map = gcc_parent_map_1,
  1129. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1130. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  1131. };
  1132. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  1133. .name = "gcc_qupv3_wrap0_s3_clk_src",
  1134. .parent_data = gcc_parent_data_1,
  1135. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1136. .ops = &clk_rcg2_shared_ops,
  1137. };
  1138. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  1139. .cmd_rcgr = 0x1f4d8,
  1140. .mnd_width = 16,
  1141. .hid_width = 5,
  1142. .parent_map = gcc_parent_map_1,
  1143. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1144. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  1145. };
  1146. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  1147. .name = "gcc_qupv3_wrap0_s4_clk_src",
  1148. .parent_data = gcc_parent_data_1,
  1149. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1150. .ops = &clk_rcg2_shared_ops,
  1151. };
  1152. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  1153. .cmd_rcgr = 0x1f608,
  1154. .mnd_width = 16,
  1155. .hid_width = 5,
  1156. .parent_map = gcc_parent_map_1,
  1157. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1158. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  1159. };
  1160. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  1161. .name = "gcc_qupv3_wrap0_s5_clk_src",
  1162. .parent_data = gcc_parent_data_1,
  1163. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1164. .ops = &clk_rcg2_shared_ops,
  1165. };
  1166. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  1167. .cmd_rcgr = 0x1f738,
  1168. .mnd_width = 16,
  1169. .hid_width = 5,
  1170. .parent_map = gcc_parent_map_1,
  1171. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1172. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  1173. };
  1174. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  1175. .name = "gcc_qupv3_wrap1_s0_clk_src",
  1176. .parent_data = gcc_parent_data_1,
  1177. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1178. .ops = &clk_rcg2_shared_ops,
  1179. };
  1180. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  1181. .cmd_rcgr = 0x5301c,
  1182. .mnd_width = 16,
  1183. .hid_width = 5,
  1184. .parent_map = gcc_parent_map_1,
  1185. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1186. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  1187. };
  1188. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  1189. .name = "gcc_qupv3_wrap1_s1_clk_src",
  1190. .parent_data = gcc_parent_data_1,
  1191. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1192. .ops = &clk_rcg2_shared_ops,
  1193. };
  1194. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  1195. .cmd_rcgr = 0x5314c,
  1196. .mnd_width = 16,
  1197. .hid_width = 5,
  1198. .parent_map = gcc_parent_map_1,
  1199. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1200. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  1201. };
  1202. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  1203. .name = "gcc_qupv3_wrap1_s2_clk_src",
  1204. .parent_data = gcc_parent_data_1,
  1205. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1206. .ops = &clk_rcg2_shared_ops,
  1207. };
  1208. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  1209. .cmd_rcgr = 0x5327c,
  1210. .mnd_width = 16,
  1211. .hid_width = 5,
  1212. .parent_map = gcc_parent_map_1,
  1213. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1214. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  1215. };
  1216. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  1217. .name = "gcc_qupv3_wrap1_s3_clk_src",
  1218. .parent_data = gcc_parent_data_1,
  1219. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1220. .ops = &clk_rcg2_shared_ops,
  1221. };
  1222. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  1223. .cmd_rcgr = 0x533ac,
  1224. .mnd_width = 16,
  1225. .hid_width = 5,
  1226. .parent_map = gcc_parent_map_1,
  1227. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1228. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  1229. };
  1230. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  1231. .name = "gcc_qupv3_wrap1_s4_clk_src",
  1232. .parent_data = gcc_parent_data_1,
  1233. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1234. .ops = &clk_rcg2_shared_ops,
  1235. };
  1236. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  1237. .cmd_rcgr = 0x534dc,
  1238. .mnd_width = 16,
  1239. .hid_width = 5,
  1240. .parent_map = gcc_parent_map_1,
  1241. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1242. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  1243. };
  1244. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  1245. .name = "gcc_qupv3_wrap1_s5_clk_src",
  1246. .parent_data = gcc_parent_data_1,
  1247. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1248. .ops = &clk_rcg2_shared_ops,
  1249. };
  1250. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  1251. .cmd_rcgr = 0x5360c,
  1252. .mnd_width = 16,
  1253. .hid_width = 5,
  1254. .parent_map = gcc_parent_map_1,
  1255. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1256. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  1257. };
  1258. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  1259. F(144000, P_BI_TCXO, 16, 3, 25),
  1260. F(400000, P_BI_TCXO, 12, 1, 4),
  1261. F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
  1262. F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
  1263. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  1264. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  1265. F(192000000, P_GPLL6_OUT_EVEN, 2, 0, 0),
  1266. F(384000000, P_GPLL6_OUT_EVEN, 1, 0, 0),
  1267. { }
  1268. };
  1269. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  1270. .cmd_rcgr = 0x38028,
  1271. .mnd_width = 8,
  1272. .hid_width = 5,
  1273. .parent_map = gcc_parent_map_1,
  1274. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  1275. .clkr.hw.init = &(struct clk_init_data){
  1276. .name = "gcc_sdcc1_apps_clk_src",
  1277. .parent_data = gcc_parent_data_1,
  1278. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1279. .ops = &clk_rcg2_shared_ops,
  1280. },
  1281. };
  1282. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  1283. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  1284. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  1285. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  1286. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1287. F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
  1288. { }
  1289. };
  1290. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  1291. .cmd_rcgr = 0x38010,
  1292. .mnd_width = 0,
  1293. .hid_width = 5,
  1294. .parent_map = gcc_parent_map_0,
  1295. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  1296. .clkr.hw.init = &(struct clk_init_data){
  1297. .name = "gcc_sdcc1_ice_core_clk_src",
  1298. .parent_data = gcc_parent_data_0,
  1299. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1300. .ops = &clk_rcg2_shared_ops,
  1301. },
  1302. };
  1303. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1304. F(400000, P_BI_TCXO, 12, 1, 4),
  1305. F(19200000, P_BI_TCXO, 1, 0, 0),
  1306. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  1307. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  1308. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  1309. F(202000000, P_GPLL7_OUT_EVEN, 4, 0, 0),
  1310. { }
  1311. };
  1312. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1313. .cmd_rcgr = 0x1e00c,
  1314. .mnd_width = 8,
  1315. .hid_width = 5,
  1316. .parent_map = gcc_parent_map_12,
  1317. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1318. .clkr.hw.init = &(struct clk_init_data){
  1319. .name = "gcc_sdcc2_apps_clk_src",
  1320. .parent_data = gcc_parent_data_12,
  1321. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  1322. .ops = &clk_rcg2_shared_ops,
  1323. },
  1324. };
  1325. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  1326. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  1327. F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
  1328. F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
  1329. F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
  1330. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1331. { }
  1332. };
  1333. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1334. .cmd_rcgr = 0x45020,
  1335. .mnd_width = 8,
  1336. .hid_width = 5,
  1337. .parent_map = gcc_parent_map_2,
  1338. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  1339. .clkr.hw.init = &(struct clk_init_data){
  1340. .name = "gcc_ufs_phy_axi_clk_src",
  1341. .parent_data = gcc_parent_data_2,
  1342. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1343. .ops = &clk_rcg2_shared_ops,
  1344. },
  1345. };
  1346. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  1347. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  1348. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  1349. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  1350. F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
  1351. { }
  1352. };
  1353. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1354. .cmd_rcgr = 0x45048,
  1355. .mnd_width = 0,
  1356. .hid_width = 5,
  1357. .parent_map = gcc_parent_map_0,
  1358. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  1359. .clkr.hw.init = &(struct clk_init_data){
  1360. .name = "gcc_ufs_phy_ice_core_clk_src",
  1361. .parent_data = gcc_parent_data_0,
  1362. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1363. .ops = &clk_rcg2_shared_ops,
  1364. },
  1365. };
  1366. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  1367. F(9600000, P_BI_TCXO, 2, 0, 0),
  1368. F(19200000, P_BI_TCXO, 1, 0, 0),
  1369. { }
  1370. };
  1371. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1372. .cmd_rcgr = 0x4507c,
  1373. .mnd_width = 0,
  1374. .hid_width = 5,
  1375. .parent_map = gcc_parent_map_0,
  1376. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  1377. .clkr.hw.init = &(struct clk_init_data){
  1378. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1379. .parent_data = gcc_parent_data_0,
  1380. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1381. .ops = &clk_rcg2_shared_ops,
  1382. },
  1383. };
  1384. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  1385. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  1386. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  1387. F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
  1388. { }
  1389. };
  1390. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1391. .cmd_rcgr = 0x45060,
  1392. .mnd_width = 0,
  1393. .hid_width = 5,
  1394. .parent_map = gcc_parent_map_0,
  1395. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  1396. .clkr.hw.init = &(struct clk_init_data){
  1397. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1398. .parent_data = gcc_parent_data_0,
  1399. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1400. .ops = &clk_rcg2_shared_ops,
  1401. },
  1402. };
  1403. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1404. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  1405. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1406. F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
  1407. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1408. { }
  1409. };
  1410. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1411. .cmd_rcgr = 0x1a01c,
  1412. .mnd_width = 8,
  1413. .hid_width = 5,
  1414. .parent_map = gcc_parent_map_2,
  1415. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1416. .clkr.hw.init = &(struct clk_init_data){
  1417. .name = "gcc_usb30_prim_master_clk_src",
  1418. .parent_data = gcc_parent_data_2,
  1419. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1420. .ops = &clk_rcg2_shared_ops,
  1421. },
  1422. };
  1423. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  1424. F(19200000, P_BI_TCXO, 1, 0, 0),
  1425. { }
  1426. };
  1427. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1428. .cmd_rcgr = 0x1a034,
  1429. .mnd_width = 0,
  1430. .hid_width = 5,
  1431. .parent_map = gcc_parent_map_0,
  1432. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1433. .clkr.hw.init = &(struct clk_init_data){
  1434. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1435. .parent_data = gcc_parent_data_0,
  1436. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1437. .ops = &clk_rcg2_shared_ops,
  1438. },
  1439. };
  1440. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1441. .cmd_rcgr = 0x1a060,
  1442. .mnd_width = 0,
  1443. .hid_width = 5,
  1444. .parent_map = gcc_parent_map_13,
  1445. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1446. .clkr.hw.init = &(struct clk_init_data){
  1447. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1448. .parent_data = gcc_parent_data_13,
  1449. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  1450. .ops = &clk_rcg2_shared_ops,
  1451. },
  1452. };
  1453. static const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
  1454. F(133000000, P_GPLL11_OUT_EVEN, 4, 0, 0),
  1455. F(240000000, P_GPLL11_OUT_EVEN, 2.5, 0, 0),
  1456. F(300000000, P_GPLL11_OUT_EVEN, 2, 0, 0),
  1457. F(384000000, P_GPLL11_OUT_EVEN, 2, 0, 0),
  1458. { }
  1459. };
  1460. static struct clk_rcg2 gcc_video_venus_clk_src = {
  1461. .cmd_rcgr = 0x58060,
  1462. .mnd_width = 0,
  1463. .hid_width = 5,
  1464. .parent_map = gcc_parent_map_14,
  1465. .freq_tbl = ftbl_gcc_video_venus_clk_src,
  1466. .clkr.hw.init = &(struct clk_init_data){
  1467. .name = "gcc_video_venus_clk_src",
  1468. .parent_data = gcc_parent_data_14,
  1469. .num_parents = ARRAY_SIZE(gcc_parent_data_14),
  1470. .flags = CLK_SET_RATE_PARENT,
  1471. .ops = &clk_rcg2_shared_ops,
  1472. },
  1473. };
  1474. static struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = {
  1475. .reg = 0x2b154,
  1476. .shift = 0,
  1477. .width = 4,
  1478. .clkr.hw.init = &(struct clk_init_data) {
  1479. .name = "gcc_cpuss_ahb_postdiv_clk_src",
  1480. .parent_hws = (const struct clk_hw*[]){
  1481. &gcc_cpuss_ahb_clk_src.clkr.hw,
  1482. },
  1483. .num_parents = 1,
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_regmap_div_ro_ops,
  1486. },
  1487. };
  1488. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  1489. .reg = 0x1a04c,
  1490. .shift = 0,
  1491. .width = 4,
  1492. .clkr.hw.init = &(struct clk_init_data) {
  1493. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1494. .parent_hws = (const struct clk_hw*[]){
  1495. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  1496. },
  1497. .num_parents = 1,
  1498. .flags = CLK_SET_RATE_PARENT,
  1499. .ops = &clk_regmap_div_ro_ops,
  1500. },
  1501. };
  1502. static struct clk_branch gcc_ahb2phy_csi_clk = {
  1503. .halt_reg = 0x1d004,
  1504. .halt_check = BRANCH_HALT_VOTED,
  1505. .hwcg_reg = 0x1d004,
  1506. .hwcg_bit = 1,
  1507. .clkr = {
  1508. .enable_reg = 0x1d004,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_ahb2phy_csi_clk",
  1512. .ops = &clk_branch2_ops,
  1513. },
  1514. },
  1515. };
  1516. static struct clk_branch gcc_ahb2phy_usb_clk = {
  1517. .halt_reg = 0x1d008,
  1518. .halt_check = BRANCH_HALT_VOTED,
  1519. .hwcg_reg = 0x1d008,
  1520. .hwcg_bit = 1,
  1521. .clkr = {
  1522. .enable_reg = 0x1d008,
  1523. .enable_mask = BIT(0),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "gcc_ahb2phy_usb_clk",
  1526. .ops = &clk_branch2_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch gcc_bimc_gpu_axi_clk = {
  1531. .halt_reg = 0x71154,
  1532. .halt_check = BRANCH_HALT_VOTED,
  1533. .hwcg_reg = 0x71154,
  1534. .hwcg_bit = 1,
  1535. .clkr = {
  1536. .enable_reg = 0x71154,
  1537. .enable_mask = BIT(0),
  1538. .hw.init = &(struct clk_init_data){
  1539. .name = "gcc_bimc_gpu_axi_clk",
  1540. .ops = &clk_branch2_ops,
  1541. },
  1542. },
  1543. };
  1544. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1545. .halt_reg = 0x23004,
  1546. .halt_check = BRANCH_HALT_VOTED,
  1547. .hwcg_reg = 0x23004,
  1548. .hwcg_bit = 1,
  1549. .clkr = {
  1550. .enable_reg = 0x79004,
  1551. .enable_mask = BIT(10),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "gcc_boot_rom_ahb_clk",
  1554. .ops = &clk_branch2_ops,
  1555. },
  1556. },
  1557. };
  1558. static struct clk_branch gcc_cam_throttle_nrt_clk = {
  1559. .halt_reg = 0x17070,
  1560. .halt_check = BRANCH_HALT_VOTED,
  1561. .hwcg_reg = 0x17070,
  1562. .hwcg_bit = 1,
  1563. .clkr = {
  1564. .enable_reg = 0x79004,
  1565. .enable_mask = BIT(27),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_cam_throttle_nrt_clk",
  1568. .ops = &clk_branch2_ops,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_branch gcc_cam_throttle_rt_clk = {
  1573. .halt_reg = 0x1706c,
  1574. .halt_check = BRANCH_HALT_VOTED,
  1575. .hwcg_reg = 0x1706c,
  1576. .hwcg_bit = 1,
  1577. .clkr = {
  1578. .enable_reg = 0x79004,
  1579. .enable_mask = BIT(26),
  1580. .hw.init = &(struct clk_init_data){
  1581. .name = "gcc_cam_throttle_rt_clk",
  1582. .ops = &clk_branch2_ops,
  1583. },
  1584. },
  1585. };
  1586. static struct clk_branch gcc_camera_ahb_clk = {
  1587. .halt_reg = 0x17008,
  1588. .halt_check = BRANCH_HALT_DELAY,
  1589. .hwcg_reg = 0x17008,
  1590. .hwcg_bit = 1,
  1591. .clkr = {
  1592. .enable_reg = 0x17008,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "gcc_camera_ahb_clk",
  1596. .flags = CLK_IS_CRITICAL,
  1597. .ops = &clk_branch2_ops,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_branch gcc_camss_axi_clk = {
  1602. .halt_reg = 0x58044,
  1603. .halt_check = BRANCH_HALT,
  1604. .clkr = {
  1605. .enable_reg = 0x58044,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "gcc_camss_axi_clk",
  1609. .parent_hws = (const struct clk_hw*[]) {
  1610. &gcc_camss_axi_clk_src.clkr.hw,
  1611. },
  1612. .num_parents = 1,
  1613. .flags = CLK_SET_RATE_PARENT,
  1614. .ops = &clk_branch2_ops,
  1615. },
  1616. },
  1617. };
  1618. static struct clk_branch gcc_camss_cci_0_clk = {
  1619. .halt_reg = 0x56018,
  1620. .halt_check = BRANCH_HALT,
  1621. .clkr = {
  1622. .enable_reg = 0x56018,
  1623. .enable_mask = BIT(0),
  1624. .hw.init = &(struct clk_init_data){
  1625. .name = "gcc_camss_cci_0_clk",
  1626. .parent_hws = (const struct clk_hw*[]) {
  1627. &gcc_camss_cci_0_clk_src.clkr.hw,
  1628. },
  1629. .num_parents = 1,
  1630. .flags = CLK_SET_RATE_PARENT,
  1631. .ops = &clk_branch2_ops,
  1632. },
  1633. },
  1634. };
  1635. static struct clk_branch gcc_camss_cci_1_clk = {
  1636. .halt_reg = 0x5c018,
  1637. .halt_check = BRANCH_HALT,
  1638. .clkr = {
  1639. .enable_reg = 0x5c018,
  1640. .enable_mask = BIT(0),
  1641. .hw.init = &(struct clk_init_data){
  1642. .name = "gcc_camss_cci_1_clk",
  1643. .parent_hws = (const struct clk_hw*[]) {
  1644. &gcc_camss_cci_1_clk_src.clkr.hw,
  1645. },
  1646. .num_parents = 1,
  1647. .flags = CLK_SET_RATE_PARENT,
  1648. .ops = &clk_branch2_ops,
  1649. },
  1650. },
  1651. };
  1652. static struct clk_branch gcc_camss_cphy_0_clk = {
  1653. .halt_reg = 0x52088,
  1654. .halt_check = BRANCH_HALT,
  1655. .clkr = {
  1656. .enable_reg = 0x52088,
  1657. .enable_mask = BIT(0),
  1658. .hw.init = &(struct clk_init_data){
  1659. .name = "gcc_camss_cphy_0_clk",
  1660. .parent_hws = (const struct clk_hw*[]) {
  1661. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1662. },
  1663. .num_parents = 1,
  1664. .flags = CLK_SET_RATE_PARENT,
  1665. .ops = &clk_branch2_ops,
  1666. },
  1667. },
  1668. };
  1669. static struct clk_branch gcc_camss_cphy_1_clk = {
  1670. .halt_reg = 0x5208c,
  1671. .halt_check = BRANCH_HALT,
  1672. .clkr = {
  1673. .enable_reg = 0x5208c,
  1674. .enable_mask = BIT(0),
  1675. .hw.init = &(struct clk_init_data){
  1676. .name = "gcc_camss_cphy_1_clk",
  1677. .parent_hws = (const struct clk_hw*[]) {
  1678. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1679. },
  1680. .num_parents = 1,
  1681. .flags = CLK_SET_RATE_PARENT,
  1682. .ops = &clk_branch2_ops,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_branch gcc_camss_cphy_2_clk = {
  1687. .halt_reg = 0x52090,
  1688. .halt_check = BRANCH_HALT,
  1689. .clkr = {
  1690. .enable_reg = 0x52090,
  1691. .enable_mask = BIT(0),
  1692. .hw.init = &(struct clk_init_data){
  1693. .name = "gcc_camss_cphy_2_clk",
  1694. .parent_hws = (const struct clk_hw*[]) {
  1695. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1696. },
  1697. .num_parents = 1,
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. .ops = &clk_branch2_ops,
  1700. },
  1701. },
  1702. };
  1703. static struct clk_branch gcc_camss_cphy_3_clk = {
  1704. .halt_reg = 0x520f8,
  1705. .halt_check = BRANCH_HALT,
  1706. .clkr = {
  1707. .enable_reg = 0x520f8,
  1708. .enable_mask = BIT(0),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "gcc_camss_cphy_3_clk",
  1711. .parent_hws = (const struct clk_hw*[]) {
  1712. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1713. },
  1714. .num_parents = 1,
  1715. .flags = CLK_SET_RATE_PARENT,
  1716. .ops = &clk_branch2_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1721. .halt_reg = 0x59018,
  1722. .halt_check = BRANCH_HALT,
  1723. .clkr = {
  1724. .enable_reg = 0x59018,
  1725. .enable_mask = BIT(0),
  1726. .hw.init = &(struct clk_init_data){
  1727. .name = "gcc_camss_csi0phytimer_clk",
  1728. .parent_hws = (const struct clk_hw*[]) {
  1729. &gcc_camss_csi0phytimer_clk_src.clkr.hw,
  1730. },
  1731. .num_parents = 1,
  1732. .flags = CLK_SET_RATE_PARENT,
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  1738. .halt_reg = 0x59034,
  1739. .halt_check = BRANCH_HALT,
  1740. .clkr = {
  1741. .enable_reg = 0x59034,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_camss_csi1phytimer_clk",
  1745. .parent_hws = (const struct clk_hw*[]) {
  1746. &gcc_camss_csi1phytimer_clk_src.clkr.hw,
  1747. },
  1748. .num_parents = 1,
  1749. .flags = CLK_SET_RATE_PARENT,
  1750. .ops = &clk_branch2_ops,
  1751. },
  1752. },
  1753. };
  1754. static struct clk_branch gcc_camss_csi2phytimer_clk = {
  1755. .halt_reg = 0x59050,
  1756. .halt_check = BRANCH_HALT,
  1757. .clkr = {
  1758. .enable_reg = 0x59050,
  1759. .enable_mask = BIT(0),
  1760. .hw.init = &(struct clk_init_data){
  1761. .name = "gcc_camss_csi2phytimer_clk",
  1762. .parent_hws = (const struct clk_hw*[]) {
  1763. &gcc_camss_csi2phytimer_clk_src.clkr.hw,
  1764. },
  1765. .num_parents = 1,
  1766. .flags = CLK_SET_RATE_PARENT,
  1767. .ops = &clk_branch2_ops,
  1768. },
  1769. },
  1770. };
  1771. static struct clk_branch gcc_camss_csi3phytimer_clk = {
  1772. .halt_reg = 0x5906c,
  1773. .halt_check = BRANCH_HALT,
  1774. .clkr = {
  1775. .enable_reg = 0x5906c,
  1776. .enable_mask = BIT(0),
  1777. .hw.init = &(struct clk_init_data){
  1778. .name = "gcc_camss_csi3phytimer_clk",
  1779. .parent_hws = (const struct clk_hw*[]) {
  1780. &gcc_camss_csi3phytimer_clk_src.clkr.hw,
  1781. },
  1782. .num_parents = 1,
  1783. .flags = CLK_SET_RATE_PARENT,
  1784. .ops = &clk_branch2_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch gcc_camss_mclk0_clk = {
  1789. .halt_reg = 0x51018,
  1790. .halt_check = BRANCH_HALT,
  1791. .clkr = {
  1792. .enable_reg = 0x51018,
  1793. .enable_mask = BIT(0),
  1794. .hw.init = &(struct clk_init_data){
  1795. .name = "gcc_camss_mclk0_clk",
  1796. .parent_hws = (const struct clk_hw*[]) {
  1797. &gcc_camss_mclk0_clk_src.clkr.hw,
  1798. },
  1799. .num_parents = 1,
  1800. .flags = CLK_SET_RATE_PARENT,
  1801. .ops = &clk_branch2_ops,
  1802. },
  1803. },
  1804. };
  1805. static struct clk_branch gcc_camss_mclk1_clk = {
  1806. .halt_reg = 0x51034,
  1807. .halt_check = BRANCH_HALT,
  1808. .clkr = {
  1809. .enable_reg = 0x51034,
  1810. .enable_mask = BIT(0),
  1811. .hw.init = &(struct clk_init_data){
  1812. .name = "gcc_camss_mclk1_clk",
  1813. .parent_hws = (const struct clk_hw*[]) {
  1814. &gcc_camss_mclk1_clk_src.clkr.hw,
  1815. },
  1816. .num_parents = 1,
  1817. .flags = CLK_SET_RATE_PARENT,
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch gcc_camss_mclk2_clk = {
  1823. .halt_reg = 0x51050,
  1824. .halt_check = BRANCH_HALT,
  1825. .clkr = {
  1826. .enable_reg = 0x51050,
  1827. .enable_mask = BIT(0),
  1828. .hw.init = &(struct clk_init_data){
  1829. .name = "gcc_camss_mclk2_clk",
  1830. .parent_hws = (const struct clk_hw*[]) {
  1831. &gcc_camss_mclk2_clk_src.clkr.hw,
  1832. },
  1833. .num_parents = 1,
  1834. .flags = CLK_SET_RATE_PARENT,
  1835. .ops = &clk_branch2_ops,
  1836. },
  1837. },
  1838. };
  1839. static struct clk_branch gcc_camss_mclk3_clk = {
  1840. .halt_reg = 0x5106c,
  1841. .halt_check = BRANCH_HALT,
  1842. .clkr = {
  1843. .enable_reg = 0x5106c,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "gcc_camss_mclk3_clk",
  1847. .parent_hws = (const struct clk_hw*[]) {
  1848. &gcc_camss_mclk3_clk_src.clkr.hw,
  1849. },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch gcc_camss_mclk4_clk = {
  1857. .halt_reg = 0x51088,
  1858. .halt_check = BRANCH_HALT,
  1859. .clkr = {
  1860. .enable_reg = 0x51088,
  1861. .enable_mask = BIT(0),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "gcc_camss_mclk4_clk",
  1864. .parent_hws = (const struct clk_hw*[]) {
  1865. &gcc_camss_mclk4_clk_src.clkr.hw,
  1866. },
  1867. .num_parents = 1,
  1868. .flags = CLK_SET_RATE_PARENT,
  1869. .ops = &clk_branch2_ops,
  1870. },
  1871. },
  1872. };
  1873. static struct clk_branch gcc_camss_nrt_axi_clk = {
  1874. .halt_reg = 0x58054,
  1875. .halt_check = BRANCH_HALT,
  1876. .clkr = {
  1877. .enable_reg = 0x58054,
  1878. .enable_mask = BIT(0),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "gcc_camss_nrt_axi_clk",
  1881. .ops = &clk_branch2_ops,
  1882. },
  1883. },
  1884. };
  1885. static struct clk_branch gcc_camss_ope_ahb_clk = {
  1886. .halt_reg = 0x5503c,
  1887. .halt_check = BRANCH_HALT,
  1888. .clkr = {
  1889. .enable_reg = 0x5503c,
  1890. .enable_mask = BIT(0),
  1891. .hw.init = &(struct clk_init_data){
  1892. .name = "gcc_camss_ope_ahb_clk",
  1893. .parent_hws = (const struct clk_hw*[]) {
  1894. &gcc_camss_ope_ahb_clk_src.clkr.hw,
  1895. },
  1896. .num_parents = 1,
  1897. .flags = CLK_SET_RATE_PARENT,
  1898. .ops = &clk_branch2_ops,
  1899. },
  1900. },
  1901. };
  1902. static struct clk_branch gcc_camss_ope_clk = {
  1903. .halt_reg = 0x5501c,
  1904. .halt_check = BRANCH_HALT,
  1905. .clkr = {
  1906. .enable_reg = 0x5501c,
  1907. .enable_mask = BIT(0),
  1908. .hw.init = &(struct clk_init_data){
  1909. .name = "gcc_camss_ope_clk",
  1910. .parent_hws = (const struct clk_hw*[]) {
  1911. &gcc_camss_ope_clk_src.clkr.hw,
  1912. },
  1913. .num_parents = 1,
  1914. .flags = CLK_SET_RATE_PARENT,
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch gcc_camss_rt_axi_clk = {
  1920. .halt_reg = 0x5805c,
  1921. .halt_check = BRANCH_HALT,
  1922. .clkr = {
  1923. .enable_reg = 0x5805c,
  1924. .enable_mask = BIT(0),
  1925. .hw.init = &(struct clk_init_data){
  1926. .name = "gcc_camss_rt_axi_clk",
  1927. .ops = &clk_branch2_ops,
  1928. },
  1929. },
  1930. };
  1931. static struct clk_branch gcc_camss_tfe_0_clk = {
  1932. .halt_reg = 0x5201c,
  1933. .halt_check = BRANCH_HALT,
  1934. .clkr = {
  1935. .enable_reg = 0x5201c,
  1936. .enable_mask = BIT(0),
  1937. .hw.init = &(struct clk_init_data){
  1938. .name = "gcc_camss_tfe_0_clk",
  1939. .parent_hws = (const struct clk_hw*[]) {
  1940. &gcc_camss_tfe_0_clk_src.clkr.hw,
  1941. },
  1942. .num_parents = 1,
  1943. .flags = CLK_SET_RATE_PARENT,
  1944. .ops = &clk_branch2_ops,
  1945. },
  1946. },
  1947. };
  1948. static struct clk_branch gcc_camss_tfe_0_cphy_rx_clk = {
  1949. .halt_reg = 0x5207c,
  1950. .halt_check = BRANCH_HALT,
  1951. .clkr = {
  1952. .enable_reg = 0x5207c,
  1953. .enable_mask = BIT(0),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "gcc_camss_tfe_0_cphy_rx_clk",
  1956. .parent_hws = (const struct clk_hw*[]) {
  1957. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  1958. },
  1959. .num_parents = 1,
  1960. .flags = CLK_SET_RATE_PARENT,
  1961. .ops = &clk_branch2_ops,
  1962. },
  1963. },
  1964. };
  1965. static struct clk_branch gcc_camss_tfe_0_csid_clk = {
  1966. .halt_reg = 0x520ac,
  1967. .halt_check = BRANCH_HALT,
  1968. .clkr = {
  1969. .enable_reg = 0x520ac,
  1970. .enable_mask = BIT(0),
  1971. .hw.init = &(struct clk_init_data){
  1972. .name = "gcc_camss_tfe_0_csid_clk",
  1973. .parent_hws = (const struct clk_hw*[]) {
  1974. &gcc_camss_tfe_0_csid_clk_src.clkr.hw,
  1975. },
  1976. .num_parents = 1,
  1977. .flags = CLK_SET_RATE_PARENT,
  1978. .ops = &clk_branch2_ops,
  1979. },
  1980. },
  1981. };
  1982. static struct clk_branch gcc_camss_tfe_1_clk = {
  1983. .halt_reg = 0x5203c,
  1984. .halt_check = BRANCH_HALT,
  1985. .clkr = {
  1986. .enable_reg = 0x5203c,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "gcc_camss_tfe_1_clk",
  1990. .parent_hws = (const struct clk_hw*[]) {
  1991. &gcc_camss_tfe_1_clk_src.clkr.hw,
  1992. },
  1993. .num_parents = 1,
  1994. .flags = CLK_SET_RATE_PARENT,
  1995. .ops = &clk_branch2_ops,
  1996. },
  1997. },
  1998. };
  1999. static struct clk_branch gcc_camss_tfe_1_cphy_rx_clk = {
  2000. .halt_reg = 0x52080,
  2001. .halt_check = BRANCH_HALT,
  2002. .clkr = {
  2003. .enable_reg = 0x52080,
  2004. .enable_mask = BIT(0),
  2005. .hw.init = &(struct clk_init_data){
  2006. .name = "gcc_camss_tfe_1_cphy_rx_clk",
  2007. .parent_hws = (const struct clk_hw*[]) {
  2008. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  2009. },
  2010. .num_parents = 1,
  2011. .flags = CLK_SET_RATE_PARENT,
  2012. .ops = &clk_branch2_ops,
  2013. },
  2014. },
  2015. };
  2016. static struct clk_branch gcc_camss_tfe_1_csid_clk = {
  2017. .halt_reg = 0x520cc,
  2018. .halt_check = BRANCH_HALT,
  2019. .clkr = {
  2020. .enable_reg = 0x520cc,
  2021. .enable_mask = BIT(0),
  2022. .hw.init = &(struct clk_init_data){
  2023. .name = "gcc_camss_tfe_1_csid_clk",
  2024. .parent_hws = (const struct clk_hw*[]) {
  2025. &gcc_camss_tfe_1_csid_clk_src.clkr.hw,
  2026. },
  2027. .num_parents = 1,
  2028. .flags = CLK_SET_RATE_PARENT,
  2029. .ops = &clk_branch2_ops,
  2030. },
  2031. },
  2032. };
  2033. static struct clk_branch gcc_camss_tfe_2_clk = {
  2034. .halt_reg = 0x5205c,
  2035. .halt_check = BRANCH_HALT,
  2036. .clkr = {
  2037. .enable_reg = 0x5205c,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "gcc_camss_tfe_2_clk",
  2041. .parent_hws = (const struct clk_hw*[]) {
  2042. &gcc_camss_tfe_2_clk_src.clkr.hw,
  2043. },
  2044. .num_parents = 1,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. .ops = &clk_branch2_ops,
  2047. },
  2048. },
  2049. };
  2050. static struct clk_branch gcc_camss_tfe_2_cphy_rx_clk = {
  2051. .halt_reg = 0x52084,
  2052. .halt_check = BRANCH_HALT,
  2053. .clkr = {
  2054. .enable_reg = 0x52084,
  2055. .enable_mask = BIT(0),
  2056. .hw.init = &(struct clk_init_data){
  2057. .name = "gcc_camss_tfe_2_cphy_rx_clk",
  2058. .parent_hws = (const struct clk_hw*[]) {
  2059. &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
  2060. },
  2061. .num_parents = 1,
  2062. .flags = CLK_SET_RATE_PARENT,
  2063. .ops = &clk_branch2_ops,
  2064. },
  2065. },
  2066. };
  2067. static struct clk_branch gcc_camss_tfe_2_csid_clk = {
  2068. .halt_reg = 0x520ec,
  2069. .halt_check = BRANCH_HALT,
  2070. .clkr = {
  2071. .enable_reg = 0x520ec,
  2072. .enable_mask = BIT(0),
  2073. .hw.init = &(struct clk_init_data){
  2074. .name = "gcc_camss_tfe_2_csid_clk",
  2075. .parent_hws = (const struct clk_hw*[]) {
  2076. &gcc_camss_tfe_2_csid_clk_src.clkr.hw,
  2077. },
  2078. .num_parents = 1,
  2079. .flags = CLK_SET_RATE_PARENT,
  2080. .ops = &clk_branch2_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gcc_camss_top_ahb_clk = {
  2085. .halt_reg = 0x58028,
  2086. .halt_check = BRANCH_HALT,
  2087. .clkr = {
  2088. .enable_reg = 0x58028,
  2089. .enable_mask = BIT(0),
  2090. .hw.init = &(struct clk_init_data){
  2091. .name = "gcc_camss_top_ahb_clk",
  2092. .parent_hws = (const struct clk_hw*[]) {
  2093. &gcc_camss_top_ahb_clk_src.clkr.hw,
  2094. },
  2095. .num_parents = 1,
  2096. .flags = CLK_SET_RATE_PARENT,
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  2102. .halt_reg = 0x1a084,
  2103. .halt_check = BRANCH_HALT_VOTED,
  2104. .hwcg_reg = 0x1a084,
  2105. .hwcg_bit = 1,
  2106. .clkr = {
  2107. .enable_reg = 0x1a084,
  2108. .enable_mask = BIT(0),
  2109. .hw.init = &(struct clk_init_data){
  2110. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  2111. .parent_hws = (const struct clk_hw*[]) {
  2112. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2113. },
  2114. .num_parents = 1,
  2115. .flags = CLK_SET_RATE_PARENT,
  2116. .ops = &clk_branch2_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch gcc_disp_ahb_clk = {
  2121. .halt_reg = 0x1700c,
  2122. .halt_check = BRANCH_HALT_VOTED,
  2123. .hwcg_reg = 0x1700c,
  2124. .hwcg_bit = 1,
  2125. .clkr = {
  2126. .enable_reg = 0x1700c,
  2127. .enable_mask = BIT(0),
  2128. .hw.init = &(struct clk_init_data){
  2129. .name = "gcc_disp_ahb_clk",
  2130. .flags = CLK_IS_CRITICAL,
  2131. .ops = &clk_branch2_ops,
  2132. },
  2133. },
  2134. };
  2135. static struct clk_regmap_div gcc_disp_gpll0_clk_src = {
  2136. .reg = 0x17058,
  2137. .shift = 0,
  2138. .width = 2,
  2139. .clkr.hw.init = &(struct clk_init_data) {
  2140. .name = "gcc_disp_gpll0_clk_src",
  2141. .parent_hws = (const struct clk_hw*[]){
  2142. &gpll0.clkr.hw,
  2143. },
  2144. .num_parents = 1,
  2145. .ops = &clk_regmap_div_ops,
  2146. },
  2147. };
  2148. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  2149. .halt_check = BRANCH_HALT_DELAY,
  2150. .clkr = {
  2151. .enable_reg = 0x79004,
  2152. .enable_mask = BIT(20),
  2153. .hw.init = &(struct clk_init_data){
  2154. .name = "gcc_disp_gpll0_div_clk_src",
  2155. .parent_hws = (const struct clk_hw*[]) {
  2156. &gcc_disp_gpll0_clk_src.clkr.hw,
  2157. },
  2158. .num_parents = 1,
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_disp_hf_axi_clk = {
  2165. .halt_reg = 0x17020,
  2166. .halt_check = BRANCH_VOTED,
  2167. .hwcg_reg = 0x17020,
  2168. .hwcg_bit = 1,
  2169. .clkr = {
  2170. .enable_reg = 0x17020,
  2171. .enable_mask = BIT(0),
  2172. .hw.init = &(struct clk_init_data){
  2173. .name = "gcc_disp_hf_axi_clk",
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch gcc_disp_sleep_clk = {
  2179. .halt_reg = 0x17074,
  2180. .halt_check = BRANCH_HALT_VOTED,
  2181. .hwcg_reg = 0x17074,
  2182. .hwcg_bit = 1,
  2183. .clkr = {
  2184. .enable_reg = 0x17074,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(struct clk_init_data){
  2187. .name = "gcc_disp_sleep_clk",
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_disp_throttle_core_clk = {
  2193. .halt_reg = 0x17064,
  2194. .halt_check = BRANCH_HALT_VOTED,
  2195. .hwcg_reg = 0x17064,
  2196. .hwcg_bit = 1,
  2197. .clkr = {
  2198. .enable_reg = 0x7900c,
  2199. .enable_mask = BIT(5),
  2200. .hw.init = &(struct clk_init_data){
  2201. .name = "gcc_disp_throttle_core_clk",
  2202. .ops = &clk_branch2_ops,
  2203. },
  2204. },
  2205. };
  2206. static struct clk_branch gcc_gp1_clk = {
  2207. .halt_reg = 0x4d000,
  2208. .halt_check = BRANCH_HALT,
  2209. .clkr = {
  2210. .enable_reg = 0x4d000,
  2211. .enable_mask = BIT(0),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "gcc_gp1_clk",
  2214. .parent_hws = (const struct clk_hw*[]) {
  2215. &gcc_gp1_clk_src.clkr.hw,
  2216. },
  2217. .num_parents = 1,
  2218. .flags = CLK_SET_RATE_PARENT,
  2219. .ops = &clk_branch2_ops,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch gcc_gp2_clk = {
  2224. .halt_reg = 0x4e000,
  2225. .halt_check = BRANCH_HALT,
  2226. .clkr = {
  2227. .enable_reg = 0x4e000,
  2228. .enable_mask = BIT(0),
  2229. .hw.init = &(struct clk_init_data){
  2230. .name = "gcc_gp2_clk",
  2231. .parent_hws = (const struct clk_hw*[]) {
  2232. &gcc_gp2_clk_src.clkr.hw,
  2233. },
  2234. .num_parents = 1,
  2235. .flags = CLK_SET_RATE_PARENT,
  2236. .ops = &clk_branch2_ops,
  2237. },
  2238. },
  2239. };
  2240. static struct clk_branch gcc_gp3_clk = {
  2241. .halt_reg = 0x4f000,
  2242. .halt_check = BRANCH_HALT,
  2243. .clkr = {
  2244. .enable_reg = 0x4f000,
  2245. .enable_mask = BIT(0),
  2246. .hw.init = &(struct clk_init_data){
  2247. .name = "gcc_gp3_clk",
  2248. .parent_hws = (const struct clk_hw*[]) {
  2249. &gcc_gp3_clk_src.clkr.hw,
  2250. },
  2251. .num_parents = 1,
  2252. .flags = CLK_SET_RATE_PARENT,
  2253. .ops = &clk_branch2_ops,
  2254. },
  2255. },
  2256. };
  2257. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  2258. .halt_reg = 0x36004,
  2259. .halt_check = BRANCH_HALT_VOTED,
  2260. .hwcg_reg = 0x36004,
  2261. .hwcg_bit = 1,
  2262. .clkr = {
  2263. .enable_reg = 0x36004,
  2264. .enable_mask = BIT(0),
  2265. .hw.init = &(struct clk_init_data){
  2266. .name = "gcc_gpu_cfg_ahb_clk",
  2267. .flags = CLK_IS_CRITICAL,
  2268. .ops = &clk_branch2_ops,
  2269. },
  2270. },
  2271. };
  2272. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  2273. .halt_check = BRANCH_HALT_DELAY,
  2274. .clkr = {
  2275. .enable_reg = 0x79004,
  2276. .enable_mask = BIT(15),
  2277. .hw.init = &(struct clk_init_data){
  2278. .name = "gcc_gpu_gpll0_clk_src",
  2279. .parent_hws = (const struct clk_hw*[]) {
  2280. &gpll0.clkr.hw,
  2281. },
  2282. .num_parents = 1,
  2283. .flags = CLK_SET_RATE_PARENT,
  2284. .ops = &clk_branch2_ops,
  2285. },
  2286. },
  2287. };
  2288. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  2289. .halt_check = BRANCH_HALT_DELAY,
  2290. .clkr = {
  2291. .enable_reg = 0x79004,
  2292. .enable_mask = BIT(16),
  2293. .hw.init = &(struct clk_init_data){
  2294. .name = "gcc_gpu_gpll0_div_clk_src",
  2295. .parent_hws = (const struct clk_hw*[]) {
  2296. &gpll0_out_even.clkr.hw,
  2297. },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  2305. .halt_reg = 0x3600c,
  2306. .halt_check = BRANCH_VOTED,
  2307. .hwcg_reg = 0x3600c,
  2308. .hwcg_bit = 1,
  2309. .clkr = {
  2310. .enable_reg = 0x3600c,
  2311. .enable_mask = BIT(0),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "gcc_gpu_memnoc_gfx_clk",
  2314. .ops = &clk_branch2_ops,
  2315. },
  2316. },
  2317. };
  2318. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  2319. .halt_reg = 0x36018,
  2320. .halt_check = BRANCH_HALT,
  2321. .clkr = {
  2322. .enable_reg = 0x36018,
  2323. .enable_mask = BIT(0),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  2326. .ops = &clk_branch2_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch gcc_gpu_throttle_core_clk = {
  2331. .halt_reg = 0x36048,
  2332. .halt_check = BRANCH_HALT_VOTED,
  2333. .hwcg_reg = 0x36048,
  2334. .hwcg_bit = 1,
  2335. .clkr = {
  2336. .enable_reg = 0x79004,
  2337. .enable_mask = BIT(31),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "gcc_gpu_throttle_core_clk",
  2340. .ops = &clk_branch2_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch gcc_pdm2_clk = {
  2345. .halt_reg = 0x2000c,
  2346. .halt_check = BRANCH_HALT,
  2347. .clkr = {
  2348. .enable_reg = 0x2000c,
  2349. .enable_mask = BIT(0),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_pdm2_clk",
  2352. .parent_hws = (const struct clk_hw*[]) {
  2353. &gcc_pdm2_clk_src.clkr.hw,
  2354. },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_pdm_ahb_clk = {
  2362. .halt_reg = 0x20004,
  2363. .halt_check = BRANCH_HALT_VOTED,
  2364. .hwcg_reg = 0x20004,
  2365. .hwcg_bit = 1,
  2366. .clkr = {
  2367. .enable_reg = 0x20004,
  2368. .enable_mask = BIT(0),
  2369. .hw.init = &(struct clk_init_data){
  2370. .name = "gcc_pdm_ahb_clk",
  2371. .ops = &clk_branch2_ops,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_branch gcc_pdm_xo4_clk = {
  2376. .halt_reg = 0x20008,
  2377. .halt_check = BRANCH_HALT,
  2378. .clkr = {
  2379. .enable_reg = 0x20008,
  2380. .enable_mask = BIT(0),
  2381. .hw.init = &(struct clk_init_data){
  2382. .name = "gcc_pdm_xo4_clk",
  2383. .ops = &clk_branch2_ops,
  2384. },
  2385. },
  2386. };
  2387. static struct clk_branch gcc_prng_ahb_clk = {
  2388. .halt_reg = 0x21004,
  2389. .halt_check = BRANCH_HALT_VOTED,
  2390. .hwcg_reg = 0x21004,
  2391. .hwcg_bit = 1,
  2392. .clkr = {
  2393. .enable_reg = 0x79004,
  2394. .enable_mask = BIT(13),
  2395. .hw.init = &(struct clk_init_data){
  2396. .name = "gcc_prng_ahb_clk",
  2397. .ops = &clk_branch2_ops,
  2398. },
  2399. },
  2400. };
  2401. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  2402. .halt_reg = 0x17014,
  2403. .halt_check = BRANCH_HALT_VOTED,
  2404. .hwcg_reg = 0x17014,
  2405. .hwcg_bit = 1,
  2406. .clkr = {
  2407. .enable_reg = 0x7900c,
  2408. .enable_mask = BIT(0),
  2409. .hw.init = &(struct clk_init_data){
  2410. .name = "gcc_qmip_camera_nrt_ahb_clk",
  2411. .ops = &clk_branch2_ops,
  2412. },
  2413. },
  2414. };
  2415. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  2416. .halt_reg = 0x17060,
  2417. .halt_check = BRANCH_HALT_VOTED,
  2418. .hwcg_reg = 0x17060,
  2419. .hwcg_bit = 1,
  2420. .clkr = {
  2421. .enable_reg = 0x7900c,
  2422. .enable_mask = BIT(2),
  2423. .hw.init = &(struct clk_init_data){
  2424. .name = "gcc_qmip_camera_rt_ahb_clk",
  2425. .ops = &clk_branch2_ops,
  2426. },
  2427. },
  2428. };
  2429. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  2430. .halt_reg = 0x17018,
  2431. .halt_check = BRANCH_HALT_VOTED,
  2432. .hwcg_reg = 0x17018,
  2433. .hwcg_bit = 1,
  2434. .clkr = {
  2435. .enable_reg = 0x7900c,
  2436. .enable_mask = BIT(1),
  2437. .hw.init = &(struct clk_init_data){
  2438. .name = "gcc_qmip_disp_ahb_clk",
  2439. .ops = &clk_branch2_ops,
  2440. },
  2441. },
  2442. };
  2443. static struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
  2444. .halt_reg = 0x36040,
  2445. .halt_check = BRANCH_HALT_VOTED,
  2446. .hwcg_reg = 0x36040,
  2447. .hwcg_bit = 1,
  2448. .clkr = {
  2449. .enable_reg = 0x7900c,
  2450. .enable_mask = BIT(4),
  2451. .hw.init = &(struct clk_init_data){
  2452. .name = "gcc_qmip_gpu_cfg_ahb_clk",
  2453. .ops = &clk_branch2_ops,
  2454. },
  2455. },
  2456. };
  2457. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2458. .halt_reg = 0x17010,
  2459. .halt_check = BRANCH_HALT_VOTED,
  2460. .hwcg_reg = 0x17010,
  2461. .hwcg_bit = 1,
  2462. .clkr = {
  2463. .enable_reg = 0x79004,
  2464. .enable_mask = BIT(25),
  2465. .hw.init = &(struct clk_init_data){
  2466. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2467. .ops = &clk_branch2_ops,
  2468. },
  2469. },
  2470. };
  2471. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  2472. .halt_reg = 0x1f014,
  2473. .halt_check = BRANCH_HALT_VOTED,
  2474. .clkr = {
  2475. .enable_reg = 0x7900c,
  2476. .enable_mask = BIT(9),
  2477. .hw.init = &(struct clk_init_data){
  2478. .name = "gcc_qupv3_wrap0_core_2x_clk",
  2479. .ops = &clk_branch2_ops,
  2480. },
  2481. },
  2482. };
  2483. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  2484. .halt_reg = 0x1f00c,
  2485. .halt_check = BRANCH_HALT_VOTED,
  2486. .clkr = {
  2487. .enable_reg = 0x7900c,
  2488. .enable_mask = BIT(8),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "gcc_qupv3_wrap0_core_clk",
  2491. .ops = &clk_branch2_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  2496. .halt_reg = 0x1f144,
  2497. .halt_check = BRANCH_HALT_VOTED,
  2498. .clkr = {
  2499. .enable_reg = 0x7900c,
  2500. .enable_mask = BIT(10),
  2501. .hw.init = &(struct clk_init_data){
  2502. .name = "gcc_qupv3_wrap0_s0_clk",
  2503. .parent_hws = (const struct clk_hw*[]) {
  2504. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  2505. },
  2506. .num_parents = 1,
  2507. .flags = CLK_SET_RATE_PARENT,
  2508. .ops = &clk_branch2_ops,
  2509. },
  2510. },
  2511. };
  2512. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2513. .halt_reg = 0x1f274,
  2514. .halt_check = BRANCH_HALT_VOTED,
  2515. .clkr = {
  2516. .enable_reg = 0x7900c,
  2517. .enable_mask = BIT(11),
  2518. .hw.init = &(struct clk_init_data){
  2519. .name = "gcc_qupv3_wrap0_s1_clk",
  2520. .parent_hws = (const struct clk_hw*[]) {
  2521. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2522. },
  2523. .num_parents = 1,
  2524. .flags = CLK_SET_RATE_PARENT,
  2525. .ops = &clk_branch2_ops,
  2526. },
  2527. },
  2528. };
  2529. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2530. .halt_reg = 0x1f3a4,
  2531. .halt_check = BRANCH_HALT_VOTED,
  2532. .clkr = {
  2533. .enable_reg = 0x7900c,
  2534. .enable_mask = BIT(12),
  2535. .hw.init = &(struct clk_init_data){
  2536. .name = "gcc_qupv3_wrap0_s2_clk",
  2537. .parent_hws = (const struct clk_hw*[]) {
  2538. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2539. },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2547. .halt_reg = 0x1f4d4,
  2548. .halt_check = BRANCH_HALT_VOTED,
  2549. .clkr = {
  2550. .enable_reg = 0x7900c,
  2551. .enable_mask = BIT(13),
  2552. .hw.init = &(struct clk_init_data){
  2553. .name = "gcc_qupv3_wrap0_s3_clk",
  2554. .parent_hws = (const struct clk_hw*[]) {
  2555. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2556. },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2564. .halt_reg = 0x1f604,
  2565. .halt_check = BRANCH_HALT_VOTED,
  2566. .clkr = {
  2567. .enable_reg = 0x7900c,
  2568. .enable_mask = BIT(14),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_qupv3_wrap0_s4_clk",
  2571. .parent_hws = (const struct clk_hw*[]) {
  2572. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2573. },
  2574. .num_parents = 1,
  2575. .flags = CLK_SET_RATE_PARENT,
  2576. .ops = &clk_branch2_ops,
  2577. },
  2578. },
  2579. };
  2580. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2581. .halt_reg = 0x1f734,
  2582. .halt_check = BRANCH_HALT_VOTED,
  2583. .clkr = {
  2584. .enable_reg = 0x7900c,
  2585. .enable_mask = BIT(15),
  2586. .hw.init = &(struct clk_init_data){
  2587. .name = "gcc_qupv3_wrap0_s5_clk",
  2588. .parent_hws = (const struct clk_hw*[]) {
  2589. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2590. },
  2591. .num_parents = 1,
  2592. .flags = CLK_SET_RATE_PARENT,
  2593. .ops = &clk_branch2_ops,
  2594. },
  2595. },
  2596. };
  2597. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  2598. .halt_reg = 0x53014,
  2599. .halt_check = BRANCH_HALT_VOTED,
  2600. .clkr = {
  2601. .enable_reg = 0x7900c,
  2602. .enable_mask = BIT(20),
  2603. .hw.init = &(struct clk_init_data){
  2604. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2605. .ops = &clk_branch2_ops,
  2606. },
  2607. },
  2608. };
  2609. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2610. .halt_reg = 0x5300c,
  2611. .halt_check = BRANCH_HALT_VOTED,
  2612. .clkr = {
  2613. .enable_reg = 0x7900c,
  2614. .enable_mask = BIT(19),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "gcc_qupv3_wrap1_core_clk",
  2617. .ops = &clk_branch2_ops,
  2618. },
  2619. },
  2620. };
  2621. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2622. .halt_reg = 0x53018,
  2623. .halt_check = BRANCH_HALT_VOTED,
  2624. .clkr = {
  2625. .enable_reg = 0x7900c,
  2626. .enable_mask = BIT(21),
  2627. .hw.init = &(struct clk_init_data){
  2628. .name = "gcc_qupv3_wrap1_s0_clk",
  2629. .parent_hws = (const struct clk_hw*[]) {
  2630. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2631. },
  2632. .num_parents = 1,
  2633. .flags = CLK_SET_RATE_PARENT,
  2634. .ops = &clk_branch2_ops,
  2635. },
  2636. },
  2637. };
  2638. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2639. .halt_reg = 0x53148,
  2640. .halt_check = BRANCH_HALT_VOTED,
  2641. .clkr = {
  2642. .enable_reg = 0x7900c,
  2643. .enable_mask = BIT(22),
  2644. .hw.init = &(struct clk_init_data){
  2645. .name = "gcc_qupv3_wrap1_s1_clk",
  2646. .parent_hws = (const struct clk_hw*[]) {
  2647. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2648. },
  2649. .num_parents = 1,
  2650. .flags = CLK_SET_RATE_PARENT,
  2651. .ops = &clk_branch2_ops,
  2652. },
  2653. },
  2654. };
  2655. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2656. .halt_reg = 0x53278,
  2657. .halt_check = BRANCH_HALT_VOTED,
  2658. .clkr = {
  2659. .enable_reg = 0x7900c,
  2660. .enable_mask = BIT(23),
  2661. .hw.init = &(struct clk_init_data){
  2662. .name = "gcc_qupv3_wrap1_s2_clk",
  2663. .parent_hws = (const struct clk_hw*[]) {
  2664. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2665. },
  2666. .num_parents = 1,
  2667. .flags = CLK_SET_RATE_PARENT,
  2668. .ops = &clk_branch2_ops,
  2669. },
  2670. },
  2671. };
  2672. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2673. .halt_reg = 0x533a8,
  2674. .halt_check = BRANCH_HALT_VOTED,
  2675. .clkr = {
  2676. .enable_reg = 0x7900c,
  2677. .enable_mask = BIT(24),
  2678. .hw.init = &(struct clk_init_data){
  2679. .name = "gcc_qupv3_wrap1_s3_clk",
  2680. .parent_hws = (const struct clk_hw*[]) {
  2681. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2682. },
  2683. .num_parents = 1,
  2684. .flags = CLK_SET_RATE_PARENT,
  2685. .ops = &clk_branch2_ops,
  2686. },
  2687. },
  2688. };
  2689. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2690. .halt_reg = 0x534d8,
  2691. .halt_check = BRANCH_HALT_VOTED,
  2692. .clkr = {
  2693. .enable_reg = 0x7900c,
  2694. .enable_mask = BIT(25),
  2695. .hw.init = &(struct clk_init_data){
  2696. .name = "gcc_qupv3_wrap1_s4_clk",
  2697. .parent_hws = (const struct clk_hw*[]) {
  2698. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2699. },
  2700. .num_parents = 1,
  2701. .flags = CLK_SET_RATE_PARENT,
  2702. .ops = &clk_branch2_ops,
  2703. },
  2704. },
  2705. };
  2706. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2707. .halt_reg = 0x53608,
  2708. .halt_check = BRANCH_HALT_VOTED,
  2709. .clkr = {
  2710. .enable_reg = 0x7900c,
  2711. .enable_mask = BIT(26),
  2712. .hw.init = &(struct clk_init_data){
  2713. .name = "gcc_qupv3_wrap1_s5_clk",
  2714. .parent_hws = (const struct clk_hw*[]) {
  2715. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2716. },
  2717. .num_parents = 1,
  2718. .flags = CLK_SET_RATE_PARENT,
  2719. .ops = &clk_branch2_ops,
  2720. },
  2721. },
  2722. };
  2723. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2724. .halt_reg = 0x1f004,
  2725. .halt_check = BRANCH_HALT_VOTED,
  2726. .hwcg_reg = 0x1f004,
  2727. .hwcg_bit = 1,
  2728. .clkr = {
  2729. .enable_reg = 0x7900c,
  2730. .enable_mask = BIT(6),
  2731. .hw.init = &(struct clk_init_data){
  2732. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2733. .ops = &clk_branch2_ops,
  2734. },
  2735. },
  2736. };
  2737. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2738. .halt_reg = 0x1f008,
  2739. .halt_check = BRANCH_HALT_VOTED,
  2740. .hwcg_reg = 0x1f008,
  2741. .hwcg_bit = 1,
  2742. .clkr = {
  2743. .enable_reg = 0x7900c,
  2744. .enable_mask = BIT(7),
  2745. .hw.init = &(struct clk_init_data){
  2746. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2747. .ops = &clk_branch2_ops,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2752. .halt_reg = 0x53004,
  2753. .halt_check = BRANCH_HALT_VOTED,
  2754. .hwcg_reg = 0x53004,
  2755. .hwcg_bit = 1,
  2756. .clkr = {
  2757. .enable_reg = 0x7900c,
  2758. .enable_mask = BIT(17),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2761. .ops = &clk_branch2_ops,
  2762. },
  2763. },
  2764. };
  2765. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2766. .halt_reg = 0x53008,
  2767. .halt_check = BRANCH_HALT_VOTED,
  2768. .hwcg_reg = 0x53008,
  2769. .hwcg_bit = 1,
  2770. .clkr = {
  2771. .enable_reg = 0x7900c,
  2772. .enable_mask = BIT(18),
  2773. .hw.init = &(struct clk_init_data){
  2774. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2775. .ops = &clk_branch2_ops,
  2776. },
  2777. },
  2778. };
  2779. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2780. .halt_reg = 0x38008,
  2781. .halt_check = BRANCH_HALT,
  2782. .clkr = {
  2783. .enable_reg = 0x38008,
  2784. .enable_mask = BIT(0),
  2785. .hw.init = &(struct clk_init_data){
  2786. .name = "gcc_sdcc1_ahb_clk",
  2787. .ops = &clk_branch2_ops,
  2788. },
  2789. },
  2790. };
  2791. static struct clk_branch gcc_sdcc1_apps_clk = {
  2792. .halt_reg = 0x38004,
  2793. .halt_check = BRANCH_HALT,
  2794. .clkr = {
  2795. .enable_reg = 0x38004,
  2796. .enable_mask = BIT(0),
  2797. .hw.init = &(struct clk_init_data){
  2798. .name = "gcc_sdcc1_apps_clk",
  2799. .parent_hws = (const struct clk_hw*[]) {
  2800. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2801. },
  2802. .num_parents = 1,
  2803. .flags = CLK_SET_RATE_PARENT,
  2804. .ops = &clk_branch2_ops,
  2805. },
  2806. },
  2807. };
  2808. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2809. .halt_reg = 0x3800c,
  2810. .halt_check = BRANCH_HALT_VOTED,
  2811. .hwcg_reg = 0x3800c,
  2812. .hwcg_bit = 1,
  2813. .clkr = {
  2814. .enable_reg = 0x3800c,
  2815. .enable_mask = BIT(0),
  2816. .hw.init = &(struct clk_init_data){
  2817. .name = "gcc_sdcc1_ice_core_clk",
  2818. .parent_hws = (const struct clk_hw*[]) {
  2819. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  2820. },
  2821. .num_parents = 1,
  2822. .flags = CLK_SET_RATE_PARENT,
  2823. .ops = &clk_branch2_ops,
  2824. },
  2825. },
  2826. };
  2827. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2828. .halt_reg = 0x1e008,
  2829. .halt_check = BRANCH_HALT,
  2830. .clkr = {
  2831. .enable_reg = 0x1e008,
  2832. .enable_mask = BIT(0),
  2833. .hw.init = &(struct clk_init_data){
  2834. .name = "gcc_sdcc2_ahb_clk",
  2835. .ops = &clk_branch2_ops,
  2836. },
  2837. },
  2838. };
  2839. static struct clk_branch gcc_sdcc2_apps_clk = {
  2840. .halt_reg = 0x1e004,
  2841. .halt_check = BRANCH_HALT,
  2842. .clkr = {
  2843. .enable_reg = 0x1e004,
  2844. .enable_mask = BIT(0),
  2845. .hw.init = &(struct clk_init_data){
  2846. .name = "gcc_sdcc2_apps_clk",
  2847. .parent_hws = (const struct clk_hw*[]) {
  2848. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2849. },
  2850. .num_parents = 1,
  2851. .flags = CLK_SET_RATE_PARENT,
  2852. .ops = &clk_branch2_ops,
  2853. },
  2854. },
  2855. };
  2856. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2857. .halt_reg = 0x2b06c,
  2858. .halt_check = BRANCH_HALT_VOTED,
  2859. .hwcg_reg = 0x2b06c,
  2860. .hwcg_bit = 1,
  2861. .clkr = {
  2862. .enable_reg = 0x79004,
  2863. .enable_mask = BIT(0),
  2864. .hw.init = &(struct clk_init_data){
  2865. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2866. .parent_hws = (const struct clk_hw*[]) {
  2867. &gcc_cpuss_ahb_postdiv_clk_src.clkr.hw,
  2868. },
  2869. .num_parents = 1,
  2870. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  2871. .ops = &clk_branch2_ops,
  2872. },
  2873. },
  2874. };
  2875. static struct clk_branch gcc_sys_noc_ufs_phy_axi_clk = {
  2876. .halt_reg = 0x45098,
  2877. .halt_check = BRANCH_HALT,
  2878. .clkr = {
  2879. .enable_reg = 0x45098,
  2880. .enable_mask = BIT(0),
  2881. .hw.init = &(struct clk_init_data){
  2882. .name = "gcc_sys_noc_ufs_phy_axi_clk",
  2883. .parent_hws = (const struct clk_hw*[]) {
  2884. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2885. },
  2886. .num_parents = 1,
  2887. .flags = CLK_SET_RATE_PARENT,
  2888. .ops = &clk_branch2_ops,
  2889. },
  2890. },
  2891. };
  2892. static struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
  2893. .halt_reg = 0x1a080,
  2894. .halt_check = BRANCH_HALT_VOTED,
  2895. .hwcg_reg = 0x1a080,
  2896. .hwcg_bit = 1,
  2897. .clkr = {
  2898. .enable_reg = 0x1a080,
  2899. .enable_mask = BIT(0),
  2900. .hw.init = &(struct clk_init_data){
  2901. .name = "gcc_sys_noc_usb3_prim_axi_clk",
  2902. .parent_hws = (const struct clk_hw*[]) {
  2903. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2904. },
  2905. .num_parents = 1,
  2906. .flags = CLK_SET_RATE_PARENT,
  2907. .ops = &clk_branch2_ops,
  2908. },
  2909. },
  2910. };
  2911. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2912. .halt_reg = 0x45014,
  2913. .halt_check = BRANCH_HALT_VOTED,
  2914. .hwcg_reg = 0x45014,
  2915. .hwcg_bit = 1,
  2916. .clkr = {
  2917. .enable_reg = 0x45014,
  2918. .enable_mask = BIT(0),
  2919. .hw.init = &(struct clk_init_data){
  2920. .name = "gcc_ufs_phy_ahb_clk",
  2921. .ops = &clk_branch2_ops,
  2922. },
  2923. },
  2924. };
  2925. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2926. .halt_reg = 0x45010,
  2927. .halt_check = BRANCH_HALT_VOTED,
  2928. .hwcg_reg = 0x45010,
  2929. .hwcg_bit = 1,
  2930. .clkr = {
  2931. .enable_reg = 0x45010,
  2932. .enable_mask = BIT(0),
  2933. .hw.init = &(struct clk_init_data){
  2934. .name = "gcc_ufs_phy_axi_clk",
  2935. .parent_hws = (const struct clk_hw*[]) {
  2936. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2937. },
  2938. .num_parents = 1,
  2939. .flags = CLK_SET_RATE_PARENT,
  2940. .ops = &clk_branch2_ops,
  2941. },
  2942. },
  2943. };
  2944. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2945. .halt_reg = 0x45044,
  2946. .halt_check = BRANCH_HALT_VOTED,
  2947. .hwcg_reg = 0x45044,
  2948. .hwcg_bit = 1,
  2949. .clkr = {
  2950. .enable_reg = 0x45044,
  2951. .enable_mask = BIT(0),
  2952. .hw.init = &(struct clk_init_data){
  2953. .name = "gcc_ufs_phy_ice_core_clk",
  2954. .parent_hws = (const struct clk_hw*[]) {
  2955. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2956. },
  2957. .num_parents = 1,
  2958. .flags = CLK_SET_RATE_PARENT,
  2959. .ops = &clk_branch2_ops,
  2960. },
  2961. },
  2962. };
  2963. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2964. .halt_reg = 0x45078,
  2965. .halt_check = BRANCH_HALT_VOTED,
  2966. .hwcg_reg = 0x45078,
  2967. .hwcg_bit = 1,
  2968. .clkr = {
  2969. .enable_reg = 0x45078,
  2970. .enable_mask = BIT(0),
  2971. .hw.init = &(struct clk_init_data){
  2972. .name = "gcc_ufs_phy_phy_aux_clk",
  2973. .parent_hws = (const struct clk_hw*[]) {
  2974. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2975. },
  2976. .num_parents = 1,
  2977. .flags = CLK_SET_RATE_PARENT,
  2978. .ops = &clk_branch2_ops,
  2979. },
  2980. },
  2981. };
  2982. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2983. .halt_reg = 0x4501c,
  2984. .halt_check = BRANCH_HALT_SKIP,
  2985. .clkr = {
  2986. .enable_reg = 0x4501c,
  2987. .enable_mask = BIT(0),
  2988. .hw.init = &(struct clk_init_data){
  2989. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2990. .ops = &clk_branch2_ops,
  2991. },
  2992. },
  2993. };
  2994. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2995. .halt_reg = 0x45018,
  2996. .halt_check = BRANCH_HALT_SKIP,
  2997. .clkr = {
  2998. .enable_reg = 0x45018,
  2999. .enable_mask = BIT(0),
  3000. .hw.init = &(struct clk_init_data){
  3001. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  3002. .ops = &clk_branch2_ops,
  3003. },
  3004. },
  3005. };
  3006. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  3007. .halt_reg = 0x45040,
  3008. .halt_check = BRANCH_HALT_VOTED,
  3009. .hwcg_reg = 0x45040,
  3010. .hwcg_bit = 1,
  3011. .clkr = {
  3012. .enable_reg = 0x45040,
  3013. .enable_mask = BIT(0),
  3014. .hw.init = &(struct clk_init_data){
  3015. .name = "gcc_ufs_phy_unipro_core_clk",
  3016. .parent_hws = (const struct clk_hw*[]) {
  3017. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  3018. },
  3019. .num_parents = 1,
  3020. .flags = CLK_SET_RATE_PARENT,
  3021. .ops = &clk_branch2_ops,
  3022. },
  3023. },
  3024. };
  3025. static struct clk_branch gcc_usb30_prim_master_clk = {
  3026. .halt_reg = 0x1a010,
  3027. .halt_check = BRANCH_HALT,
  3028. .clkr = {
  3029. .enable_reg = 0x1a010,
  3030. .enable_mask = BIT(0),
  3031. .hw.init = &(struct clk_init_data){
  3032. .name = "gcc_usb30_prim_master_clk",
  3033. .parent_hws = (const struct clk_hw*[]) {
  3034. &gcc_usb30_prim_master_clk_src.clkr.hw,
  3035. },
  3036. .num_parents = 1,
  3037. .flags = CLK_SET_RATE_PARENT,
  3038. .ops = &clk_branch2_ops,
  3039. },
  3040. },
  3041. };
  3042. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  3043. .halt_reg = 0x1a018,
  3044. .halt_check = BRANCH_HALT,
  3045. .clkr = {
  3046. .enable_reg = 0x1a018,
  3047. .enable_mask = BIT(0),
  3048. .hw.init = &(struct clk_init_data){
  3049. .name = "gcc_usb30_prim_mock_utmi_clk",
  3050. .parent_hws = (const struct clk_hw*[]) {
  3051. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  3052. },
  3053. .num_parents = 1,
  3054. .flags = CLK_SET_RATE_PARENT,
  3055. .ops = &clk_branch2_ops,
  3056. },
  3057. },
  3058. };
  3059. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  3060. .halt_reg = 0x1a014,
  3061. .halt_check = BRANCH_HALT,
  3062. .clkr = {
  3063. .enable_reg = 0x1a014,
  3064. .enable_mask = BIT(0),
  3065. .hw.init = &(struct clk_init_data){
  3066. .name = "gcc_usb30_prim_sleep_clk",
  3067. .ops = &clk_branch2_ops,
  3068. },
  3069. },
  3070. };
  3071. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  3072. .halt_reg = 0x8c000,
  3073. .halt_check = BRANCH_HALT,
  3074. .clkr = {
  3075. .enable_reg = 0x8c000,
  3076. .enable_mask = BIT(0),
  3077. .hw.init = &(struct clk_init_data){
  3078. .name = "gcc_ufs_mem_clkref_clk",
  3079. .ops = &clk_branch2_ops,
  3080. },
  3081. },
  3082. };
  3083. static struct clk_branch gcc_rx5_pcie_clkref_en_clk = {
  3084. .halt_reg = 0x8c00c,
  3085. .halt_check = BRANCH_HALT,
  3086. .clkr = {
  3087. .enable_reg = 0x8c00c,
  3088. .enable_mask = BIT(0),
  3089. .hw.init = &(struct clk_init_data){
  3090. .name = "gcc_rx5_pcie_clkref_en_clk",
  3091. .ops = &clk_branch2_ops,
  3092. },
  3093. },
  3094. };
  3095. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  3096. .halt_reg = 0x8c010,
  3097. .halt_check = BRANCH_HALT,
  3098. .clkr = {
  3099. .enable_reg = 0x8c010,
  3100. .enable_mask = BIT(0),
  3101. .hw.init = &(struct clk_init_data){
  3102. .name = "gcc_usb3_prim_clkref_clk",
  3103. .ops = &clk_branch2_ops,
  3104. },
  3105. },
  3106. };
  3107. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  3108. .halt_reg = 0x1a054,
  3109. .halt_check = BRANCH_HALT,
  3110. .clkr = {
  3111. .enable_reg = 0x1a054,
  3112. .enable_mask = BIT(0),
  3113. .hw.init = &(struct clk_init_data){
  3114. .name = "gcc_usb3_prim_phy_com_aux_clk",
  3115. .parent_hws = (const struct clk_hw*[]) {
  3116. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  3117. },
  3118. .num_parents = 1,
  3119. .flags = CLK_SET_RATE_PARENT,
  3120. .ops = &clk_branch2_ops,
  3121. },
  3122. },
  3123. };
  3124. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  3125. .halt_reg = 0x1a058,
  3126. .halt_check = BRANCH_HALT_SKIP,
  3127. .hwcg_reg = 0x1a058,
  3128. .hwcg_bit = 1,
  3129. .clkr = {
  3130. .enable_reg = 0x1a058,
  3131. .enable_mask = BIT(0),
  3132. .hw.init = &(struct clk_init_data){
  3133. .name = "gcc_usb3_prim_phy_pipe_clk",
  3134. .ops = &clk_branch2_ops,
  3135. },
  3136. },
  3137. };
  3138. static struct clk_branch gcc_vcodec0_axi_clk = {
  3139. .halt_reg = 0x6e008,
  3140. .halt_check = BRANCH_HALT,
  3141. .clkr = {
  3142. .enable_reg = 0x6e008,
  3143. .enable_mask = BIT(0),
  3144. .hw.init = &(struct clk_init_data){
  3145. .name = "gcc_vcodec0_axi_clk",
  3146. .ops = &clk_branch2_ops,
  3147. },
  3148. },
  3149. };
  3150. static struct clk_branch gcc_venus_ahb_clk = {
  3151. .halt_reg = 0x6e010,
  3152. .halt_check = BRANCH_HALT,
  3153. .clkr = {
  3154. .enable_reg = 0x6e010,
  3155. .enable_mask = BIT(0),
  3156. .hw.init = &(struct clk_init_data){
  3157. .name = "gcc_venus_ahb_clk",
  3158. .ops = &clk_branch2_ops,
  3159. },
  3160. },
  3161. };
  3162. static struct clk_branch gcc_venus_ctl_axi_clk = {
  3163. .halt_reg = 0x6e004,
  3164. .halt_check = BRANCH_HALT,
  3165. .clkr = {
  3166. .enable_reg = 0x6e004,
  3167. .enable_mask = BIT(0),
  3168. .hw.init = &(struct clk_init_data){
  3169. .name = "gcc_venus_ctl_axi_clk",
  3170. .ops = &clk_branch2_ops,
  3171. },
  3172. },
  3173. };
  3174. static struct clk_branch gcc_video_ahb_clk = {
  3175. .halt_reg = 0x17004,
  3176. .halt_check = BRANCH_HALT_DELAY,
  3177. .hwcg_reg = 0x17004,
  3178. .hwcg_bit = 1,
  3179. .clkr = {
  3180. .enable_reg = 0x17004,
  3181. .enable_mask = BIT(0),
  3182. .hw.init = &(struct clk_init_data){
  3183. .name = "gcc_video_ahb_clk",
  3184. .flags = CLK_IS_CRITICAL,
  3185. .ops = &clk_branch2_ops,
  3186. },
  3187. },
  3188. };
  3189. static struct clk_branch gcc_video_axi0_clk = {
  3190. .halt_reg = 0x1701c,
  3191. .halt_check = BRANCH_HALT_VOTED,
  3192. .hwcg_reg = 0x1701c,
  3193. .hwcg_bit = 1,
  3194. .clkr = {
  3195. .enable_reg = 0x1701c,
  3196. .enable_mask = BIT(0),
  3197. .hw.init = &(struct clk_init_data){
  3198. .name = "gcc_video_axi0_clk",
  3199. .ops = &clk_branch2_ops,
  3200. },
  3201. },
  3202. };
  3203. static struct clk_branch gcc_video_throttle_core_clk = {
  3204. .halt_reg = 0x17068,
  3205. .halt_check = BRANCH_HALT_VOTED,
  3206. .hwcg_reg = 0x17068,
  3207. .hwcg_bit = 1,
  3208. .clkr = {
  3209. .enable_reg = 0x79004,
  3210. .enable_mask = BIT(28),
  3211. .hw.init = &(struct clk_init_data){
  3212. .name = "gcc_video_throttle_core_clk",
  3213. .ops = &clk_branch2_ops,
  3214. },
  3215. },
  3216. };
  3217. static struct clk_branch gcc_video_vcodec0_sys_clk = {
  3218. .halt_reg = 0x580a4,
  3219. .halt_check = BRANCH_HALT_VOTED,
  3220. .hwcg_reg = 0x580a4,
  3221. .hwcg_bit = 1,
  3222. .clkr = {
  3223. .enable_reg = 0x580a4,
  3224. .enable_mask = BIT(0),
  3225. .hw.init = &(struct clk_init_data){
  3226. .name = "gcc_video_vcodec0_sys_clk",
  3227. .parent_hws = (const struct clk_hw*[]) {
  3228. &gcc_video_venus_clk_src.clkr.hw,
  3229. },
  3230. .num_parents = 1,
  3231. .flags = CLK_SET_RATE_PARENT,
  3232. .ops = &clk_branch2_ops,
  3233. },
  3234. },
  3235. };
  3236. static struct clk_branch gcc_video_venus_ctl_clk = {
  3237. .halt_reg = 0x5808c,
  3238. .halt_check = BRANCH_HALT,
  3239. .clkr = {
  3240. .enable_reg = 0x5808c,
  3241. .enable_mask = BIT(0),
  3242. .hw.init = &(struct clk_init_data){
  3243. .name = "gcc_video_venus_ctl_clk",
  3244. .parent_hws = (const struct clk_hw*[]) {
  3245. &gcc_video_venus_clk_src.clkr.hw,
  3246. },
  3247. .num_parents = 1,
  3248. .flags = CLK_SET_RATE_PARENT,
  3249. .ops = &clk_branch2_ops,
  3250. },
  3251. },
  3252. };
  3253. static struct clk_branch gcc_video_xo_clk = {
  3254. .halt_reg = 0x17024,
  3255. .halt_check = BRANCH_HALT,
  3256. .clkr = {
  3257. .enable_reg = 0x17024,
  3258. .enable_mask = BIT(0),
  3259. .hw.init = &(struct clk_init_data){
  3260. .name = "gcc_video_xo_clk",
  3261. .ops = &clk_branch2_ops,
  3262. },
  3263. },
  3264. };
  3265. static struct gdsc usb30_prim_gdsc = {
  3266. .gdscr = 0x1a004,
  3267. .pd = {
  3268. .name = "usb30_prim_gdsc",
  3269. },
  3270. /* TODO: Change to OFF_ON when USB drivers get proper suspend support */
  3271. .pwrsts = PWRSTS_RET_ON,
  3272. };
  3273. static struct gdsc ufs_phy_gdsc = {
  3274. .gdscr = 0x45004,
  3275. .pd = {
  3276. .name = "ufs_phy_gdsc",
  3277. },
  3278. .pwrsts = PWRSTS_OFF_ON,
  3279. };
  3280. static struct gdsc camss_top_gdsc = {
  3281. .gdscr = 0x58004,
  3282. .pd = {
  3283. .name = "camss_top_gdsc",
  3284. },
  3285. .pwrsts = PWRSTS_OFF_ON,
  3286. };
  3287. static struct gdsc venus_gdsc = {
  3288. .gdscr = 0x5807c,
  3289. .pd = {
  3290. .name = "venus_gdsc",
  3291. },
  3292. .pwrsts = PWRSTS_OFF_ON,
  3293. };
  3294. static struct gdsc vcodec0_gdsc = {
  3295. .gdscr = 0x58098,
  3296. .pd = {
  3297. .name = "vcodec0_gdsc",
  3298. },
  3299. .pwrsts = PWRSTS_OFF_ON,
  3300. .flags = HW_CTRL,
  3301. };
  3302. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
  3303. .gdscr = 0x7d074,
  3304. .pd = {
  3305. .name = "hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc",
  3306. },
  3307. .pwrsts = PWRSTS_OFF_ON,
  3308. .flags = VOTABLE,
  3309. };
  3310. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
  3311. .gdscr = 0x7d078,
  3312. .pd = {
  3313. .name = "hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc",
  3314. },
  3315. .pwrsts = PWRSTS_OFF_ON,
  3316. .flags = VOTABLE,
  3317. };
  3318. static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
  3319. .gdscr = 0x7d060,
  3320. .pd = {
  3321. .name = "hlos1_vote_turing_mmu_tbu1_gdsc",
  3322. },
  3323. .pwrsts = PWRSTS_OFF_ON,
  3324. .flags = VOTABLE,
  3325. };
  3326. static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
  3327. .gdscr = 0x7d07c,
  3328. .pd = {
  3329. .name = "hlos1_vote_turing_mmu_tbu0_gdsc",
  3330. },
  3331. .pwrsts = PWRSTS_OFF_ON,
  3332. .flags = VOTABLE,
  3333. };
  3334. static struct clk_regmap *gcc_sm6375_clocks[] = {
  3335. [GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
  3336. [GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
  3337. [GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
  3338. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3339. [GCC_CAM_THROTTLE_NRT_CLK] = &gcc_cam_throttle_nrt_clk.clkr,
  3340. [GCC_CAM_THROTTLE_RT_CLK] = &gcc_cam_throttle_rt_clk.clkr,
  3341. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3342. [GCC_CAMSS_AXI_CLK] = &gcc_camss_axi_clk.clkr,
  3343. [GCC_CAMSS_AXI_CLK_SRC] = &gcc_camss_axi_clk_src.clkr,
  3344. [GCC_CAMSS_CCI_0_CLK] = &gcc_camss_cci_0_clk.clkr,
  3345. [GCC_CAMSS_CCI_0_CLK_SRC] = &gcc_camss_cci_0_clk_src.clkr,
  3346. [GCC_CAMSS_CCI_1_CLK] = &gcc_camss_cci_1_clk.clkr,
  3347. [GCC_CAMSS_CCI_1_CLK_SRC] = &gcc_camss_cci_1_clk_src.clkr,
  3348. [GCC_CAMSS_CPHY_0_CLK] = &gcc_camss_cphy_0_clk.clkr,
  3349. [GCC_CAMSS_CPHY_1_CLK] = &gcc_camss_cphy_1_clk.clkr,
  3350. [GCC_CAMSS_CPHY_2_CLK] = &gcc_camss_cphy_2_clk.clkr,
  3351. [GCC_CAMSS_CPHY_3_CLK] = &gcc_camss_cphy_3_clk.clkr,
  3352. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3353. [GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
  3354. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3355. [GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
  3356. [GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
  3357. [GCC_CAMSS_CSI2PHYTIMER_CLK_SRC] = &gcc_camss_csi2phytimer_clk_src.clkr,
  3358. [GCC_CAMSS_CSI3PHYTIMER_CLK] = &gcc_camss_csi3phytimer_clk.clkr,
  3359. [GCC_CAMSS_CSI3PHYTIMER_CLK_SRC] = &gcc_camss_csi3phytimer_clk_src.clkr,
  3360. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  3361. [GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
  3362. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  3363. [GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
  3364. [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
  3365. [GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
  3366. [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
  3367. [GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
  3368. [GCC_CAMSS_MCLK4_CLK] = &gcc_camss_mclk4_clk.clkr,
  3369. [GCC_CAMSS_MCLK4_CLK_SRC] = &gcc_camss_mclk4_clk_src.clkr,
  3370. [GCC_CAMSS_NRT_AXI_CLK] = &gcc_camss_nrt_axi_clk.clkr,
  3371. [GCC_CAMSS_OPE_AHB_CLK] = &gcc_camss_ope_ahb_clk.clkr,
  3372. [GCC_CAMSS_OPE_AHB_CLK_SRC] = &gcc_camss_ope_ahb_clk_src.clkr,
  3373. [GCC_CAMSS_OPE_CLK] = &gcc_camss_ope_clk.clkr,
  3374. [GCC_CAMSS_OPE_CLK_SRC] = &gcc_camss_ope_clk_src.clkr,
  3375. [GCC_CAMSS_RT_AXI_CLK] = &gcc_camss_rt_axi_clk.clkr,
  3376. [GCC_CAMSS_TFE_0_CLK] = &gcc_camss_tfe_0_clk.clkr,
  3377. [GCC_CAMSS_TFE_0_CLK_SRC] = &gcc_camss_tfe_0_clk_src.clkr,
  3378. [GCC_CAMSS_TFE_0_CPHY_RX_CLK] = &gcc_camss_tfe_0_cphy_rx_clk.clkr,
  3379. [GCC_CAMSS_TFE_0_CSID_CLK] = &gcc_camss_tfe_0_csid_clk.clkr,
  3380. [GCC_CAMSS_TFE_0_CSID_CLK_SRC] = &gcc_camss_tfe_0_csid_clk_src.clkr,
  3381. [GCC_CAMSS_TFE_1_CLK] = &gcc_camss_tfe_1_clk.clkr,
  3382. [GCC_CAMSS_TFE_1_CLK_SRC] = &gcc_camss_tfe_1_clk_src.clkr,
  3383. [GCC_CAMSS_TFE_1_CPHY_RX_CLK] = &gcc_camss_tfe_1_cphy_rx_clk.clkr,
  3384. [GCC_CAMSS_TFE_1_CSID_CLK] = &gcc_camss_tfe_1_csid_clk.clkr,
  3385. [GCC_CAMSS_TFE_1_CSID_CLK_SRC] = &gcc_camss_tfe_1_csid_clk_src.clkr,
  3386. [GCC_CAMSS_TFE_2_CLK] = &gcc_camss_tfe_2_clk.clkr,
  3387. [GCC_CAMSS_TFE_2_CLK_SRC] = &gcc_camss_tfe_2_clk_src.clkr,
  3388. [GCC_CAMSS_TFE_2_CPHY_RX_CLK] = &gcc_camss_tfe_2_cphy_rx_clk.clkr,
  3389. [GCC_CAMSS_TFE_2_CSID_CLK] = &gcc_camss_tfe_2_csid_clk.clkr,
  3390. [GCC_CAMSS_TFE_2_CSID_CLK_SRC] = &gcc_camss_tfe_2_csid_clk_src.clkr,
  3391. [GCC_CAMSS_TFE_CPHY_RX_CLK_SRC] = &gcc_camss_tfe_cphy_rx_clk_src.clkr,
  3392. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3393. [GCC_CAMSS_TOP_AHB_CLK_SRC] = &gcc_camss_top_ahb_clk_src.clkr,
  3394. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3395. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3396. [GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr,
  3397. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3398. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3399. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3400. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3401. [GCC_DISP_SLEEP_CLK] = &gcc_disp_sleep_clk.clkr,
  3402. [GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
  3403. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3404. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3405. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3406. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3407. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3408. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3409. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3410. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3411. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3412. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3413. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3414. [GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
  3415. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3416. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3417. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3418. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3419. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3420. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3421. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3422. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3423. [GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
  3424. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3425. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  3426. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  3427. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3428. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3429. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3430. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3431. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3432. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3433. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3434. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3435. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3436. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3437. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3438. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3439. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  3440. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  3441. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3442. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3443. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3444. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3445. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3446. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3447. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3448. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3449. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3450. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3451. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3452. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3453. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3454. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3455. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3456. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3457. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3458. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3459. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3460. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3461. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3462. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3463. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3464. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3465. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3466. [GCC_SYS_NOC_UFS_PHY_AXI_CLK] = &gcc_sys_noc_ufs_phy_axi_clk.clkr,
  3467. [GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
  3468. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3469. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3470. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3471. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3472. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3473. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3474. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3475. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3476. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3477. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3478. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3479. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3480. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3481. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3482. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3483. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3484. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3485. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3486. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3487. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3488. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3489. [GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
  3490. [GCC_VENUS_AHB_CLK] = &gcc_venus_ahb_clk.clkr,
  3491. [GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
  3492. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3493. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3494. [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
  3495. [GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
  3496. [GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
  3497. [GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
  3498. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3499. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3500. [GCC_RX5_PCIE_CLKREF_EN_CLK] = &gcc_rx5_pcie_clkref_en_clk.clkr,
  3501. [GPLL0] = &gpll0.clkr,
  3502. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3503. [GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
  3504. [GPLL1] = &gpll1.clkr,
  3505. [GPLL10] = &gpll10.clkr,
  3506. [GPLL11] = &gpll11.clkr,
  3507. [GPLL3] = &gpll3.clkr,
  3508. [GPLL3_OUT_EVEN] = &gpll3_out_even.clkr,
  3509. [GPLL4] = &gpll4.clkr,
  3510. [GPLL5] = &gpll5.clkr,
  3511. [GPLL6] = &gpll6.clkr,
  3512. [GPLL6_OUT_EVEN] = &gpll6_out_even.clkr,
  3513. [GPLL7] = &gpll7.clkr,
  3514. [GPLL8] = &gpll8.clkr,
  3515. [GPLL8_OUT_EVEN] = &gpll8_out_even.clkr,
  3516. [GPLL9] = &gpll9.clkr,
  3517. [GPLL9_OUT_MAIN] = &gpll9_out_main.clkr,
  3518. };
  3519. static const struct qcom_reset_map gcc_sm6375_resets[] = {
  3520. [GCC_MMSS_BCR] = { 0x17000 },
  3521. [GCC_USB30_PRIM_BCR] = { 0x1a000 },
  3522. [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
  3523. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x1b020 },
  3524. [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
  3525. [GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 },
  3526. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
  3527. [GCC_SDCC2_BCR] = { 0x1e000 },
  3528. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x1f000 },
  3529. [GCC_PDM_BCR] = { 0x20000 },
  3530. [GCC_GPU_BCR] = { 0x36000 },
  3531. [GCC_SDCC1_BCR] = { 0x38000 },
  3532. [GCC_UFS_PHY_BCR] = { 0x45000 },
  3533. [GCC_CAMSS_TFE_BCR] = { 0x52000 },
  3534. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x53000 },
  3535. [GCC_CAMSS_OPE_BCR] = { 0x55000 },
  3536. [GCC_CAMSS_TOP_BCR] = { 0x58000 },
  3537. [GCC_VENUS_BCR] = { 0x58078 },
  3538. [GCC_VCODEC0_BCR] = { 0x58094 },
  3539. [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 },
  3540. };
  3541. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3542. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3543. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3544. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3545. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3546. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3547. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3548. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3549. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3550. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3551. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3552. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3553. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3554. };
  3555. static struct gdsc *gcc_sm6375_gdscs[] = {
  3556. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3557. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3558. [CAMSS_TOP_GDSC] = &camss_top_gdsc,
  3559. [VENUS_GDSC] = &venus_gdsc,
  3560. [VCODEC0_GDSC] = &vcodec0_gdsc,
  3561. [HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
  3562. [HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
  3563. [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
  3564. [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
  3565. };
  3566. static const struct regmap_config gcc_sm6375_regmap_config = {
  3567. .reg_bits = 32,
  3568. .reg_stride = 4,
  3569. .val_bits = 32,
  3570. .max_register = 0xc7000,
  3571. .fast_io = true,
  3572. };
  3573. static const struct qcom_cc_desc gcc_sm6375_desc = {
  3574. .config = &gcc_sm6375_regmap_config,
  3575. .clks = gcc_sm6375_clocks,
  3576. .num_clks = ARRAY_SIZE(gcc_sm6375_clocks),
  3577. .resets = gcc_sm6375_resets,
  3578. .num_resets = ARRAY_SIZE(gcc_sm6375_resets),
  3579. .gdscs = gcc_sm6375_gdscs,
  3580. .num_gdscs = ARRAY_SIZE(gcc_sm6375_gdscs),
  3581. };
  3582. static const struct of_device_id gcc_sm6375_match_table[] = {
  3583. { .compatible = "qcom,sm6375-gcc" },
  3584. { }
  3585. };
  3586. MODULE_DEVICE_TABLE(of, gcc_sm6375_match_table);
  3587. static int gcc_sm6375_probe(struct platform_device *pdev)
  3588. {
  3589. struct regmap *regmap;
  3590. int ret;
  3591. regmap = qcom_cc_map(pdev, &gcc_sm6375_desc);
  3592. if (IS_ERR(regmap))
  3593. return PTR_ERR(regmap);
  3594. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, ARRAY_SIZE(gcc_dfs_clocks));
  3595. if (ret)
  3596. return ret;
  3597. /* Keep some clocks always-on */
  3598. qcom_branch_set_clk_en(regmap, 0x17028); /* GCC_CAMERA_XO_CLK */
  3599. qcom_branch_set_clk_en(regmap, 0x2b004); /* GCC_CPUSS_GNOC_CLK */
  3600. qcom_branch_set_clk_en(regmap, 0x1702c); /* GCC_DISP_XO_CLK */
  3601. clk_lucid_pll_configure(&gpll10, regmap, &gpll10_config);
  3602. clk_lucid_pll_configure(&gpll11, regmap, &gpll11_config);
  3603. clk_lucid_pll_configure(&gpll8, regmap, &gpll8_config);
  3604. clk_zonda_pll_configure(&gpll9, regmap, &gpll9_config);
  3605. return qcom_cc_really_probe(&pdev->dev, &gcc_sm6375_desc, regmap);
  3606. }
  3607. static struct platform_driver gcc_sm6375_driver = {
  3608. .probe = gcc_sm6375_probe,
  3609. .driver = {
  3610. .name = "gcc-sm6375",
  3611. .of_match_table = gcc_sm6375_match_table,
  3612. },
  3613. };
  3614. static int __init gcc_sm6375_init(void)
  3615. {
  3616. return platform_driver_register(&gcc_sm6375_driver);
  3617. }
  3618. subsys_initcall(gcc_sm6375_init);
  3619. static void __exit gcc_sm6375_exit(void)
  3620. {
  3621. platform_driver_unregister(&gcc_sm6375_driver);
  3622. }
  3623. module_exit(gcc_sm6375_exit);
  3624. MODULE_DESCRIPTION("QTI GCC SM6375 Driver");
  3625. MODULE_LICENSE("GPL");