gcc-sm7150.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023, Danila Tikhonov <danila@jiaxyga.com>
  5. * Copyright (c) 2023, David Wronek <davidwronek@gmail.com>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/err.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mod_devicetable.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regmap.h>
  14. #include <dt-bindings/clock/qcom,sm7150-gcc.h>
  15. #include "clk-alpha-pll.h"
  16. #include "clk-branch.h"
  17. #include "clk-rcg.h"
  18. #include "clk-regmap.h"
  19. #include "common.h"
  20. #include "gdsc.h"
  21. #include "reset.h"
  22. enum {
  23. DT_BI_TCXO,
  24. DT_BI_TCXO_AO,
  25. DT_SLEEP_CLK
  26. };
  27. enum {
  28. P_BI_TCXO,
  29. P_GPLL0_OUT_EVEN,
  30. P_GPLL0_OUT_MAIN,
  31. P_GPLL6_OUT_MAIN,
  32. P_GPLL7_OUT_MAIN,
  33. P_SLEEP_CLK,
  34. };
  35. static struct clk_alpha_pll gpll0 = {
  36. .offset = 0x0,
  37. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  38. .clkr = {
  39. .enable_reg = 0x52000,
  40. .enable_mask = BIT(0),
  41. .hw.init = &(const struct clk_init_data) {
  42. .name = "gpll0",
  43. .parent_data = &(const struct clk_parent_data) {
  44. .index = DT_BI_TCXO,
  45. },
  46. .num_parents = 1,
  47. .ops = &clk_alpha_pll_fixed_fabia_ops,
  48. },
  49. },
  50. };
  51. static const struct clk_div_table post_div_table_fabia_even[] = {
  52. { 0x0, 1 },
  53. { 0x1, 2 },
  54. { 0x3, 4 },
  55. { 0x7, 8 },
  56. { }
  57. };
  58. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  59. .offset = 0x0,
  60. .post_div_shift = 8,
  61. .post_div_table = post_div_table_fabia_even,
  62. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  63. .width = 4,
  64. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  65. .clkr.hw.init = &(const struct clk_init_data) {
  66. .name = "gpll0_out_even",
  67. .parent_hws = (const struct clk_hw*[]) {
  68. &gpll0.clkr.hw,
  69. },
  70. .num_parents = 1,
  71. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  72. },
  73. };
  74. static struct clk_fixed_factor gcc_pll0_main_div_cdiv = {
  75. .mult = 1,
  76. .div = 2,
  77. .hw.init = &(const struct clk_init_data) {
  78. .name = "gcc_pll0_main_div_cdiv",
  79. .parent_hws = (const struct clk_hw*[]) {
  80. &gpll0.clkr.hw,
  81. },
  82. .num_parents = 1,
  83. .ops = &clk_fixed_factor_ops,
  84. },
  85. };
  86. static struct clk_alpha_pll gpll6 = {
  87. .offset = 0x13000,
  88. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  89. .clkr = {
  90. .enable_reg = 0x52000,
  91. .enable_mask = BIT(6),
  92. .hw.init = &(const struct clk_init_data) {
  93. .name = "gpll6",
  94. .parent_data = &(const struct clk_parent_data) {
  95. .index = DT_BI_TCXO,
  96. },
  97. .num_parents = 1,
  98. .ops = &clk_alpha_pll_fixed_fabia_ops,
  99. },
  100. },
  101. };
  102. static struct clk_alpha_pll gpll7 = {
  103. .offset = 0x27000,
  104. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  105. .clkr = {
  106. .enable_reg = 0x52000,
  107. .enable_mask = BIT(7),
  108. .hw.init = &(const struct clk_init_data) {
  109. .name = "gpll7",
  110. .parent_data = &(const struct clk_parent_data) {
  111. .index = DT_BI_TCXO,
  112. },
  113. .num_parents = 1,
  114. .ops = &clk_alpha_pll_fixed_fabia_ops,
  115. },
  116. },
  117. };
  118. static const struct parent_map gcc_parent_map_0[] = {
  119. { P_BI_TCXO, 0 },
  120. { P_GPLL0_OUT_MAIN, 1 },
  121. { P_GPLL0_OUT_EVEN, 6 },
  122. };
  123. static const struct clk_parent_data gcc_parent_data_0[] = {
  124. { .index = DT_BI_TCXO },
  125. { .hw = &gpll0.clkr.hw },
  126. { .hw = &gpll0_out_even.clkr.hw },
  127. };
  128. static const struct clk_parent_data gcc_parent_data_0_ao[] = {
  129. { .index = DT_BI_TCXO_AO },
  130. { .hw = &gpll0.clkr.hw },
  131. { .hw = &gpll0_out_even.clkr.hw },
  132. };
  133. static const struct parent_map gcc_parent_map_1[] = {
  134. { P_BI_TCXO, 0 },
  135. { P_GPLL0_OUT_MAIN, 1 },
  136. { P_SLEEP_CLK, 5 },
  137. { P_GPLL0_OUT_EVEN, 6 },
  138. };
  139. static const struct clk_parent_data gcc_parent_data_1[] = {
  140. { .index = DT_BI_TCXO },
  141. { .hw = &gpll0.clkr.hw },
  142. { .index = DT_SLEEP_CLK },
  143. { .hw = &gpll0_out_even.clkr.hw },
  144. };
  145. static const struct parent_map gcc_parent_map_2[] = {
  146. { P_BI_TCXO, 0 },
  147. { P_GPLL0_OUT_MAIN, 1 },
  148. };
  149. static const struct clk_parent_data gcc_parent_data_2[] = {
  150. { .index = DT_BI_TCXO },
  151. { .hw = &gpll0.clkr.hw },
  152. };
  153. static const struct clk_parent_data gcc_parent_data_2_ao[] = {
  154. { .index = DT_BI_TCXO_AO },
  155. { .hw = &gpll0.clkr.hw },
  156. };
  157. static const struct parent_map gcc_parent_map_3[] = {
  158. { P_BI_TCXO, 0 },
  159. { P_SLEEP_CLK, 5 },
  160. };
  161. static const struct clk_parent_data gcc_parent_data_3[] = {
  162. { .index = DT_BI_TCXO },
  163. { .index = DT_SLEEP_CLK },
  164. };
  165. static const struct parent_map gcc_parent_map_4[] = {
  166. { P_BI_TCXO, 0 },
  167. };
  168. static const struct clk_parent_data gcc_parent_data_4[] = {
  169. { .index = DT_BI_TCXO },
  170. };
  171. static const struct parent_map gcc_parent_map_5[] = {
  172. { P_BI_TCXO, 0 },
  173. { P_GPLL0_OUT_MAIN, 1 },
  174. { P_GPLL6_OUT_MAIN, 2 },
  175. { P_GPLL0_OUT_EVEN, 6 },
  176. };
  177. static const struct clk_parent_data gcc_parent_data_5[] = {
  178. { .index = DT_BI_TCXO },
  179. { .hw = &gpll0.clkr.hw },
  180. { .hw = &gpll6.clkr.hw },
  181. { .hw = &gpll0_out_even.clkr.hw },
  182. };
  183. static const struct parent_map gcc_parent_map_6[] = {
  184. { P_BI_TCXO, 0 },
  185. { P_GPLL0_OUT_MAIN, 1 },
  186. { P_GPLL7_OUT_MAIN, 3 },
  187. { P_GPLL0_OUT_EVEN, 6 },
  188. };
  189. static const struct clk_parent_data gcc_parent_data_6[] = {
  190. { .index = DT_BI_TCXO },
  191. { .hw = &gpll0.clkr.hw },
  192. { .hw = &gpll7.clkr.hw },
  193. { .hw = &gpll0_out_even.clkr.hw },
  194. };
  195. static const struct parent_map gcc_parent_map_7[] = {
  196. { P_BI_TCXO, 0 },
  197. { P_GPLL0_OUT_MAIN, 1 },
  198. { P_GPLL0_OUT_EVEN, 6 },
  199. };
  200. static const struct clk_parent_data gcc_parent_data_7[] = {
  201. { .index = DT_BI_TCXO },
  202. { .hw = &gpll0.clkr.hw },
  203. { .hw = &gpll0_out_even.clkr.hw },
  204. };
  205. static const struct parent_map gcc_parent_map_8[] = {
  206. { P_BI_TCXO, 0 },
  207. { P_GPLL0_OUT_MAIN, 1 },
  208. };
  209. static const struct clk_parent_data gcc_parent_data_8[] = {
  210. { .index = DT_BI_TCXO },
  211. { .hw = &gpll0.clkr.hw },
  212. };
  213. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  214. F(19200000, P_BI_TCXO, 1, 0, 0),
  215. { }
  216. };
  217. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  218. .cmd_rcgr = 0x48014,
  219. .mnd_width = 0,
  220. .hid_width = 5,
  221. .parent_map = gcc_parent_map_0,
  222. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  223. .clkr.hw.init = &(const struct clk_init_data) {
  224. .name = "gcc_cpuss_ahb_clk_src",
  225. .parent_data = gcc_parent_data_0_ao,
  226. .num_parents = ARRAY_SIZE(gcc_parent_data_0_ao),
  227. .flags = CLK_SET_RATE_PARENT,
  228. .ops = &clk_rcg2_ops,
  229. },
  230. };
  231. static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
  232. F(19200000, P_BI_TCXO, 1, 0, 0),
  233. { }
  234. };
  235. static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
  236. .cmd_rcgr = 0x4815c,
  237. .mnd_width = 0,
  238. .hid_width = 5,
  239. .parent_map = gcc_parent_map_2,
  240. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  241. .clkr.hw.init = &(const struct clk_init_data) {
  242. .name = "gcc_cpuss_rbcpr_clk_src",
  243. .parent_data = gcc_parent_data_2_ao,
  244. .num_parents = ARRAY_SIZE(gcc_parent_data_2_ao),
  245. .ops = &clk_rcg2_ops,
  246. },
  247. };
  248. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  249. F(19200000, P_BI_TCXO, 1, 0, 0),
  250. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  251. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  252. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  253. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  254. { }
  255. };
  256. static struct clk_rcg2 gcc_gp1_clk_src = {
  257. .cmd_rcgr = 0x64004,
  258. .mnd_width = 8,
  259. .hid_width = 5,
  260. .parent_map = gcc_parent_map_1,
  261. .freq_tbl = ftbl_gcc_gp1_clk_src,
  262. .clkr.hw.init = &(const struct clk_init_data) {
  263. .name = "gcc_gp1_clk_src",
  264. .parent_data = gcc_parent_data_1,
  265. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  266. .ops = &clk_rcg2_ops,
  267. },
  268. };
  269. static struct clk_rcg2 gcc_gp2_clk_src = {
  270. .cmd_rcgr = 0x65004,
  271. .mnd_width = 8,
  272. .hid_width = 5,
  273. .parent_map = gcc_parent_map_1,
  274. .freq_tbl = ftbl_gcc_gp1_clk_src,
  275. .clkr.hw.init = &(const struct clk_init_data) {
  276. .name = "gcc_gp2_clk_src",
  277. .parent_data = gcc_parent_data_1,
  278. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  279. .ops = &clk_rcg2_ops,
  280. },
  281. };
  282. static struct clk_rcg2 gcc_gp3_clk_src = {
  283. .cmd_rcgr = 0x66004,
  284. .mnd_width = 8,
  285. .hid_width = 5,
  286. .parent_map = gcc_parent_map_1,
  287. .freq_tbl = ftbl_gcc_gp1_clk_src,
  288. .clkr.hw.init = &(const struct clk_init_data) {
  289. .name = "gcc_gp3_clk_src",
  290. .parent_data = gcc_parent_data_1,
  291. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  292. .ops = &clk_rcg2_ops,
  293. },
  294. };
  295. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  296. F(9600000, P_BI_TCXO, 2, 0, 0),
  297. F(19200000, P_BI_TCXO, 1, 0, 0),
  298. { }
  299. };
  300. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  301. .cmd_rcgr = 0x6b028,
  302. .mnd_width = 16,
  303. .hid_width = 5,
  304. .parent_map = gcc_parent_map_3,
  305. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  306. .clkr.hw.init = &(const struct clk_init_data) {
  307. .name = "gcc_pcie_0_aux_clk_src",
  308. .parent_data = gcc_parent_data_3,
  309. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  310. .ops = &clk_rcg2_ops,
  311. },
  312. };
  313. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  314. F(19200000, P_BI_TCXO, 1, 0, 0),
  315. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  316. { }
  317. };
  318. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  319. .cmd_rcgr = 0x6f014,
  320. .mnd_width = 0,
  321. .hid_width = 5,
  322. .parent_map = gcc_parent_map_0,
  323. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  324. .clkr.hw.init = &(const struct clk_init_data) {
  325. .name = "gcc_pcie_phy_refgen_clk_src",
  326. .parent_data = gcc_parent_data_0,
  327. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  328. .ops = &clk_rcg2_ops,
  329. },
  330. };
  331. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  332. F(19200000, P_BI_TCXO, 1, 0, 0),
  333. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  334. { }
  335. };
  336. static struct clk_rcg2 gcc_pdm2_clk_src = {
  337. .cmd_rcgr = 0x33010,
  338. .mnd_width = 0,
  339. .hid_width = 5,
  340. .parent_map = gcc_parent_map_0,
  341. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  342. .clkr.hw.init = &(const struct clk_init_data) {
  343. .name = "gcc_pdm2_clk_src",
  344. .parent_data = gcc_parent_data_0,
  345. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  346. .ops = &clk_rcg2_ops,
  347. },
  348. };
  349. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  350. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  351. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  352. F(19200000, P_BI_TCXO, 1, 0, 0),
  353. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  354. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  355. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  356. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  357. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  358. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  359. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  360. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  361. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  362. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  363. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  364. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  365. { }
  366. };
  367. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  368. .name = "gcc_qupv3_wrap0_s0_clk_src",
  369. .parent_data = gcc_parent_data_0,
  370. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  371. .ops = &clk_rcg2_ops,
  372. };
  373. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  374. .cmd_rcgr = 0x17034,
  375. .mnd_width = 16,
  376. .hid_width = 5,
  377. .parent_map = gcc_parent_map_0,
  378. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  379. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  380. };
  381. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  382. .name = "gcc_qupv3_wrap0_s1_clk_src",
  383. .parent_data = gcc_parent_data_0,
  384. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  385. .ops = &clk_rcg2_ops,
  386. };
  387. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  388. .cmd_rcgr = 0x17164,
  389. .mnd_width = 16,
  390. .hid_width = 5,
  391. .parent_map = gcc_parent_map_0,
  392. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  393. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  394. };
  395. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  396. .name = "gcc_qupv3_wrap0_s2_clk_src",
  397. .parent_data = gcc_parent_data_0,
  398. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  399. .ops = &clk_rcg2_ops,
  400. };
  401. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  402. .cmd_rcgr = 0x17294,
  403. .mnd_width = 16,
  404. .hid_width = 5,
  405. .parent_map = gcc_parent_map_0,
  406. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  407. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  408. };
  409. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  410. .name = "gcc_qupv3_wrap0_s3_clk_src",
  411. .parent_data = gcc_parent_data_0,
  412. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  413. .ops = &clk_rcg2_ops,
  414. };
  415. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  416. .cmd_rcgr = 0x173c4,
  417. .mnd_width = 16,
  418. .hid_width = 5,
  419. .parent_map = gcc_parent_map_0,
  420. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  421. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  422. };
  423. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  424. .name = "gcc_qupv3_wrap0_s4_clk_src",
  425. .parent_data = gcc_parent_data_0,
  426. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  427. .ops = &clk_rcg2_ops,
  428. };
  429. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  430. .cmd_rcgr = 0x174f4,
  431. .mnd_width = 16,
  432. .hid_width = 5,
  433. .parent_map = gcc_parent_map_0,
  434. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  435. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  436. };
  437. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  438. .name = "gcc_qupv3_wrap0_s5_clk_src",
  439. .parent_data = gcc_parent_data_0,
  440. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  441. .ops = &clk_rcg2_ops,
  442. };
  443. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  444. .cmd_rcgr = 0x17624,
  445. .mnd_width = 16,
  446. .hid_width = 5,
  447. .parent_map = gcc_parent_map_0,
  448. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  449. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  450. };
  451. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  452. .name = "gcc_qupv3_wrap0_s6_clk_src",
  453. .parent_data = gcc_parent_data_0,
  454. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  455. .flags = CLK_SET_RATE_PARENT,
  456. .ops = &clk_rcg2_ops,
  457. };
  458. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  459. .cmd_rcgr = 0x17754,
  460. .mnd_width = 16,
  461. .hid_width = 5,
  462. .parent_map = gcc_parent_map_0,
  463. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  464. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  465. };
  466. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  467. .name = "gcc_qupv3_wrap0_s7_clk_src",
  468. .parent_data = gcc_parent_data_0,
  469. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  470. .flags = CLK_SET_RATE_PARENT,
  471. .ops = &clk_rcg2_ops,
  472. };
  473. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  474. .cmd_rcgr = 0x17884,
  475. .mnd_width = 16,
  476. .hid_width = 5,
  477. .parent_map = gcc_parent_map_0,
  478. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  479. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  480. };
  481. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  482. .name = "gcc_qupv3_wrap1_s0_clk_src",
  483. .parent_data = gcc_parent_data_0,
  484. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  485. .ops = &clk_rcg2_ops,
  486. };
  487. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  488. .cmd_rcgr = 0x18018,
  489. .mnd_width = 16,
  490. .hid_width = 5,
  491. .parent_map = gcc_parent_map_0,
  492. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  493. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  494. };
  495. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  496. .name = "gcc_qupv3_wrap1_s1_clk_src",
  497. .parent_data = gcc_parent_data_0,
  498. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  499. .ops = &clk_rcg2_ops,
  500. };
  501. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  502. .cmd_rcgr = 0x18148,
  503. .mnd_width = 16,
  504. .hid_width = 5,
  505. .parent_map = gcc_parent_map_0,
  506. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  507. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  508. };
  509. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  510. .name = "gcc_qupv3_wrap1_s2_clk_src",
  511. .parent_data = gcc_parent_data_0,
  512. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  513. .ops = &clk_rcg2_ops,
  514. };
  515. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  516. .cmd_rcgr = 0x18278,
  517. .mnd_width = 16,
  518. .hid_width = 5,
  519. .parent_map = gcc_parent_map_0,
  520. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  521. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  522. };
  523. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  524. .name = "gcc_qupv3_wrap1_s3_clk_src",
  525. .parent_data = gcc_parent_data_0,
  526. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  527. .ops = &clk_rcg2_ops,
  528. };
  529. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  530. .cmd_rcgr = 0x183a8,
  531. .mnd_width = 16,
  532. .hid_width = 5,
  533. .parent_map = gcc_parent_map_0,
  534. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  535. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  536. };
  537. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  538. .name = "gcc_qupv3_wrap1_s4_clk_src",
  539. .parent_data = gcc_parent_data_0,
  540. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  541. .ops = &clk_rcg2_ops,
  542. };
  543. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  544. .cmd_rcgr = 0x184d8,
  545. .mnd_width = 16,
  546. .hid_width = 5,
  547. .parent_map = gcc_parent_map_0,
  548. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  549. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  550. };
  551. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  552. .name = "gcc_qupv3_wrap1_s5_clk_src",
  553. .parent_data = gcc_parent_data_0,
  554. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  555. .ops = &clk_rcg2_ops,
  556. };
  557. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  558. .cmd_rcgr = 0x18608,
  559. .mnd_width = 16,
  560. .hid_width = 5,
  561. .parent_map = gcc_parent_map_0,
  562. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  563. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  564. };
  565. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  566. .name = "gcc_qupv3_wrap1_s6_clk_src",
  567. .parent_data = gcc_parent_data_0,
  568. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  569. .ops = &clk_rcg2_ops,
  570. };
  571. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  572. .cmd_rcgr = 0x18738,
  573. .mnd_width = 16,
  574. .hid_width = 5,
  575. .parent_map = gcc_parent_map_0,
  576. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  577. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  578. };
  579. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  580. .name = "gcc_qupv3_wrap1_s7_clk_src",
  581. .parent_data = gcc_parent_data_0,
  582. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  583. .ops = &clk_rcg2_ops,
  584. };
  585. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  586. .cmd_rcgr = 0x18868,
  587. .mnd_width = 16,
  588. .hid_width = 5,
  589. .parent_map = gcc_parent_map_0,
  590. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  591. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  592. };
  593. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  594. F(144000, P_BI_TCXO, 16, 3, 25),
  595. F(400000, P_BI_TCXO, 12, 1, 4),
  596. F(19200000, P_BI_TCXO, 1, 0, 0),
  597. F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
  598. F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
  599. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  600. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  601. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  602. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  603. { }
  604. };
  605. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  606. .cmd_rcgr = 0x12028,
  607. .mnd_width = 8,
  608. .hid_width = 5,
  609. .parent_map = gcc_parent_map_5,
  610. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  611. .clkr.hw.init = &(const struct clk_init_data) {
  612. .name = "gcc_sdcc1_apps_clk_src",
  613. .parent_data = gcc_parent_data_5,
  614. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  615. .ops = &clk_rcg2_floor_ops,
  616. },
  617. };
  618. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  619. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  620. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  621. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  622. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  623. { }
  624. };
  625. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  626. .cmd_rcgr = 0x12010,
  627. .mnd_width = 0,
  628. .hid_width = 5,
  629. .parent_map = gcc_parent_map_0,
  630. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  631. .clkr.hw.init = &(const struct clk_init_data) {
  632. .name = "gcc_sdcc1_ice_core_clk_src",
  633. .parent_data = gcc_parent_data_0,
  634. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  639. F(400000, P_BI_TCXO, 12, 1, 4),
  640. F(9600000, P_BI_TCXO, 2, 0, 0),
  641. F(19200000, P_BI_TCXO, 1, 0, 0),
  642. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  643. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  644. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  645. F(208000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  646. { }
  647. };
  648. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  649. .cmd_rcgr = 0x1400c,
  650. .mnd_width = 8,
  651. .hid_width = 5,
  652. .parent_map = gcc_parent_map_6,
  653. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  654. .clkr.hw.init = &(const struct clk_init_data) {
  655. .name = "gcc_sdcc2_apps_clk_src",
  656. .parent_data = gcc_parent_data_6,
  657. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  658. .ops = &clk_rcg2_floor_ops,
  659. .flags = CLK_OPS_PARENT_ENABLE,
  660. },
  661. };
  662. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  663. F(400000, P_BI_TCXO, 12, 1, 4),
  664. F(9600000, P_BI_TCXO, 2, 0, 0),
  665. F(19200000, P_BI_TCXO, 1, 0, 0),
  666. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  667. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  668. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  669. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  670. { }
  671. };
  672. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  673. .cmd_rcgr = 0x1600c,
  674. .mnd_width = 8,
  675. .hid_width = 5,
  676. .parent_map = gcc_parent_map_0,
  677. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  678. .clkr.hw.init = &(const struct clk_init_data) {
  679. .name = "gcc_sdcc4_apps_clk_src",
  680. .parent_data = gcc_parent_data_0,
  681. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  682. .ops = &clk_rcg2_floor_ops,
  683. },
  684. };
  685. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  686. F(105495, P_BI_TCXO, 2, 1, 91),
  687. { }
  688. };
  689. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  690. .cmd_rcgr = 0x36010,
  691. .mnd_width = 8,
  692. .hid_width = 5,
  693. .parent_map = gcc_parent_map_7,
  694. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  695. .clkr.hw.init = &(const struct clk_init_data) {
  696. .name = "gcc_tsif_ref_clk_src",
  697. .parent_data = gcc_parent_data_7,
  698. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  699. .ops = &clk_rcg2_ops,
  700. },
  701. };
  702. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  703. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  704. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  705. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  706. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  707. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  708. { }
  709. };
  710. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  711. .cmd_rcgr = 0x77020,
  712. .mnd_width = 8,
  713. .hid_width = 5,
  714. .parent_map = gcc_parent_map_0,
  715. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  716. .clkr.hw.init = &(const struct clk_init_data) {
  717. .name = "gcc_ufs_phy_axi_clk_src",
  718. .parent_data = gcc_parent_data_0,
  719. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  720. .ops = &clk_rcg2_ops,
  721. },
  722. };
  723. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  724. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  725. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  726. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  727. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  728. { }
  729. };
  730. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  731. .cmd_rcgr = 0x77048,
  732. .mnd_width = 0,
  733. .hid_width = 5,
  734. .parent_map = gcc_parent_map_0,
  735. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  736. .clkr.hw.init = &(const struct clk_init_data) {
  737. .name = "gcc_ufs_phy_ice_core_clk_src",
  738. .parent_data = gcc_parent_data_0,
  739. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  740. .ops = &clk_rcg2_ops,
  741. },
  742. };
  743. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  744. .cmd_rcgr = 0x77098,
  745. .mnd_width = 0,
  746. .hid_width = 5,
  747. .parent_map = gcc_parent_map_4,
  748. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  749. .clkr.hw.init = &(const struct clk_init_data) {
  750. .name = "gcc_ufs_phy_phy_aux_clk_src",
  751. .parent_data = gcc_parent_data_4,
  752. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  753. .ops = &clk_rcg2_ops,
  754. },
  755. };
  756. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  757. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  758. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  759. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  760. { }
  761. };
  762. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  763. .cmd_rcgr = 0x77060,
  764. .mnd_width = 0,
  765. .hid_width = 5,
  766. .parent_map = gcc_parent_map_0,
  767. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  768. .clkr.hw.init = &(const struct clk_init_data) {
  769. .name = "gcc_ufs_phy_unipro_core_clk_src",
  770. .parent_data = gcc_parent_data_0,
  771. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  772. .ops = &clk_rcg2_ops,
  773. },
  774. };
  775. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  776. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  777. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  778. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  779. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  780. { }
  781. };
  782. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  783. .cmd_rcgr = 0xf01c,
  784. .mnd_width = 8,
  785. .hid_width = 5,
  786. .parent_map = gcc_parent_map_0,
  787. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  788. .clkr.hw.init = &(const struct clk_init_data) {
  789. .name = "gcc_usb30_prim_master_clk_src",
  790. .parent_data = gcc_parent_data_0,
  791. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  792. .ops = &clk_rcg2_ops,
  793. },
  794. };
  795. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  796. F(19200000, P_BI_TCXO, 1, 0, 0),
  797. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  798. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  799. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  800. { }
  801. };
  802. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  803. .cmd_rcgr = 0xf034,
  804. .mnd_width = 0,
  805. .hid_width = 5,
  806. .parent_map = gcc_parent_map_0,
  807. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  808. .clkr.hw.init = &(const struct clk_init_data) {
  809. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  810. .parent_data = gcc_parent_data_0,
  811. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  812. .ops = &clk_rcg2_ops,
  813. },
  814. };
  815. static const struct freq_tbl ftbl_gcc_usb3_prim_phy_aux_clk_src[] = {
  816. F(19200000, P_BI_TCXO, 1, 0, 0),
  817. { }
  818. };
  819. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  820. .cmd_rcgr = 0xf060,
  821. .mnd_width = 0,
  822. .hid_width = 5,
  823. .parent_map = gcc_parent_map_3,
  824. .freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src,
  825. .clkr.hw.init = &(const struct clk_init_data) {
  826. .name = "gcc_usb3_prim_phy_aux_clk_src",
  827. .parent_data = gcc_parent_data_3,
  828. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  829. .ops = &clk_rcg2_ops,
  830. },
  831. };
  832. static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
  833. .cmd_rcgr = 0x7a030,
  834. .mnd_width = 0,
  835. .hid_width = 5,
  836. .parent_map = gcc_parent_map_2,
  837. .freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src,
  838. .clkr.hw.init = &(const struct clk_init_data) {
  839. .name = "gcc_vs_ctrl_clk_src",
  840. .parent_data = gcc_parent_data_2,
  841. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  842. .ops = &clk_rcg2_ops,
  843. },
  844. };
  845. static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
  846. F(19200000, P_BI_TCXO, 1, 0, 0),
  847. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  848. F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
  849. { }
  850. };
  851. static struct clk_rcg2 gcc_vsensor_clk_src = {
  852. .cmd_rcgr = 0x7a018,
  853. .mnd_width = 0,
  854. .hid_width = 5,
  855. .parent_map = gcc_parent_map_8,
  856. .freq_tbl = ftbl_gcc_vsensor_clk_src,
  857. .clkr.hw.init = &(const struct clk_init_data) {
  858. .name = "gcc_vsensor_clk_src",
  859. .parent_data = gcc_parent_data_8,
  860. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  861. .ops = &clk_rcg2_ops,
  862. },
  863. };
  864. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  865. .halt_reg = 0x2800c,
  866. .halt_check = BRANCH_HALT,
  867. .clkr = {
  868. .enable_reg = 0x2800c,
  869. .enable_mask = BIT(0),
  870. .hw.init = &(const struct clk_init_data) {
  871. .name = "gcc_aggre_noc_pcie_tbu_clk",
  872. .ops = &clk_branch2_ops,
  873. },
  874. },
  875. };
  876. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  877. .halt_reg = 0x82024,
  878. .halt_check = BRANCH_HALT,
  879. .hwcg_reg = 0x82024,
  880. .hwcg_bit = 1,
  881. .clkr = {
  882. .enable_reg = 0x82024,
  883. .enable_mask = BIT(0),
  884. .hw.init = &(const struct clk_init_data) {
  885. .name = "gcc_aggre_ufs_phy_axi_clk",
  886. .parent_hws = (const struct clk_hw*[]) {
  887. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  888. },
  889. .num_parents = 1,
  890. .flags = CLK_SET_RATE_PARENT,
  891. .ops = &clk_branch2_ops,
  892. },
  893. },
  894. };
  895. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  896. .halt_reg = 0x82024,
  897. .halt_check = BRANCH_HALT,
  898. .hwcg_reg = 0x82024,
  899. .hwcg_bit = 1,
  900. .clkr = {
  901. .enable_reg = 0x82024,
  902. .enable_mask = BIT(1),
  903. .hw.init = &(const struct clk_init_data) {
  904. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  905. .parent_hws = (const struct clk_hw*[]) {
  906. &gcc_aggre_ufs_phy_axi_clk.clkr.hw,
  907. },
  908. .num_parents = 1,
  909. .flags = CLK_SET_RATE_PARENT,
  910. .ops = &clk_branch_simple_ops,
  911. },
  912. },
  913. };
  914. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  915. .halt_reg = 0x8201c,
  916. .halt_check = BRANCH_HALT,
  917. .clkr = {
  918. .enable_reg = 0x8201c,
  919. .enable_mask = BIT(0),
  920. .hw.init = &(const struct clk_init_data) {
  921. .name = "gcc_aggre_usb3_prim_axi_clk",
  922. .parent_hws = (const struct clk_hw*[]) {
  923. &gcc_usb30_prim_master_clk_src.clkr.hw,
  924. },
  925. .num_parents = 1,
  926. .flags = CLK_SET_RATE_PARENT,
  927. .ops = &clk_branch2_ops,
  928. },
  929. },
  930. };
  931. static struct clk_branch gcc_apc_vs_clk = {
  932. .halt_reg = 0x7a050,
  933. .halt_check = BRANCH_HALT,
  934. .clkr = {
  935. .enable_reg = 0x7a050,
  936. .enable_mask = BIT(0),
  937. .hw.init = &(const struct clk_init_data) {
  938. .name = "gcc_apc_vs_clk",
  939. .parent_hws = (const struct clk_hw*[]) {
  940. &gcc_vsensor_clk_src.clkr.hw,
  941. },
  942. .num_parents = 1,
  943. .flags = CLK_SET_RATE_PARENT,
  944. .ops = &clk_branch2_ops,
  945. },
  946. },
  947. };
  948. static struct clk_branch gcc_boot_rom_ahb_clk = {
  949. .halt_reg = 0x38004,
  950. .halt_check = BRANCH_HALT_VOTED,
  951. .hwcg_reg = 0x38004,
  952. .hwcg_bit = 1,
  953. .clkr = {
  954. .enable_reg = 0x52004,
  955. .enable_mask = BIT(10),
  956. .hw.init = &(const struct clk_init_data) {
  957. .name = "gcc_boot_rom_ahb_clk",
  958. .ops = &clk_branch2_ops,
  959. },
  960. },
  961. };
  962. static struct clk_branch gcc_camera_hf_axi_clk = {
  963. .halt_reg = 0xb020,
  964. .halt_check = BRANCH_HALT,
  965. .clkr = {
  966. .enable_reg = 0xb020,
  967. .enable_mask = BIT(0),
  968. .hw.init = &(const struct clk_init_data) {
  969. .name = "gcc_camera_hf_axi_clk",
  970. .ops = &clk_branch2_ops,
  971. },
  972. },
  973. };
  974. static struct clk_branch gcc_camera_sf_axi_clk = {
  975. .halt_reg = 0xb06c,
  976. .halt_check = BRANCH_HALT,
  977. .clkr = {
  978. .enable_reg = 0xb06c,
  979. .enable_mask = BIT(0),
  980. .hw.init = &(const struct clk_init_data) {
  981. .name = "gcc_camera_sf_axi_clk",
  982. .ops = &clk_branch2_ops,
  983. },
  984. },
  985. };
  986. static struct clk_branch gcc_ce1_ahb_clk = {
  987. .halt_reg = 0x4100c,
  988. .halt_check = BRANCH_HALT_VOTED,
  989. .hwcg_reg = 0x4100c,
  990. .hwcg_bit = 1,
  991. .clkr = {
  992. .enable_reg = 0x52004,
  993. .enable_mask = BIT(3),
  994. .hw.init = &(const struct clk_init_data) {
  995. .name = "gcc_ce1_ahb_clk",
  996. .ops = &clk_branch2_ops,
  997. },
  998. },
  999. };
  1000. static struct clk_branch gcc_ce1_axi_clk = {
  1001. .halt_reg = 0x41008,
  1002. .halt_check = BRANCH_HALT_VOTED,
  1003. .clkr = {
  1004. .enable_reg = 0x52004,
  1005. .enable_mask = BIT(4),
  1006. .hw.init = &(const struct clk_init_data) {
  1007. .name = "gcc_ce1_axi_clk",
  1008. .ops = &clk_branch2_ops,
  1009. },
  1010. },
  1011. };
  1012. static struct clk_branch gcc_ce1_clk = {
  1013. .halt_reg = 0x41004,
  1014. .halt_check = BRANCH_HALT_VOTED,
  1015. .clkr = {
  1016. .enable_reg = 0x52004,
  1017. .enable_mask = BIT(5),
  1018. .hw.init = &(const struct clk_init_data) {
  1019. .name = "gcc_ce1_clk",
  1020. .ops = &clk_branch2_ops,
  1021. },
  1022. },
  1023. };
  1024. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1025. .halt_reg = 0x502c,
  1026. .halt_check = BRANCH_HALT,
  1027. .clkr = {
  1028. .enable_reg = 0x502c,
  1029. .enable_mask = BIT(0),
  1030. .hw.init = &(const struct clk_init_data) {
  1031. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1032. .parent_hws = (const struct clk_hw*[]) {
  1033. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1034. },
  1035. .num_parents = 1,
  1036. .flags = CLK_SET_RATE_PARENT,
  1037. .ops = &clk_branch2_ops,
  1038. },
  1039. },
  1040. };
  1041. static struct clk_branch gcc_cpuss_ahb_clk = {
  1042. .halt_reg = 0x48000,
  1043. .halt_check = BRANCH_HALT_VOTED,
  1044. .clkr = {
  1045. .enable_reg = 0x52004,
  1046. .enable_mask = BIT(21),
  1047. .hw.init = &(const struct clk_init_data) {
  1048. .name = "gcc_cpuss_ahb_clk",
  1049. .parent_hws = (const struct clk_hw*[]) {
  1050. &gcc_cpuss_ahb_clk_src.clkr.hw,
  1051. },
  1052. .num_parents = 1,
  1053. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1054. .ops = &clk_branch2_ops,
  1055. },
  1056. },
  1057. };
  1058. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1059. .halt_reg = 0x48008,
  1060. .halt_check = BRANCH_HALT,
  1061. .clkr = {
  1062. .enable_reg = 0x48008,
  1063. .enable_mask = BIT(0),
  1064. .hw.init = &(const struct clk_init_data) {
  1065. .name = "gcc_cpuss_rbcpr_clk",
  1066. .parent_hws = (const struct clk_hw*[]) {
  1067. &gcc_cpuss_rbcpr_clk_src.clkr.hw,
  1068. },
  1069. .num_parents = 1,
  1070. .flags = CLK_SET_RATE_PARENT,
  1071. .ops = &clk_branch2_ops,
  1072. },
  1073. },
  1074. };
  1075. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1076. .halt_reg = 0x4452c,
  1077. .halt_check = BRANCH_VOTED,
  1078. .clkr = {
  1079. .enable_reg = 0x4452c,
  1080. .enable_mask = BIT(0),
  1081. .hw.init = &(const struct clk_init_data) {
  1082. .name = "gcc_ddrss_gpu_axi_clk",
  1083. .ops = &clk_branch2_ops,
  1084. },
  1085. },
  1086. };
  1087. static struct clk_branch gcc_disp_gpll0_clk_src = {
  1088. .halt_check = BRANCH_HALT_DELAY,
  1089. .clkr = {
  1090. .enable_reg = 0x52004,
  1091. .enable_mask = BIT(18),
  1092. .hw.init = &(const struct clk_init_data) {
  1093. .name = "gcc_disp_gpll0_clk_src",
  1094. .parent_hws = (const struct clk_hw*[]) {
  1095. &gpll0.clkr.hw,
  1096. },
  1097. .num_parents = 1,
  1098. .ops = &clk_branch2_aon_ops,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1103. .halt_check = BRANCH_HALT_DELAY,
  1104. .clkr = {
  1105. .enable_reg = 0x52004,
  1106. .enable_mask = BIT(19),
  1107. .hw.init = &(const struct clk_init_data) {
  1108. .name = "gcc_disp_gpll0_div_clk_src",
  1109. .parent_hws = (const struct clk_hw*[]) {
  1110. &gcc_pll0_main_div_cdiv.hw,
  1111. },
  1112. .num_parents = 1,
  1113. .ops = &clk_branch2_ops,
  1114. },
  1115. },
  1116. };
  1117. static struct clk_branch gcc_disp_hf_axi_clk = {
  1118. .halt_reg = 0xb024,
  1119. .halt_check = BRANCH_HALT,
  1120. .clkr = {
  1121. .enable_reg = 0xb024,
  1122. .enable_mask = BIT(0),
  1123. .hw.init = &(const struct clk_init_data) {
  1124. .name = "gcc_disp_hf_axi_clk",
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch gcc_disp_sf_axi_clk = {
  1130. .halt_reg = 0xb070,
  1131. .halt_check = BRANCH_HALT,
  1132. .clkr = {
  1133. .enable_reg = 0xb070,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(const struct clk_init_data) {
  1136. .name = "gcc_disp_sf_axi_clk",
  1137. .ops = &clk_branch2_ops,
  1138. },
  1139. },
  1140. };
  1141. static struct clk_branch gcc_gp1_clk = {
  1142. .halt_reg = 0x64000,
  1143. .halt_check = BRANCH_HALT,
  1144. .clkr = {
  1145. .enable_reg = 0x64000,
  1146. .enable_mask = BIT(0),
  1147. .hw.init = &(const struct clk_init_data) {
  1148. .name = "gcc_gp1_clk",
  1149. .parent_hws = (const struct clk_hw*[]) {
  1150. &gcc_gp1_clk_src.clkr.hw,
  1151. },
  1152. .num_parents = 1,
  1153. .flags = CLK_SET_RATE_PARENT,
  1154. .ops = &clk_branch2_ops,
  1155. },
  1156. },
  1157. };
  1158. static struct clk_branch gcc_gp2_clk = {
  1159. .halt_reg = 0x65000,
  1160. .halt_check = BRANCH_HALT,
  1161. .clkr = {
  1162. .enable_reg = 0x65000,
  1163. .enable_mask = BIT(0),
  1164. .hw.init = &(const struct clk_init_data) {
  1165. .name = "gcc_gp2_clk",
  1166. .parent_hws = (const struct clk_hw*[]) {
  1167. &gcc_gp2_clk_src.clkr.hw,
  1168. },
  1169. .num_parents = 1,
  1170. .flags = CLK_SET_RATE_PARENT,
  1171. .ops = &clk_branch2_ops,
  1172. },
  1173. },
  1174. };
  1175. static struct clk_branch gcc_gp3_clk = {
  1176. .halt_reg = 0x66000,
  1177. .halt_check = BRANCH_HALT,
  1178. .clkr = {
  1179. .enable_reg = 0x66000,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(const struct clk_init_data) {
  1182. .name = "gcc_gp3_clk",
  1183. .parent_hws = (const struct clk_hw*[]) {
  1184. &gcc_gp3_clk_src.clkr.hw,
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1193. .halt_check = BRANCH_HALT_DELAY,
  1194. .clkr = {
  1195. .enable_reg = 0x52004,
  1196. .enable_mask = BIT(15),
  1197. .hw.init = &(const struct clk_init_data) {
  1198. .name = "gcc_gpu_gpll0_clk_src",
  1199. .parent_hws = (const struct clk_hw*[]) {
  1200. &gpll0.clkr.hw,
  1201. },
  1202. .num_parents = 1,
  1203. .ops = &clk_branch2_ops,
  1204. },
  1205. },
  1206. };
  1207. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1208. .halt_check = BRANCH_HALT_DELAY,
  1209. .clkr = {
  1210. .enable_reg = 0x52004,
  1211. .enable_mask = BIT(16),
  1212. .hw.init = &(const struct clk_init_data) {
  1213. .name = "gcc_gpu_gpll0_div_clk_src",
  1214. .parent_hws = (const struct clk_hw*[]) {
  1215. &gcc_pll0_main_div_cdiv.hw,
  1216. },
  1217. .num_parents = 1,
  1218. .ops = &clk_branch2_ops,
  1219. },
  1220. },
  1221. };
  1222. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1223. .halt_reg = 0x7100c,
  1224. .halt_check = BRANCH_VOTED,
  1225. .clkr = {
  1226. .enable_reg = 0x7100c,
  1227. .enable_mask = BIT(0),
  1228. .hw.init = &(const struct clk_init_data) {
  1229. .name = "gcc_gpu_memnoc_gfx_clk",
  1230. .ops = &clk_branch2_ops,
  1231. },
  1232. },
  1233. };
  1234. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1235. .halt_reg = 0x71018,
  1236. .halt_check = BRANCH_HALT,
  1237. .clkr = {
  1238. .enable_reg = 0x71018,
  1239. .enable_mask = BIT(0),
  1240. .hw.init = &(const struct clk_init_data) {
  1241. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1242. .ops = &clk_branch2_ops,
  1243. },
  1244. },
  1245. };
  1246. static struct clk_branch gcc_gpu_vs_clk = {
  1247. .halt_reg = 0x7a04c,
  1248. .halt_check = BRANCH_HALT,
  1249. .clkr = {
  1250. .enable_reg = 0x7a04c,
  1251. .enable_mask = BIT(0),
  1252. .hw.init = &(const struct clk_init_data) {
  1253. .name = "gcc_gpu_vs_clk",
  1254. .parent_hws = (const struct clk_hw*[]) {
  1255. &gcc_vsensor_clk_src.clkr.hw,
  1256. },
  1257. .num_parents = 1,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. .ops = &clk_branch2_ops,
  1260. },
  1261. },
  1262. };
  1263. static struct clk_branch gcc_npu_axi_clk = {
  1264. .halt_reg = 0x4d008,
  1265. .halt_check = BRANCH_HALT,
  1266. .clkr = {
  1267. .enable_reg = 0x4d008,
  1268. .enable_mask = BIT(0),
  1269. .hw.init = &(const struct clk_init_data) {
  1270. .name = "gcc_npu_axi_clk",
  1271. .ops = &clk_branch2_ops,
  1272. },
  1273. },
  1274. };
  1275. static struct clk_branch gcc_npu_cfg_ahb_clk = {
  1276. .halt_reg = 0x4d004,
  1277. .halt_check = BRANCH_HALT,
  1278. .hwcg_reg = 0x4d004,
  1279. .hwcg_bit = 1,
  1280. .clkr = {
  1281. .enable_reg = 0x4d004,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(const struct clk_init_data) {
  1284. .name = "gcc_npu_cfg_ahb_clk",
  1285. .flags = CLK_IS_CRITICAL,
  1286. .ops = &clk_branch2_ops,
  1287. },
  1288. },
  1289. };
  1290. static struct clk_branch gcc_npu_gpll0_clk_src = {
  1291. .halt_check = BRANCH_HALT_DELAY,
  1292. .clkr = {
  1293. .enable_reg = 0x52004,
  1294. .enable_mask = BIT(25),
  1295. .hw.init = &(const struct clk_init_data) {
  1296. .name = "gcc_npu_gpll0_clk_src",
  1297. .parent_hws = (const struct clk_hw*[]) {
  1298. &gpll0.clkr.hw,
  1299. },
  1300. .num_parents = 1,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_npu_gpll0_div_clk_src = {
  1306. .halt_check = BRANCH_HALT_DELAY,
  1307. .clkr = {
  1308. .enable_reg = 0x52004,
  1309. .enable_mask = BIT(26),
  1310. .hw.init = &(const struct clk_init_data) {
  1311. .name = "gcc_npu_gpll0_div_clk_src",
  1312. .parent_hws = (const struct clk_hw*[]) {
  1313. &gcc_pll0_main_div_cdiv.hw,
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_pcie_0_aux_clk = {
  1322. .halt_reg = 0x6b01c,
  1323. .halt_check = BRANCH_HALT_VOTED,
  1324. .clkr = {
  1325. .enable_reg = 0x5200c,
  1326. .enable_mask = BIT(3),
  1327. .hw.init = &(const struct clk_init_data) {
  1328. .name = "gcc_pcie_0_aux_clk",
  1329. .parent_hws = (const struct clk_hw*[]) {
  1330. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1331. },
  1332. .num_parents = 1,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1339. .halt_reg = 0x6b018,
  1340. .halt_check = BRANCH_HALT_VOTED,
  1341. .hwcg_reg = 0x6b018,
  1342. .hwcg_bit = 1,
  1343. .clkr = {
  1344. .enable_reg = 0x5200c,
  1345. .enable_mask = BIT(2),
  1346. .hw.init = &(const struct clk_init_data) {
  1347. .name = "gcc_pcie_0_cfg_ahb_clk",
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1353. .halt_reg = 0x8c008,
  1354. .halt_check = BRANCH_HALT,
  1355. .clkr = {
  1356. .enable_reg = 0x8c008,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(const struct clk_init_data) {
  1359. .name = "gcc_pcie_0_clkref_clk",
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1365. .halt_reg = 0x6b014,
  1366. .halt_check = BRANCH_HALT_VOTED,
  1367. .clkr = {
  1368. .enable_reg = 0x5200c,
  1369. .enable_mask = BIT(1),
  1370. .hw.init = &(const struct clk_init_data) {
  1371. .name = "gcc_pcie_0_mstr_axi_clk",
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1377. .halt_reg = 0x6b020,
  1378. .halt_check = BRANCH_HALT_SKIP,
  1379. .clkr = {
  1380. .enable_reg = 0x5200c,
  1381. .enable_mask = BIT(4),
  1382. .hw.init = &(const struct clk_init_data) {
  1383. .name = "gcc_pcie_0_pipe_clk",
  1384. .ops = &clk_branch2_ops,
  1385. },
  1386. },
  1387. };
  1388. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1389. .halt_reg = 0x6b010,
  1390. .halt_check = BRANCH_HALT_VOTED,
  1391. .hwcg_reg = 0x6b010,
  1392. .hwcg_bit = 1,
  1393. .clkr = {
  1394. .enable_reg = 0x5200c,
  1395. .enable_mask = BIT(0),
  1396. .hw.init = &(const struct clk_init_data) {
  1397. .name = "gcc_pcie_0_slv_axi_clk",
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1403. .halt_reg = 0x6b00c,
  1404. .halt_check = BRANCH_HALT_VOTED,
  1405. .clkr = {
  1406. .enable_reg = 0x5200c,
  1407. .enable_mask = BIT(5),
  1408. .hw.init = &(const struct clk_init_data) {
  1409. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1415. .halt_reg = 0x6f004,
  1416. .halt_check = BRANCH_HALT,
  1417. .clkr = {
  1418. .enable_reg = 0x6f004,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(const struct clk_init_data) {
  1421. .name = "gcc_pcie_phy_aux_clk",
  1422. .parent_hws = (const struct clk_hw*[]) {
  1423. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1424. },
  1425. .num_parents = 1,
  1426. .flags = CLK_SET_RATE_PARENT,
  1427. .ops = &clk_branch2_ops,
  1428. },
  1429. },
  1430. };
  1431. static struct clk_branch gcc_pcie_phy_refgen_clk = {
  1432. .halt_reg = 0x6f02c,
  1433. .halt_check = BRANCH_HALT,
  1434. .clkr = {
  1435. .enable_reg = 0x6f02c,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(const struct clk_init_data) {
  1438. .name = "gcc_pcie_phy_refgen_clk",
  1439. .parent_hws = (const struct clk_hw*[]) {
  1440. &gcc_pcie_phy_refgen_clk_src.clkr.hw,
  1441. },
  1442. .num_parents = 1,
  1443. .flags = CLK_SET_RATE_PARENT,
  1444. .ops = &clk_branch2_ops,
  1445. },
  1446. },
  1447. };
  1448. static struct clk_branch gcc_pdm2_clk = {
  1449. .halt_reg = 0x3300c,
  1450. .halt_check = BRANCH_HALT,
  1451. .clkr = {
  1452. .enable_reg = 0x3300c,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(const struct clk_init_data) {
  1455. .name = "gcc_pdm2_clk",
  1456. .parent_hws = (const struct clk_hw*[]) {
  1457. &gcc_pdm2_clk_src.clkr.hw,
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_pdm_ahb_clk = {
  1466. .halt_reg = 0x33004,
  1467. .halt_check = BRANCH_HALT,
  1468. .hwcg_reg = 0x33004,
  1469. .hwcg_bit = 1,
  1470. .clkr = {
  1471. .enable_reg = 0x33004,
  1472. .enable_mask = BIT(0),
  1473. .hw.init = &(const struct clk_init_data) {
  1474. .name = "gcc_pdm_ahb_clk",
  1475. .ops = &clk_branch2_ops,
  1476. },
  1477. },
  1478. };
  1479. static struct clk_branch gcc_pdm_xo4_clk = {
  1480. .halt_reg = 0x33008,
  1481. .halt_check = BRANCH_HALT,
  1482. .clkr = {
  1483. .enable_reg = 0x33008,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(const struct clk_init_data) {
  1486. .name = "gcc_pdm_xo4_clk",
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch gcc_prng_ahb_clk = {
  1492. .halt_reg = 0x34004,
  1493. .halt_check = BRANCH_HALT_VOTED,
  1494. .hwcg_reg = 0x34004,
  1495. .hwcg_bit = 1,
  1496. .clkr = {
  1497. .enable_reg = 0x52004,
  1498. .enable_mask = BIT(13),
  1499. .hw.init = &(const struct clk_init_data) {
  1500. .name = "gcc_prng_ahb_clk",
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1506. .halt_reg = 0x17014,
  1507. .halt_check = BRANCH_HALT_VOTED,
  1508. .clkr = {
  1509. .enable_reg = 0x5200c,
  1510. .enable_mask = BIT(9),
  1511. .hw.init = &(const struct clk_init_data) {
  1512. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1513. .ops = &clk_branch2_ops,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1518. .halt_reg = 0x1700c,
  1519. .halt_check = BRANCH_HALT_VOTED,
  1520. .clkr = {
  1521. .enable_reg = 0x5200c,
  1522. .enable_mask = BIT(8),
  1523. .hw.init = &(const struct clk_init_data) {
  1524. .name = "gcc_qupv3_wrap0_core_clk",
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1530. .halt_reg = 0x17030,
  1531. .halt_check = BRANCH_HALT_VOTED,
  1532. .clkr = {
  1533. .enable_reg = 0x5200c,
  1534. .enable_mask = BIT(10),
  1535. .hw.init = &(const struct clk_init_data) {
  1536. .name = "gcc_qupv3_wrap0_s0_clk",
  1537. .parent_hws = (const struct clk_hw*[]) {
  1538. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1539. },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1547. .halt_reg = 0x17160,
  1548. .halt_check = BRANCH_HALT_VOTED,
  1549. .clkr = {
  1550. .enable_reg = 0x5200c,
  1551. .enable_mask = BIT(11),
  1552. .hw.init = &(const struct clk_init_data) {
  1553. .name = "gcc_qupv3_wrap0_s1_clk",
  1554. .parent_hws = (const struct clk_hw*[]) {
  1555. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  1556. },
  1557. .num_parents = 1,
  1558. .flags = CLK_SET_RATE_PARENT,
  1559. .ops = &clk_branch2_ops,
  1560. },
  1561. },
  1562. };
  1563. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1564. .halt_reg = 0x17290,
  1565. .halt_check = BRANCH_HALT_VOTED,
  1566. .clkr = {
  1567. .enable_reg = 0x5200c,
  1568. .enable_mask = BIT(12),
  1569. .hw.init = &(const struct clk_init_data) {
  1570. .name = "gcc_qupv3_wrap0_s2_clk",
  1571. .parent_hws = (const struct clk_hw*[]) {
  1572. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  1573. },
  1574. .num_parents = 1,
  1575. .flags = CLK_SET_RATE_PARENT,
  1576. .ops = &clk_branch2_ops,
  1577. },
  1578. },
  1579. };
  1580. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1581. .halt_reg = 0x173c0,
  1582. .halt_check = BRANCH_HALT_VOTED,
  1583. .clkr = {
  1584. .enable_reg = 0x5200c,
  1585. .enable_mask = BIT(13),
  1586. .hw.init = &(const struct clk_init_data) {
  1587. .name = "gcc_qupv3_wrap0_s3_clk",
  1588. .parent_hws = (const struct clk_hw*[]) {
  1589. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  1590. },
  1591. .num_parents = 1,
  1592. .flags = CLK_SET_RATE_PARENT,
  1593. .ops = &clk_branch2_ops,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1598. .halt_reg = 0x174f0,
  1599. .halt_check = BRANCH_HALT_VOTED,
  1600. .clkr = {
  1601. .enable_reg = 0x5200c,
  1602. .enable_mask = BIT(14),
  1603. .hw.init = &(const struct clk_init_data) {
  1604. .name = "gcc_qupv3_wrap0_s4_clk",
  1605. .parent_hws = (const struct clk_hw*[]) {
  1606. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  1607. },
  1608. .num_parents = 1,
  1609. .flags = CLK_SET_RATE_PARENT,
  1610. .ops = &clk_branch2_ops,
  1611. },
  1612. },
  1613. };
  1614. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  1615. .halt_reg = 0x17620,
  1616. .halt_check = BRANCH_HALT_VOTED,
  1617. .clkr = {
  1618. .enable_reg = 0x5200c,
  1619. .enable_mask = BIT(15),
  1620. .hw.init = &(const struct clk_init_data) {
  1621. .name = "gcc_qupv3_wrap0_s5_clk",
  1622. .parent_hws = (const struct clk_hw*[]) {
  1623. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  1624. },
  1625. .num_parents = 1,
  1626. .flags = CLK_SET_RATE_PARENT,
  1627. .ops = &clk_branch2_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  1632. .halt_reg = 0x17750,
  1633. .halt_check = BRANCH_HALT_VOTED,
  1634. .clkr = {
  1635. .enable_reg = 0x5200c,
  1636. .enable_mask = BIT(16),
  1637. .hw.init = &(const struct clk_init_data) {
  1638. .name = "gcc_qupv3_wrap0_s6_clk",
  1639. .parent_hws = (const struct clk_hw*[]) {
  1640. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  1641. },
  1642. .num_parents = 1,
  1643. .flags = CLK_SET_RATE_PARENT,
  1644. .ops = &clk_branch2_ops,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  1649. .halt_reg = 0x17880,
  1650. .halt_check = BRANCH_HALT_VOTED,
  1651. .clkr = {
  1652. .enable_reg = 0x5200c,
  1653. .enable_mask = BIT(17),
  1654. .hw.init = &(const struct clk_init_data) {
  1655. .name = "gcc_qupv3_wrap0_s7_clk",
  1656. .parent_hws = (const struct clk_hw*[]) {
  1657. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  1658. },
  1659. .num_parents = 1,
  1660. .flags = CLK_SET_RATE_PARENT,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  1666. .halt_reg = 0x18004,
  1667. .halt_check = BRANCH_HALT_VOTED,
  1668. .clkr = {
  1669. .enable_reg = 0x5200c,
  1670. .enable_mask = BIT(18),
  1671. .hw.init = &(const struct clk_init_data) {
  1672. .name = "gcc_qupv3_wrap1_core_2x_clk",
  1673. .ops = &clk_branch2_ops,
  1674. },
  1675. },
  1676. };
  1677. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  1678. .halt_reg = 0x18008,
  1679. .halt_check = BRANCH_HALT_VOTED,
  1680. .clkr = {
  1681. .enable_reg = 0x5200c,
  1682. .enable_mask = BIT(19),
  1683. .hw.init = &(const struct clk_init_data) {
  1684. .name = "gcc_qupv3_wrap1_core_clk",
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  1690. .halt_reg = 0x18014,
  1691. .halt_check = BRANCH_HALT_VOTED,
  1692. .clkr = {
  1693. .enable_reg = 0x5200c,
  1694. .enable_mask = BIT(22),
  1695. .hw.init = &(const struct clk_init_data) {
  1696. .name = "gcc_qupv3_wrap1_s0_clk",
  1697. .parent_hws = (const struct clk_hw*[]) {
  1698. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  1699. },
  1700. .num_parents = 1,
  1701. .flags = CLK_SET_RATE_PARENT,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  1707. .halt_reg = 0x18144,
  1708. .halt_check = BRANCH_HALT_VOTED,
  1709. .clkr = {
  1710. .enable_reg = 0x5200c,
  1711. .enable_mask = BIT(23),
  1712. .hw.init = &(const struct clk_init_data) {
  1713. .name = "gcc_qupv3_wrap1_s1_clk",
  1714. .parent_hws = (const struct clk_hw*[]) {
  1715. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  1716. },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  1724. .halt_reg = 0x18274,
  1725. .halt_check = BRANCH_HALT_VOTED,
  1726. .clkr = {
  1727. .enable_reg = 0x5200c,
  1728. .enable_mask = BIT(24),
  1729. .hw.init = &(const struct clk_init_data) {
  1730. .name = "gcc_qupv3_wrap1_s2_clk",
  1731. .parent_hws = (const struct clk_hw*[]) {
  1732. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  1733. },
  1734. .num_parents = 1,
  1735. .flags = CLK_SET_RATE_PARENT,
  1736. .ops = &clk_branch2_ops,
  1737. },
  1738. },
  1739. };
  1740. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  1741. .halt_reg = 0x183a4,
  1742. .halt_check = BRANCH_HALT_VOTED,
  1743. .clkr = {
  1744. .enable_reg = 0x5200c,
  1745. .enable_mask = BIT(25),
  1746. .hw.init = &(const struct clk_init_data) {
  1747. .name = "gcc_qupv3_wrap1_s3_clk",
  1748. .parent_hws = (const struct clk_hw*[]) {
  1749. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  1750. },
  1751. .num_parents = 1,
  1752. .flags = CLK_SET_RATE_PARENT,
  1753. .ops = &clk_branch2_ops,
  1754. },
  1755. },
  1756. };
  1757. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  1758. .halt_reg = 0x184d4,
  1759. .halt_check = BRANCH_HALT_VOTED,
  1760. .clkr = {
  1761. .enable_reg = 0x5200c,
  1762. .enable_mask = BIT(26),
  1763. .hw.init = &(const struct clk_init_data) {
  1764. .name = "gcc_qupv3_wrap1_s4_clk",
  1765. .parent_hws = (const struct clk_hw*[]) {
  1766. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  1767. },
  1768. .num_parents = 1,
  1769. .flags = CLK_SET_RATE_PARENT,
  1770. .ops = &clk_branch2_ops,
  1771. },
  1772. },
  1773. };
  1774. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  1775. .halt_reg = 0x18604,
  1776. .halt_check = BRANCH_HALT_VOTED,
  1777. .clkr = {
  1778. .enable_reg = 0x5200c,
  1779. .enable_mask = BIT(27),
  1780. .hw.init = &(const struct clk_init_data) {
  1781. .name = "gcc_qupv3_wrap1_s5_clk",
  1782. .parent_hws = (const struct clk_hw*[]) {
  1783. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  1784. },
  1785. .num_parents = 1,
  1786. .flags = CLK_SET_RATE_PARENT,
  1787. .ops = &clk_branch2_ops,
  1788. },
  1789. },
  1790. };
  1791. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  1792. .halt_reg = 0x18734,
  1793. .halt_check = BRANCH_HALT_VOTED,
  1794. .clkr = {
  1795. .enable_reg = 0x5200c,
  1796. .enable_mask = BIT(28),
  1797. .hw.init = &(const struct clk_init_data) {
  1798. .name = "gcc_qupv3_wrap1_s6_clk",
  1799. .parent_hws = (const struct clk_hw*[]) {
  1800. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  1801. },
  1802. .num_parents = 1,
  1803. .flags = CLK_SET_RATE_PARENT,
  1804. .ops = &clk_branch2_ops,
  1805. },
  1806. },
  1807. };
  1808. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  1809. .halt_reg = 0x18864,
  1810. .halt_check = BRANCH_HALT_VOTED,
  1811. .clkr = {
  1812. .enable_reg = 0x5200c,
  1813. .enable_mask = BIT(29),
  1814. .hw.init = &(const struct clk_init_data) {
  1815. .name = "gcc_qupv3_wrap1_s7_clk",
  1816. .parent_hws = (const struct clk_hw*[]) {
  1817. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  1818. },
  1819. .num_parents = 1,
  1820. .flags = CLK_SET_RATE_PARENT,
  1821. .ops = &clk_branch2_ops,
  1822. },
  1823. },
  1824. };
  1825. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  1826. .halt_reg = 0x17004,
  1827. .halt_check = BRANCH_HALT_VOTED,
  1828. .clkr = {
  1829. .enable_reg = 0x5200c,
  1830. .enable_mask = BIT(6),
  1831. .hw.init = &(const struct clk_init_data) {
  1832. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  1833. .ops = &clk_branch2_ops,
  1834. },
  1835. },
  1836. };
  1837. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  1838. .halt_reg = 0x17008,
  1839. .halt_check = BRANCH_HALT_VOTED,
  1840. .hwcg_reg = 0x17008,
  1841. .hwcg_bit = 1,
  1842. .clkr = {
  1843. .enable_reg = 0x5200c,
  1844. .enable_mask = BIT(7),
  1845. .hw.init = &(const struct clk_init_data) {
  1846. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  1847. .ops = &clk_branch2_ops,
  1848. },
  1849. },
  1850. };
  1851. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  1852. .halt_reg = 0x1800c,
  1853. .halt_check = BRANCH_HALT_VOTED,
  1854. .clkr = {
  1855. .enable_reg = 0x5200c,
  1856. .enable_mask = BIT(20),
  1857. .hw.init = &(const struct clk_init_data) {
  1858. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  1864. .halt_reg = 0x18010,
  1865. .halt_check = BRANCH_HALT_VOTED,
  1866. .hwcg_reg = 0x18010,
  1867. .hwcg_bit = 1,
  1868. .clkr = {
  1869. .enable_reg = 0x5200c,
  1870. .enable_mask = BIT(21),
  1871. .hw.init = &(const struct clk_init_data) {
  1872. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  1873. .ops = &clk_branch2_ops,
  1874. },
  1875. },
  1876. };
  1877. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1878. .halt_reg = 0x12008,
  1879. .halt_check = BRANCH_HALT,
  1880. .clkr = {
  1881. .enable_reg = 0x12008,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(const struct clk_init_data) {
  1884. .name = "gcc_sdcc1_ahb_clk",
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch gcc_sdcc1_apps_clk = {
  1890. .halt_reg = 0x1200c,
  1891. .halt_check = BRANCH_HALT,
  1892. .clkr = {
  1893. .enable_reg = 0x1200c,
  1894. .enable_mask = BIT(0),
  1895. .hw.init = &(const struct clk_init_data) {
  1896. .name = "gcc_sdcc1_apps_clk",
  1897. .parent_hws = (const struct clk_hw*[]) {
  1898. &gcc_sdcc1_apps_clk_src.clkr.hw,
  1899. },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1907. .halt_reg = 0x12040,
  1908. .halt_check = BRANCH_HALT,
  1909. .clkr = {
  1910. .enable_reg = 0x12040,
  1911. .enable_mask = BIT(0),
  1912. .hw.init = &(const struct clk_init_data) {
  1913. .name = "gcc_sdcc1_ice_core_clk",
  1914. .parent_hws = (const struct clk_hw*[]) {
  1915. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  1916. },
  1917. .num_parents = 1,
  1918. .flags = CLK_SET_RATE_PARENT,
  1919. .ops = &clk_branch2_ops,
  1920. },
  1921. },
  1922. };
  1923. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1924. .halt_reg = 0x14008,
  1925. .halt_check = BRANCH_HALT,
  1926. .clkr = {
  1927. .enable_reg = 0x14008,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(const struct clk_init_data) {
  1930. .name = "gcc_sdcc2_ahb_clk",
  1931. .ops = &clk_branch2_ops,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch gcc_sdcc2_apps_clk = {
  1936. .halt_reg = 0x14004,
  1937. .halt_check = BRANCH_HALT,
  1938. .clkr = {
  1939. .enable_reg = 0x14004,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(const struct clk_init_data) {
  1942. .name = "gcc_sdcc2_apps_clk",
  1943. .parent_hws = (const struct clk_hw*[]) {
  1944. &gcc_sdcc2_apps_clk_src.clkr.hw,
  1945. },
  1946. .num_parents = 1,
  1947. .flags = CLK_SET_RATE_PARENT,
  1948. .ops = &clk_branch2_ops,
  1949. },
  1950. },
  1951. };
  1952. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1953. .halt_reg = 0x16008,
  1954. .halt_check = BRANCH_HALT,
  1955. .clkr = {
  1956. .enable_reg = 0x16008,
  1957. .enable_mask = BIT(0),
  1958. .hw.init = &(const struct clk_init_data) {
  1959. .name = "gcc_sdcc4_ahb_clk",
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch gcc_sdcc4_apps_clk = {
  1965. .halt_reg = 0x16004,
  1966. .halt_check = BRANCH_HALT,
  1967. .clkr = {
  1968. .enable_reg = 0x16004,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(const struct clk_init_data) {
  1971. .name = "gcc_sdcc4_apps_clk",
  1972. .parent_hws = (const struct clk_hw*[]) {
  1973. &gcc_sdcc4_apps_clk_src.clkr.hw,
  1974. },
  1975. .num_parents = 1,
  1976. .flags = CLK_SET_RATE_PARENT,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  1982. .halt_reg = 0x4144,
  1983. .halt_check = BRANCH_HALT_VOTED,
  1984. .clkr = {
  1985. .enable_reg = 0x52004,
  1986. .enable_mask = BIT(0),
  1987. .hw.init = &(const struct clk_init_data) {
  1988. .name = "gcc_sys_noc_cpuss_ahb_clk",
  1989. .parent_hws = (const struct clk_hw*[]) {
  1990. &gcc_cpuss_ahb_clk_src.clkr.hw,
  1991. },
  1992. .num_parents = 1,
  1993. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch gcc_tsif_ahb_clk = {
  1999. .halt_reg = 0x36004,
  2000. .halt_check = BRANCH_HALT,
  2001. .clkr = {
  2002. .enable_reg = 0x36004,
  2003. .enable_mask = BIT(0),
  2004. .hw.init = &(const struct clk_init_data) {
  2005. .name = "gcc_tsif_ahb_clk",
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2011. .halt_reg = 0x3600c,
  2012. .halt_check = BRANCH_HALT,
  2013. .clkr = {
  2014. .enable_reg = 0x3600c,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(const struct clk_init_data) {
  2017. .name = "gcc_tsif_inactivity_timers_clk",
  2018. .ops = &clk_branch2_ops,
  2019. },
  2020. },
  2021. };
  2022. static struct clk_branch gcc_tsif_ref_clk = {
  2023. .halt_reg = 0x36008,
  2024. .halt_check = BRANCH_HALT,
  2025. .clkr = {
  2026. .enable_reg = 0x36008,
  2027. .enable_mask = BIT(0),
  2028. .hw.init = &(const struct clk_init_data) {
  2029. .name = "gcc_tsif_ref_clk",
  2030. .parent_hws = (const struct clk_hw*[]) {
  2031. &gcc_tsif_ref_clk_src.clkr.hw,
  2032. },
  2033. .num_parents = 1,
  2034. .flags = CLK_SET_RATE_PARENT,
  2035. .ops = &clk_branch2_ops,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  2040. .halt_reg = 0x8c000,
  2041. .halt_check = BRANCH_HALT,
  2042. .clkr = {
  2043. .enable_reg = 0x8c000,
  2044. .enable_mask = BIT(0),
  2045. .hw.init = &(const struct clk_init_data) {
  2046. .name = "gcc_ufs_mem_clkref_clk",
  2047. .ops = &clk_branch2_ops,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2052. .halt_reg = 0x77014,
  2053. .halt_check = BRANCH_HALT,
  2054. .hwcg_reg = 0x77014,
  2055. .hwcg_bit = 1,
  2056. .clkr = {
  2057. .enable_reg = 0x77014,
  2058. .enable_mask = BIT(0),
  2059. .hw.init = &(const struct clk_init_data) {
  2060. .name = "gcc_ufs_phy_ahb_clk",
  2061. .ops = &clk_branch2_ops,
  2062. },
  2063. },
  2064. };
  2065. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2066. .halt_reg = 0x77038,
  2067. .halt_check = BRANCH_HALT,
  2068. .hwcg_reg = 0x77038,
  2069. .hwcg_bit = 1,
  2070. .clkr = {
  2071. .enable_reg = 0x77038,
  2072. .enable_mask = BIT(0),
  2073. .hw.init = &(const struct clk_init_data) {
  2074. .name = "gcc_ufs_phy_axi_clk",
  2075. .parent_hws = (const struct clk_hw*[]) {
  2076. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2077. },
  2078. .num_parents = 1,
  2079. .flags = CLK_SET_RATE_PARENT,
  2080. .ops = &clk_branch2_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  2085. .halt_reg = 0x77038,
  2086. .halt_check = BRANCH_HALT,
  2087. .hwcg_reg = 0x77038,
  2088. .hwcg_bit = 1,
  2089. .clkr = {
  2090. .enable_reg = 0x77038,
  2091. .enable_mask = BIT(1),
  2092. .hw.init = &(const struct clk_init_data) {
  2093. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  2094. .parent_hws = (const struct clk_hw*[]) {
  2095. &gcc_ufs_phy_axi_clk.clkr.hw,
  2096. },
  2097. .num_parents = 1,
  2098. .flags = CLK_SET_RATE_PARENT,
  2099. .ops = &clk_branch_simple_ops,
  2100. },
  2101. },
  2102. };
  2103. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2104. .halt_reg = 0x77090,
  2105. .halt_check = BRANCH_HALT,
  2106. .hwcg_reg = 0x77090,
  2107. .hwcg_bit = 1,
  2108. .clkr = {
  2109. .enable_reg = 0x77090,
  2110. .enable_mask = BIT(0),
  2111. .hw.init = &(const struct clk_init_data) {
  2112. .name = "gcc_ufs_phy_ice_core_clk",
  2113. .parent_hws = (const struct clk_hw*[]) {
  2114. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2115. },
  2116. .num_parents = 1,
  2117. .flags = CLK_SET_RATE_PARENT,
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2123. .halt_reg = 0x77090,
  2124. .halt_check = BRANCH_HALT,
  2125. .hwcg_reg = 0x77090,
  2126. .hwcg_bit = 1,
  2127. .clkr = {
  2128. .enable_reg = 0x77090,
  2129. .enable_mask = BIT(1),
  2130. .hw.init = &(const struct clk_init_data) {
  2131. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2132. .parent_hws = (const struct clk_hw*[]) {
  2133. &gcc_ufs_phy_ice_core_clk.clkr.hw,
  2134. },
  2135. .num_parents = 1,
  2136. .flags = CLK_SET_RATE_PARENT,
  2137. .ops = &clk_branch_simple_ops,
  2138. },
  2139. },
  2140. };
  2141. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2142. .halt_reg = 0x77094,
  2143. .halt_check = BRANCH_HALT,
  2144. .hwcg_reg = 0x77094,
  2145. .hwcg_bit = 1,
  2146. .clkr = {
  2147. .enable_reg = 0x77094,
  2148. .enable_mask = BIT(0),
  2149. .hw.init = &(const struct clk_init_data) {
  2150. .name = "gcc_ufs_phy_phy_aux_clk",
  2151. .parent_hws = (const struct clk_hw*[]) {
  2152. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2153. },
  2154. .num_parents = 1,
  2155. .flags = CLK_SET_RATE_PARENT,
  2156. .ops = &clk_branch2_ops,
  2157. },
  2158. },
  2159. };
  2160. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2161. .halt_reg = 0x77094,
  2162. .halt_check = BRANCH_HALT,
  2163. .hwcg_reg = 0x77094,
  2164. .hwcg_bit = 1,
  2165. .clkr = {
  2166. .enable_reg = 0x77094,
  2167. .enable_mask = BIT(1),
  2168. .hw.init = &(const struct clk_init_data) {
  2169. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2170. .parent_hws = (const struct clk_hw*[]) {
  2171. &gcc_ufs_phy_phy_aux_clk.clkr.hw,
  2172. },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch_simple_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2180. .halt_reg = 0x7701c,
  2181. .halt_check = BRANCH_HALT_SKIP,
  2182. .clkr = {
  2183. .enable_reg = 0x7701c,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(const struct clk_init_data) {
  2186. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2187. .ops = &clk_branch2_ops,
  2188. },
  2189. },
  2190. };
  2191. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2192. .halt_reg = 0x77018,
  2193. .halt_check = BRANCH_HALT_SKIP,
  2194. .clkr = {
  2195. .enable_reg = 0x77018,
  2196. .enable_mask = BIT(0),
  2197. .hw.init = &(const struct clk_init_data) {
  2198. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2199. .ops = &clk_branch2_ops,
  2200. },
  2201. },
  2202. };
  2203. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2204. .halt_reg = 0x7708c,
  2205. .halt_check = BRANCH_HALT,
  2206. .hwcg_reg = 0x7708c,
  2207. .hwcg_bit = 1,
  2208. .clkr = {
  2209. .enable_reg = 0x7708c,
  2210. .enable_mask = BIT(0),
  2211. .hw.init = &(const struct clk_init_data) {
  2212. .name = "gcc_ufs_phy_unipro_core_clk",
  2213. .parent_hws = (const struct clk_hw*[]) {
  2214. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2215. },
  2216. .num_parents = 1,
  2217. .flags = CLK_SET_RATE_PARENT,
  2218. .ops = &clk_branch2_ops,
  2219. },
  2220. },
  2221. };
  2222. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  2223. .halt_reg = 0x7708c,
  2224. .halt_check = BRANCH_HALT,
  2225. .hwcg_reg = 0x7708c,
  2226. .hwcg_bit = 1,
  2227. .clkr = {
  2228. .enable_reg = 0x7708c,
  2229. .enable_mask = BIT(1),
  2230. .hw.init = &(const struct clk_init_data) {
  2231. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  2232. .parent_hws = (const struct clk_hw*[]) {
  2233. &gcc_ufs_phy_unipro_core_clk.clkr.hw,
  2234. },
  2235. .num_parents = 1,
  2236. .flags = CLK_SET_RATE_PARENT,
  2237. .ops = &clk_branch_simple_ops,
  2238. },
  2239. },
  2240. };
  2241. static struct clk_branch gcc_usb30_prim_master_clk = {
  2242. .halt_reg = 0xf010,
  2243. .halt_check = BRANCH_HALT,
  2244. .clkr = {
  2245. .enable_reg = 0xf010,
  2246. .enable_mask = BIT(0),
  2247. .hw.init = &(const struct clk_init_data) {
  2248. .name = "gcc_usb30_prim_master_clk",
  2249. .parent_hws = (const struct clk_hw*[]) {
  2250. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2251. },
  2252. .num_parents = 1,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2259. .halt_reg = 0xf018,
  2260. .halt_check = BRANCH_HALT,
  2261. .clkr = {
  2262. .enable_reg = 0xf018,
  2263. .enable_mask = BIT(0),
  2264. .hw.init = &(const struct clk_init_data) {
  2265. .name = "gcc_usb30_prim_mock_utmi_clk",
  2266. .parent_hws = (const struct clk_hw*[]) {
  2267. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  2268. },
  2269. .num_parents = 1,
  2270. .flags = CLK_SET_RATE_PARENT,
  2271. .ops = &clk_branch2_ops,
  2272. },
  2273. },
  2274. };
  2275. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2276. .halt_reg = 0xf014,
  2277. .halt_check = BRANCH_HALT,
  2278. .clkr = {
  2279. .enable_reg = 0xf014,
  2280. .enable_mask = BIT(0),
  2281. .hw.init = &(const struct clk_init_data) {
  2282. .name = "gcc_usb30_prim_sleep_clk",
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2288. .halt_reg = 0x8c010,
  2289. .halt_check = BRANCH_HALT,
  2290. .clkr = {
  2291. .enable_reg = 0x8c010,
  2292. .enable_mask = BIT(0),
  2293. .hw.init = &(const struct clk_init_data) {
  2294. .name = "gcc_usb3_prim_clkref_clk",
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2300. .halt_reg = 0xf050,
  2301. .halt_check = BRANCH_HALT,
  2302. .clkr = {
  2303. .enable_reg = 0xf050,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(const struct clk_init_data) {
  2306. .name = "gcc_usb3_prim_phy_aux_clk",
  2307. .parent_hws = (const struct clk_hw*[]) {
  2308. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2309. },
  2310. .num_parents = 1,
  2311. .flags = CLK_SET_RATE_PARENT,
  2312. .ops = &clk_branch2_ops,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2317. .halt_reg = 0xf054,
  2318. .halt_check = BRANCH_HALT,
  2319. .clkr = {
  2320. .enable_reg = 0xf054,
  2321. .enable_mask = BIT(0),
  2322. .hw.init = &(const struct clk_init_data) {
  2323. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2324. .parent_hws = (const struct clk_hw*[]) {
  2325. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2326. },
  2327. .num_parents = 1,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2334. .halt_check = BRANCH_HALT_SKIP,
  2335. .clkr = {
  2336. .enable_reg = 0xf058,
  2337. .enable_mask = BIT(0),
  2338. .hw.init = &(const struct clk_init_data) {
  2339. .name = "gcc_usb3_prim_phy_pipe_clk",
  2340. .ops = &clk_branch2_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2345. .halt_reg = 0x6a004,
  2346. .halt_check = BRANCH_HALT,
  2347. .hwcg_reg = 0x6a004,
  2348. .hwcg_bit = 1,
  2349. .clkr = {
  2350. .enable_reg = 0x6a004,
  2351. .enable_mask = BIT(0),
  2352. .hw.init = &(const struct clk_init_data) {
  2353. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2354. .ops = &clk_branch2_ops,
  2355. },
  2356. },
  2357. };
  2358. static struct clk_branch gcc_vdda_vs_clk = {
  2359. .halt_reg = 0x7a00c,
  2360. .halt_check = BRANCH_HALT,
  2361. .clkr = {
  2362. .enable_reg = 0x7a00c,
  2363. .enable_mask = BIT(0),
  2364. .hw.init = &(const struct clk_init_data) {
  2365. .name = "gcc_vdda_vs_clk",
  2366. .parent_hws = (const struct clk_hw*[]) {
  2367. &gcc_vsensor_clk_src.clkr.hw,
  2368. },
  2369. .num_parents = 1,
  2370. .flags = CLK_SET_RATE_PARENT,
  2371. .ops = &clk_branch2_ops,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_branch gcc_vddcx_vs_clk = {
  2376. .halt_reg = 0x7a004,
  2377. .halt_check = BRANCH_HALT,
  2378. .clkr = {
  2379. .enable_reg = 0x7a004,
  2380. .enable_mask = BIT(0),
  2381. .hw.init = &(const struct clk_init_data) {
  2382. .name = "gcc_vddcx_vs_clk",
  2383. .parent_hws = (const struct clk_hw*[]) {
  2384. &gcc_vsensor_clk_src.clkr.hw,
  2385. },
  2386. .num_parents = 1,
  2387. .flags = CLK_SET_RATE_PARENT,
  2388. .ops = &clk_branch2_ops,
  2389. },
  2390. },
  2391. };
  2392. static struct clk_branch gcc_vddmx_vs_clk = {
  2393. .halt_reg = 0x7a008,
  2394. .halt_check = BRANCH_HALT,
  2395. .clkr = {
  2396. .enable_reg = 0x7a008,
  2397. .enable_mask = BIT(0),
  2398. .hw.init = &(const struct clk_init_data) {
  2399. .name = "gcc_vddmx_vs_clk",
  2400. .parent_hws = (const struct clk_hw*[]) {
  2401. &gcc_vsensor_clk_src.clkr.hw,
  2402. },
  2403. .num_parents = 1,
  2404. .flags = CLK_SET_RATE_PARENT,
  2405. .ops = &clk_branch2_ops,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch gcc_video_axi_clk = {
  2410. .halt_reg = 0xb01c,
  2411. .halt_check = BRANCH_HALT,
  2412. .clkr = {
  2413. .enable_reg = 0xb01c,
  2414. .enable_mask = BIT(0),
  2415. .hw.init = &(const struct clk_init_data) {
  2416. .name = "gcc_video_axi_clk",
  2417. .ops = &clk_branch2_ops,
  2418. },
  2419. },
  2420. };
  2421. static struct clk_branch gcc_vs_ctrl_ahb_clk = {
  2422. .halt_reg = 0x7a014,
  2423. .halt_check = BRANCH_HALT,
  2424. .hwcg_reg = 0x7a014,
  2425. .hwcg_bit = 1,
  2426. .clkr = {
  2427. .enable_reg = 0x7a014,
  2428. .enable_mask = BIT(0),
  2429. .hw.init = &(const struct clk_init_data) {
  2430. .name = "gcc_vs_ctrl_ahb_clk",
  2431. .ops = &clk_branch2_ops,
  2432. },
  2433. },
  2434. };
  2435. static struct clk_branch gcc_vs_ctrl_clk = {
  2436. .halt_reg = 0x7a010,
  2437. .halt_check = BRANCH_HALT,
  2438. .clkr = {
  2439. .enable_reg = 0x7a010,
  2440. .enable_mask = BIT(0),
  2441. .hw.init = &(const struct clk_init_data) {
  2442. .name = "gcc_vs_ctrl_clk",
  2443. .parent_hws = (const struct clk_hw*[]) {
  2444. &gcc_vs_ctrl_clk_src.clkr.hw,
  2445. },
  2446. .num_parents = 1,
  2447. .flags = CLK_SET_RATE_PARENT,
  2448. .ops = &clk_branch2_ops,
  2449. },
  2450. },
  2451. };
  2452. static struct gdsc pcie_0_gdsc = {
  2453. .gdscr = 0x6b004,
  2454. .pd = {
  2455. .name = "pcie_0_gdsc",
  2456. },
  2457. .pwrsts = PWRSTS_OFF_ON,
  2458. };
  2459. static struct gdsc ufs_phy_gdsc = {
  2460. .gdscr = 0x77004,
  2461. .pd = {
  2462. .name = "ufs_phy_gdsc",
  2463. },
  2464. .pwrsts = PWRSTS_OFF_ON,
  2465. };
  2466. static struct gdsc usb30_prim_gdsc = {
  2467. .gdscr = 0xf004,
  2468. .pd = {
  2469. .name = "usb30_prim_gdsc",
  2470. },
  2471. .pwrsts = PWRSTS_OFF_ON,
  2472. };
  2473. static struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
  2474. .gdscr = 0x7d030,
  2475. .pd = {
  2476. .name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
  2477. },
  2478. .pwrsts = PWRSTS_OFF_ON,
  2479. .flags = VOTABLE,
  2480. };
  2481. static struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
  2482. .gdscr = 0x7d03c,
  2483. .pd = {
  2484. .name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
  2485. },
  2486. .pwrsts = PWRSTS_OFF_ON,
  2487. .flags = VOTABLE,
  2488. };
  2489. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
  2490. .gdscr = 0x7d034,
  2491. .pd = {
  2492. .name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
  2493. },
  2494. .pwrsts = PWRSTS_OFF_ON,
  2495. .flags = VOTABLE,
  2496. };
  2497. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
  2498. .gdscr = 0x7d038,
  2499. .pd = {
  2500. .name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
  2501. },
  2502. .pwrsts = PWRSTS_OFF_ON,
  2503. .flags = VOTABLE,
  2504. };
  2505. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  2506. .gdscr = 0x7d040,
  2507. .pd = {
  2508. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  2509. },
  2510. .pwrsts = PWRSTS_OFF_ON,
  2511. .flags = VOTABLE,
  2512. };
  2513. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  2514. .gdscr = 0x7d048,
  2515. .pd = {
  2516. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  2517. },
  2518. .pwrsts = PWRSTS_OFF_ON,
  2519. .flags = VOTABLE,
  2520. };
  2521. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
  2522. .gdscr = 0x7d044,
  2523. .pd = {
  2524. .name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
  2525. },
  2526. .pwrsts = PWRSTS_OFF_ON,
  2527. .flags = VOTABLE,
  2528. };
  2529. static struct clk_hw *gcc_sm7150_hws[] = {
  2530. [GCC_GPLL0_MAIN_DIV_CDIV] = &gcc_pll0_main_div_cdiv.hw,
  2531. };
  2532. static struct clk_regmap *gcc_sm7150_clocks[] = {
  2533. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  2534. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2535. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] =
  2536. &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  2537. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2538. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  2539. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2540. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  2541. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  2542. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2543. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2544. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2545. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2546. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  2547. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  2548. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  2549. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
  2550. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2551. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  2552. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  2553. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  2554. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  2555. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2556. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2557. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2558. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2559. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2560. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2561. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  2562. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  2563. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2564. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2565. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  2566. [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
  2567. [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
  2568. [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
  2569. [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
  2570. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2571. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  2572. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2573. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  2574. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2575. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2576. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2577. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  2578. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  2579. [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
  2580. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  2581. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2582. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2583. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2584. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2585. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2586. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  2587. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  2588. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  2589. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  2590. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  2591. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  2592. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  2593. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  2594. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  2595. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  2596. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  2597. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  2598. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  2599. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  2600. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  2601. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  2602. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  2603. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  2604. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  2605. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  2606. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  2607. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  2608. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  2609. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  2610. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  2611. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  2612. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  2613. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  2614. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  2615. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  2616. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  2617. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  2618. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  2619. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  2620. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  2621. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  2622. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  2623. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  2624. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  2625. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  2626. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2627. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2628. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  2629. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2630. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  2631. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2632. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2633. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2634. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2635. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2636. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  2637. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  2638. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2639. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  2640. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2641. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  2642. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  2643. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  2644. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  2645. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  2646. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  2647. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  2648. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  2649. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] =
  2650. &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  2651. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  2652. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  2653. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  2654. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  2655. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  2656. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  2657. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  2658. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  2659. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] =
  2660. &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  2661. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  2662. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  2663. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  2664. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  2665. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  2666. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  2667. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  2668. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  2669. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  2670. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  2671. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  2672. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2673. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  2674. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  2675. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  2676. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  2677. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  2678. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  2679. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  2680. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  2681. [GPLL0] = &gpll0.clkr,
  2682. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  2683. [GPLL6] = &gpll6.clkr,
  2684. [GPLL7] = &gpll7.clkr,
  2685. };
  2686. static const struct qcom_reset_map gcc_sm7150_resets[] = {
  2687. [GCC_PCIE_0_BCR] = { 0x6b000 },
  2688. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  2689. [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
  2690. [GCC_UFS_PHY_BCR] = { 0x77000 },
  2691. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  2692. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  2693. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  2694. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  2695. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  2696. [GCC_QUSB2PHY_PRIM_BCR] = { 0x26000 },
  2697. [GCC_VIDEO_AXI_CLK_BCR] = { .reg = 0xb01c, .bit = 2, .udelay = 150 },
  2698. };
  2699. static const struct clk_rcg_dfs_data gcc_sm7150_dfs_desc[] = {
  2700. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  2701. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  2702. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  2703. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  2704. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  2705. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  2706. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  2707. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  2708. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  2709. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  2710. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  2711. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  2712. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  2713. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  2714. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  2715. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  2716. };
  2717. static struct gdsc *gcc_sm7150_gdscs[] = {
  2718. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2719. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  2720. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  2721. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  2722. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  2723. [HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
  2724. &hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
  2725. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  2726. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  2727. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  2728. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  2729. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  2730. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  2731. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  2732. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  2733. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  2734. };
  2735. static const struct regmap_config gcc_sm7150_regmap_config = {
  2736. .reg_bits = 32,
  2737. .reg_stride = 4,
  2738. .val_bits = 32,
  2739. .max_register = 0x1820b0,
  2740. .fast_io = true,
  2741. };
  2742. static const struct qcom_cc_desc gcc_sm7150_desc = {
  2743. .config = &gcc_sm7150_regmap_config,
  2744. .clk_hws = gcc_sm7150_hws,
  2745. .num_clk_hws = ARRAY_SIZE(gcc_sm7150_hws),
  2746. .clks = gcc_sm7150_clocks,
  2747. .num_clks = ARRAY_SIZE(gcc_sm7150_clocks),
  2748. .resets = gcc_sm7150_resets,
  2749. .num_resets = ARRAY_SIZE(gcc_sm7150_resets),
  2750. .gdscs = gcc_sm7150_gdscs,
  2751. .num_gdscs = ARRAY_SIZE(gcc_sm7150_gdscs),
  2752. };
  2753. static const struct of_device_id gcc_sm7150_match_table[] = {
  2754. { .compatible = "qcom,sm7150-gcc" },
  2755. { }
  2756. };
  2757. MODULE_DEVICE_TABLE(of, gcc_sm7150_match_table);
  2758. static int gcc_sm7150_probe(struct platform_device *pdev)
  2759. {
  2760. struct regmap *regmap;
  2761. int ret;
  2762. regmap = qcom_cc_map(pdev, &gcc_sm7150_desc);
  2763. if (IS_ERR(regmap))
  2764. return PTR_ERR(regmap);
  2765. /*
  2766. * Disable the GPLL0 active input to MM blocks, NPU
  2767. * and GPU via MISC registers.
  2768. */
  2769. regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
  2770. regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
  2771. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  2772. /* Keep some clocks always-on */
  2773. qcom_branch_set_clk_en(regmap, 0x48004); /* GCC_CPUSS_GNOC_CLK */
  2774. qcom_branch_set_clk_en(regmap, 0x0b004); /* GCC_VIDEO_AHB_CLK */
  2775. qcom_branch_set_clk_en(regmap, 0x0b008); /* GCC_CAMERA_AHB_CLK */
  2776. qcom_branch_set_clk_en(regmap, 0x0b00c); /* GCC_DISP_AHB_CLK */
  2777. qcom_branch_set_clk_en(regmap, 0x0b02c); /* GCC_CAMERA_XO_CLK */
  2778. qcom_branch_set_clk_en(regmap, 0x0b028); /* GCC_VIDEO_XO_CLK */
  2779. qcom_branch_set_clk_en(regmap, 0x0b030); /* GCC_DISP_XO_CLK */
  2780. qcom_branch_set_clk_en(regmap, 0x71004); /* GCC_GPU_CFG_AHB_CLK */
  2781. ret = qcom_cc_register_rcg_dfs(regmap, gcc_sm7150_dfs_desc,
  2782. ARRAY_SIZE(gcc_sm7150_dfs_desc));
  2783. if (ret)
  2784. return ret;
  2785. return qcom_cc_really_probe(&pdev->dev, &gcc_sm7150_desc, regmap);
  2786. }
  2787. static struct platform_driver gcc_sm7150_driver = {
  2788. .probe = gcc_sm7150_probe,
  2789. .driver = {
  2790. .name = "gcc-sm7150",
  2791. .of_match_table = gcc_sm7150_match_table,
  2792. },
  2793. };
  2794. static int __init gcc_sm7150_init(void)
  2795. {
  2796. return platform_driver_register(&gcc_sm7150_driver);
  2797. }
  2798. subsys_initcall(gcc_sm7150_init);
  2799. static void __exit gcc_sm7150_exit(void)
  2800. {
  2801. platform_driver_unregister(&gcc_sm7150_driver);
  2802. }
  2803. module_exit(gcc_sm7150_exit);
  2804. MODULE_DESCRIPTION("Qualcomm SM7150 Global Clock Controller");
  2805. MODULE_LICENSE("GPL");